blob: 3bc2644039f0edc34466ea4fece4c06ac8b93c71 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatreeb7ae892008-03-11 16:17:17 -07003 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Zhu Yib481de92007-09-25 17:54:57 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/version.h>
33#include <linux/init.h>
34#include <linux/pci.h>
35#include <linux/dma-mapping.h>
36#include <linux/delay.h>
37#include <linux/skbuff.h>
38#include <linux/netdevice.h>
39#include <linux/wireless.h>
40#include <linux/firmware.h>
Zhu Yib481de92007-09-25 17:54:57 -070041#include <linux/etherdevice.h>
42#include <linux/if_arp.h>
43
44#include <net/ieee80211_radiotap.h>
45#include <net/mac80211.h>
46
47#include <asm/div64.h>
48
Tomas Winkler82b9a122008-03-04 18:09:30 -080049#include "iwl-3945-core.h"
Zhu Yib481de92007-09-25 17:54:57 -070050#include "iwl-3945.h"
51#include "iwl-helpers.h"
52
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +080053#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080054u32 iwl3945_debug_level;
Zhu Yib481de92007-09-25 17:54:57 -070055#endif
56
Christoph Hellwigbb8c0932008-01-27 16:41:47 -080057static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
58 struct iwl3945_tx_queue *txq);
Christoph Hellwig416e1432007-10-25 17:15:49 +080059
Zhu Yib481de92007-09-25 17:54:57 -070060/******************************************************************************
61 *
62 * module boiler plate
63 *
64 ******************************************************************************/
65
66/* module parameters */
Cahill, Ben M6440adb2007-11-29 11:09:55 +080067static int iwl3945_param_disable_hw_scan; /* def: 0 = use 3945's h/w scan */
68static int iwl3945_param_debug; /* def: 0 = minimal debug log messages */
69static int iwl3945_param_disable; /* def: 0 = enable radio */
Ben Cahill9fbab512007-11-29 11:09:47 +080070static int iwl3945_param_antenna; /* def: 0 = both antennas (use diversity) */
Cahill, Ben M6440adb2007-11-29 11:09:55 +080071int iwl3945_param_hwcrypto; /* def: 0 = use software encryption */
72static int iwl3945_param_qos_enable = 1; /* def: 1 = use quality of service */
Ron Rindjunskydfe7d452008-04-15 16:01:45 -070073int iwl3945_param_queues_num = IWL39_MAX_NUM_QUEUES; /* def: 8 Tx queues */
Zhu Yib481de92007-09-25 17:54:57 -070074
75/*
76 * module name, copyright, version, etc.
77 * NOTE: DRV_NAME is defined in iwlwifi.h for use by iwl-debug.h and printk
78 */
79
80#define DRV_DESCRIPTION \
81"Intel(R) PRO/Wireless 3945ABG/BG Network Connection driver for Linux"
82
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +080083#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -070084#define VD "d"
85#else
86#define VD
87#endif
88
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +080089#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -070090#define VS "s"
91#else
92#define VS
93#endif
94
Reinette Chatreb9e0b442008-02-08 16:39:11 -080095#define IWLWIFI_VERSION "1.2.26k" VD VS
Reinette Chatreeb7ae892008-03-11 16:17:17 -070096#define DRV_COPYRIGHT "Copyright(c) 2003-2008 Intel Corporation"
Zhu Yib481de92007-09-25 17:54:57 -070097#define DRV_VERSION IWLWIFI_VERSION
98
Zhu Yib481de92007-09-25 17:54:57 -070099
100MODULE_DESCRIPTION(DRV_DESCRIPTION);
101MODULE_VERSION(DRV_VERSION);
102MODULE_AUTHOR(DRV_COPYRIGHT);
103MODULE_LICENSE("GPL");
104
Johannes Berg8318d782008-01-24 19:38:38 +0100105static const struct ieee80211_supported_band *iwl3945_get_band(
106 struct iwl3945_priv *priv, enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -0700107{
Johannes Berg8318d782008-01-24 19:38:38 +0100108 return priv->hw->wiphy->bands[band];
Zhu Yib481de92007-09-25 17:54:57 -0700109}
110
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800111static int iwl3945_is_empty_essid(const char *essid, int essid_len)
Zhu Yib481de92007-09-25 17:54:57 -0700112{
113 /* Single white space is for Linksys APs */
114 if (essid_len == 1 && essid[0] == ' ')
115 return 1;
116
117 /* Otherwise, if the entire essid is 0, we assume it is hidden */
118 while (essid_len) {
119 essid_len--;
120 if (essid[essid_len] != '\0')
121 return 0;
122 }
123
124 return 1;
125}
126
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800127static const char *iwl3945_escape_essid(const char *essid, u8 essid_len)
Zhu Yib481de92007-09-25 17:54:57 -0700128{
129 static char escaped[IW_ESSID_MAX_SIZE * 2 + 1];
130 const char *s = essid;
131 char *d = escaped;
132
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800133 if (iwl3945_is_empty_essid(essid, essid_len)) {
Zhu Yib481de92007-09-25 17:54:57 -0700134 memcpy(escaped, "<hidden>", sizeof("<hidden>"));
135 return escaped;
136 }
137
138 essid_len = min(essid_len, (u8) IW_ESSID_MAX_SIZE);
139 while (essid_len--) {
140 if (*s == '\0') {
141 *d++ = '\\';
142 *d++ = '0';
143 s++;
144 } else
145 *d++ = *s++;
146 }
147 *d = '\0';
148 return escaped;
149}
150
Zhu Yib481de92007-09-25 17:54:57 -0700151/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
152 * DMA services
153 *
154 * Theory of operation
155 *
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800156 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
157 * of buffer descriptors, each of which points to one or more data buffers for
158 * the device to read from or fill. Driver and device exchange status of each
159 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
160 * entries in each circular buffer, to protect against confusing empty and full
161 * queue states.
162 *
163 * The device reads or writes the data in the queues via the device's several
164 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
Zhu Yib481de92007-09-25 17:54:57 -0700165 *
166 * For Tx queue, there are low mark and high mark limits. If, after queuing
167 * the packet for Tx, free space become < low mark, Tx queue stopped. When
168 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
169 * Tx queue resumed.
170 *
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800171 * The 3945 operates with six queues: One receive queue, one transmit queue
172 * (#4) for sending commands to the device firmware, and four transmit queues
173 * (#0-3) for data tx via EDCA. An additional 2 HCCA queues are unused.
Zhu Yib481de92007-09-25 17:54:57 -0700174 ***************************************************/
175
Tomas Winklerc54b6792008-03-06 17:36:53 -0800176int iwl3945_queue_space(const struct iwl3945_queue *q)
Zhu Yib481de92007-09-25 17:54:57 -0700177{
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800178 int s = q->read_ptr - q->write_ptr;
Zhu Yib481de92007-09-25 17:54:57 -0700179
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800180 if (q->read_ptr > q->write_ptr)
Zhu Yib481de92007-09-25 17:54:57 -0700181 s -= q->n_bd;
182
183 if (s <= 0)
184 s += q->n_window;
185 /* keep some reserve to not confuse empty and full situations */
186 s -= 2;
187 if (s < 0)
188 s = 0;
189 return s;
190}
191
Tomas Winklerc54b6792008-03-06 17:36:53 -0800192int iwl3945_x2_queue_used(const struct iwl3945_queue *q, int i)
Zhu Yib481de92007-09-25 17:54:57 -0700193{
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800194 return q->write_ptr > q->read_ptr ?
195 (i >= q->read_ptr && i < q->write_ptr) :
196 !(i < q->read_ptr && i >= q->write_ptr);
Zhu Yib481de92007-09-25 17:54:57 -0700197}
198
Tomas Winklerc54b6792008-03-06 17:36:53 -0800199
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800200static inline u8 get_cmd_index(struct iwl3945_queue *q, u32 index, int is_huge)
Zhu Yib481de92007-09-25 17:54:57 -0700201{
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800202 /* This is for scan command, the big buffer at end of command array */
Zhu Yib481de92007-09-25 17:54:57 -0700203 if (is_huge)
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800204 return q->n_window; /* must be power of 2 */
Zhu Yib481de92007-09-25 17:54:57 -0700205
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800206 /* Otherwise, use normal size buffers */
Zhu Yib481de92007-09-25 17:54:57 -0700207 return index & (q->n_window - 1);
208}
209
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800210/**
211 * iwl3945_queue_init - Initialize queue's high/low-water and read/write indexes
212 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800213static int iwl3945_queue_init(struct iwl3945_priv *priv, struct iwl3945_queue *q,
Zhu Yib481de92007-09-25 17:54:57 -0700214 int count, int slots_num, u32 id)
215{
216 q->n_bd = count;
217 q->n_window = slots_num;
218 q->id = id;
219
Tomas Winklerc54b6792008-03-06 17:36:53 -0800220 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
221 * and iwl_queue_dec_wrap are broken. */
Zhu Yib481de92007-09-25 17:54:57 -0700222 BUG_ON(!is_power_of_2(count));
223
224 /* slots_num must be power-of-two size, otherwise
225 * get_cmd_index is broken. */
226 BUG_ON(!is_power_of_2(slots_num));
227
228 q->low_mark = q->n_window / 4;
229 if (q->low_mark < 4)
230 q->low_mark = 4;
231
232 q->high_mark = q->n_window / 8;
233 if (q->high_mark < 2)
234 q->high_mark = 2;
235
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800236 q->write_ptr = q->read_ptr = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700237
238 return 0;
239}
240
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800241/**
242 * iwl3945_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
243 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800244static int iwl3945_tx_queue_alloc(struct iwl3945_priv *priv,
245 struct iwl3945_tx_queue *txq, u32 id)
Zhu Yib481de92007-09-25 17:54:57 -0700246{
247 struct pci_dev *dev = priv->pci_dev;
248
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800249 /* Driver private data, only for Tx (not command) queues,
250 * not shared with device. */
Zhu Yib481de92007-09-25 17:54:57 -0700251 if (id != IWL_CMD_QUEUE_NUM) {
252 txq->txb = kmalloc(sizeof(txq->txb[0]) *
253 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
254 if (!txq->txb) {
Ian Schram01ebd062007-10-25 17:15:22 +0800255 IWL_ERROR("kmalloc for auxiliary BD "
Zhu Yib481de92007-09-25 17:54:57 -0700256 "structures failed\n");
257 goto error;
258 }
259 } else
260 txq->txb = NULL;
261
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800262 /* Circular buffer of transmit frame descriptors (TFDs),
263 * shared with device */
Zhu Yib481de92007-09-25 17:54:57 -0700264 txq->bd = pci_alloc_consistent(dev,
265 sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX,
266 &txq->q.dma_addr);
267
268 if (!txq->bd) {
269 IWL_ERROR("pci_alloc_consistent(%zd) failed\n",
270 sizeof(txq->bd[0]) * TFD_QUEUE_SIZE_MAX);
271 goto error;
272 }
273 txq->q.id = id;
274
275 return 0;
276
277 error:
278 if (txq->txb) {
279 kfree(txq->txb);
280 txq->txb = NULL;
281 }
282
283 return -ENOMEM;
284}
285
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800286/**
287 * iwl3945_tx_queue_init - Allocate and initialize one tx/cmd queue
288 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800289int iwl3945_tx_queue_init(struct iwl3945_priv *priv,
290 struct iwl3945_tx_queue *txq, int slots_num, u32 txq_id)
Zhu Yib481de92007-09-25 17:54:57 -0700291{
292 struct pci_dev *dev = priv->pci_dev;
293 int len;
294 int rc = 0;
295
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800296 /*
297 * Alloc buffer array for commands (Tx or other types of commands).
298 * For the command queue (#4), allocate command space + one big
299 * command for scan, since scan command is very huge; the system will
300 * not have two scans at the same time, so only one is needed.
301 * For data Tx queues (all other queues), no super-size command
302 * space is needed.
303 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800304 len = sizeof(struct iwl3945_cmd) * slots_num;
Zhu Yib481de92007-09-25 17:54:57 -0700305 if (txq_id == IWL_CMD_QUEUE_NUM)
306 len += IWL_MAX_SCAN_SIZE;
307 txq->cmd = pci_alloc_consistent(dev, len, &txq->dma_addr_cmd);
308 if (!txq->cmd)
309 return -ENOMEM;
310
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800311 /* Alloc driver data array and TFD circular buffer */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800312 rc = iwl3945_tx_queue_alloc(priv, txq, txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700313 if (rc) {
314 pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
315
316 return -ENOMEM;
317 }
318 txq->need_update = 0;
319
320 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
Tomas Winklerc54b6792008-03-06 17:36:53 -0800321 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
Zhu Yib481de92007-09-25 17:54:57 -0700322 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800323
324 /* Initialize queue high/low-water, head/tail indexes */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800325 iwl3945_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
Zhu Yib481de92007-09-25 17:54:57 -0700326
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800327 /* Tell device where to find queue, enable DMA channel. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800328 iwl3945_hw_tx_queue_init(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -0700329
330 return 0;
331}
332
333/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800334 * iwl3945_tx_queue_free - Deallocate DMA queue.
Zhu Yib481de92007-09-25 17:54:57 -0700335 * @txq: Transmit queue to deallocate.
336 *
337 * Empty queue by removing and destroying all BD's.
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800338 * Free all buffers.
339 * 0-fill, but do not free "txq" descriptor structure.
Zhu Yib481de92007-09-25 17:54:57 -0700340 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800341void iwl3945_tx_queue_free(struct iwl3945_priv *priv, struct iwl3945_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -0700342{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800343 struct iwl3945_queue *q = &txq->q;
Zhu Yib481de92007-09-25 17:54:57 -0700344 struct pci_dev *dev = priv->pci_dev;
345 int len;
346
347 if (q->n_bd == 0)
348 return;
349
350 /* first, empty all BD's */
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800351 for (; q->write_ptr != q->read_ptr;
Tomas Winklerc54b6792008-03-06 17:36:53 -0800352 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800353 iwl3945_hw_txq_free_tfd(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -0700354
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800355 len = sizeof(struct iwl3945_cmd) * q->n_window;
Zhu Yib481de92007-09-25 17:54:57 -0700356 if (q->id == IWL_CMD_QUEUE_NUM)
357 len += IWL_MAX_SCAN_SIZE;
358
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800359 /* De-alloc array of command/tx buffers */
Zhu Yib481de92007-09-25 17:54:57 -0700360 pci_free_consistent(dev, len, txq->cmd, txq->dma_addr_cmd);
361
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800362 /* De-alloc circular buffer of TFDs */
Zhu Yib481de92007-09-25 17:54:57 -0700363 if (txq->q.n_bd)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800364 pci_free_consistent(dev, sizeof(struct iwl3945_tfd_frame) *
Zhu Yib481de92007-09-25 17:54:57 -0700365 txq->q.n_bd, txq->bd, txq->q.dma_addr);
366
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800367 /* De-alloc array of per-TFD driver data */
Zhu Yib481de92007-09-25 17:54:57 -0700368 if (txq->txb) {
369 kfree(txq->txb);
370 txq->txb = NULL;
371 }
372
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800373 /* 0-fill queue descriptor structure */
Zhu Yib481de92007-09-25 17:54:57 -0700374 memset(txq, 0, sizeof(*txq));
375}
376
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800377const u8 iwl3945_broadcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
Zhu Yib481de92007-09-25 17:54:57 -0700378
379/*************** STATION TABLE MANAGEMENT ****
Ben Cahill9fbab512007-11-29 11:09:47 +0800380 * mac80211 should be examined to determine if sta_info is duplicating
Zhu Yib481de92007-09-25 17:54:57 -0700381 * the functionality provided here
382 */
383
384/**************************************************************/
Ian Schram01ebd062007-10-25 17:15:22 +0800385#if 0 /* temporary disable till we add real remove station */
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800386/**
387 * iwl3945_remove_station - Remove driver's knowledge of station.
388 *
389 * NOTE: This does not remove station from device's station table.
390 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800391static u8 iwl3945_remove_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap)
Zhu Yib481de92007-09-25 17:54:57 -0700392{
393 int index = IWL_INVALID_STATION;
394 int i;
395 unsigned long flags;
396
397 spin_lock_irqsave(&priv->sta_lock, flags);
398
399 if (is_ap)
400 index = IWL_AP_ID;
401 else if (is_broadcast_ether_addr(addr))
402 index = priv->hw_setting.bcast_sta_id;
403 else
404 for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++)
405 if (priv->stations[i].used &&
406 !compare_ether_addr(priv->stations[i].sta.sta.addr,
407 addr)) {
408 index = i;
409 break;
410 }
411
412 if (unlikely(index == IWL_INVALID_STATION))
413 goto out;
414
415 if (priv->stations[index].used) {
416 priv->stations[index].used = 0;
417 priv->num_stations--;
418 }
419
420 BUG_ON(priv->num_stations < 0);
421
422out:
423 spin_unlock_irqrestore(&priv->sta_lock, flags);
424 return 0;
425}
Zhu Yi556f8db2007-09-27 11:27:33 +0800426#endif
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800427
428/**
429 * iwl3945_clear_stations_table - Clear the driver's station table
430 *
431 * NOTE: This does not clear or otherwise alter the device's station table.
432 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800433static void iwl3945_clear_stations_table(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700434{
435 unsigned long flags;
436
437 spin_lock_irqsave(&priv->sta_lock, flags);
438
439 priv->num_stations = 0;
440 memset(priv->stations, 0, sizeof(priv->stations));
441
442 spin_unlock_irqrestore(&priv->sta_lock, flags);
443}
444
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800445/**
446 * iwl3945_add_station - Add station to station tables in driver and device
447 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800448u8 iwl3945_add_station(struct iwl3945_priv *priv, const u8 *addr, int is_ap, u8 flags)
Zhu Yib481de92007-09-25 17:54:57 -0700449{
450 int i;
451 int index = IWL_INVALID_STATION;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800452 struct iwl3945_station_entry *station;
Zhu Yib481de92007-09-25 17:54:57 -0700453 unsigned long flags_spin;
Joe Perches0795af52007-10-03 17:59:30 -0700454 DECLARE_MAC_BUF(mac);
Zhu Yic14c5212007-09-27 11:27:35 +0800455 u8 rate;
Zhu Yib481de92007-09-25 17:54:57 -0700456
457 spin_lock_irqsave(&priv->sta_lock, flags_spin);
458 if (is_ap)
459 index = IWL_AP_ID;
460 else if (is_broadcast_ether_addr(addr))
461 index = priv->hw_setting.bcast_sta_id;
462 else
463 for (i = IWL_STA_ID; i < priv->hw_setting.max_stations; i++) {
464 if (!compare_ether_addr(priv->stations[i].sta.sta.addr,
465 addr)) {
466 index = i;
467 break;
468 }
469
470 if (!priv->stations[i].used &&
471 index == IWL_INVALID_STATION)
472 index = i;
473 }
474
Ian Schram01ebd062007-10-25 17:15:22 +0800475 /* These two conditions has the same outcome but keep them separate
Zhu Yib481de92007-09-25 17:54:57 -0700476 since they have different meaning */
477 if (unlikely(index == IWL_INVALID_STATION)) {
478 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
479 return index;
480 }
481
482 if (priv->stations[index].used &&
483 !compare_ether_addr(priv->stations[index].sta.sta.addr, addr)) {
484 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
485 return index;
486 }
487
Joe Perches0795af52007-10-03 17:59:30 -0700488 IWL_DEBUG_ASSOC("Add STA ID %d: %s\n", index, print_mac(mac, addr));
Zhu Yib481de92007-09-25 17:54:57 -0700489 station = &priv->stations[index];
490 station->used = 1;
491 priv->num_stations++;
492
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800493 /* Set up the REPLY_ADD_STA command to send to device */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800494 memset(&station->sta, 0, sizeof(struct iwl3945_addsta_cmd));
Zhu Yib481de92007-09-25 17:54:57 -0700495 memcpy(station->sta.sta.addr, addr, ETH_ALEN);
496 station->sta.mode = 0;
497 station->sta.sta.sta_id = index;
498 station->sta.station_flags = 0;
499
Johannes Berg8318d782008-01-24 19:38:38 +0100500 if (priv->band == IEEE80211_BAND_5GHZ)
Tomas Winkler69946332007-10-25 17:15:27 +0800501 rate = IWL_RATE_6M_PLCP;
502 else
503 rate = IWL_RATE_1M_PLCP;
Zhu Yic14c5212007-09-27 11:27:35 +0800504
505 /* Turn on both antennas for the station... */
506 station->sta.rate_n_flags =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800507 iwl3945_hw_set_rate_n_flags(rate, RATE_MCS_ANT_AB_MSK);
Zhu Yic14c5212007-09-27 11:27:35 +0800508 station->current_rate.rate_n_flags =
509 le16_to_cpu(station->sta.rate_n_flags);
510
Zhu Yib481de92007-09-25 17:54:57 -0700511 spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800512
513 /* Add station to device's station table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800514 iwl3945_send_add_station(priv, &station->sta, flags);
Zhu Yib481de92007-09-25 17:54:57 -0700515 return index;
516
517}
518
519/*************** DRIVER STATUS FUNCTIONS *****/
520
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800521static inline int iwl3945_is_ready(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700522{
523 /* The adapter is 'ready' if READY and GEO_CONFIGURED bits are
524 * set but EXIT_PENDING is not */
525 return test_bit(STATUS_READY, &priv->status) &&
526 test_bit(STATUS_GEO_CONFIGURED, &priv->status) &&
527 !test_bit(STATUS_EXIT_PENDING, &priv->status);
528}
529
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800530static inline int iwl3945_is_alive(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700531{
532 return test_bit(STATUS_ALIVE, &priv->status);
533}
534
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800535static inline int iwl3945_is_init(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700536{
537 return test_bit(STATUS_INIT, &priv->status);
538}
539
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800540static inline int iwl3945_is_rfkill(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700541{
542 return test_bit(STATUS_RF_KILL_HW, &priv->status) ||
543 test_bit(STATUS_RF_KILL_SW, &priv->status);
544}
545
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800546static inline int iwl3945_is_ready_rf(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700547{
548
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800549 if (iwl3945_is_rfkill(priv))
Zhu Yib481de92007-09-25 17:54:57 -0700550 return 0;
551
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800552 return iwl3945_is_ready(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700553}
554
555/*************** HOST COMMAND QUEUE FUNCTIONS *****/
556
557#define IWL_CMD(x) case x : return #x
558
559static const char *get_cmd_string(u8 cmd)
560{
561 switch (cmd) {
562 IWL_CMD(REPLY_ALIVE);
563 IWL_CMD(REPLY_ERROR);
564 IWL_CMD(REPLY_RXON);
565 IWL_CMD(REPLY_RXON_ASSOC);
566 IWL_CMD(REPLY_QOS_PARAM);
567 IWL_CMD(REPLY_RXON_TIMING);
568 IWL_CMD(REPLY_ADD_STA);
569 IWL_CMD(REPLY_REMOVE_STA);
570 IWL_CMD(REPLY_REMOVE_ALL_STA);
571 IWL_CMD(REPLY_3945_RX);
572 IWL_CMD(REPLY_TX);
573 IWL_CMD(REPLY_RATE_SCALE);
574 IWL_CMD(REPLY_LEDS_CMD);
575 IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
576 IWL_CMD(RADAR_NOTIFICATION);
577 IWL_CMD(REPLY_QUIET_CMD);
578 IWL_CMD(REPLY_CHANNEL_SWITCH);
579 IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
580 IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
581 IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
582 IWL_CMD(POWER_TABLE_CMD);
583 IWL_CMD(PM_SLEEP_NOTIFICATION);
584 IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
585 IWL_CMD(REPLY_SCAN_CMD);
586 IWL_CMD(REPLY_SCAN_ABORT_CMD);
587 IWL_CMD(SCAN_START_NOTIFICATION);
588 IWL_CMD(SCAN_RESULTS_NOTIFICATION);
589 IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
590 IWL_CMD(BEACON_NOTIFICATION);
591 IWL_CMD(REPLY_TX_BEACON);
592 IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
593 IWL_CMD(QUIET_NOTIFICATION);
594 IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
595 IWL_CMD(MEASURE_ABORT_NOTIFICATION);
596 IWL_CMD(REPLY_BT_CONFIG);
597 IWL_CMD(REPLY_STATISTICS_CMD);
598 IWL_CMD(STATISTICS_NOTIFICATION);
599 IWL_CMD(REPLY_CARD_STATE_CMD);
600 IWL_CMD(CARD_STATE_NOTIFICATION);
601 IWL_CMD(MISSED_BEACONS_NOTIFICATION);
602 default:
603 return "UNKNOWN";
604
605 }
606}
607
608#define HOST_COMPLETE_TIMEOUT (HZ / 2)
609
610/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800611 * iwl3945_enqueue_hcmd - enqueue a uCode command
Zhu Yib481de92007-09-25 17:54:57 -0700612 * @priv: device private data point
613 * @cmd: a point to the ucode command structure
614 *
615 * The function returns < 0 values to indicate the operation is
616 * failed. On success, it turns the index (> 0) of command in the
617 * command queue.
618 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800619static int iwl3945_enqueue_hcmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700620{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800621 struct iwl3945_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
622 struct iwl3945_queue *q = &txq->q;
623 struct iwl3945_tfd_frame *tfd;
Zhu Yib481de92007-09-25 17:54:57 -0700624 u32 *control_flags;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800625 struct iwl3945_cmd *out_cmd;
Zhu Yib481de92007-09-25 17:54:57 -0700626 u32 idx;
627 u16 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
628 dma_addr_t phys_addr;
629 int pad;
630 u16 count;
631 int ret;
632 unsigned long flags;
633
634 /* If any of the command structures end up being larger than
635 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
636 * we will need to increase the size of the TFD entries */
637 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
638 !(cmd->meta.flags & CMD_SIZE_HUGE));
639
Gregory Greenmanc342a1b2008-02-06 11:20:40 -0800640
641 if (iwl3945_is_rfkill(priv)) {
642 IWL_DEBUG_INFO("Not sending command - RF KILL");
643 return -EIO;
644 }
645
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800646 if (iwl3945_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
Zhu Yib481de92007-09-25 17:54:57 -0700647 IWL_ERROR("No space for Tx\n");
648 return -ENOSPC;
649 }
650
651 spin_lock_irqsave(&priv->hcmd_lock, flags);
652
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800653 tfd = &txq->bd[q->write_ptr];
Zhu Yib481de92007-09-25 17:54:57 -0700654 memset(tfd, 0, sizeof(*tfd));
655
656 control_flags = (u32 *) tfd;
657
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800658 idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
Zhu Yib481de92007-09-25 17:54:57 -0700659 out_cmd = &txq->cmd[idx];
660
661 out_cmd->hdr.cmd = cmd->id;
662 memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
663 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
664
665 /* At this point, the out_cmd now has all of the incoming cmd
666 * information */
667
668 out_cmd->hdr.flags = 0;
669 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800670 INDEX_TO_SEQ(q->write_ptr));
Zhu Yib481de92007-09-25 17:54:57 -0700671 if (out_cmd->meta.flags & CMD_SIZE_HUGE)
672 out_cmd->hdr.sequence |= cpu_to_le16(SEQ_HUGE_FRAME);
673
674 phys_addr = txq->dma_addr_cmd + sizeof(txq->cmd[0]) * idx +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800675 offsetof(struct iwl3945_cmd, hdr);
676 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, fix_size);
Zhu Yib481de92007-09-25 17:54:57 -0700677
678 pad = U32_PAD(cmd->len);
679 count = TFD_CTL_COUNT_GET(*control_flags);
680 *control_flags = TFD_CTL_COUNT_SET(count) | TFD_CTL_PAD_SET(pad);
681
682 IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, "
683 "%d bytes at %d[%d]:%d\n",
684 get_cmd_string(out_cmd->hdr.cmd),
685 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
Tomas Winklerfc4b6852007-10-25 17:15:24 +0800686 fix_size, q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
Zhu Yib481de92007-09-25 17:54:57 -0700687
688 txq->need_update = 1;
Cahill, Ben M6440adb2007-11-29 11:09:55 +0800689
690 /* Increment and update queue's write index */
Tomas Winklerc54b6792008-03-06 17:36:53 -0800691 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800692 ret = iwl3945_tx_queue_update_write_ptr(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -0700693
694 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
695 return ret ? ret : idx;
696}
697
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800698static int iwl3945_send_cmd_async(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700699{
700 int ret;
701
702 BUG_ON(!(cmd->meta.flags & CMD_ASYNC));
703
704 /* An asynchronous command can not expect an SKB to be set. */
705 BUG_ON(cmd->meta.flags & CMD_WANT_SKB);
706
707 /* An asynchronous command MUST have a callback. */
708 BUG_ON(!cmd->meta.u.callback);
709
710 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
711 return -EBUSY;
712
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800713 ret = iwl3945_enqueue_hcmd(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700714 if (ret < 0) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800715 IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700716 get_cmd_string(cmd->id), ret);
717 return ret;
718 }
719 return 0;
720}
721
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800722static int iwl3945_send_cmd_sync(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700723{
724 int cmd_idx;
725 int ret;
Zhu Yib481de92007-09-25 17:54:57 -0700726
727 BUG_ON(cmd->meta.flags & CMD_ASYNC);
728
729 /* A synchronous command can not have a callback set. */
730 BUG_ON(cmd->meta.u.callback != NULL);
731
Tomas Winklere5472972008-03-28 16:21:12 -0700732 if (test_and_set_bit(STATUS_HCMD_SYNC_ACTIVE, &priv->status)) {
Zhu Yib481de92007-09-25 17:54:57 -0700733 IWL_ERROR("Error sending %s: Already sending a host command\n",
734 get_cmd_string(cmd->id));
Tomas Winklere5472972008-03-28 16:21:12 -0700735 ret = -EBUSY;
736 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700737 }
738
739 set_bit(STATUS_HCMD_ACTIVE, &priv->status);
740
741 if (cmd->meta.flags & CMD_WANT_SKB)
742 cmd->meta.source = &cmd->meta;
743
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800744 cmd_idx = iwl3945_enqueue_hcmd(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700745 if (cmd_idx < 0) {
746 ret = cmd_idx;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800747 IWL_ERROR("Error sending %s: iwl3945_enqueue_hcmd failed: %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700748 get_cmd_string(cmd->id), ret);
749 goto out;
750 }
751
752 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
753 !test_bit(STATUS_HCMD_ACTIVE, &priv->status),
754 HOST_COMPLETE_TIMEOUT);
755 if (!ret) {
756 if (test_bit(STATUS_HCMD_ACTIVE, &priv->status)) {
757 IWL_ERROR("Error sending %s: time out after %dms.\n",
758 get_cmd_string(cmd->id),
759 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
760
761 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
762 ret = -ETIMEDOUT;
763 goto cancel;
764 }
765 }
766
767 if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
768 IWL_DEBUG_INFO("Command %s aborted: RF KILL Switch\n",
769 get_cmd_string(cmd->id));
770 ret = -ECANCELED;
771 goto fail;
772 }
773 if (test_bit(STATUS_FW_ERROR, &priv->status)) {
774 IWL_DEBUG_INFO("Command %s failed: FW Error\n",
775 get_cmd_string(cmd->id));
776 ret = -EIO;
777 goto fail;
778 }
779 if ((cmd->meta.flags & CMD_WANT_SKB) && !cmd->meta.u.skb) {
780 IWL_ERROR("Error: Response NULL in '%s'\n",
781 get_cmd_string(cmd->id));
782 ret = -EIO;
783 goto out;
784 }
785
786 ret = 0;
787 goto out;
788
789cancel:
790 if (cmd->meta.flags & CMD_WANT_SKB) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800791 struct iwl3945_cmd *qcmd;
Zhu Yib481de92007-09-25 17:54:57 -0700792
793 /* Cancel the CMD_WANT_SKB flag for the cmd in the
794 * TX cmd queue. Otherwise in case the cmd comes
795 * in later, it will possibly set an invalid
796 * address (cmd->meta.source). */
797 qcmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_idx];
798 qcmd->meta.flags &= ~CMD_WANT_SKB;
799 }
800fail:
801 if (cmd->meta.u.skb) {
802 dev_kfree_skb_any(cmd->meta.u.skb);
803 cmd->meta.u.skb = NULL;
804 }
805out:
Tomas Winklere5472972008-03-28 16:21:12 -0700806 clear_bit(STATUS_HCMD_SYNC_ACTIVE, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -0700807 return ret;
808}
809
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800810int iwl3945_send_cmd(struct iwl3945_priv *priv, struct iwl3945_host_cmd *cmd)
Zhu Yib481de92007-09-25 17:54:57 -0700811{
Zhu Yib481de92007-09-25 17:54:57 -0700812 if (cmd->meta.flags & CMD_ASYNC)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800813 return iwl3945_send_cmd_async(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700814
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800815 return iwl3945_send_cmd_sync(priv, cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700816}
817
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800818int iwl3945_send_cmd_pdu(struct iwl3945_priv *priv, u8 id, u16 len, const void *data)
Zhu Yib481de92007-09-25 17:54:57 -0700819{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800820 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -0700821 .id = id,
822 .len = len,
823 .data = data,
824 };
825
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800826 return iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700827}
828
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800829static int __must_check iwl3945_send_cmd_u32(struct iwl3945_priv *priv, u8 id, u32 val)
Zhu Yib481de92007-09-25 17:54:57 -0700830{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800831 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -0700832 .id = id,
833 .len = sizeof(val),
834 .data = &val,
835 };
836
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800837 return iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -0700838}
839
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800840int iwl3945_send_statistics_request(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700841{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800842 return iwl3945_send_cmd_u32(priv, REPLY_STATISTICS_CMD, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700843}
844
845/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800846 * iwl3945_set_rxon_channel - Set the phymode and channel values in staging RXON
Johannes Berg8318d782008-01-24 19:38:38 +0100847 * @band: 2.4 or 5 GHz band
848 * @channel: Any channel valid for the requested band
Zhu Yib481de92007-09-25 17:54:57 -0700849
Johannes Berg8318d782008-01-24 19:38:38 +0100850 * In addition to setting the staging RXON, priv->band is also set.
Zhu Yib481de92007-09-25 17:54:57 -0700851 *
852 * NOTE: Does not commit to the hardware; it sets appropriate bit fields
Johannes Berg8318d782008-01-24 19:38:38 +0100853 * in the staging RXON flag structure based on the band
Zhu Yib481de92007-09-25 17:54:57 -0700854 */
Johannes Berg8318d782008-01-24 19:38:38 +0100855static int iwl3945_set_rxon_channel(struct iwl3945_priv *priv,
856 enum ieee80211_band band,
857 u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -0700858{
Johannes Berg8318d782008-01-24 19:38:38 +0100859 if (!iwl3945_get_channel_info(priv, band, channel)) {
Zhu Yib481de92007-09-25 17:54:57 -0700860 IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
Johannes Berg8318d782008-01-24 19:38:38 +0100861 channel, band);
Zhu Yib481de92007-09-25 17:54:57 -0700862 return -EINVAL;
863 }
864
865 if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
Johannes Berg8318d782008-01-24 19:38:38 +0100866 (priv->band == band))
Zhu Yib481de92007-09-25 17:54:57 -0700867 return 0;
868
869 priv->staging_rxon.channel = cpu_to_le16(channel);
Johannes Berg8318d782008-01-24 19:38:38 +0100870 if (band == IEEE80211_BAND_5GHZ)
Zhu Yib481de92007-09-25 17:54:57 -0700871 priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
872 else
873 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
874
Johannes Berg8318d782008-01-24 19:38:38 +0100875 priv->band = band;
Zhu Yib481de92007-09-25 17:54:57 -0700876
Johannes Berg8318d782008-01-24 19:38:38 +0100877 IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
Zhu Yib481de92007-09-25 17:54:57 -0700878
879 return 0;
880}
881
882/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800883 * iwl3945_check_rxon_cmd - validate RXON structure is valid
Zhu Yib481de92007-09-25 17:54:57 -0700884 *
885 * NOTE: This is really only useful during development and can eventually
886 * be #ifdef'd out once the driver is stable and folks aren't actively
887 * making changes
888 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800889static int iwl3945_check_rxon_cmd(struct iwl3945_rxon_cmd *rxon)
Zhu Yib481de92007-09-25 17:54:57 -0700890{
891 int error = 0;
892 int counter = 1;
893
894 if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
895 error |= le32_to_cpu(rxon->flags &
896 (RXON_FLG_TGJ_NARROW_BAND_MSK |
897 RXON_FLG_RADAR_DETECT_MSK));
898 if (error)
899 IWL_WARNING("check 24G fields %d | %d\n",
900 counter++, error);
901 } else {
902 error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
903 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
904 if (error)
905 IWL_WARNING("check 52 fields %d | %d\n",
906 counter++, error);
907 error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
908 if (error)
909 IWL_WARNING("check 52 CCK %d | %d\n",
910 counter++, error);
911 }
912 error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
913 if (error)
914 IWL_WARNING("check mac addr %d | %d\n", counter++, error);
915
916 /* make sure basic rates 6Mbps and 1Mbps are supported */
917 error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
918 ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
919 if (error)
920 IWL_WARNING("check basic rate %d | %d\n", counter++, error);
921
922 error |= (le16_to_cpu(rxon->assoc_id) > 2007);
923 if (error)
924 IWL_WARNING("check assoc id %d | %d\n", counter++, error);
925
926 error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
927 == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
928 if (error)
929 IWL_WARNING("check CCK and short slot %d | %d\n",
930 counter++, error);
931
932 error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
933 == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
934 if (error)
935 IWL_WARNING("check CCK & auto detect %d | %d\n",
936 counter++, error);
937
938 error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
939 RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
940 if (error)
941 IWL_WARNING("check TGG and auto detect %d | %d\n",
942 counter++, error);
943
944 if ((rxon->flags & RXON_FLG_DIS_DIV_MSK))
945 error |= ((rxon->flags & (RXON_FLG_ANT_B_MSK |
946 RXON_FLG_ANT_A_MSK)) == 0);
947 if (error)
948 IWL_WARNING("check antenna %d %d\n", counter++, error);
949
950 if (error)
951 IWL_WARNING("Tuning to channel %d\n",
952 le16_to_cpu(rxon->channel));
953
954 if (error) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800955 IWL_ERROR("Not a valid iwl3945_rxon_assoc_cmd field values\n");
Zhu Yib481de92007-09-25 17:54:57 -0700956 return -1;
957 }
958 return 0;
959}
960
961/**
Ben Cahill9fbab512007-11-29 11:09:47 +0800962 * iwl3945_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
Ian Schram01ebd062007-10-25 17:15:22 +0800963 * @priv: staging_rxon is compared to active_rxon
Zhu Yib481de92007-09-25 17:54:57 -0700964 *
Ben Cahill9fbab512007-11-29 11:09:47 +0800965 * If the RXON structure is changing enough to require a new tune,
966 * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
967 * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
Zhu Yib481de92007-09-25 17:54:57 -0700968 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800969static int iwl3945_full_rxon_required(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700970{
971
972 /* These items are only settable from the full RXON command */
Ron Rindjunsky5d1e2322008-06-30 17:23:04 +0800973 if (!(iwl3945_is_associated(priv)) ||
Zhu Yib481de92007-09-25 17:54:57 -0700974 compare_ether_addr(priv->staging_rxon.bssid_addr,
975 priv->active_rxon.bssid_addr) ||
976 compare_ether_addr(priv->staging_rxon.node_addr,
977 priv->active_rxon.node_addr) ||
978 compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
979 priv->active_rxon.wlap_bssid_addr) ||
980 (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
981 (priv->staging_rxon.channel != priv->active_rxon.channel) ||
982 (priv->staging_rxon.air_propagation !=
983 priv->active_rxon.air_propagation) ||
984 (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
985 return 1;
986
987 /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
988 * be updated with the RXON_ASSOC command -- however only some
989 * flag transitions are allowed using RXON_ASSOC */
990
991 /* Check if we are not switching bands */
992 if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
993 (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
994 return 1;
995
996 /* Check if we are switching association toggle */
997 if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
998 (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
999 return 1;
1000
1001 return 0;
1002}
1003
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001004static int iwl3945_send_rxon_assoc(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001005{
1006 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001007 struct iwl3945_rx_packet *res = NULL;
1008 struct iwl3945_rxon_assoc_cmd rxon_assoc;
1009 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001010 .id = REPLY_RXON_ASSOC,
1011 .len = sizeof(rxon_assoc),
1012 .meta.flags = CMD_WANT_SKB,
1013 .data = &rxon_assoc,
1014 };
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001015 const struct iwl3945_rxon_cmd *rxon1 = &priv->staging_rxon;
1016 const struct iwl3945_rxon_cmd *rxon2 = &priv->active_rxon;
Zhu Yib481de92007-09-25 17:54:57 -07001017
1018 if ((rxon1->flags == rxon2->flags) &&
1019 (rxon1->filter_flags == rxon2->filter_flags) &&
1020 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1021 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1022 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1023 return 0;
1024 }
1025
1026 rxon_assoc.flags = priv->staging_rxon.flags;
1027 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1028 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1029 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1030 rxon_assoc.reserved = 0;
1031
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001032 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001033 if (rc)
1034 return rc;
1035
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001036 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001037 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1038 IWL_ERROR("Bad return from REPLY_RXON_ASSOC command\n");
1039 rc = -EIO;
1040 }
1041
1042 priv->alloc_rxb_skb--;
1043 dev_kfree_skb_any(cmd.meta.u.skb);
1044
1045 return rc;
1046}
1047
1048/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001049 * iwl3945_commit_rxon - commit staging_rxon to hardware
Zhu Yib481de92007-09-25 17:54:57 -07001050 *
Ian Schram01ebd062007-10-25 17:15:22 +08001051 * The RXON command in staging_rxon is committed to the hardware and
Zhu Yib481de92007-09-25 17:54:57 -07001052 * the active_rxon structure is updated with the new data. This
1053 * function correctly transitions out of the RXON_ASSOC_MSK state if
1054 * a HW tune is required based on the RXON structure changes.
1055 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001056static int iwl3945_commit_rxon(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001057{
1058 /* cast away the const for active_rxon in this function */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001059 struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
Zhu Yib481de92007-09-25 17:54:57 -07001060 int rc = 0;
Joe Perches0795af52007-10-03 17:59:30 -07001061 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07001062
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001063 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07001064 return -1;
1065
1066 /* always get timestamp with Rx frame */
1067 priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
1068
1069 /* select antenna */
1070 priv->staging_rxon.flags &=
1071 ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1072 priv->staging_rxon.flags |= iwl3945_get_antenna_flags(priv);
1073
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001074 rc = iwl3945_check_rxon_cmd(&priv->staging_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07001075 if (rc) {
1076 IWL_ERROR("Invalid RXON configuration. Not committing.\n");
1077 return -EINVAL;
1078 }
1079
1080 /* If we don't need to send a full RXON, we can use
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001081 * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
Zhu Yib481de92007-09-25 17:54:57 -07001082 * and other flags for the current radio configuration. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001083 if (!iwl3945_full_rxon_required(priv)) {
1084 rc = iwl3945_send_rxon_assoc(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001085 if (rc) {
1086 IWL_ERROR("Error setting RXON_ASSOC "
1087 "configuration (%d).\n", rc);
1088 return rc;
1089 }
1090
1091 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
1092
1093 return 0;
1094 }
1095
1096 /* If we are currently associated and the new config requires
1097 * an RXON_ASSOC and the new config wants the associated mask enabled,
1098 * we must clear the associated from the active configuration
1099 * before we apply the new config */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001100 if (iwl3945_is_associated(priv) &&
Zhu Yib481de92007-09-25 17:54:57 -07001101 (priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK)) {
1102 IWL_DEBUG_INFO("Toggling associated bit on current RXON\n");
1103 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1104
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001105 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
1106 sizeof(struct iwl3945_rxon_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07001107 &priv->active_rxon);
1108
1109 /* If the mask clearing failed then we set
1110 * active_rxon back to what it was previously */
1111 if (rc) {
1112 active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1113 IWL_ERROR("Error clearing ASSOC_MSK on current "
1114 "configuration (%d).\n", rc);
1115 return rc;
1116 }
Zhu Yib481de92007-09-25 17:54:57 -07001117 }
1118
1119 IWL_DEBUG_INFO("Sending RXON\n"
1120 "* with%s RXON_FILTER_ASSOC_MSK\n"
1121 "* channel = %d\n"
Joe Perches0795af52007-10-03 17:59:30 -07001122 "* bssid = %s\n",
Zhu Yib481de92007-09-25 17:54:57 -07001123 ((priv->staging_rxon.filter_flags &
1124 RXON_FILTER_ASSOC_MSK) ? "" : "out"),
1125 le16_to_cpu(priv->staging_rxon.channel),
Joe Perches0795af52007-10-03 17:59:30 -07001126 print_mac(mac, priv->staging_rxon.bssid_addr));
Zhu Yib481de92007-09-25 17:54:57 -07001127
1128 /* Apply the new configuration */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001129 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON,
1130 sizeof(struct iwl3945_rxon_cmd), &priv->staging_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07001131 if (rc) {
1132 IWL_ERROR("Error setting new configuration (%d).\n", rc);
1133 return rc;
1134 }
1135
1136 memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
1137
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001138 iwl3945_clear_stations_table(priv);
Zhu Yi556f8db2007-09-27 11:27:33 +08001139
Zhu Yib481de92007-09-25 17:54:57 -07001140 /* If we issue a new RXON command which required a tune then we must
1141 * send a new TXPOWER command or we won't be able to Tx any frames */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001142 rc = iwl3945_hw_reg_send_txpower(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001143 if (rc) {
1144 IWL_ERROR("Error setting Tx power (%d).\n", rc);
1145 return rc;
1146 }
1147
1148 /* Add the broadcast address so we can send broadcast frames */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001149 if (iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0) ==
Zhu Yib481de92007-09-25 17:54:57 -07001150 IWL_INVALID_STATION) {
1151 IWL_ERROR("Error adding BROADCAST address for transmit.\n");
1152 return -EIO;
1153 }
1154
1155 /* If we have set the ASSOC_MSK and we are in BSS mode then
1156 * add the IWL_AP_ID to the station rate table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001157 if (iwl3945_is_associated(priv) &&
Zhu Yib481de92007-09-25 17:54:57 -07001158 (priv->iw_mode == IEEE80211_IF_TYPE_STA))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001159 if (iwl3945_add_station(priv, priv->active_rxon.bssid_addr, 1, 0)
Zhu Yib481de92007-09-25 17:54:57 -07001160 == IWL_INVALID_STATION) {
1161 IWL_ERROR("Error adding AP address for transmit.\n");
1162 return -EIO;
1163 }
1164
Johannes Berg8318d782008-01-24 19:38:38 +01001165 /* Init the hardware's rate fallback order based on the band */
Zhu Yib481de92007-09-25 17:54:57 -07001166 rc = iwl3945_init_hw_rate_table(priv);
1167 if (rc) {
1168 IWL_ERROR("Error setting HW rate table: %02X\n", rc);
1169 return -EIO;
1170 }
1171
1172 return 0;
1173}
1174
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001175static int iwl3945_send_bt_config(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001176{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001177 struct iwl3945_bt_cmd bt_cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001178 .flags = 3,
1179 .lead_time = 0xAA,
1180 .max_kill = 1,
1181 .kill_ack_mask = 0,
1182 .kill_cts_mask = 0,
1183 };
1184
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001185 return iwl3945_send_cmd_pdu(priv, REPLY_BT_CONFIG,
1186 sizeof(struct iwl3945_bt_cmd), &bt_cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001187}
1188
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001189static int iwl3945_send_scan_abort(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001190{
1191 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001192 struct iwl3945_rx_packet *res;
1193 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001194 .id = REPLY_SCAN_ABORT_CMD,
1195 .meta.flags = CMD_WANT_SKB,
1196 };
1197
1198 /* If there isn't a scan actively going on in the hardware
1199 * then we are in between scan bands and not actually
1200 * actively scanning, so don't send the abort command */
1201 if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
1202 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1203 return 0;
1204 }
1205
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001206 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001207 if (rc) {
1208 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1209 return rc;
1210 }
1211
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001212 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001213 if (res->u.status != CAN_ABORT_STATUS) {
1214 /* The scan abort will return 1 for success or
1215 * 2 for "failure". A failure condition can be
1216 * due to simply not being in an active scan which
1217 * can occur if we send the scan abort before we
1218 * the microcode has notified us that a scan is
1219 * completed. */
1220 IWL_DEBUG_INFO("SCAN_ABORT returned %d.\n", res->u.status);
1221 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
1222 clear_bit(STATUS_SCAN_HW, &priv->status);
1223 }
1224
1225 dev_kfree_skb_any(cmd.meta.u.skb);
1226
1227 return rc;
1228}
1229
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001230static int iwl3945_card_state_sync_callback(struct iwl3945_priv *priv,
1231 struct iwl3945_cmd *cmd,
Zhu Yib481de92007-09-25 17:54:57 -07001232 struct sk_buff *skb)
1233{
1234 return 1;
1235}
1236
1237/*
1238 * CARD_STATE_CMD
1239 *
Ben Cahill9fbab512007-11-29 11:09:47 +08001240 * Use: Sets the device's internal card state to enable, disable, or halt
Zhu Yib481de92007-09-25 17:54:57 -07001241 *
1242 * When in the 'enable' state the card operates as normal.
1243 * When in the 'disable' state, the card enters into a low power mode.
1244 * When in the 'halt' state, the card is shut down and must be fully
1245 * restarted to come back on.
1246 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001247static int iwl3945_send_card_state(struct iwl3945_priv *priv, u32 flags, u8 meta_flag)
Zhu Yib481de92007-09-25 17:54:57 -07001248{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001249 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001250 .id = REPLY_CARD_STATE_CMD,
1251 .len = sizeof(u32),
1252 .data = &flags,
1253 .meta.flags = meta_flag,
1254 };
1255
1256 if (meta_flag & CMD_ASYNC)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001257 cmd.meta.u.callback = iwl3945_card_state_sync_callback;
Zhu Yib481de92007-09-25 17:54:57 -07001258
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001259 return iwl3945_send_cmd(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001260}
1261
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001262static int iwl3945_add_sta_sync_callback(struct iwl3945_priv *priv,
1263 struct iwl3945_cmd *cmd, struct sk_buff *skb)
Zhu Yib481de92007-09-25 17:54:57 -07001264{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001265 struct iwl3945_rx_packet *res = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07001266
1267 if (!skb) {
1268 IWL_ERROR("Error: Response NULL in REPLY_ADD_STA.\n");
1269 return 1;
1270 }
1271
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001272 res = (struct iwl3945_rx_packet *)skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001273 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1274 IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
1275 res->hdr.flags);
1276 return 1;
1277 }
1278
1279 switch (res->u.add_sta.status) {
1280 case ADD_STA_SUCCESS_MSK:
1281 break;
1282 default:
1283 break;
1284 }
1285
1286 /* We didn't cache the SKB; let the caller free it */
1287 return 1;
1288}
1289
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001290int iwl3945_send_add_station(struct iwl3945_priv *priv,
1291 struct iwl3945_addsta_cmd *sta, u8 flags)
Zhu Yib481de92007-09-25 17:54:57 -07001292{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001293 struct iwl3945_rx_packet *res = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07001294 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001295 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07001296 .id = REPLY_ADD_STA,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001297 .len = sizeof(struct iwl3945_addsta_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07001298 .meta.flags = flags,
1299 .data = sta,
1300 };
1301
1302 if (flags & CMD_ASYNC)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001303 cmd.meta.u.callback = iwl3945_add_sta_sync_callback;
Zhu Yib481de92007-09-25 17:54:57 -07001304 else
1305 cmd.meta.flags |= CMD_WANT_SKB;
1306
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001307 rc = iwl3945_send_cmd(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001308
1309 if (rc || (flags & CMD_ASYNC))
1310 return rc;
1311
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001312 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07001313 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
1314 IWL_ERROR("Bad return from REPLY_ADD_STA (0x%08X)\n",
1315 res->hdr.flags);
1316 rc = -EIO;
1317 }
1318
1319 if (rc == 0) {
1320 switch (res->u.add_sta.status) {
1321 case ADD_STA_SUCCESS_MSK:
1322 IWL_DEBUG_INFO("REPLY_ADD_STA PASSED\n");
1323 break;
1324 default:
1325 rc = -EIO;
1326 IWL_WARNING("REPLY_ADD_STA failed\n");
1327 break;
1328 }
1329 }
1330
1331 priv->alloc_rxb_skb--;
1332 dev_kfree_skb_any(cmd.meta.u.skb);
1333
1334 return rc;
1335}
1336
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001337static int iwl3945_update_sta_key_info(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001338 struct ieee80211_key_conf *keyconf,
1339 u8 sta_id)
1340{
1341 unsigned long flags;
1342 __le16 key_flags = 0;
1343
1344 switch (keyconf->alg) {
1345 case ALG_CCMP:
1346 key_flags |= STA_KEY_FLG_CCMP;
1347 key_flags |= cpu_to_le16(
1348 keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
1349 key_flags &= ~STA_KEY_FLG_INVALID;
1350 break;
1351 case ALG_TKIP:
1352 case ALG_WEP:
Zhu Yib481de92007-09-25 17:54:57 -07001353 default:
1354 return -EINVAL;
1355 }
1356 spin_lock_irqsave(&priv->sta_lock, flags);
1357 priv->stations[sta_id].keyinfo.alg = keyconf->alg;
1358 priv->stations[sta_id].keyinfo.keylen = keyconf->keylen;
1359 memcpy(priv->stations[sta_id].keyinfo.key, keyconf->key,
1360 keyconf->keylen);
1361
1362 memcpy(priv->stations[sta_id].sta.key.key, keyconf->key,
1363 keyconf->keylen);
1364 priv->stations[sta_id].sta.key.key_flags = key_flags;
1365 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
1366 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
1367
1368 spin_unlock_irqrestore(&priv->sta_lock, flags);
1369
1370 IWL_DEBUG_INFO("hwcrypto: modify ucode station key info\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001371 iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001372 return 0;
1373}
1374
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001375static int iwl3945_clear_sta_key_info(struct iwl3945_priv *priv, u8 sta_id)
Zhu Yib481de92007-09-25 17:54:57 -07001376{
1377 unsigned long flags;
1378
1379 spin_lock_irqsave(&priv->sta_lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001380 memset(&priv->stations[sta_id].keyinfo, 0, sizeof(struct iwl3945_hw_key));
1381 memset(&priv->stations[sta_id].sta.key, 0, sizeof(struct iwl3945_keyinfo));
Zhu Yib481de92007-09-25 17:54:57 -07001382 priv->stations[sta_id].sta.key.key_flags = STA_KEY_FLG_NO_ENC;
1383 priv->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
1384 priv->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
1385 spin_unlock_irqrestore(&priv->sta_lock, flags);
1386
1387 IWL_DEBUG_INFO("hwcrypto: clear ucode station key info\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001388 iwl3945_send_add_station(priv, &priv->stations[sta_id].sta, 0);
Zhu Yib481de92007-09-25 17:54:57 -07001389 return 0;
1390}
1391
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001392static void iwl3945_clear_free_frames(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001393{
1394 struct list_head *element;
1395
1396 IWL_DEBUG_INFO("%d frames on pre-allocated heap on clear.\n",
1397 priv->frames_count);
1398
1399 while (!list_empty(&priv->free_frames)) {
1400 element = priv->free_frames.next;
1401 list_del(element);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001402 kfree(list_entry(element, struct iwl3945_frame, list));
Zhu Yib481de92007-09-25 17:54:57 -07001403 priv->frames_count--;
1404 }
1405
1406 if (priv->frames_count) {
1407 IWL_WARNING("%d frames still in use. Did we lose one?\n",
1408 priv->frames_count);
1409 priv->frames_count = 0;
1410 }
1411}
1412
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001413static struct iwl3945_frame *iwl3945_get_free_frame(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001414{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001415 struct iwl3945_frame *frame;
Zhu Yib481de92007-09-25 17:54:57 -07001416 struct list_head *element;
1417 if (list_empty(&priv->free_frames)) {
1418 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
1419 if (!frame) {
1420 IWL_ERROR("Could not allocate frame!\n");
1421 return NULL;
1422 }
1423
1424 priv->frames_count++;
1425 return frame;
1426 }
1427
1428 element = priv->free_frames.next;
1429 list_del(element);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001430 return list_entry(element, struct iwl3945_frame, list);
Zhu Yib481de92007-09-25 17:54:57 -07001431}
1432
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001433static void iwl3945_free_frame(struct iwl3945_priv *priv, struct iwl3945_frame *frame)
Zhu Yib481de92007-09-25 17:54:57 -07001434{
1435 memset(frame, 0, sizeof(*frame));
1436 list_add(&frame->list, &priv->free_frames);
1437}
1438
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001439unsigned int iwl3945_fill_beacon_frame(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001440 struct ieee80211_hdr *hdr,
1441 const u8 *dest, int left)
1442{
1443
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001444 if (!iwl3945_is_associated(priv) || !priv->ibss_beacon ||
Zhu Yib481de92007-09-25 17:54:57 -07001445 ((priv->iw_mode != IEEE80211_IF_TYPE_IBSS) &&
1446 (priv->iw_mode != IEEE80211_IF_TYPE_AP)))
1447 return 0;
1448
1449 if (priv->ibss_beacon->len > left)
1450 return 0;
1451
1452 memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
1453
1454 return priv->ibss_beacon->len;
1455}
1456
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001457static u8 iwl3945_rate_get_lowest_plcp(int rate_mask)
Zhu Yib481de92007-09-25 17:54:57 -07001458{
1459 u8 i;
1460
1461 for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001462 i = iwl3945_rates[i].next_ieee) {
Zhu Yib481de92007-09-25 17:54:57 -07001463 if (rate_mask & (1 << i))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001464 return iwl3945_rates[i].plcp;
Zhu Yib481de92007-09-25 17:54:57 -07001465 }
1466
1467 return IWL_RATE_INVALID;
1468}
1469
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001470static int iwl3945_send_beacon_cmd(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001471{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001472 struct iwl3945_frame *frame;
Zhu Yib481de92007-09-25 17:54:57 -07001473 unsigned int frame_size;
1474 int rc;
1475 u8 rate;
1476
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001477 frame = iwl3945_get_free_frame(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001478
1479 if (!frame) {
1480 IWL_ERROR("Could not obtain free frame buffer for beacon "
1481 "command.\n");
1482 return -ENOMEM;
1483 }
1484
1485 if (!(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001486 rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic &
Zhu Yib481de92007-09-25 17:54:57 -07001487 0xFF0);
1488 if (rate == IWL_INVALID_RATE)
1489 rate = IWL_RATE_6M_PLCP;
1490 } else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001491 rate = iwl3945_rate_get_lowest_plcp(priv->active_rate_basic & 0xF);
Zhu Yib481de92007-09-25 17:54:57 -07001492 if (rate == IWL_INVALID_RATE)
1493 rate = IWL_RATE_1M_PLCP;
1494 }
1495
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001496 frame_size = iwl3945_hw_get_beacon_cmd(priv, frame, rate);
Zhu Yib481de92007-09-25 17:54:57 -07001497
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001498 rc = iwl3945_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
Zhu Yib481de92007-09-25 17:54:57 -07001499 &frame->u.cmd[0]);
1500
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001501 iwl3945_free_frame(priv, frame);
Zhu Yib481de92007-09-25 17:54:57 -07001502
1503 return rc;
1504}
1505
1506/******************************************************************************
1507 *
1508 * EEPROM related functions
1509 *
1510 ******************************************************************************/
1511
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001512static void get_eeprom_mac(struct iwl3945_priv *priv, u8 *mac)
Zhu Yib481de92007-09-25 17:54:57 -07001513{
1514 memcpy(mac, priv->eeprom.mac_address, 6);
1515}
1516
Reinette Chatre74a3a252008-01-23 10:15:19 -08001517/*
1518 * Clear the OWNER_MSK, to establish driver (instead of uCode running on
1519 * embedded controller) as EEPROM reader; each read is a series of pulses
1520 * to/from the EEPROM chip, not a single event, so even reads could conflict
1521 * if they weren't arbitrated by some ownership mechanism. Here, the driver
1522 * simply claims ownership, which should be safe when this function is called
1523 * (i.e. before loading uCode!).
1524 */
1525static inline int iwl3945_eeprom_acquire_semaphore(struct iwl3945_priv *priv)
1526{
1527 _iwl3945_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
1528 return 0;
1529}
1530
Zhu Yib481de92007-09-25 17:54:57 -07001531/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001532 * iwl3945_eeprom_init - read EEPROM contents
Zhu Yib481de92007-09-25 17:54:57 -07001533 *
Cahill, Ben M6440adb2007-11-29 11:09:55 +08001534 * Load the EEPROM contents from adapter into priv->eeprom
Zhu Yib481de92007-09-25 17:54:57 -07001535 *
1536 * NOTE: This routine uses the non-debug IO access functions.
1537 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001538int iwl3945_eeprom_init(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001539{
Tomas Winkler58ff6d42008-02-13 02:47:54 +02001540 u16 *e = (u16 *)&priv->eeprom;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001541 u32 gp = iwl3945_read32(priv, CSR_EEPROM_GP);
Zhu Yib481de92007-09-25 17:54:57 -07001542 u32 r;
1543 int sz = sizeof(priv->eeprom);
1544 int rc;
1545 int i;
1546 u16 addr;
1547
1548 /* The EEPROM structure has several padding buffers within it
1549 * and when adding new EEPROM maps is subject to programmer errors
1550 * which may be very difficult to identify without explicitly
1551 * checking the resulting size of the eeprom map. */
1552 BUILD_BUG_ON(sizeof(priv->eeprom) != IWL_EEPROM_IMAGE_SIZE);
1553
1554 if ((gp & CSR_EEPROM_GP_VALID_MSK) == CSR_EEPROM_GP_BAD_SIGNATURE) {
1555 IWL_ERROR("EEPROM not found, EEPROM_GP=0x%08x", gp);
1556 return -ENOENT;
1557 }
1558
Cahill, Ben M6440adb2007-11-29 11:09:55 +08001559 /* Make sure driver (instead of uCode) is allowed to read EEPROM */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001560 rc = iwl3945_eeprom_acquire_semaphore(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001561 if (rc < 0) {
Ian Schram91e17472007-10-25 17:15:23 +08001562 IWL_ERROR("Failed to acquire EEPROM semaphore.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001563 return -ENOENT;
1564 }
1565
1566 /* eeprom is an array of 16bit values */
1567 for (addr = 0; addr < sz; addr += sizeof(u16)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001568 _iwl3945_write32(priv, CSR_EEPROM_REG, addr << 1);
1569 _iwl3945_clear_bit(priv, CSR_EEPROM_REG, CSR_EEPROM_REG_BIT_CMD);
Zhu Yib481de92007-09-25 17:54:57 -07001570
1571 for (i = 0; i < IWL_EEPROM_ACCESS_TIMEOUT;
1572 i += IWL_EEPROM_ACCESS_DELAY) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001573 r = _iwl3945_read_direct32(priv, CSR_EEPROM_REG);
Zhu Yib481de92007-09-25 17:54:57 -07001574 if (r & CSR_EEPROM_REG_READ_VALID_MSK)
1575 break;
1576 udelay(IWL_EEPROM_ACCESS_DELAY);
1577 }
1578
1579 if (!(r & CSR_EEPROM_REG_READ_VALID_MSK)) {
1580 IWL_ERROR("Time out reading EEPROM[%d]", addr);
1581 return -ETIMEDOUT;
1582 }
Tomas Winkler58ff6d42008-02-13 02:47:54 +02001583 e[addr / 2] = le16_to_cpu((__force __le16)(r >> 16));
Zhu Yib481de92007-09-25 17:54:57 -07001584 }
1585
1586 return 0;
1587}
1588
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001589static void iwl3945_unset_hw_setting(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001590{
1591 if (priv->hw_setting.shared_virt)
1592 pci_free_consistent(priv->pci_dev,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001593 sizeof(struct iwl3945_shared),
Zhu Yib481de92007-09-25 17:54:57 -07001594 priv->hw_setting.shared_virt,
1595 priv->hw_setting.shared_phys);
1596}
1597
1598/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001599 * iwl3945_supported_rate_to_ie - fill in the supported rate in IE field
Zhu Yib481de92007-09-25 17:54:57 -07001600 *
1601 * return : set the bit for each supported rate insert in ie
1602 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001603static u16 iwl3945_supported_rate_to_ie(u8 *ie, u16 supported_rate,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001604 u16 basic_rate, int *left)
Zhu Yib481de92007-09-25 17:54:57 -07001605{
1606 u16 ret_rates = 0, bit;
1607 int i;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001608 u8 *cnt = ie;
1609 u8 *rates = ie + 1;
Zhu Yib481de92007-09-25 17:54:57 -07001610
1611 for (bit = 1, i = 0; i < IWL_RATE_COUNT; i++, bit <<= 1) {
1612 if (bit & supported_rate) {
1613 ret_rates |= bit;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001614 rates[*cnt] = iwl3945_rates[i].ieee |
Tomas Winklerc7c46672007-10-18 02:04:15 +02001615 ((bit & basic_rate) ? 0x80 : 0x00);
1616 (*cnt)++;
1617 (*left)--;
1618 if ((*left <= 0) ||
1619 (*cnt >= IWL_SUPPORTED_RATES_IE_LEN))
Zhu Yib481de92007-09-25 17:54:57 -07001620 break;
1621 }
1622 }
1623
1624 return ret_rates;
1625}
1626
1627/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001628 * iwl3945_fill_probe_req - fill in all required fields and IE for probe request
Zhu Yib481de92007-09-25 17:54:57 -07001629 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001630static u16 iwl3945_fill_probe_req(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07001631 struct ieee80211_mgmt *frame,
1632 int left, int is_direct)
1633{
1634 int len = 0;
1635 u8 *pos = NULL;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001636 u16 active_rates, ret_rates, cck_rates;
Zhu Yib481de92007-09-25 17:54:57 -07001637
1638 /* Make sure there is enough space for the probe request,
1639 * two mandatory IEs and the data */
1640 left -= 24;
1641 if (left < 0)
1642 return 0;
1643 len += 24;
1644
1645 frame->frame_control = cpu_to_le16(IEEE80211_STYPE_PROBE_REQ);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001646 memcpy(frame->da, iwl3945_broadcast_addr, ETH_ALEN);
Zhu Yib481de92007-09-25 17:54:57 -07001647 memcpy(frame->sa, priv->mac_addr, ETH_ALEN);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001648 memcpy(frame->bssid, iwl3945_broadcast_addr, ETH_ALEN);
Zhu Yib481de92007-09-25 17:54:57 -07001649 frame->seq_ctrl = 0;
1650
1651 /* fill in our indirect SSID IE */
1652 /* ...next IE... */
1653
1654 left -= 2;
1655 if (left < 0)
1656 return 0;
1657 len += 2;
1658 pos = &(frame->u.probe_req.variable[0]);
1659 *pos++ = WLAN_EID_SSID;
1660 *pos++ = 0;
1661
1662 /* fill in our direct SSID IE... */
1663 if (is_direct) {
1664 /* ...next IE... */
1665 left -= 2 + priv->essid_len;
1666 if (left < 0)
1667 return 0;
1668 /* ... fill it in... */
1669 *pos++ = WLAN_EID_SSID;
1670 *pos++ = priv->essid_len;
1671 memcpy(pos, priv->essid, priv->essid_len);
1672 pos += priv->essid_len;
1673 len += 2 + priv->essid_len;
1674 }
1675
1676 /* fill in supported rate */
1677 /* ...next IE... */
1678 left -= 2;
1679 if (left < 0)
1680 return 0;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001681
Zhu Yib481de92007-09-25 17:54:57 -07001682 /* ... fill it in... */
1683 *pos++ = WLAN_EID_SUPP_RATES;
1684 *pos = 0;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001685
1686 priv->active_rate = priv->rates_mask;
1687 active_rates = priv->active_rate;
Zhu Yib481de92007-09-25 17:54:57 -07001688 priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
1689
Tomas Winklerc7c46672007-10-18 02:04:15 +02001690 cck_rates = IWL_CCK_RATES_MASK & active_rates;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001691 ret_rates = iwl3945_supported_rate_to_ie(pos, cck_rates,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001692 priv->active_rate_basic, &left);
1693 active_rates &= ~ret_rates;
1694
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001695 ret_rates = iwl3945_supported_rate_to_ie(pos, active_rates,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001696 priv->active_rate_basic, &left);
1697 active_rates &= ~ret_rates;
1698
Zhu Yib481de92007-09-25 17:54:57 -07001699 len += 2 + *pos;
1700 pos += (*pos) + 1;
Tomas Winklerc7c46672007-10-18 02:04:15 +02001701 if (active_rates == 0)
Zhu Yib481de92007-09-25 17:54:57 -07001702 goto fill_end;
1703
1704 /* fill in supported extended rate */
1705 /* ...next IE... */
1706 left -= 2;
1707 if (left < 0)
1708 return 0;
1709 /* ... fill it in... */
1710 *pos++ = WLAN_EID_EXT_SUPP_RATES;
1711 *pos = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001712 iwl3945_supported_rate_to_ie(pos, active_rates,
Tomas Winklerc7c46672007-10-18 02:04:15 +02001713 priv->active_rate_basic, &left);
Zhu Yib481de92007-09-25 17:54:57 -07001714 if (*pos > 0)
1715 len += 2 + *pos;
1716
1717 fill_end:
1718 return (u16)len;
1719}
1720
1721/*
1722 * QoS support
1723*/
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001724static int iwl3945_send_qos_params_command(struct iwl3945_priv *priv,
1725 struct iwl3945_qosparam_cmd *qos)
Zhu Yib481de92007-09-25 17:54:57 -07001726{
1727
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001728 return iwl3945_send_cmd_pdu(priv, REPLY_QOS_PARAM,
1729 sizeof(struct iwl3945_qosparam_cmd), qos);
Zhu Yib481de92007-09-25 17:54:57 -07001730}
1731
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001732static void iwl3945_reset_qos(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001733{
1734 u16 cw_min = 15;
1735 u16 cw_max = 1023;
1736 u8 aifs = 2;
1737 u8 is_legacy = 0;
1738 unsigned long flags;
1739 int i;
1740
1741 spin_lock_irqsave(&priv->lock, flags);
1742 priv->qos_data.qos_active = 0;
1743
1744 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
1745 if (priv->qos_data.qos_enable)
1746 priv->qos_data.qos_active = 1;
1747 if (!(priv->active_rate & 0xfff0)) {
1748 cw_min = 31;
1749 is_legacy = 1;
1750 }
1751 } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
1752 if (priv->qos_data.qos_enable)
1753 priv->qos_data.qos_active = 1;
1754 } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
1755 cw_min = 31;
1756 is_legacy = 1;
1757 }
1758
1759 if (priv->qos_data.qos_active)
1760 aifs = 3;
1761
1762 priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
1763 priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
1764 priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
1765 priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
1766 priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
1767
1768 if (priv->qos_data.qos_active) {
1769 i = 1;
1770 priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
1771 priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
1772 priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
1773 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
1774 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1775
1776 i = 2;
1777 priv->qos_data.def_qos_parm.ac[i].cw_min =
1778 cpu_to_le16((cw_min + 1) / 2 - 1);
1779 priv->qos_data.def_qos_parm.ac[i].cw_max =
1780 cpu_to_le16(cw_max);
1781 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
1782 if (is_legacy)
1783 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1784 cpu_to_le16(6016);
1785 else
1786 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1787 cpu_to_le16(3008);
1788 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1789
1790 i = 3;
1791 priv->qos_data.def_qos_parm.ac[i].cw_min =
1792 cpu_to_le16((cw_min + 1) / 4 - 1);
1793 priv->qos_data.def_qos_parm.ac[i].cw_max =
1794 cpu_to_le16((cw_max + 1) / 2 - 1);
1795 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
1796 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1797 if (is_legacy)
1798 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1799 cpu_to_le16(3264);
1800 else
1801 priv->qos_data.def_qos_parm.ac[i].edca_txop =
1802 cpu_to_le16(1504);
1803 } else {
1804 for (i = 1; i < 4; i++) {
1805 priv->qos_data.def_qos_parm.ac[i].cw_min =
1806 cpu_to_le16(cw_min);
1807 priv->qos_data.def_qos_parm.ac[i].cw_max =
1808 cpu_to_le16(cw_max);
1809 priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
1810 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
1811 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
1812 }
1813 }
1814 IWL_DEBUG_QOS("set QoS to default \n");
1815
1816 spin_unlock_irqrestore(&priv->lock, flags);
1817}
1818
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001819static void iwl3945_activate_qos(struct iwl3945_priv *priv, u8 force)
Zhu Yib481de92007-09-25 17:54:57 -07001820{
1821 unsigned long flags;
1822
Zhu Yib481de92007-09-25 17:54:57 -07001823 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
1824 return;
1825
1826 if (!priv->qos_data.qos_enable)
1827 return;
1828
1829 spin_lock_irqsave(&priv->lock, flags);
1830 priv->qos_data.def_qos_parm.qos_flags = 0;
1831
1832 if (priv->qos_data.qos_cap.q_AP.queue_request &&
1833 !priv->qos_data.qos_cap.q_AP.txop_request)
1834 priv->qos_data.def_qos_parm.qos_flags |=
1835 QOS_PARAM_FLG_TXOP_TYPE_MSK;
1836
1837 if (priv->qos_data.qos_active)
1838 priv->qos_data.def_qos_parm.qos_flags |=
1839 QOS_PARAM_FLG_UPDATE_EDCA_MSK;
1840
1841 spin_unlock_irqrestore(&priv->lock, flags);
1842
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001843 if (force || iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07001844 IWL_DEBUG_QOS("send QoS cmd with Qos active %d \n",
1845 priv->qos_data.qos_active);
1846
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001847 iwl3945_send_qos_params_command(priv,
Zhu Yib481de92007-09-25 17:54:57 -07001848 &(priv->qos_data.def_qos_parm));
1849 }
1850}
1851
Zhu Yib481de92007-09-25 17:54:57 -07001852/*
1853 * Power management (not Tx power!) functions
1854 */
1855#define MSEC_TO_USEC 1024
1856
1857#define NOSLP __constant_cpu_to_le32(0)
1858#define SLP IWL_POWER_DRIVER_ALLOW_SLEEP_MSK
1859#define SLP_TIMEOUT(T) __constant_cpu_to_le32((T) * MSEC_TO_USEC)
1860#define SLP_VEC(X0, X1, X2, X3, X4) {__constant_cpu_to_le32(X0), \
1861 __constant_cpu_to_le32(X1), \
1862 __constant_cpu_to_le32(X2), \
1863 __constant_cpu_to_le32(X3), \
1864 __constant_cpu_to_le32(X4)}
1865
1866
1867/* default power management (not Tx power) table values */
1868/* for tim 0-10 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001869static struct iwl3945_power_vec_entry range_0[IWL_POWER_AC] = {
Zhu Yib481de92007-09-25 17:54:57 -07001870 {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
1871 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500), SLP_VEC(1, 2, 3, 4, 4)}, 0},
1872 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300), SLP_VEC(2, 4, 6, 7, 7)}, 0},
1873 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100), SLP_VEC(2, 6, 9, 9, 10)}, 0},
1874 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 10)}, 1},
1875 {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25), SLP_VEC(4, 7, 10, 10, 10)}, 1}
1876};
1877
1878/* for tim > 10 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001879static struct iwl3945_power_vec_entry range_1[IWL_POWER_AC] = {
Zhu Yib481de92007-09-25 17:54:57 -07001880 {{NOSLP, SLP_TIMEOUT(0), SLP_TIMEOUT(0), SLP_VEC(0, 0, 0, 0, 0)}, 0},
1881 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(500),
1882 SLP_VEC(1, 2, 3, 4, 0xFF)}, 0},
1883 {{SLP, SLP_TIMEOUT(200), SLP_TIMEOUT(300),
1884 SLP_VEC(2, 4, 6, 7, 0xFF)}, 0},
1885 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(100),
1886 SLP_VEC(2, 6, 9, 9, 0xFF)}, 0},
1887 {{SLP, SLP_TIMEOUT(50), SLP_TIMEOUT(25), SLP_VEC(2, 7, 9, 9, 0xFF)}, 0},
1888 {{SLP, SLP_TIMEOUT(25), SLP_TIMEOUT(25),
1889 SLP_VEC(4, 7, 10, 10, 0xFF)}, 0}
1890};
1891
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001892int iwl3945_power_init_handle(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001893{
1894 int rc = 0, i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001895 struct iwl3945_power_mgr *pow_data;
1896 int size = sizeof(struct iwl3945_power_vec_entry) * IWL_POWER_AC;
Zhu Yib481de92007-09-25 17:54:57 -07001897 u16 pci_pm;
1898
1899 IWL_DEBUG_POWER("Initialize power \n");
1900
1901 pow_data = &(priv->power_data);
1902
1903 memset(pow_data, 0, sizeof(*pow_data));
1904
1905 pow_data->active_index = IWL_POWER_RANGE_0;
1906 pow_data->dtim_val = 0xffff;
1907
1908 memcpy(&pow_data->pwr_range_0[0], &range_0[0], size);
1909 memcpy(&pow_data->pwr_range_1[0], &range_1[0], size);
1910
1911 rc = pci_read_config_word(priv->pci_dev, PCI_LINK_CTRL, &pci_pm);
1912 if (rc != 0)
1913 return 0;
1914 else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001915 struct iwl3945_powertable_cmd *cmd;
Zhu Yib481de92007-09-25 17:54:57 -07001916
1917 IWL_DEBUG_POWER("adjust power command flags\n");
1918
1919 for (i = 0; i < IWL_POWER_AC; i++) {
1920 cmd = &pow_data->pwr_range_0[i].cmd;
1921
1922 if (pci_pm & 0x1)
1923 cmd->flags &= ~IWL_POWER_PCI_PM_MSK;
1924 else
1925 cmd->flags |= IWL_POWER_PCI_PM_MSK;
1926 }
1927 }
1928 return rc;
1929}
1930
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001931static int iwl3945_update_power_cmd(struct iwl3945_priv *priv,
1932 struct iwl3945_powertable_cmd *cmd, u32 mode)
Zhu Yib481de92007-09-25 17:54:57 -07001933{
1934 int rc = 0, i;
1935 u8 skip;
1936 u32 max_sleep = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001937 struct iwl3945_power_vec_entry *range;
Zhu Yib481de92007-09-25 17:54:57 -07001938 u8 period = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001939 struct iwl3945_power_mgr *pow_data;
Zhu Yib481de92007-09-25 17:54:57 -07001940
1941 if (mode > IWL_POWER_INDEX_5) {
1942 IWL_DEBUG_POWER("Error invalid power mode \n");
1943 return -1;
1944 }
1945 pow_data = &(priv->power_data);
1946
1947 if (pow_data->active_index == IWL_POWER_RANGE_0)
1948 range = &pow_data->pwr_range_0[0];
1949 else
1950 range = &pow_data->pwr_range_1[1];
1951
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001952 memcpy(cmd, &range[mode].cmd, sizeof(struct iwl3945_powertable_cmd));
Zhu Yib481de92007-09-25 17:54:57 -07001953
1954#ifdef IWL_MAC80211_DISABLE
1955 if (priv->assoc_network != NULL) {
1956 unsigned long flags;
1957
1958 period = priv->assoc_network->tim.tim_period;
1959 }
1960#endif /*IWL_MAC80211_DISABLE */
1961 skip = range[mode].no_dtim;
1962
1963 if (period == 0) {
1964 period = 1;
1965 skip = 0;
1966 }
1967
1968 if (skip == 0) {
1969 max_sleep = period;
1970 cmd->flags &= ~IWL_POWER_SLEEP_OVER_DTIM_MSK;
1971 } else {
1972 __le32 slp_itrvl = cmd->sleep_interval[IWL_POWER_VEC_SIZE - 1];
1973 max_sleep = (le32_to_cpu(slp_itrvl) / period) * period;
1974 cmd->flags |= IWL_POWER_SLEEP_OVER_DTIM_MSK;
1975 }
1976
1977 for (i = 0; i < IWL_POWER_VEC_SIZE; i++) {
1978 if (le32_to_cpu(cmd->sleep_interval[i]) > max_sleep)
1979 cmd->sleep_interval[i] = cpu_to_le32(max_sleep);
1980 }
1981
1982 IWL_DEBUG_POWER("Flags value = 0x%08X\n", cmd->flags);
1983 IWL_DEBUG_POWER("Tx timeout = %u\n", le32_to_cpu(cmd->tx_data_timeout));
1984 IWL_DEBUG_POWER("Rx timeout = %u\n", le32_to_cpu(cmd->rx_data_timeout));
1985 IWL_DEBUG_POWER("Sleep interval vector = { %d , %d , %d , %d , %d }\n",
1986 le32_to_cpu(cmd->sleep_interval[0]),
1987 le32_to_cpu(cmd->sleep_interval[1]),
1988 le32_to_cpu(cmd->sleep_interval[2]),
1989 le32_to_cpu(cmd->sleep_interval[3]),
1990 le32_to_cpu(cmd->sleep_interval[4]));
1991
1992 return rc;
1993}
1994
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001995static int iwl3945_send_power_mode(struct iwl3945_priv *priv, u32 mode)
Zhu Yib481de92007-09-25 17:54:57 -07001996{
John W. Linville9a62f732007-11-15 16:27:36 -05001997 u32 uninitialized_var(final_mode);
Zhu Yib481de92007-09-25 17:54:57 -07001998 int rc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001999 struct iwl3945_powertable_cmd cmd;
Zhu Yib481de92007-09-25 17:54:57 -07002000
2001 /* If on battery, set to 3,
Ian Schram01ebd062007-10-25 17:15:22 +08002002 * if plugged into AC power, set to CAM ("continuously aware mode"),
Zhu Yib481de92007-09-25 17:54:57 -07002003 * else user level */
2004 switch (mode) {
2005 case IWL_POWER_BATTERY:
2006 final_mode = IWL_POWER_INDEX_3;
2007 break;
2008 case IWL_POWER_AC:
2009 final_mode = IWL_POWER_MODE_CAM;
2010 break;
2011 default:
2012 final_mode = mode;
2013 break;
2014 }
2015
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002016 iwl3945_update_power_cmd(priv, &cmd, final_mode);
Zhu Yib481de92007-09-25 17:54:57 -07002017
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002018 rc = iwl3945_send_cmd_pdu(priv, POWER_TABLE_CMD, sizeof(cmd), &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07002019
2020 if (final_mode == IWL_POWER_MODE_CAM)
2021 clear_bit(STATUS_POWER_PMI, &priv->status);
2022 else
2023 set_bit(STATUS_POWER_PMI, &priv->status);
2024
2025 return rc;
2026}
2027
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002028int iwl3945_is_network_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
Zhu Yib481de92007-09-25 17:54:57 -07002029{
2030 /* Filter incoming packets to determine if they are targeted toward
2031 * this network, discarding packets coming from ourselves */
2032 switch (priv->iw_mode) {
2033 case IEEE80211_IF_TYPE_IBSS: /* Header: Dest. | Source | BSSID */
2034 /* packets from our adapter are dropped (echo) */
2035 if (!compare_ether_addr(header->addr2, priv->mac_addr))
2036 return 0;
2037 /* {broad,multi}cast packets to our IBSS go through */
2038 if (is_multicast_ether_addr(header->addr1))
2039 return !compare_ether_addr(header->addr3, priv->bssid);
2040 /* packets to our adapter go through */
2041 return !compare_ether_addr(header->addr1, priv->mac_addr);
2042 case IEEE80211_IF_TYPE_STA: /* Header: Dest. | AP{BSSID} | Source */
2043 /* packets from our adapter are dropped (echo) */
2044 if (!compare_ether_addr(header->addr3, priv->mac_addr))
2045 return 0;
2046 /* {broad,multi}cast packets to our BSS go through */
2047 if (is_multicast_ether_addr(header->addr1))
2048 return !compare_ether_addr(header->addr2, priv->bssid);
2049 /* packets to our adapter go through */
2050 return !compare_ether_addr(header->addr1, priv->mac_addr);
Tomas Winkler69dc5d92008-03-25 16:33:41 -07002051 default:
2052 return 1;
Zhu Yib481de92007-09-25 17:54:57 -07002053 }
2054
2055 return 1;
2056}
2057
Zhu Yib481de92007-09-25 17:54:57 -07002058/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002059 * iwl3945_scan_cancel - Cancel any currently executing HW scan
Zhu Yib481de92007-09-25 17:54:57 -07002060 *
2061 * NOTE: priv->mutex is not required before calling this function
2062 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002063static int iwl3945_scan_cancel(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002064{
2065 if (!test_bit(STATUS_SCAN_HW, &priv->status)) {
2066 clear_bit(STATUS_SCANNING, &priv->status);
2067 return 0;
2068 }
2069
2070 if (test_bit(STATUS_SCANNING, &priv->status)) {
2071 if (!test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
2072 IWL_DEBUG_SCAN("Queuing scan abort.\n");
2073 set_bit(STATUS_SCAN_ABORTING, &priv->status);
2074 queue_work(priv->workqueue, &priv->abort_scan);
2075
2076 } else
2077 IWL_DEBUG_SCAN("Scan abort already in progress.\n");
2078
2079 return test_bit(STATUS_SCANNING, &priv->status);
2080 }
2081
2082 return 0;
2083}
2084
2085/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002086 * iwl3945_scan_cancel_timeout - Cancel any currently executing HW scan
Zhu Yib481de92007-09-25 17:54:57 -07002087 * @ms: amount of time to wait (in milliseconds) for scan to abort
2088 *
2089 * NOTE: priv->mutex must be held before calling this function
2090 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002091static int iwl3945_scan_cancel_timeout(struct iwl3945_priv *priv, unsigned long ms)
Zhu Yib481de92007-09-25 17:54:57 -07002092{
2093 unsigned long now = jiffies;
2094 int ret;
2095
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002096 ret = iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002097 if (ret && ms) {
2098 mutex_unlock(&priv->mutex);
2099 while (!time_after(jiffies, now + msecs_to_jiffies(ms)) &&
2100 test_bit(STATUS_SCANNING, &priv->status))
2101 msleep(1);
2102 mutex_lock(&priv->mutex);
2103
2104 return test_bit(STATUS_SCANNING, &priv->status);
2105 }
2106
2107 return ret;
2108}
2109
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002110static void iwl3945_sequence_reset(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002111{
2112 /* Reset ieee stats */
2113
2114 /* We don't reset the net_device_stats (ieee->stats) on
2115 * re-association */
2116
2117 priv->last_seq_num = -1;
2118 priv->last_frag_num = -1;
2119 priv->last_packet_time = 0;
2120
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002121 iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002122}
2123
2124#define MAX_UCODE_BEACON_INTERVAL 1024
2125#define INTEL_CONN_LISTEN_INTERVAL __constant_cpu_to_le16(0xA)
2126
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002127static __le16 iwl3945_adjust_beacon_interval(u16 beacon_val)
Zhu Yib481de92007-09-25 17:54:57 -07002128{
2129 u16 new_val = 0;
2130 u16 beacon_factor = 0;
2131
2132 beacon_factor =
2133 (beacon_val + MAX_UCODE_BEACON_INTERVAL)
2134 / MAX_UCODE_BEACON_INTERVAL;
2135 new_val = beacon_val / beacon_factor;
2136
2137 return cpu_to_le16(new_val);
2138}
2139
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002140static void iwl3945_setup_rxon_timing(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002141{
2142 u64 interval_tm_unit;
2143 u64 tsf, result;
2144 unsigned long flags;
2145 struct ieee80211_conf *conf = NULL;
2146 u16 beacon_int = 0;
2147
2148 conf = ieee80211_get_hw_conf(priv->hw);
2149
2150 spin_lock_irqsave(&priv->lock, flags);
2151 priv->rxon_timing.timestamp.dw[1] = cpu_to_le32(priv->timestamp1);
2152 priv->rxon_timing.timestamp.dw[0] = cpu_to_le32(priv->timestamp0);
2153
2154 priv->rxon_timing.listen_interval = INTEL_CONN_LISTEN_INTERVAL;
2155
2156 tsf = priv->timestamp1;
2157 tsf = ((tsf << 32) | priv->timestamp0);
2158
2159 beacon_int = priv->beacon_int;
2160 spin_unlock_irqrestore(&priv->lock, flags);
2161
2162 if (priv->iw_mode == IEEE80211_IF_TYPE_STA) {
2163 if (beacon_int == 0) {
2164 priv->rxon_timing.beacon_interval = cpu_to_le16(100);
2165 priv->rxon_timing.beacon_init_val = cpu_to_le32(102400);
2166 } else {
2167 priv->rxon_timing.beacon_interval =
2168 cpu_to_le16(beacon_int);
2169 priv->rxon_timing.beacon_interval =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002170 iwl3945_adjust_beacon_interval(
Zhu Yib481de92007-09-25 17:54:57 -07002171 le16_to_cpu(priv->rxon_timing.beacon_interval));
2172 }
2173
2174 priv->rxon_timing.atim_window = 0;
2175 } else {
2176 priv->rxon_timing.beacon_interval =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002177 iwl3945_adjust_beacon_interval(conf->beacon_int);
Zhu Yib481de92007-09-25 17:54:57 -07002178 /* TODO: we need to get atim_window from upper stack
2179 * for now we set to 0 */
2180 priv->rxon_timing.atim_window = 0;
2181 }
2182
2183 interval_tm_unit =
2184 (le16_to_cpu(priv->rxon_timing.beacon_interval) * 1024);
2185 result = do_div(tsf, interval_tm_unit);
2186 priv->rxon_timing.beacon_init_val =
2187 cpu_to_le32((u32) ((u64) interval_tm_unit - result));
2188
2189 IWL_DEBUG_ASSOC
2190 ("beacon interval %d beacon timer %d beacon tim %d\n",
2191 le16_to_cpu(priv->rxon_timing.beacon_interval),
2192 le32_to_cpu(priv->rxon_timing.beacon_init_val),
2193 le16_to_cpu(priv->rxon_timing.atim_window));
2194}
2195
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002196static int iwl3945_scan_initiate(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002197{
2198 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
2199 IWL_ERROR("APs don't scan.\n");
2200 return 0;
2201 }
2202
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002203 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07002204 IWL_DEBUG_SCAN("Aborting scan due to not ready.\n");
2205 return -EIO;
2206 }
2207
2208 if (test_bit(STATUS_SCANNING, &priv->status)) {
2209 IWL_DEBUG_SCAN("Scan already in progress.\n");
2210 return -EAGAIN;
2211 }
2212
2213 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
2214 IWL_DEBUG_SCAN("Scan request while abort pending. "
2215 "Queuing.\n");
2216 return -EAGAIN;
2217 }
2218
2219 IWL_DEBUG_INFO("Starting scan...\n");
Ron Rindjunsky66b50042008-06-25 16:46:31 +08002220 if (priv->cfg->sku & IWL_SKU_G)
2221 priv->scan_bands |= BIT(IEEE80211_BAND_2GHZ);
2222 if (priv->cfg->sku & IWL_SKU_A)
2223 priv->scan_bands |= BIT(IEEE80211_BAND_5GHZ);
Zhu Yib481de92007-09-25 17:54:57 -07002224 set_bit(STATUS_SCANNING, &priv->status);
2225 priv->scan_start = jiffies;
2226 priv->scan_pass_start = priv->scan_start;
2227
2228 queue_work(priv->workqueue, &priv->request_scan);
2229
2230 return 0;
2231}
2232
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002233static int iwl3945_set_rxon_hwcrypto(struct iwl3945_priv *priv, int hw_decrypt)
Zhu Yib481de92007-09-25 17:54:57 -07002234{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002235 struct iwl3945_rxon_cmd *rxon = &priv->staging_rxon;
Zhu Yib481de92007-09-25 17:54:57 -07002236
2237 if (hw_decrypt)
2238 rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
2239 else
2240 rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
2241
2242 return 0;
2243}
2244
Johannes Berg8318d782008-01-24 19:38:38 +01002245static void iwl3945_set_flags_for_phymode(struct iwl3945_priv *priv,
2246 enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -07002247{
Johannes Berg8318d782008-01-24 19:38:38 +01002248 if (band == IEEE80211_BAND_5GHZ) {
Zhu Yib481de92007-09-25 17:54:57 -07002249 priv->staging_rxon.flags &=
2250 ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
2251 | RXON_FLG_CCK_MSK);
2252 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
2253 } else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002254 /* Copied from iwl3945_bg_post_associate() */
Zhu Yib481de92007-09-25 17:54:57 -07002255 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
2256 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
2257 else
2258 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
2259
2260 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
2261 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
2262
2263 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
2264 priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
2265 priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
2266 }
2267}
2268
2269/*
Ian Schram01ebd062007-10-25 17:15:22 +08002270 * initialize rxon structure with default values from eeprom
Zhu Yib481de92007-09-25 17:54:57 -07002271 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002272static void iwl3945_connection_init_rx_config(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002273{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002274 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07002275
2276 memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
2277
2278 switch (priv->iw_mode) {
2279 case IEEE80211_IF_TYPE_AP:
2280 priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
2281 break;
2282
2283 case IEEE80211_IF_TYPE_STA:
2284 priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
2285 priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
2286 break;
2287
2288 case IEEE80211_IF_TYPE_IBSS:
2289 priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
2290 priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
2291 priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
2292 RXON_FILTER_ACCEPT_GRP_MSK;
2293 break;
2294
2295 case IEEE80211_IF_TYPE_MNTR:
2296 priv->staging_rxon.dev_type = RXON_DEV_TYPE_SNIFFER;
2297 priv->staging_rxon.filter_flags = RXON_FILTER_PROMISC_MSK |
2298 RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_ACCEPT_GRP_MSK;
2299 break;
Tomas Winkler69dc5d92008-03-25 16:33:41 -07002300 default:
2301 IWL_ERROR("Unsupported interface type %d\n", priv->iw_mode);
2302 break;
Zhu Yib481de92007-09-25 17:54:57 -07002303 }
2304
2305#if 0
2306 /* TODO: Figure out when short_preamble would be set and cache from
2307 * that */
2308 if (!hw_to_local(priv->hw)->short_preamble)
2309 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
2310 else
2311 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
2312#endif
2313
Johannes Berg8318d782008-01-24 19:38:38 +01002314 ch_info = iwl3945_get_channel_info(priv, priv->band,
Rick Farrington25b3f572008-06-30 17:23:28 +08002315 le16_to_cpu(priv->active_rxon.channel));
Zhu Yib481de92007-09-25 17:54:57 -07002316
2317 if (!ch_info)
2318 ch_info = &priv->channel_info[0];
2319
2320 /*
2321 * in some case A channels are all non IBSS
2322 * in this case force B/G channel
2323 */
2324 if ((priv->iw_mode == IEEE80211_IF_TYPE_IBSS) &&
2325 !(is_channel_ibss(ch_info)))
2326 ch_info = &priv->channel_info[0];
2327
2328 priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
2329 if (is_channel_a_band(ch_info))
Johannes Berg8318d782008-01-24 19:38:38 +01002330 priv->band = IEEE80211_BAND_5GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07002331 else
Johannes Berg8318d782008-01-24 19:38:38 +01002332 priv->band = IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07002333
Johannes Berg8318d782008-01-24 19:38:38 +01002334 iwl3945_set_flags_for_phymode(priv, priv->band);
Zhu Yib481de92007-09-25 17:54:57 -07002335
2336 priv->staging_rxon.ofdm_basic_rates =
2337 (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2338 priv->staging_rxon.cck_basic_rates =
2339 (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
2340}
2341
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002342static int iwl3945_set_mode(struct iwl3945_priv *priv, int mode)
Zhu Yib481de92007-09-25 17:54:57 -07002343{
Zhu Yib481de92007-09-25 17:54:57 -07002344 if (mode == IEEE80211_IF_TYPE_IBSS) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002345 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07002346
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002347 ch_info = iwl3945_get_channel_info(priv,
Johannes Berg8318d782008-01-24 19:38:38 +01002348 priv->band,
Zhu Yib481de92007-09-25 17:54:57 -07002349 le16_to_cpu(priv->staging_rxon.channel));
2350
2351 if (!ch_info || !is_channel_ibss(ch_info)) {
2352 IWL_ERROR("channel %d not IBSS channel\n",
2353 le16_to_cpu(priv->staging_rxon.channel));
2354 return -EINVAL;
2355 }
2356 }
2357
Zhu Yib481de92007-09-25 17:54:57 -07002358 priv->iw_mode = mode;
2359
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002360 iwl3945_connection_init_rx_config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002361 memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
2362
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002363 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002364
Mohamed Abbasfde35712007-11-29 11:10:15 +08002365 /* dont commit rxon if rf-kill is on*/
2366 if (!iwl3945_is_ready_rf(priv))
2367 return -EAGAIN;
2368
2369 cancel_delayed_work(&priv->scan_check);
2370 if (iwl3945_scan_cancel_timeout(priv, 100)) {
2371 IWL_WARNING("Aborted scan still in progress after 100ms\n");
2372 IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
2373 return -EAGAIN;
2374 }
2375
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002376 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002377
2378 return 0;
2379}
2380
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002381static void iwl3945_build_tx_cmd_hwcrypto(struct iwl3945_priv *priv,
Johannes Berge039fa42008-05-15 12:55:29 +02002382 struct ieee80211_tx_info *info,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002383 struct iwl3945_cmd *cmd,
Zhu Yib481de92007-09-25 17:54:57 -07002384 struct sk_buff *skb_frag,
2385 int last_frag)
2386{
Ivo van Doorn1c014422008-04-17 19:41:02 +02002387 struct iwl3945_hw_key *keyinfo =
Johannes Berge039fa42008-05-15 12:55:29 +02002388 &priv->stations[info->control.hw_key->hw_key_idx].keyinfo;
Zhu Yib481de92007-09-25 17:54:57 -07002389
2390 switch (keyinfo->alg) {
2391 case ALG_CCMP:
2392 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_CCM;
2393 memcpy(cmd->cmd.tx.key, keyinfo->key, keyinfo->keylen);
2394 IWL_DEBUG_TX("tx_cmd with aes hwcrypto\n");
2395 break;
2396
2397 case ALG_TKIP:
2398#if 0
2399 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_TKIP;
2400
2401 if (last_frag)
2402 memcpy(cmd->cmd.tx.tkip_mic.byte, skb_frag->tail - 8,
2403 8);
2404 else
2405 memset(cmd->cmd.tx.tkip_mic.byte, 0, 8);
2406#endif
2407 break;
2408
2409 case ALG_WEP:
2410 cmd->cmd.tx.sec_ctl = TX_CMD_SEC_WEP |
Johannes Berge039fa42008-05-15 12:55:29 +02002411 (info->control.hw_key->hw_key_idx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT;
Zhu Yib481de92007-09-25 17:54:57 -07002412
2413 if (keyinfo->keylen == 13)
2414 cmd->cmd.tx.sec_ctl |= TX_CMD_SEC_KEY128;
2415
2416 memcpy(&cmd->cmd.tx.key[3], keyinfo->key, keyinfo->keylen);
2417
2418 IWL_DEBUG_TX("Configuring packet for WEP encryption "
Johannes Berge039fa42008-05-15 12:55:29 +02002419 "with key %d\n", info->control.hw_key->hw_key_idx);
Zhu Yib481de92007-09-25 17:54:57 -07002420 break;
2421
Zhu Yib481de92007-09-25 17:54:57 -07002422 default:
2423 printk(KERN_ERR "Unknown encode alg %d\n", keyinfo->alg);
2424 break;
2425 }
2426}
2427
2428/*
2429 * handle build REPLY_TX command notification.
2430 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002431static void iwl3945_build_tx_cmd_basic(struct iwl3945_priv *priv,
2432 struct iwl3945_cmd *cmd,
Johannes Berge039fa42008-05-15 12:55:29 +02002433 struct ieee80211_tx_info *info,
Zhu Yib481de92007-09-25 17:54:57 -07002434 struct ieee80211_hdr *hdr,
2435 int is_unicast, u8 std_id)
2436{
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002437 __le16 fc = hdr->frame_control;
Zhu Yib481de92007-09-25 17:54:57 -07002438 __le32 tx_flags = cmd->cmd.tx.tx_flags;
2439
2440 cmd->cmd.tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
Johannes Berge039fa42008-05-15 12:55:29 +02002441 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
Zhu Yib481de92007-09-25 17:54:57 -07002442 tx_flags |= TX_CMD_FLG_ACK_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002443 if (ieee80211_is_mgmt(fc))
Zhu Yib481de92007-09-25 17:54:57 -07002444 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002445 if (ieee80211_is_probe_resp(fc) &&
Zhu Yib481de92007-09-25 17:54:57 -07002446 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
2447 tx_flags |= TX_CMD_FLG_TSF_MSK;
2448 } else {
2449 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
2450 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
2451 }
2452
2453 cmd->cmd.tx.sta_id = std_id;
Harvey Harrison8b7b1e02008-06-11 14:21:56 -07002454 if (ieee80211_has_morefrags(fc))
Zhu Yib481de92007-09-25 17:54:57 -07002455 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
2456
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002457 if (ieee80211_is_data_qos(fc)) {
2458 u8 *qc = ieee80211_get_qos_ctl(hdr);
Tomas Winkler54dbb522008-05-15 13:54:06 +08002459 cmd->cmd.tx.tid_tspec = qc[0] & 0xf;
Zhu Yib481de92007-09-25 17:54:57 -07002460 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
Tomas Winkler54dbb522008-05-15 13:54:06 +08002461 } else {
Zhu Yib481de92007-09-25 17:54:57 -07002462 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
Tomas Winkler54dbb522008-05-15 13:54:06 +08002463 }
Zhu Yib481de92007-09-25 17:54:57 -07002464
Johannes Berge039fa42008-05-15 12:55:29 +02002465 if (info->flags & IEEE80211_TX_CTL_USE_RTS_CTS) {
Zhu Yib481de92007-09-25 17:54:57 -07002466 tx_flags |= TX_CMD_FLG_RTS_MSK;
2467 tx_flags &= ~TX_CMD_FLG_CTS_MSK;
Johannes Berge039fa42008-05-15 12:55:29 +02002468 } else if (info->flags & IEEE80211_TX_CTL_USE_CTS_PROTECT) {
Zhu Yib481de92007-09-25 17:54:57 -07002469 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
2470 tx_flags |= TX_CMD_FLG_CTS_MSK;
2471 }
2472
2473 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
2474 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
2475
2476 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002477 if (ieee80211_is_mgmt(fc)) {
2478 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
Ian Schrambc434dd2007-10-25 17:15:29 +08002479 cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(3);
Zhu Yib481de92007-09-25 17:54:57 -07002480 else
Ian Schrambc434dd2007-10-25 17:15:29 +08002481 cmd->cmd.tx.timeout.pm_frame_timeout = cpu_to_le16(2);
Mohamed Abbasab53d8a2008-03-25 16:33:36 -07002482 } else {
Zhu Yib481de92007-09-25 17:54:57 -07002483 cmd->cmd.tx.timeout.pm_frame_timeout = 0;
Mohamed Abbasab53d8a2008-03-25 16:33:36 -07002484#ifdef CONFIG_IWL3945_LEDS
2485 priv->rxtxpackets += le16_to_cpu(cmd->cmd.tx.len);
2486#endif
2487 }
Zhu Yib481de92007-09-25 17:54:57 -07002488
2489 cmd->cmd.tx.driver_txop = 0;
2490 cmd->cmd.tx.tx_flags = tx_flags;
2491 cmd->cmd.tx.next_frame_len = 0;
2492}
2493
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002494/**
2495 * iwl3945_get_sta_id - Find station's index within station table
2496 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002497static int iwl3945_get_sta_id(struct iwl3945_priv *priv, struct ieee80211_hdr *hdr)
Zhu Yib481de92007-09-25 17:54:57 -07002498{
2499 int sta_id;
2500 u16 fc = le16_to_cpu(hdr->frame_control);
2501
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002502 /* If this frame is broadcast or management, use broadcast station id */
Zhu Yib481de92007-09-25 17:54:57 -07002503 if (((fc & IEEE80211_FCTL_FTYPE) != IEEE80211_FTYPE_DATA) ||
2504 is_multicast_ether_addr(hdr->addr1))
2505 return priv->hw_setting.bcast_sta_id;
2506
2507 switch (priv->iw_mode) {
2508
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002509 /* If we are a client station in a BSS network, use the special
2510 * AP station entry (that's the only station we communicate with) */
Zhu Yib481de92007-09-25 17:54:57 -07002511 case IEEE80211_IF_TYPE_STA:
2512 return IWL_AP_ID;
2513
2514 /* If we are an AP, then find the station, or use BCAST */
2515 case IEEE80211_IF_TYPE_AP:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002516 sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
Zhu Yib481de92007-09-25 17:54:57 -07002517 if (sta_id != IWL_INVALID_STATION)
2518 return sta_id;
2519 return priv->hw_setting.bcast_sta_id;
2520
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002521 /* If this frame is going out to an IBSS network, find the station,
2522 * or create a new station table entry */
Joe Perches0795af52007-10-03 17:59:30 -07002523 case IEEE80211_IF_TYPE_IBSS: {
2524 DECLARE_MAC_BUF(mac);
2525
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002526 /* Create new station table entry */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002527 sta_id = iwl3945_hw_find_station(priv, hdr->addr1);
Zhu Yib481de92007-09-25 17:54:57 -07002528 if (sta_id != IWL_INVALID_STATION)
2529 return sta_id;
2530
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002531 sta_id = iwl3945_add_station(priv, hdr->addr1, 0, CMD_ASYNC);
Zhu Yib481de92007-09-25 17:54:57 -07002532
2533 if (sta_id != IWL_INVALID_STATION)
2534 return sta_id;
2535
Joe Perches0795af52007-10-03 17:59:30 -07002536 IWL_DEBUG_DROP("Station %s not in station map. "
Zhu Yib481de92007-09-25 17:54:57 -07002537 "Defaulting to broadcast...\n",
Joe Perches0795af52007-10-03 17:59:30 -07002538 print_mac(mac, hdr->addr1));
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002539 iwl3945_print_hex_dump(IWL_DL_DROP, (u8 *) hdr, sizeof(*hdr));
Zhu Yib481de92007-09-25 17:54:57 -07002540 return priv->hw_setting.bcast_sta_id;
Joe Perches0795af52007-10-03 17:59:30 -07002541 }
Stefanik Gábor914233d2008-06-30 17:23:30 +08002542 /* If we are in monitor mode, use BCAST. This is required for
2543 * packet injection. */
2544 case IEEE80211_IF_TYPE_MNTR:
2545 return priv->hw_setting.bcast_sta_id;
2546
Zhu Yib481de92007-09-25 17:54:57 -07002547 default:
Ian Schram01ebd062007-10-25 17:15:22 +08002548 IWL_WARNING("Unknown mode of operation: %d", priv->iw_mode);
Zhu Yib481de92007-09-25 17:54:57 -07002549 return priv->hw_setting.bcast_sta_id;
2550 }
2551}
2552
2553/*
2554 * start REPLY_TX command process
2555 */
Johannes Berge039fa42008-05-15 12:55:29 +02002556static int iwl3945_tx_skb(struct iwl3945_priv *priv, struct sk_buff *skb)
Zhu Yib481de92007-09-25 17:54:57 -07002557{
2558 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Johannes Berge039fa42008-05-15 12:55:29 +02002559 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002560 struct iwl3945_tfd_frame *tfd;
Zhu Yib481de92007-09-25 17:54:57 -07002561 u32 *control_flags;
Johannes Berge2530082008-05-17 00:57:14 +02002562 int txq_id = skb_get_queue_mapping(skb);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002563 struct iwl3945_tx_queue *txq = NULL;
2564 struct iwl3945_queue *q = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002565 dma_addr_t phys_addr;
2566 dma_addr_t txcmd_phys;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002567 struct iwl3945_cmd *out_cmd = NULL;
Tomas Winkler54dbb522008-05-15 13:54:06 +08002568 u16 len, idx, len_org, hdr_len;
2569 u8 id;
2570 u8 unicast;
Zhu Yib481de92007-09-25 17:54:57 -07002571 u8 sta_id;
Tomas Winkler54dbb522008-05-15 13:54:06 +08002572 u8 tid = 0;
Zhu Yib481de92007-09-25 17:54:57 -07002573 u16 seq_number = 0;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002574 __le16 fc;
Zhu Yib481de92007-09-25 17:54:57 -07002575 u8 wait_write_ptr = 0;
Tomas Winkler54dbb522008-05-15 13:54:06 +08002576 u8 *qc = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002577 unsigned long flags;
2578 int rc;
2579
2580 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002581 if (iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07002582 IWL_DEBUG_DROP("Dropping - RF KILL\n");
2583 goto drop_unlock;
2584 }
2585
Johannes Berge039fa42008-05-15 12:55:29 +02002586 if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) == IWL_INVALID_RATE) {
Zhu Yib481de92007-09-25 17:54:57 -07002587 IWL_ERROR("ERROR: No TX rate available.\n");
2588 goto drop_unlock;
2589 }
2590
2591 unicast = !is_multicast_ether_addr(hdr->addr1);
2592 id = 0;
2593
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002594 fc = hdr->frame_control;
Zhu Yib481de92007-09-25 17:54:57 -07002595
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08002596#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -07002597 if (ieee80211_is_auth(fc))
2598 IWL_DEBUG_TX("Sending AUTH frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002599 else if (ieee80211_is_assoc_req(fc))
Zhu Yib481de92007-09-25 17:54:57 -07002600 IWL_DEBUG_TX("Sending ASSOC frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002601 else if (ieee80211_is_reassoc_req(fc))
Zhu Yib481de92007-09-25 17:54:57 -07002602 IWL_DEBUG_TX("Sending REASSOC frame\n");
2603#endif
2604
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08002605 /* drop all data frame if we are not associated */
Stefanik Gábor914233d2008-06-30 17:23:30 +08002606 if (ieee80211_is_data(fc) &&
2607 (priv->iw_mode != IEEE80211_IF_TYPE_MNTR) && /* packet injection */
2608 (!iwl3945_is_associated(priv) ||
2609 ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && !priv->assoc_id))) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002610 IWL_DEBUG_DROP("Dropping - !iwl3945_is_associated\n");
Zhu Yib481de92007-09-25 17:54:57 -07002611 goto drop_unlock;
2612 }
2613
2614 spin_unlock_irqrestore(&priv->lock, flags);
2615
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002616 hdr_len = ieee80211_get_hdrlen(le16_to_cpu(fc));
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002617
2618 /* Find (or create) index into station table for destination station */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002619 sta_id = iwl3945_get_sta_id(priv, hdr);
Zhu Yib481de92007-09-25 17:54:57 -07002620 if (sta_id == IWL_INVALID_STATION) {
Joe Perches0795af52007-10-03 17:59:30 -07002621 DECLARE_MAC_BUF(mac);
2622
2623 IWL_DEBUG_DROP("Dropping - INVALID STATION: %s\n",
2624 print_mac(mac, hdr->addr1));
Zhu Yib481de92007-09-25 17:54:57 -07002625 goto drop;
2626 }
2627
2628 IWL_DEBUG_RATE("station Id %d\n", sta_id);
2629
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002630 if (ieee80211_is_data_qos(fc)) {
2631 qc = ieee80211_get_qos_ctl(hdr);
Tomas Winkler54dbb522008-05-15 13:54:06 +08002632 tid = qc[0] & 0xf;
Zhu Yib481de92007-09-25 17:54:57 -07002633 seq_number = priv->stations[sta_id].tid[tid].seq_number &
2634 IEEE80211_SCTL_SEQ;
2635 hdr->seq_ctrl = cpu_to_le16(seq_number) |
2636 (hdr->seq_ctrl &
2637 __constant_cpu_to_le16(IEEE80211_SCTL_FRAG));
2638 seq_number += 0x10;
2639 }
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002640
2641 /* Descriptor for chosen Tx queue */
Zhu Yib481de92007-09-25 17:54:57 -07002642 txq = &priv->txq[txq_id];
2643 q = &txq->q;
2644
2645 spin_lock_irqsave(&priv->lock, flags);
2646
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002647 /* Set up first empty TFD within this queue's circular TFD buffer */
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002648 tfd = &txq->bd[q->write_ptr];
Zhu Yib481de92007-09-25 17:54:57 -07002649 memset(tfd, 0, sizeof(*tfd));
2650 control_flags = (u32 *) tfd;
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002651 idx = get_cmd_index(q, q->write_ptr, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002652
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002653 /* Set up driver data for this TFD */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002654 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl3945_tx_info));
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002655 txq->txb[q->write_ptr].skb[0] = skb;
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002656
2657 /* Init first empty entry in queue's array of Tx/cmd buffers */
Zhu Yib481de92007-09-25 17:54:57 -07002658 out_cmd = &txq->cmd[idx];
2659 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
2660 memset(&out_cmd->cmd.tx, 0, sizeof(out_cmd->cmd.tx));
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002661
2662 /*
2663 * Set up the Tx-command (not MAC!) header.
2664 * Store the chosen Tx queue and TFD index within the sequence field;
2665 * after Tx, uCode's Tx response will return this value so driver can
2666 * locate the frame within the tx queue and do post-tx processing.
2667 */
Zhu Yib481de92007-09-25 17:54:57 -07002668 out_cmd->hdr.cmd = REPLY_TX;
2669 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
Tomas Winklerfc4b6852007-10-25 17:15:24 +08002670 INDEX_TO_SEQ(q->write_ptr)));
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002671
2672 /* Copy MAC header from skb into command buffer */
Zhu Yib481de92007-09-25 17:54:57 -07002673 memcpy(out_cmd->cmd.tx.hdr, hdr, hdr_len);
2674
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002675 /*
2676 * Use the first empty entry in this queue's command buffer array
2677 * to contain the Tx command and MAC header concatenated together
2678 * (payload data will be in another buffer).
2679 * Size of this varies, due to varying MAC header length.
2680 * If end is not dword aligned, we'll have 2 extra bytes at the end
2681 * of the MAC header (device reads on dword boundaries).
2682 * We'll tell device about this padding later.
2683 */
Zhu Yib481de92007-09-25 17:54:57 -07002684 len = priv->hw_setting.tx_cmd_len +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002685 sizeof(struct iwl3945_cmd_header) + hdr_len;
Zhu Yib481de92007-09-25 17:54:57 -07002686
2687 len_org = len;
2688 len = (len + 3) & ~3;
2689
2690 if (len_org != len)
2691 len_org = 1;
2692 else
2693 len_org = 0;
2694
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002695 /* Physical address of this Tx command's header (not MAC header!),
2696 * within command buffer array. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002697 txcmd_phys = txq->dma_addr_cmd + sizeof(struct iwl3945_cmd) * idx +
2698 offsetof(struct iwl3945_cmd, hdr);
Zhu Yib481de92007-09-25 17:54:57 -07002699
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002700 /* Add buffer containing Tx command and MAC(!) header to TFD's
2701 * first entry */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002702 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, txcmd_phys, len);
Zhu Yib481de92007-09-25 17:54:57 -07002703
Johannes Berge039fa42008-05-15 12:55:29 +02002704 if (!(info->flags & IEEE80211_TX_CTL_DO_NOT_ENCRYPT))
2705 iwl3945_build_tx_cmd_hwcrypto(priv, info, out_cmd, skb, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002706
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002707 /* Set up TFD's 2nd entry to point directly to remainder of skb,
2708 * if any (802.11 null frames have no payload). */
Zhu Yib481de92007-09-25 17:54:57 -07002709 len = skb->len - hdr_len;
2710 if (len) {
2711 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
2712 len, PCI_DMA_TODEVICE);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002713 iwl3945_hw_txq_attach_buf_to_tfd(priv, tfd, phys_addr, len);
Zhu Yib481de92007-09-25 17:54:57 -07002714 }
2715
Zhu Yib481de92007-09-25 17:54:57 -07002716 if (!len)
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002717 /* If there is no payload, then we use only one Tx buffer */
Zhu Yib481de92007-09-25 17:54:57 -07002718 *control_flags = TFD_CTL_COUNT_SET(1);
2719 else
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002720 /* Else use 2 buffers.
2721 * Tell 3945 about any padding after MAC header */
Zhu Yib481de92007-09-25 17:54:57 -07002722 *control_flags = TFD_CTL_COUNT_SET(2) |
2723 TFD_CTL_PAD_SET(U32_PAD(len));
2724
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002725 /* Total # bytes to be transmitted */
Zhu Yib481de92007-09-25 17:54:57 -07002726 len = (u16)skb->len;
2727 out_cmd->cmd.tx.len = cpu_to_le16(len);
2728
2729 /* TODO need this for burst mode later on */
Johannes Berge039fa42008-05-15 12:55:29 +02002730 iwl3945_build_tx_cmd_basic(priv, out_cmd, info, hdr, unicast, sta_id);
Zhu Yib481de92007-09-25 17:54:57 -07002731
2732 /* set is_hcca to 0; it probably will never be implemented */
Johannes Berge039fa42008-05-15 12:55:29 +02002733 iwl3945_hw_build_tx_cmd_rate(priv, out_cmd, info, hdr, sta_id, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002734
2735 out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_A_MSK;
2736 out_cmd->cmd.tx.tx_flags &= ~TX_CMD_FLG_ANT_B_MSK;
2737
Harvey Harrison8b7b1e02008-06-11 14:21:56 -07002738 if (!ieee80211_has_morefrags(hdr->frame_control)) {
Zhu Yib481de92007-09-25 17:54:57 -07002739 txq->need_update = 1;
2740 if (qc) {
Zhu Yib481de92007-09-25 17:54:57 -07002741 priv->stations[sta_id].tid[tid].seq_number = seq_number;
2742 }
2743 } else {
2744 wait_write_ptr = 1;
2745 txq->need_update = 0;
2746 }
2747
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002748 iwl3945_print_hex_dump(IWL_DL_TX, out_cmd->cmd.payload,
Zhu Yib481de92007-09-25 17:54:57 -07002749 sizeof(out_cmd->cmd.tx));
2750
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002751 iwl3945_print_hex_dump(IWL_DL_TX, (u8 *)out_cmd->cmd.tx.hdr,
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002752 ieee80211_get_hdrlen(le16_to_cpu(fc)));
Zhu Yib481de92007-09-25 17:54:57 -07002753
Cahill, Ben M6440adb2007-11-29 11:09:55 +08002754 /* Tell device the write index *just past* this latest filled TFD */
Tomas Winklerc54b6792008-03-06 17:36:53 -08002755 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002756 rc = iwl3945_tx_queue_update_write_ptr(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -07002757 spin_unlock_irqrestore(&priv->lock, flags);
2758
2759 if (rc)
2760 return rc;
2761
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002762 if ((iwl3945_queue_space(q) < q->high_mark)
Zhu Yib481de92007-09-25 17:54:57 -07002763 && priv->mac80211_registered) {
2764 if (wait_write_ptr) {
2765 spin_lock_irqsave(&priv->lock, flags);
2766 txq->need_update = 1;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002767 iwl3945_tx_queue_update_write_ptr(priv, txq);
Zhu Yib481de92007-09-25 17:54:57 -07002768 spin_unlock_irqrestore(&priv->lock, flags);
2769 }
2770
Johannes Berge2530082008-05-17 00:57:14 +02002771 ieee80211_stop_queue(priv->hw, skb_get_queue_mapping(skb));
Zhu Yib481de92007-09-25 17:54:57 -07002772 }
2773
2774 return 0;
2775
2776drop_unlock:
2777 spin_unlock_irqrestore(&priv->lock, flags);
2778drop:
2779 return -1;
2780}
2781
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002782static void iwl3945_set_rate(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002783{
Johannes Berg8318d782008-01-24 19:38:38 +01002784 const struct ieee80211_supported_band *sband = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002785 struct ieee80211_rate *rate;
2786 int i;
2787
Johannes Berg8318d782008-01-24 19:38:38 +01002788 sband = iwl3945_get_band(priv, priv->band);
2789 if (!sband) {
Saleem Abdulrasoolc4ba9622007-11-18 23:59:08 -08002790 IWL_ERROR("Failed to set rate: unable to get hw mode\n");
2791 return;
2792 }
Zhu Yib481de92007-09-25 17:54:57 -07002793
2794 priv->active_rate = 0;
2795 priv->active_rate_basic = 0;
2796
Johannes Berg8318d782008-01-24 19:38:38 +01002797 IWL_DEBUG_RATE("Setting rates for %s GHz\n",
2798 sband->band == IEEE80211_BAND_2GHZ ? "2.4" : "5");
Zhu Yib481de92007-09-25 17:54:57 -07002799
Johannes Berg8318d782008-01-24 19:38:38 +01002800 for (i = 0; i < sband->n_bitrates; i++) {
2801 rate = &sband->bitrates[i];
2802 if ((rate->hw_value < IWL_RATE_COUNT) &&
2803 !(rate->flags & IEEE80211_CHAN_DISABLED)) {
2804 IWL_DEBUG_RATE("Adding rate index %d (plcp %d)\n",
2805 rate->hw_value, iwl3945_rates[rate->hw_value].plcp);
2806 priv->active_rate |= (1 << rate->hw_value);
2807 }
Zhu Yib481de92007-09-25 17:54:57 -07002808 }
2809
2810 IWL_DEBUG_RATE("Set active_rate = %0x, active_rate_basic = %0x\n",
2811 priv->active_rate, priv->active_rate_basic);
2812
2813 /*
2814 * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
2815 * otherwise set it to the default of all CCK rates and 6, 12, 24 for
2816 * OFDM
2817 */
2818 if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
2819 priv->staging_rxon.cck_basic_rates =
2820 ((priv->active_rate_basic &
2821 IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
2822 else
2823 priv->staging_rxon.cck_basic_rates =
2824 (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
2825
2826 if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
2827 priv->staging_rxon.ofdm_basic_rates =
2828 ((priv->active_rate_basic &
2829 (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
2830 IWL_FIRST_OFDM_RATE) & 0xFF;
2831 else
2832 priv->staging_rxon.ofdm_basic_rates =
2833 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2834}
2835
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002836static void iwl3945_radio_kill_sw(struct iwl3945_priv *priv, int disable_radio)
Zhu Yib481de92007-09-25 17:54:57 -07002837{
2838 unsigned long flags;
2839
2840 if (!!disable_radio == test_bit(STATUS_RF_KILL_SW, &priv->status))
2841 return;
2842
2843 IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO %s\n",
2844 disable_radio ? "OFF" : "ON");
2845
2846 if (disable_radio) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002847 iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002848 /* FIXME: This is a workaround for AP */
2849 if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
2850 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002851 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
Zhu Yib481de92007-09-25 17:54:57 -07002852 CSR_UCODE_SW_BIT_RFKILL);
2853 spin_unlock_irqrestore(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002854 iwl3945_send_card_state(priv, CARD_STATE_CMD_DISABLE, 0);
Zhu Yib481de92007-09-25 17:54:57 -07002855 set_bit(STATUS_RF_KILL_SW, &priv->status);
2856 }
2857 return;
2858 }
2859
2860 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002861 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Zhu Yib481de92007-09-25 17:54:57 -07002862
2863 clear_bit(STATUS_RF_KILL_SW, &priv->status);
2864 spin_unlock_irqrestore(&priv->lock, flags);
2865
2866 /* wake up ucode */
2867 msleep(10);
2868
2869 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002870 iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
2871 if (!iwl3945_grab_nic_access(priv))
2872 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07002873 spin_unlock_irqrestore(&priv->lock, flags);
2874
2875 if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
2876 IWL_DEBUG_RF_KILL("Can not turn radio back on - "
2877 "disabled by HW switch\n");
2878 return;
2879 }
2880
Zhu Yi808e72a2008-06-12 09:47:17 +08002881 if (priv->is_open)
2882 queue_work(priv->workqueue, &priv->restart);
Zhu Yib481de92007-09-25 17:54:57 -07002883 return;
2884}
2885
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002886void iwl3945_set_decrypted_flag(struct iwl3945_priv *priv, struct sk_buff *skb,
Zhu Yib481de92007-09-25 17:54:57 -07002887 u32 decrypt_res, struct ieee80211_rx_status *stats)
2888{
2889 u16 fc =
2890 le16_to_cpu(((struct ieee80211_hdr *)skb->data)->frame_control);
2891
2892 if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
2893 return;
2894
2895 if (!(fc & IEEE80211_FCTL_PROTECTED))
2896 return;
2897
2898 IWL_DEBUG_RX("decrypt_res:0x%x\n", decrypt_res);
2899 switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
2900 case RX_RES_STATUS_SEC_TYPE_TKIP:
2901 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2902 RX_RES_STATUS_BAD_ICV_MIC)
2903 stats->flag |= RX_FLAG_MMIC_ERROR;
2904 case RX_RES_STATUS_SEC_TYPE_WEP:
2905 case RX_RES_STATUS_SEC_TYPE_CCMP:
2906 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2907 RX_RES_STATUS_DECRYPT_OK) {
2908 IWL_DEBUG_RX("hw decrypt successfully!!!\n");
2909 stats->flag |= RX_FLAG_DECRYPTED;
2910 }
2911 break;
2912
2913 default:
2914 break;
2915 }
2916}
2917
Zhu Yib481de92007-09-25 17:54:57 -07002918#define IWL_PACKET_RETRY_TIME HZ
2919
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002920int iwl3945_is_duplicate_packet(struct iwl3945_priv *priv, struct ieee80211_hdr *header)
Zhu Yib481de92007-09-25 17:54:57 -07002921{
2922 u16 sc = le16_to_cpu(header->seq_ctrl);
2923 u16 seq = (sc & IEEE80211_SCTL_SEQ) >> 4;
2924 u16 frag = sc & IEEE80211_SCTL_FRAG;
2925 u16 *last_seq, *last_frag;
2926 unsigned long *last_time;
2927
2928 switch (priv->iw_mode) {
2929 case IEEE80211_IF_TYPE_IBSS:{
2930 struct list_head *p;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002931 struct iwl3945_ibss_seq *entry = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07002932 u8 *mac = header->addr2;
2933 int index = mac[5] & (IWL_IBSS_MAC_HASH_SIZE - 1);
2934
2935 __list_for_each(p, &priv->ibss_mac_hash[index]) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002936 entry = list_entry(p, struct iwl3945_ibss_seq, list);
Zhu Yib481de92007-09-25 17:54:57 -07002937 if (!compare_ether_addr(entry->mac, mac))
2938 break;
2939 }
2940 if (p == &priv->ibss_mac_hash[index]) {
2941 entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
2942 if (!entry) {
Ian Schrambc434dd2007-10-25 17:15:29 +08002943 IWL_ERROR("Cannot malloc new mac entry\n");
Zhu Yib481de92007-09-25 17:54:57 -07002944 return 0;
2945 }
2946 memcpy(entry->mac, mac, ETH_ALEN);
2947 entry->seq_num = seq;
2948 entry->frag_num = frag;
2949 entry->packet_time = jiffies;
Ian Schrambc434dd2007-10-25 17:15:29 +08002950 list_add(&entry->list, &priv->ibss_mac_hash[index]);
Zhu Yib481de92007-09-25 17:54:57 -07002951 return 0;
2952 }
2953 last_seq = &entry->seq_num;
2954 last_frag = &entry->frag_num;
2955 last_time = &entry->packet_time;
2956 break;
2957 }
2958 case IEEE80211_IF_TYPE_STA:
2959 last_seq = &priv->last_seq_num;
2960 last_frag = &priv->last_frag_num;
2961 last_time = &priv->last_packet_time;
2962 break;
2963 default:
2964 return 0;
2965 }
2966 if ((*last_seq == seq) &&
2967 time_after(*last_time + IWL_PACKET_RETRY_TIME, jiffies)) {
2968 if (*last_frag == frag)
2969 goto drop;
2970 if (*last_frag + 1 != frag)
2971 /* out-of-order fragment */
2972 goto drop;
2973 } else
2974 *last_seq = seq;
2975
2976 *last_frag = frag;
2977 *last_time = jiffies;
2978 return 0;
2979
2980 drop:
2981 return 1;
2982}
2983
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08002984#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -07002985
2986#include "iwl-spectrum.h"
2987
2988#define BEACON_TIME_MASK_LOW 0x00FFFFFF
2989#define BEACON_TIME_MASK_HIGH 0xFF000000
2990#define TIME_UNIT 1024
2991
2992/*
2993 * extended beacon time format
2994 * time in usec will be changed into a 32-bit value in 8:24 format
2995 * the high 1 byte is the beacon counts
2996 * the lower 3 bytes is the time in usec within one beacon interval
2997 */
2998
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08002999static u32 iwl3945_usecs_to_beacons(u32 usec, u32 beacon_interval)
Zhu Yib481de92007-09-25 17:54:57 -07003000{
3001 u32 quot;
3002 u32 rem;
3003 u32 interval = beacon_interval * 1024;
3004
3005 if (!interval || !usec)
3006 return 0;
3007
3008 quot = (usec / interval) & (BEACON_TIME_MASK_HIGH >> 24);
3009 rem = (usec % interval) & BEACON_TIME_MASK_LOW;
3010
3011 return (quot << 24) + rem;
3012}
3013
3014/* base is usually what we get from ucode with each received frame,
3015 * the same as HW timer counter counting down
3016 */
3017
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003018static __le32 iwl3945_add_beacon_time(u32 base, u32 addon, u32 beacon_interval)
Zhu Yib481de92007-09-25 17:54:57 -07003019{
3020 u32 base_low = base & BEACON_TIME_MASK_LOW;
3021 u32 addon_low = addon & BEACON_TIME_MASK_LOW;
3022 u32 interval = beacon_interval * TIME_UNIT;
3023 u32 res = (base & BEACON_TIME_MASK_HIGH) +
3024 (addon & BEACON_TIME_MASK_HIGH);
3025
3026 if (base_low > addon_low)
3027 res += base_low - addon_low;
3028 else if (base_low < addon_low) {
3029 res += interval + base_low - addon_low;
3030 res += (1 << 24);
3031 } else
3032 res += (1 << 24);
3033
3034 return cpu_to_le32(res);
3035}
3036
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003037static int iwl3945_get_measurement(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07003038 struct ieee80211_measurement_params *params,
3039 u8 type)
3040{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003041 struct iwl3945_spectrum_cmd spectrum;
3042 struct iwl3945_rx_packet *res;
3043 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07003044 .id = REPLY_SPECTRUM_MEASUREMENT_CMD,
3045 .data = (void *)&spectrum,
3046 .meta.flags = CMD_WANT_SKB,
3047 };
3048 u32 add_time = le64_to_cpu(params->start_time);
3049 int rc;
3050 int spectrum_resp_status;
3051 int duration = le16_to_cpu(params->duration);
3052
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003053 if (iwl3945_is_associated(priv))
Zhu Yib481de92007-09-25 17:54:57 -07003054 add_time =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003055 iwl3945_usecs_to_beacons(
Zhu Yib481de92007-09-25 17:54:57 -07003056 le64_to_cpu(params->start_time) - priv->last_tsf,
3057 le16_to_cpu(priv->rxon_timing.beacon_interval));
3058
3059 memset(&spectrum, 0, sizeof(spectrum));
3060
3061 spectrum.channel_count = cpu_to_le16(1);
3062 spectrum.flags =
3063 RXON_FLG_TSF2HOST_MSK | RXON_FLG_ANT_A_MSK | RXON_FLG_DIS_DIV_MSK;
3064 spectrum.filter_flags = MEASUREMENT_FILTER_FLAG;
3065 cmd.len = sizeof(spectrum);
3066 spectrum.len = cpu_to_le16(cmd.len - sizeof(spectrum.len));
3067
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003068 if (iwl3945_is_associated(priv))
Zhu Yib481de92007-09-25 17:54:57 -07003069 spectrum.start_time =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003070 iwl3945_add_beacon_time(priv->last_beacon_time,
Zhu Yib481de92007-09-25 17:54:57 -07003071 add_time,
3072 le16_to_cpu(priv->rxon_timing.beacon_interval));
3073 else
3074 spectrum.start_time = 0;
3075
3076 spectrum.channels[0].duration = cpu_to_le32(duration * TIME_UNIT);
3077 spectrum.channels[0].channel = params->channel;
3078 spectrum.channels[0].type = type;
3079 if (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK)
3080 spectrum.flags |= RXON_FLG_BAND_24G_MSK |
3081 RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK;
3082
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003083 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07003084 if (rc)
3085 return rc;
3086
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003087 res = (struct iwl3945_rx_packet *)cmd.meta.u.skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003088 if (res->hdr.flags & IWL_CMD_FAILED_MSK) {
3089 IWL_ERROR("Bad return from REPLY_RX_ON_ASSOC command\n");
3090 rc = -EIO;
3091 }
3092
3093 spectrum_resp_status = le16_to_cpu(res->u.spectrum.status);
3094 switch (spectrum_resp_status) {
3095 case 0: /* Command will be handled */
3096 if (res->u.spectrum.id != 0xff) {
Ian Schrambc434dd2007-10-25 17:15:29 +08003097 IWL_DEBUG_INFO("Replaced existing measurement: %d\n",
3098 res->u.spectrum.id);
Zhu Yib481de92007-09-25 17:54:57 -07003099 priv->measurement_status &= ~MEASUREMENT_READY;
3100 }
3101 priv->measurement_status |= MEASUREMENT_ACTIVE;
3102 rc = 0;
3103 break;
3104
3105 case 1: /* Command will not be handled */
3106 rc = -EAGAIN;
3107 break;
3108 }
3109
3110 dev_kfree_skb_any(cmd.meta.u.skb);
3111
3112 return rc;
3113}
3114#endif
3115
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003116static void iwl3945_rx_reply_alive(struct iwl3945_priv *priv,
3117 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003118{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003119 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3120 struct iwl3945_alive_resp *palive;
Zhu Yib481de92007-09-25 17:54:57 -07003121 struct delayed_work *pwork;
3122
3123 palive = &pkt->u.alive_frame;
3124
3125 IWL_DEBUG_INFO("Alive ucode status 0x%08X revision "
3126 "0x%01X 0x%01X\n",
3127 palive->is_valid, palive->ver_type,
3128 palive->ver_subtype);
3129
3130 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
3131 IWL_DEBUG_INFO("Initialization Alive received.\n");
3132 memcpy(&priv->card_alive_init,
3133 &pkt->u.alive_frame,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003134 sizeof(struct iwl3945_init_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -07003135 pwork = &priv->init_alive_start;
3136 } else {
3137 IWL_DEBUG_INFO("Runtime Alive received.\n");
3138 memcpy(&priv->card_alive, &pkt->u.alive_frame,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003139 sizeof(struct iwl3945_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -07003140 pwork = &priv->alive_start;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003141 iwl3945_disable_events(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003142 }
3143
3144 /* We delay the ALIVE response by 5ms to
3145 * give the HW RF Kill time to activate... */
3146 if (palive->is_valid == UCODE_VALID_OK)
3147 queue_delayed_work(priv->workqueue, pwork,
3148 msecs_to_jiffies(5));
3149 else
3150 IWL_WARNING("uCode did not respond OK.\n");
3151}
3152
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003153static void iwl3945_rx_reply_add_sta(struct iwl3945_priv *priv,
3154 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003155{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003156 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003157
3158 IWL_DEBUG_RX("Received REPLY_ADD_STA: 0x%02X\n", pkt->u.status);
3159 return;
3160}
3161
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003162static void iwl3945_rx_reply_error(struct iwl3945_priv *priv,
3163 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003164{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003165 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003166
3167 IWL_ERROR("Error Reply type 0x%08X cmd %s (0x%02X) "
3168 "seq 0x%04X ser 0x%08X\n",
3169 le32_to_cpu(pkt->u.err_resp.error_type),
3170 get_cmd_string(pkt->u.err_resp.cmd_id),
3171 pkt->u.err_resp.cmd_id,
3172 le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
3173 le32_to_cpu(pkt->u.err_resp.error_info));
3174}
3175
3176#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
3177
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003178static void iwl3945_rx_csa(struct iwl3945_priv *priv, struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003179{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003180 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3181 struct iwl3945_rxon_cmd *rxon = (void *)&priv->active_rxon;
3182 struct iwl3945_csa_notification *csa = &(pkt->u.csa_notif);
Zhu Yib481de92007-09-25 17:54:57 -07003183 IWL_DEBUG_11H("CSA notif: channel %d, status %d\n",
3184 le16_to_cpu(csa->channel), le32_to_cpu(csa->status));
3185 rxon->channel = csa->channel;
3186 priv->staging_rxon.channel = csa->channel;
3187}
3188
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003189static void iwl3945_rx_spectrum_measure_notif(struct iwl3945_priv *priv,
3190 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003191{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003192#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003193 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3194 struct iwl3945_spectrum_notification *report = &(pkt->u.spectrum_notif);
Zhu Yib481de92007-09-25 17:54:57 -07003195
3196 if (!report->state) {
3197 IWL_DEBUG(IWL_DL_11H | IWL_DL_INFO,
3198 "Spectrum Measure Notification: Start\n");
3199 return;
3200 }
3201
3202 memcpy(&priv->measure_report, report, sizeof(*report));
3203 priv->measurement_status |= MEASUREMENT_READY;
3204#endif
3205}
3206
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003207static void iwl3945_rx_pm_sleep_notif(struct iwl3945_priv *priv,
3208 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003209{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003210#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003211 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3212 struct iwl3945_sleep_notification *sleep = &(pkt->u.sleep_notif);
Zhu Yib481de92007-09-25 17:54:57 -07003213 IWL_DEBUG_RX("sleep mode: %d, src: %d\n",
3214 sleep->pm_sleep_mode, sleep->pm_wakeup_src);
3215#endif
3216}
3217
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003218static void iwl3945_rx_pm_debug_statistics_notif(struct iwl3945_priv *priv,
3219 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003220{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003221 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003222 IWL_DEBUG_RADIO("Dumping %d bytes of unhandled "
3223 "notification for %s:\n",
3224 le32_to_cpu(pkt->len), get_cmd_string(pkt->hdr.cmd));
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003225 iwl3945_print_hex_dump(IWL_DL_RADIO, pkt->u.raw, le32_to_cpu(pkt->len));
Zhu Yib481de92007-09-25 17:54:57 -07003226}
3227
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003228static void iwl3945_bg_beacon_update(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07003229{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003230 struct iwl3945_priv *priv =
3231 container_of(work, struct iwl3945_priv, beacon_update);
Zhu Yib481de92007-09-25 17:54:57 -07003232 struct sk_buff *beacon;
3233
3234 /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
Johannes Berge039fa42008-05-15 12:55:29 +02003235 beacon = ieee80211_beacon_get(priv->hw, priv->vif);
Zhu Yib481de92007-09-25 17:54:57 -07003236
3237 if (!beacon) {
3238 IWL_ERROR("update beacon failed\n");
3239 return;
3240 }
3241
3242 mutex_lock(&priv->mutex);
3243 /* new beacon skb is allocated every time; dispose previous.*/
3244 if (priv->ibss_beacon)
3245 dev_kfree_skb(priv->ibss_beacon);
3246
3247 priv->ibss_beacon = beacon;
3248 mutex_unlock(&priv->mutex);
3249
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003250 iwl3945_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003251}
3252
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003253static void iwl3945_rx_beacon_notif(struct iwl3945_priv *priv,
3254 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003255{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003256#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003257 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3258 struct iwl3945_beacon_notif *beacon = &(pkt->u.beacon_status);
Zhu Yib481de92007-09-25 17:54:57 -07003259 u8 rate = beacon->beacon_notify_hdr.rate;
3260
3261 IWL_DEBUG_RX("beacon status %x retries %d iss %d "
3262 "tsf %d %d rate %d\n",
3263 le32_to_cpu(beacon->beacon_notify_hdr.status) & TX_STATUS_MSK,
3264 beacon->beacon_notify_hdr.failure_frame,
3265 le32_to_cpu(beacon->ibss_mgr_status),
3266 le32_to_cpu(beacon->high_tsf),
3267 le32_to_cpu(beacon->low_tsf), rate);
3268#endif
3269
3270 if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
3271 (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
3272 queue_work(priv->workqueue, &priv->beacon_update);
3273}
3274
3275/* Service response to REPLY_SCAN_CMD (0x80) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003276static void iwl3945_rx_reply_scan(struct iwl3945_priv *priv,
3277 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003278{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08003279#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003280 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3281 struct iwl3945_scanreq_notification *notif =
3282 (struct iwl3945_scanreq_notification *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003283
3284 IWL_DEBUG_RX("Scan request status = 0x%x\n", notif->status);
3285#endif
3286}
3287
3288/* Service SCAN_START_NOTIFICATION (0x82) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003289static void iwl3945_rx_scan_start_notif(struct iwl3945_priv *priv,
3290 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003291{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003292 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3293 struct iwl3945_scanstart_notification *notif =
3294 (struct iwl3945_scanstart_notification *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003295 priv->scan_start_tsf = le32_to_cpu(notif->tsf_low);
3296 IWL_DEBUG_SCAN("Scan start: "
3297 "%d [802.11%s] "
3298 "(TSF: 0x%08X:%08X) - %d (beacon timer %u)\n",
3299 notif->channel,
3300 notif->band ? "bg" : "a",
3301 notif->tsf_high,
3302 notif->tsf_low, notif->status, notif->beacon_timer);
3303}
3304
3305/* Service SCAN_RESULTS_NOTIFICATION (0x83) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003306static void iwl3945_rx_scan_results_notif(struct iwl3945_priv *priv,
3307 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003308{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003309 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3310 struct iwl3945_scanresults_notification *notif =
3311 (struct iwl3945_scanresults_notification *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003312
3313 IWL_DEBUG_SCAN("Scan ch.res: "
3314 "%d [802.11%s] "
3315 "(TSF: 0x%08X:%08X) - %d "
3316 "elapsed=%lu usec (%dms since last)\n",
3317 notif->channel,
3318 notif->band ? "bg" : "a",
3319 le32_to_cpu(notif->tsf_high),
3320 le32_to_cpu(notif->tsf_low),
3321 le32_to_cpu(notif->statistics[0]),
3322 le32_to_cpu(notif->tsf_low) - priv->scan_start_tsf,
3323 jiffies_to_msecs(elapsed_jiffies
3324 (priv->last_scan_jiffies, jiffies)));
3325
3326 priv->last_scan_jiffies = jiffies;
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08003327 priv->next_scan_jiffies = 0;
Zhu Yib481de92007-09-25 17:54:57 -07003328}
3329
3330/* Service SCAN_COMPLETE_NOTIFICATION (0x84) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003331static void iwl3945_rx_scan_complete_notif(struct iwl3945_priv *priv,
3332 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003333{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003334 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
3335 struct iwl3945_scancomplete_notification *scan_notif = (void *)pkt->u.raw;
Zhu Yib481de92007-09-25 17:54:57 -07003336
3337 IWL_DEBUG_SCAN("Scan complete: %d channels (TSF 0x%08X:%08X) - %d\n",
3338 scan_notif->scanned_channels,
3339 scan_notif->tsf_low,
3340 scan_notif->tsf_high, scan_notif->status);
3341
3342 /* The HW is no longer scanning */
3343 clear_bit(STATUS_SCAN_HW, &priv->status);
3344
3345 /* The scan completion notification came in, so kill that timer... */
3346 cancel_delayed_work(&priv->scan_check);
3347
3348 IWL_DEBUG_INFO("Scan pass on %sGHz took %dms\n",
Ron Rindjunsky66b50042008-06-25 16:46:31 +08003349 (priv->scan_bands & BIT(IEEE80211_BAND_2GHZ)) ?
3350 "2.4" : "5.2",
Zhu Yib481de92007-09-25 17:54:57 -07003351 jiffies_to_msecs(elapsed_jiffies
3352 (priv->scan_pass_start, jiffies)));
3353
Ron Rindjunsky66b50042008-06-25 16:46:31 +08003354 /* Remove this scanned band from the list of pending
3355 * bands to scan, band G precedes A in order of scanning
3356 * as seen in iwl3945_bg_request_scan */
3357 if (priv->scan_bands & BIT(IEEE80211_BAND_2GHZ))
3358 priv->scan_bands &= ~BIT(IEEE80211_BAND_2GHZ);
3359 else if (priv->scan_bands & BIT(IEEE80211_BAND_5GHZ))
3360 priv->scan_bands &= ~BIT(IEEE80211_BAND_5GHZ);
Zhu Yib481de92007-09-25 17:54:57 -07003361
3362 /* If a request to abort was given, or the scan did not succeed
3363 * then we reset the scan state machine and terminate,
3364 * re-queuing another scan if one has been requested */
3365 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
3366 IWL_DEBUG_INFO("Aborted scan completed.\n");
3367 clear_bit(STATUS_SCAN_ABORTING, &priv->status);
3368 } else {
3369 /* If there are more bands on this scan pass reschedule */
3370 if (priv->scan_bands > 0)
3371 goto reschedule;
3372 }
3373
3374 priv->last_scan_jiffies = jiffies;
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08003375 priv->next_scan_jiffies = 0;
Zhu Yib481de92007-09-25 17:54:57 -07003376 IWL_DEBUG_INFO("Setting scan to off\n");
3377
3378 clear_bit(STATUS_SCANNING, &priv->status);
3379
3380 IWL_DEBUG_INFO("Scan took %dms\n",
3381 jiffies_to_msecs(elapsed_jiffies(priv->scan_start, jiffies)));
3382
3383 queue_work(priv->workqueue, &priv->scan_completed);
3384
3385 return;
3386
3387reschedule:
3388 priv->scan_pass_start = jiffies;
3389 queue_work(priv->workqueue, &priv->request_scan);
3390}
3391
3392/* Handle notification from uCode that card's power state is changing
3393 * due to software, hardware, or critical temperature RFKILL */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003394static void iwl3945_rx_card_state_notif(struct iwl3945_priv *priv,
3395 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003396{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003397 struct iwl3945_rx_packet *pkt = (void *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003398 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
3399 unsigned long status = priv->status;
3400
3401 IWL_DEBUG_RF_KILL("Card state received: HW:%s SW:%s\n",
3402 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
3403 (flags & SW_CARD_DISABLED) ? "Kill" : "On");
3404
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003405 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_SET,
Zhu Yib481de92007-09-25 17:54:57 -07003406 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
3407
3408 if (flags & HW_CARD_DISABLED)
3409 set_bit(STATUS_RF_KILL_HW, &priv->status);
3410 else
3411 clear_bit(STATUS_RF_KILL_HW, &priv->status);
3412
3413
3414 if (flags & SW_CARD_DISABLED)
3415 set_bit(STATUS_RF_KILL_SW, &priv->status);
3416 else
3417 clear_bit(STATUS_RF_KILL_SW, &priv->status);
3418
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003419 iwl3945_scan_cancel(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003420
3421 if ((test_bit(STATUS_RF_KILL_HW, &status) !=
3422 test_bit(STATUS_RF_KILL_HW, &priv->status)) ||
3423 (test_bit(STATUS_RF_KILL_SW, &status) !=
3424 test_bit(STATUS_RF_KILL_SW, &priv->status)))
3425 queue_work(priv->workqueue, &priv->rf_kill);
3426 else
3427 wake_up_interruptible(&priv->wait_command_queue);
3428}
3429
3430/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003431 * iwl3945_setup_rx_handlers - Initialize Rx handler callbacks
Zhu Yib481de92007-09-25 17:54:57 -07003432 *
3433 * Setup the RX handlers for each of the reply types sent from the uCode
3434 * to the host.
3435 *
3436 * This function chains into the hardware specific files for them to setup
3437 * any hardware specific handlers as well.
3438 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003439static void iwl3945_setup_rx_handlers(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003440{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003441 priv->rx_handlers[REPLY_ALIVE] = iwl3945_rx_reply_alive;
3442 priv->rx_handlers[REPLY_ADD_STA] = iwl3945_rx_reply_add_sta;
3443 priv->rx_handlers[REPLY_ERROR] = iwl3945_rx_reply_error;
3444 priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl3945_rx_csa;
Zhu Yib481de92007-09-25 17:54:57 -07003445 priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003446 iwl3945_rx_spectrum_measure_notif;
3447 priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl3945_rx_pm_sleep_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003448 priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003449 iwl3945_rx_pm_debug_statistics_notif;
3450 priv->rx_handlers[BEACON_NOTIFICATION] = iwl3945_rx_beacon_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003451
Ben Cahill9fbab512007-11-29 11:09:47 +08003452 /*
3453 * The same handler is used for both the REPLY to a discrete
3454 * statistics request from the host as well as for the periodic
3455 * statistics notifications (after received beacons) from the uCode.
Zhu Yib481de92007-09-25 17:54:57 -07003456 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003457 priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl3945_hw_rx_statistics;
3458 priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl3945_hw_rx_statistics;
Zhu Yib481de92007-09-25 17:54:57 -07003459
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003460 priv->rx_handlers[REPLY_SCAN_CMD] = iwl3945_rx_reply_scan;
3461 priv->rx_handlers[SCAN_START_NOTIFICATION] = iwl3945_rx_scan_start_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003462 priv->rx_handlers[SCAN_RESULTS_NOTIFICATION] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003463 iwl3945_rx_scan_results_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003464 priv->rx_handlers[SCAN_COMPLETE_NOTIFICATION] =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003465 iwl3945_rx_scan_complete_notif;
3466 priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl3945_rx_card_state_notif;
Zhu Yib481de92007-09-25 17:54:57 -07003467
Ben Cahill9fbab512007-11-29 11:09:47 +08003468 /* Set up hardware specific Rx handlers */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003469 iwl3945_hw_rx_handler_setup(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003470}
3471
3472/**
Tomas Winkler91c066f2008-03-06 17:36:55 -08003473 * iwl3945_cmd_queue_reclaim - Reclaim CMD queue entries
3474 * When FW advances 'R' index, all entries between old and new 'R' index
3475 * need to be reclaimed.
3476 */
3477static void iwl3945_cmd_queue_reclaim(struct iwl3945_priv *priv,
3478 int txq_id, int index)
3479{
3480 struct iwl3945_tx_queue *txq = &priv->txq[txq_id];
3481 struct iwl3945_queue *q = &txq->q;
3482 int nfreed = 0;
3483
3484 if ((index >= q->n_bd) || (iwl3945_x2_queue_used(q, index) == 0)) {
3485 IWL_ERROR("Read index for DMA queue txq id (%d), index %d, "
3486 "is out of range [0-%d] %d %d.\n", txq_id,
3487 index, q->n_bd, q->write_ptr, q->read_ptr);
3488 return;
3489 }
3490
3491 for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
3492 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
3493 if (nfreed > 1) {
3494 IWL_ERROR("HCMD skipped: index (%d) %d %d\n", index,
3495 q->write_ptr, q->read_ptr);
3496 queue_work(priv->workqueue, &priv->restart);
3497 break;
3498 }
3499 nfreed++;
3500 }
3501}
3502
3503
3504/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003505 * iwl3945_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
Zhu Yib481de92007-09-25 17:54:57 -07003506 * @rxb: Rx buffer to reclaim
3507 *
3508 * If an Rx buffer has an async callback associated with it the callback
3509 * will be executed. The attached skb (if present) will only be freed
3510 * if the callback returns 1
3511 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003512static void iwl3945_tx_cmd_complete(struct iwl3945_priv *priv,
3513 struct iwl3945_rx_mem_buffer *rxb)
Zhu Yib481de92007-09-25 17:54:57 -07003514{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003515 struct iwl3945_rx_packet *pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07003516 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
3517 int txq_id = SEQ_TO_QUEUE(sequence);
3518 int index = SEQ_TO_INDEX(sequence);
3519 int huge = sequence & SEQ_HUGE_FRAME;
3520 int cmd_index;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003521 struct iwl3945_cmd *cmd;
Zhu Yib481de92007-09-25 17:54:57 -07003522
Zhu Yib481de92007-09-25 17:54:57 -07003523 BUG_ON(txq_id != IWL_CMD_QUEUE_NUM);
3524
3525 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
3526 cmd = &priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
3527
3528 /* Input error checking is done when commands are added to queue. */
3529 if (cmd->meta.flags & CMD_WANT_SKB) {
3530 cmd->meta.source->u.skb = rxb->skb;
3531 rxb->skb = NULL;
3532 } else if (cmd->meta.u.callback &&
3533 !cmd->meta.u.callback(priv, cmd, rxb->skb))
3534 rxb->skb = NULL;
3535
Tomas Winkler91c066f2008-03-06 17:36:55 -08003536 iwl3945_cmd_queue_reclaim(priv, txq_id, index);
Zhu Yib481de92007-09-25 17:54:57 -07003537
3538 if (!(cmd->meta.flags & CMD_ASYNC)) {
3539 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
3540 wake_up_interruptible(&priv->wait_command_queue);
3541 }
3542}
3543
3544/************************** RX-FUNCTIONS ****************************/
3545/*
3546 * Rx theory of operation
3547 *
3548 * The host allocates 32 DMA target addresses and passes the host address
3549 * to the firmware at register IWL_RFDS_TABLE_LOWER + N * RFD_SIZE where N is
3550 * 0 to 31
3551 *
3552 * Rx Queue Indexes
3553 * The host/firmware share two index registers for managing the Rx buffers.
3554 *
3555 * The READ index maps to the first position that the firmware may be writing
3556 * to -- the driver can read up to (but not including) this position and get
3557 * good data.
3558 * The READ index is managed by the firmware once the card is enabled.
3559 *
3560 * The WRITE index maps to the last position the driver has read from -- the
3561 * position preceding WRITE is the last slot the firmware can place a packet.
3562 *
3563 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
3564 * WRITE = READ.
3565 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003566 * During initialization, the host sets up the READ queue position to the first
Zhu Yib481de92007-09-25 17:54:57 -07003567 * INDEX position, and WRITE to the last (READ - 1 wrapped)
3568 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003569 * When the firmware places a packet in a buffer, it will advance the READ index
Zhu Yib481de92007-09-25 17:54:57 -07003570 * and fire the RX interrupt. The driver can then query the READ index and
3571 * process as many packets as possible, moving the WRITE index forward as it
3572 * resets the Rx queue buffers with new memory.
3573 *
3574 * The management in the driver is as follows:
3575 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
3576 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
Ian Schram01ebd062007-10-25 17:15:22 +08003577 * to replenish the iwl->rxq->rx_free.
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003578 * + In iwl3945_rx_replenish (scheduled) if 'processed' != 'read' then the
Zhu Yib481de92007-09-25 17:54:57 -07003579 * iwl->rxq is replenished and the READ INDEX is updated (updating the
3580 * 'processed' and 'read' driver indexes as well)
3581 * + A received packet is processed and handed to the kernel network stack,
3582 * detached from the iwl->rxq. The driver 'processed' index is updated.
3583 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
3584 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
3585 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
3586 * were enough free buffers and RX_STALLED is set it is cleared.
3587 *
3588 *
3589 * Driver sequence:
3590 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003591 * iwl3945_rx_queue_alloc() Allocates rx_free
3592 * iwl3945_rx_replenish() Replenishes rx_free list from rx_used, and calls
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003593 * iwl3945_rx_queue_restock
Ben Cahill9fbab512007-11-29 11:09:47 +08003594 * iwl3945_rx_queue_restock() Moves available buffers from rx_free into Rx
Zhu Yib481de92007-09-25 17:54:57 -07003595 * queue, updates firmware pointers, and updates
3596 * the WRITE index. If insufficient rx_free buffers
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003597 * are available, schedules iwl3945_rx_replenish
Zhu Yib481de92007-09-25 17:54:57 -07003598 *
3599 * -- enable interrupts --
Ben Cahill9fbab512007-11-29 11:09:47 +08003600 * ISR - iwl3945_rx() Detach iwl3945_rx_mem_buffers from pool up to the
Zhu Yib481de92007-09-25 17:54:57 -07003601 * READ INDEX, detaching the SKB from the pool.
3602 * Moves the packet buffer from queue to rx_used.
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003603 * Calls iwl3945_rx_queue_restock to refill any empty
Zhu Yib481de92007-09-25 17:54:57 -07003604 * slots.
3605 * ...
3606 *
3607 */
3608
3609/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003610 * iwl3945_rx_queue_space - Return number of free slots available in queue.
Zhu Yib481de92007-09-25 17:54:57 -07003611 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003612static int iwl3945_rx_queue_space(const struct iwl3945_rx_queue *q)
Zhu Yib481de92007-09-25 17:54:57 -07003613{
3614 int s = q->read - q->write;
3615 if (s <= 0)
3616 s += RX_QUEUE_SIZE;
3617 /* keep some buffer to not confuse full and empty queue */
3618 s -= 2;
3619 if (s < 0)
3620 s = 0;
3621 return s;
3622}
3623
3624/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003625 * iwl3945_rx_queue_update_write_ptr - Update the write pointer for the RX queue
Zhu Yib481de92007-09-25 17:54:57 -07003626 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003627int iwl3945_rx_queue_update_write_ptr(struct iwl3945_priv *priv, struct iwl3945_rx_queue *q)
Zhu Yib481de92007-09-25 17:54:57 -07003628{
3629 u32 reg = 0;
3630 int rc = 0;
3631 unsigned long flags;
3632
3633 spin_lock_irqsave(&q->lock, flags);
3634
3635 if (q->need_update == 0)
3636 goto exit_unlock;
3637
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003638 /* If power-saving is in use, make sure device is awake */
Zhu Yib481de92007-09-25 17:54:57 -07003639 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003640 reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
Zhu Yib481de92007-09-25 17:54:57 -07003641
3642 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003643 iwl3945_set_bit(priv, CSR_GP_CNTRL,
Zhu Yib481de92007-09-25 17:54:57 -07003644 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
3645 goto exit_unlock;
3646 }
3647
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003648 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003649 if (rc)
3650 goto exit_unlock;
3651
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003652 /* Device expects a multiple of 8 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003653 iwl3945_write_direct32(priv, FH_RSCSR_CHNL0_WPTR,
Zhu Yib481de92007-09-25 17:54:57 -07003654 q->write & ~0x7);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003655 iwl3945_release_nic_access(priv);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003656
3657 /* Else device is assumed to be awake */
Zhu Yib481de92007-09-25 17:54:57 -07003658 } else
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003659 /* Device expects a multiple of 8 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003660 iwl3945_write32(priv, FH_RSCSR_CHNL0_WPTR, q->write & ~0x7);
Zhu Yib481de92007-09-25 17:54:57 -07003661
3662
3663 q->need_update = 0;
3664
3665 exit_unlock:
3666 spin_unlock_irqrestore(&q->lock, flags);
3667 return rc;
3668}
3669
3670/**
Ben Cahill9fbab512007-11-29 11:09:47 +08003671 * iwl3945_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Zhu Yib481de92007-09-25 17:54:57 -07003672 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003673static inline __le32 iwl3945_dma_addr2rbd_ptr(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07003674 dma_addr_t dma_addr)
3675{
3676 return cpu_to_le32((u32)dma_addr);
3677}
3678
3679/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003680 * iwl3945_rx_queue_restock - refill RX queue from pre-allocated pool
Zhu Yib481de92007-09-25 17:54:57 -07003681 *
Ben Cahill9fbab512007-11-29 11:09:47 +08003682 * If there are slots in the RX queue that need to be restocked,
Zhu Yib481de92007-09-25 17:54:57 -07003683 * and we have free pre-allocated buffers, fill the ranks as much
Ben Cahill9fbab512007-11-29 11:09:47 +08003684 * as we can, pulling from rx_free.
Zhu Yib481de92007-09-25 17:54:57 -07003685 *
3686 * This moves the 'write' index forward to catch up with 'processed', and
3687 * also updates the memory address in the firmware to reference the new
3688 * target buffer.
3689 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003690static int iwl3945_rx_queue_restock(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003691{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003692 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003693 struct list_head *element;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003694 struct iwl3945_rx_mem_buffer *rxb;
Zhu Yib481de92007-09-25 17:54:57 -07003695 unsigned long flags;
3696 int write, rc;
3697
3698 spin_lock_irqsave(&rxq->lock, flags);
3699 write = rxq->write & ~0x7;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003700 while ((iwl3945_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003701 /* Get next free Rx buffer, remove from free list */
Zhu Yib481de92007-09-25 17:54:57 -07003702 element = rxq->rx_free.next;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003703 rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
Zhu Yib481de92007-09-25 17:54:57 -07003704 list_del(element);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003705
3706 /* Point to Rx buffer via next RBD in circular buffer */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003707 rxq->bd[rxq->write] = iwl3945_dma_addr2rbd_ptr(priv, rxb->dma_addr);
Zhu Yib481de92007-09-25 17:54:57 -07003708 rxq->queue[rxq->write] = rxb;
3709 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
3710 rxq->free_count--;
3711 }
3712 spin_unlock_irqrestore(&rxq->lock, flags);
3713 /* If the pre-allocated buffer pool is dropping low, schedule to
3714 * refill it */
3715 if (rxq->free_count <= RX_LOW_WATERMARK)
3716 queue_work(priv->workqueue, &priv->rx_replenish);
3717
3718
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003719 /* If we've added more space for the firmware to place data, tell it.
3720 * Increment device's write pointer in multiples of 8. */
Zhu Yib481de92007-09-25 17:54:57 -07003721 if ((write != (rxq->write & ~0x7))
3722 || (abs(rxq->write - rxq->read) > 7)) {
3723 spin_lock_irqsave(&rxq->lock, flags);
3724 rxq->need_update = 1;
3725 spin_unlock_irqrestore(&rxq->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003726 rc = iwl3945_rx_queue_update_write_ptr(priv, rxq);
Zhu Yib481de92007-09-25 17:54:57 -07003727 if (rc)
3728 return rc;
3729 }
3730
3731 return 0;
3732}
3733
3734/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003735 * iwl3945_rx_replenish - Move all used packet from rx_used to rx_free
Zhu Yib481de92007-09-25 17:54:57 -07003736 *
3737 * When moving to rx_free an SKB is allocated for the slot.
3738 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003739 * Also restock the Rx queue via iwl3945_rx_queue_restock.
Ian Schram01ebd062007-10-25 17:15:22 +08003740 * This is called as a scheduled work item (except for during initialization)
Zhu Yib481de92007-09-25 17:54:57 -07003741 */
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003742static void iwl3945_rx_allocate(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003743{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003744 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003745 struct list_head *element;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003746 struct iwl3945_rx_mem_buffer *rxb;
Zhu Yib481de92007-09-25 17:54:57 -07003747 unsigned long flags;
3748 spin_lock_irqsave(&rxq->lock, flags);
3749 while (!list_empty(&rxq->rx_used)) {
3750 element = rxq->rx_used.next;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003751 rxb = list_entry(element, struct iwl3945_rx_mem_buffer, list);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003752
3753 /* Alloc a new receive buffer */
Zhu Yib481de92007-09-25 17:54:57 -07003754 rxb->skb =
3755 alloc_skb(IWL_RX_BUF_SIZE, __GFP_NOWARN | GFP_ATOMIC);
3756 if (!rxb->skb) {
3757 if (net_ratelimit())
3758 printk(KERN_CRIT DRV_NAME
3759 ": Can not allocate SKB buffers\n");
3760 /* We don't reschedule replenish work here -- we will
3761 * call the restock method and if it still needs
3762 * more buffers it will schedule replenish */
3763 break;
3764 }
Zhu Yi12342c42007-12-20 11:27:32 +08003765
3766 /* If radiotap head is required, reserve some headroom here.
3767 * The physical head count is a variable rx_stats->phy_count.
3768 * We reserve 4 bytes here. Plus these extra bytes, the
3769 * headroom of the physical head should be enough for the
3770 * radiotap head that iwl3945 supported. See iwl3945_rt.
3771 */
3772 skb_reserve(rxb->skb, 4);
3773
Zhu Yib481de92007-09-25 17:54:57 -07003774 priv->alloc_rxb_skb++;
3775 list_del(element);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003776
3777 /* Get physical address of RB/SKB */
Zhu Yib481de92007-09-25 17:54:57 -07003778 rxb->dma_addr =
3779 pci_map_single(priv->pci_dev, rxb->skb->data,
3780 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3781 list_add_tail(&rxb->list, &rxq->rx_free);
3782 rxq->free_count++;
3783 }
3784 spin_unlock_irqrestore(&rxq->lock, flags);
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003785}
3786
3787/*
3788 * this should be called while priv->lock is locked
3789 */
Tomas Winkler4fd1f842007-12-05 20:59:58 +02003790static void __iwl3945_rx_replenish(void *data)
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003791{
3792 struct iwl3945_priv *priv = data;
3793
3794 iwl3945_rx_allocate(priv);
3795 iwl3945_rx_queue_restock(priv);
3796}
3797
3798
3799void iwl3945_rx_replenish(void *data)
3800{
3801 struct iwl3945_priv *priv = data;
3802 unsigned long flags;
3803
3804 iwl3945_rx_allocate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003805
3806 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003807 iwl3945_rx_queue_restock(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003808 spin_unlock_irqrestore(&priv->lock, flags);
3809}
3810
3811/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
Ben Cahill9fbab512007-11-29 11:09:47 +08003812 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
Zhu Yib481de92007-09-25 17:54:57 -07003813 * This free routine walks the list of POOL entries and if SKB is set to
3814 * non NULL it is unmapped and freed
3815 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003816static void iwl3945_rx_queue_free(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -07003817{
3818 int i;
3819 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
3820 if (rxq->pool[i].skb != NULL) {
3821 pci_unmap_single(priv->pci_dev,
3822 rxq->pool[i].dma_addr,
3823 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3824 dev_kfree_skb(rxq->pool[i].skb);
3825 }
3826 }
3827
3828 pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
3829 rxq->dma_addr);
3830 rxq->bd = NULL;
3831}
3832
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003833int iwl3945_rx_queue_alloc(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003834{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003835 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003836 struct pci_dev *dev = priv->pci_dev;
3837 int i;
3838
3839 spin_lock_init(&rxq->lock);
3840 INIT_LIST_HEAD(&rxq->rx_free);
3841 INIT_LIST_HEAD(&rxq->rx_used);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003842
3843 /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
Zhu Yib481de92007-09-25 17:54:57 -07003844 rxq->bd = pci_alloc_consistent(dev, 4 * RX_QUEUE_SIZE, &rxq->dma_addr);
3845 if (!rxq->bd)
3846 return -ENOMEM;
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003847
Zhu Yib481de92007-09-25 17:54:57 -07003848 /* Fill the rx_used queue with _all_ of the Rx buffers */
3849 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
3850 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003851
Zhu Yib481de92007-09-25 17:54:57 -07003852 /* Set us so that we have processed and used all buffers, but have
3853 * not restocked the Rx queue with fresh buffers */
3854 rxq->read = rxq->write = 0;
3855 rxq->free_count = 0;
3856 rxq->need_update = 0;
3857 return 0;
3858}
3859
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003860void iwl3945_rx_queue_reset(struct iwl3945_priv *priv, struct iwl3945_rx_queue *rxq)
Zhu Yib481de92007-09-25 17:54:57 -07003861{
3862 unsigned long flags;
3863 int i;
3864 spin_lock_irqsave(&rxq->lock, flags);
3865 INIT_LIST_HEAD(&rxq->rx_free);
3866 INIT_LIST_HEAD(&rxq->rx_used);
3867 /* Fill the rx_used queue with _all_ of the Rx buffers */
3868 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
3869 /* In the reset function, these buffers may have been allocated
3870 * to an SKB, so we need to unmap and free potential storage */
3871 if (rxq->pool[i].skb != NULL) {
3872 pci_unmap_single(priv->pci_dev,
3873 rxq->pool[i].dma_addr,
3874 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
3875 priv->alloc_rxb_skb--;
3876 dev_kfree_skb(rxq->pool[i].skb);
3877 rxq->pool[i].skb = NULL;
3878 }
3879 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
3880 }
3881
3882 /* Set us so that we have processed and used all buffers, but have
3883 * not restocked the Rx queue with fresh buffers */
3884 rxq->read = rxq->write = 0;
3885 rxq->free_count = 0;
3886 spin_unlock_irqrestore(&rxq->lock, flags);
3887}
3888
3889/* Convert linear signal-to-noise ratio into dB */
3890static u8 ratio2dB[100] = {
3891/* 0 1 2 3 4 5 6 7 8 9 */
3892 0, 0, 6, 10, 12, 14, 16, 17, 18, 19, /* 00 - 09 */
3893 20, 21, 22, 22, 23, 23, 24, 25, 26, 26, /* 10 - 19 */
3894 26, 26, 26, 27, 27, 28, 28, 28, 29, 29, /* 20 - 29 */
3895 29, 30, 30, 30, 31, 31, 31, 31, 32, 32, /* 30 - 39 */
3896 32, 32, 32, 33, 33, 33, 33, 33, 34, 34, /* 40 - 49 */
3897 34, 34, 34, 34, 35, 35, 35, 35, 35, 35, /* 50 - 59 */
3898 36, 36, 36, 36, 36, 36, 36, 37, 37, 37, /* 60 - 69 */
3899 37, 37, 37, 37, 37, 38, 38, 38, 38, 38, /* 70 - 79 */
3900 38, 38, 38, 38, 38, 39, 39, 39, 39, 39, /* 80 - 89 */
3901 39, 39, 39, 39, 39, 40, 40, 40, 40, 40 /* 90 - 99 */
3902};
3903
3904/* Calculates a relative dB value from a ratio of linear
3905 * (i.e. not dB) signal levels.
3906 * Conversion assumes that levels are voltages (20*log), not powers (10*log). */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003907int iwl3945_calc_db_from_ratio(int sig_ratio)
Zhu Yib481de92007-09-25 17:54:57 -07003908{
Adrian Bunk221c80c2008-02-02 23:19:01 +02003909 /* 1000:1 or higher just report as 60 dB */
3910 if (sig_ratio >= 1000)
Zhu Yib481de92007-09-25 17:54:57 -07003911 return 60;
3912
Adrian Bunk221c80c2008-02-02 23:19:01 +02003913 /* 100:1 or higher, divide by 10 and use table,
Zhu Yib481de92007-09-25 17:54:57 -07003914 * add 20 dB to make up for divide by 10 */
Adrian Bunk221c80c2008-02-02 23:19:01 +02003915 if (sig_ratio >= 100)
Zhu Yib481de92007-09-25 17:54:57 -07003916 return (20 + (int)ratio2dB[sig_ratio/10]);
3917
3918 /* We shouldn't see this */
3919 if (sig_ratio < 1)
3920 return 0;
3921
3922 /* Use table for ratios 1:1 - 99:1 */
3923 return (int)ratio2dB[sig_ratio];
3924}
3925
3926#define PERFECT_RSSI (-20) /* dBm */
3927#define WORST_RSSI (-95) /* dBm */
3928#define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
3929
3930/* Calculate an indication of rx signal quality (a percentage, not dBm!).
3931 * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
3932 * about formulas used below. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003933int iwl3945_calc_sig_qual(int rssi_dbm, int noise_dbm)
Zhu Yib481de92007-09-25 17:54:57 -07003934{
3935 int sig_qual;
3936 int degradation = PERFECT_RSSI - rssi_dbm;
3937
3938 /* If we get a noise measurement, use signal-to-noise ratio (SNR)
3939 * as indicator; formula is (signal dbm - noise dbm).
3940 * SNR at or above 40 is a great signal (100%).
3941 * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
3942 * Weakest usable signal is usually 10 - 15 dB SNR. */
3943 if (noise_dbm) {
3944 if (rssi_dbm - noise_dbm >= 40)
3945 return 100;
3946 else if (rssi_dbm < noise_dbm)
3947 return 0;
3948 sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
3949
3950 /* Else use just the signal level.
3951 * This formula is a least squares fit of data points collected and
3952 * compared with a reference system that had a percentage (%) display
3953 * for signal quality. */
3954 } else
3955 sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
3956 (15 * RSSI_RANGE + 62 * degradation)) /
3957 (RSSI_RANGE * RSSI_RANGE);
3958
3959 if (sig_qual > 100)
3960 sig_qual = 100;
3961 else if (sig_qual < 1)
3962 sig_qual = 0;
3963
3964 return sig_qual;
3965}
3966
3967/**
Ben Cahill9fbab512007-11-29 11:09:47 +08003968 * iwl3945_rx_handle - Main entry function for receiving responses from uCode
Zhu Yib481de92007-09-25 17:54:57 -07003969 *
3970 * Uses the priv->rx_handlers callback function array to invoke
3971 * the appropriate handlers, including command responses,
3972 * frame-received notifications, and other notifications.
3973 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003974static void iwl3945_rx_handle(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07003975{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003976 struct iwl3945_rx_mem_buffer *rxb;
3977 struct iwl3945_rx_packet *pkt;
3978 struct iwl3945_rx_queue *rxq = &priv->rxq;
Zhu Yib481de92007-09-25 17:54:57 -07003979 u32 r, i;
3980 int reclaim;
3981 unsigned long flags;
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003982 u8 fill_rx = 0;
Mohamed Abbasd68ab682008-02-07 13:16:33 -08003983 u32 count = 8;
Zhu Yib481de92007-09-25 17:54:57 -07003984
Cahill, Ben M6440adb2007-11-29 11:09:55 +08003985 /* uCode's read index (stored in shared DRAM) indicates the last Rx
3986 * buffer that the driver may process (last buffer filled by ucode). */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08003987 r = iwl3945_hw_get_rx_read(priv);
Zhu Yib481de92007-09-25 17:54:57 -07003988 i = rxq->read;
3989
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08003990 if (iwl3945_rx_queue_space(rxq) > (RX_QUEUE_SIZE / 2))
3991 fill_rx = 1;
Zhu Yib481de92007-09-25 17:54:57 -07003992 /* Rx interrupt, but nothing sent from uCode */
3993 if (i == r)
3994 IWL_DEBUG(IWL_DL_RX | IWL_DL_ISR, "r = %d, i = %d\n", r, i);
3995
3996 while (i != r) {
3997 rxb = rxq->queue[i];
3998
Ben Cahill9fbab512007-11-29 11:09:47 +08003999 /* If an RXB doesn't have a Rx queue slot associated with it,
Zhu Yib481de92007-09-25 17:54:57 -07004000 * then a bug has been introduced in the queue refilling
4001 * routines -- catch it here */
4002 BUG_ON(rxb == NULL);
4003
4004 rxq->queue[i] = NULL;
4005
4006 pci_dma_sync_single_for_cpu(priv->pci_dev, rxb->dma_addr,
4007 IWL_RX_BUF_SIZE,
4008 PCI_DMA_FROMDEVICE);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004009 pkt = (struct iwl3945_rx_packet *)rxb->skb->data;
Zhu Yib481de92007-09-25 17:54:57 -07004010
4011 /* Reclaim a command buffer only if this packet is a response
4012 * to a (driver-originated) command.
4013 * If the packet (e.g. Rx frame) originated from uCode,
4014 * there is no command buffer to reclaim.
4015 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
4016 * but apparently a few don't get set; catch them here. */
4017 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
4018 (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
4019 (pkt->hdr.cmd != REPLY_TX);
4020
4021 /* Based on type of command response or notification,
4022 * handle those that need handling via function in
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004023 * rx_handlers table. See iwl3945_setup_rx_handlers() */
Zhu Yib481de92007-09-25 17:54:57 -07004024 if (priv->rx_handlers[pkt->hdr.cmd]) {
4025 IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
4026 "r = %d, i = %d, %s, 0x%02x\n", r, i,
4027 get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
4028 priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
4029 } else {
4030 /* No handling needed */
4031 IWL_DEBUG(IWL_DL_HOST_COMMAND | IWL_DL_RX | IWL_DL_ISR,
4032 "r %d i %d No handler needed for %s, 0x%02x\n",
4033 r, i, get_cmd_string(pkt->hdr.cmd),
4034 pkt->hdr.cmd);
4035 }
4036
4037 if (reclaim) {
Ben Cahill9fbab512007-11-29 11:09:47 +08004038 /* Invoke any callbacks, transfer the skb to caller, and
4039 * fire off the (possibly) blocking iwl3945_send_cmd()
Zhu Yib481de92007-09-25 17:54:57 -07004040 * as we reclaim the driver command queue */
4041 if (rxb && rxb->skb)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004042 iwl3945_tx_cmd_complete(priv, rxb);
Zhu Yib481de92007-09-25 17:54:57 -07004043 else
4044 IWL_WARNING("Claim null rxb?\n");
4045 }
4046
4047 /* For now we just don't re-use anything. We can tweak this
4048 * later to try and re-use notification packets and SKBs that
4049 * fail to Rx correctly */
4050 if (rxb->skb != NULL) {
4051 priv->alloc_rxb_skb--;
4052 dev_kfree_skb_any(rxb->skb);
4053 rxb->skb = NULL;
4054 }
4055
4056 pci_unmap_single(priv->pci_dev, rxb->dma_addr,
4057 IWL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
4058 spin_lock_irqsave(&rxq->lock, flags);
4059 list_add_tail(&rxb->list, &priv->rxq.rx_used);
4060 spin_unlock_irqrestore(&rxq->lock, flags);
4061 i = (i + 1) & RX_QUEUE_MASK;
Mohamed Abbas5c0eef92007-11-29 11:10:14 +08004062 /* If there are a lot of unused frames,
4063 * restock the Rx queue so ucode won't assert. */
4064 if (fill_rx) {
4065 count++;
4066 if (count >= 8) {
4067 priv->rxq.read = i;
4068 __iwl3945_rx_replenish(priv);
4069 count = 0;
4070 }
4071 }
Zhu Yib481de92007-09-25 17:54:57 -07004072 }
4073
4074 /* Backtrack one entry */
4075 priv->rxq.read = i;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004076 iwl3945_rx_queue_restock(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004077}
4078
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004079/**
4080 * iwl3945_tx_queue_update_write_ptr - Send new write index to hardware
4081 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004082static int iwl3945_tx_queue_update_write_ptr(struct iwl3945_priv *priv,
4083 struct iwl3945_tx_queue *txq)
Zhu Yib481de92007-09-25 17:54:57 -07004084{
4085 u32 reg = 0;
4086 int rc = 0;
4087 int txq_id = txq->q.id;
4088
4089 if (txq->need_update == 0)
4090 return rc;
4091
4092 /* if we're trying to save power */
4093 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
4094 /* wake up nic if it's powered down ...
4095 * uCode will wake up, and interrupt us again, so next
4096 * time we'll skip this part. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004097 reg = iwl3945_read32(priv, CSR_UCODE_DRV_GP1);
Zhu Yib481de92007-09-25 17:54:57 -07004098
4099 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
4100 IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004101 iwl3945_set_bit(priv, CSR_GP_CNTRL,
Zhu Yib481de92007-09-25 17:54:57 -07004102 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
4103 return rc;
4104 }
4105
4106 /* restore this queue's parameters in nic hardware. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004107 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004108 if (rc)
4109 return rc;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004110 iwl3945_write_direct32(priv, HBUS_TARG_WRPTR,
Tomas Winklerfc4b6852007-10-25 17:15:24 +08004111 txq->q.write_ptr | (txq_id << 8));
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004112 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004113
4114 /* else not in power-save mode, uCode will never sleep when we're
4115 * trying to tx (during RFKILL, we're not trying to tx). */
4116 } else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004117 iwl3945_write32(priv, HBUS_TARG_WRPTR,
Tomas Winklerfc4b6852007-10-25 17:15:24 +08004118 txq->q.write_ptr | (txq_id << 8));
Zhu Yib481de92007-09-25 17:54:57 -07004119
4120 txq->need_update = 0;
4121
4122 return rc;
4123}
4124
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004125#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004126static void iwl3945_print_rx_config_cmd(struct iwl3945_rxon_cmd *rxon)
Zhu Yib481de92007-09-25 17:54:57 -07004127{
Joe Perches0795af52007-10-03 17:59:30 -07004128 DECLARE_MAC_BUF(mac);
4129
Zhu Yib481de92007-09-25 17:54:57 -07004130 IWL_DEBUG_RADIO("RX CONFIG:\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004131 iwl3945_print_hex_dump(IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
Zhu Yib481de92007-09-25 17:54:57 -07004132 IWL_DEBUG_RADIO("u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
4133 IWL_DEBUG_RADIO("u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
4134 IWL_DEBUG_RADIO("u32 filter_flags: 0x%08x\n",
4135 le32_to_cpu(rxon->filter_flags));
4136 IWL_DEBUG_RADIO("u8 dev_type: 0x%x\n", rxon->dev_type);
4137 IWL_DEBUG_RADIO("u8 ofdm_basic_rates: 0x%02x\n",
4138 rxon->ofdm_basic_rates);
4139 IWL_DEBUG_RADIO("u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
Joe Perches0795af52007-10-03 17:59:30 -07004140 IWL_DEBUG_RADIO("u8[6] node_addr: %s\n",
4141 print_mac(mac, rxon->node_addr));
4142 IWL_DEBUG_RADIO("u8[6] bssid_addr: %s\n",
4143 print_mac(mac, rxon->bssid_addr));
Zhu Yib481de92007-09-25 17:54:57 -07004144 IWL_DEBUG_RADIO("u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
4145}
4146#endif
4147
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004148static void iwl3945_enable_interrupts(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004149{
4150 IWL_DEBUG_ISR("Enabling interrupts\n");
4151 set_bit(STATUS_INT_ENABLED, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004152 iwl3945_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
Zhu Yib481de92007-09-25 17:54:57 -07004153}
4154
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004155
4156/* call this function to flush any scheduled tasklet */
4157static inline void iwl_synchronize_irq(struct iwl3945_priv *priv)
4158{
4159 /* wait to make sure we flush pedding tasklet*/
4160 synchronize_irq(priv->pci_dev->irq);
4161 tasklet_kill(&priv->irq_tasklet);
4162}
4163
4164
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004165static inline void iwl3945_disable_interrupts(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004166{
4167 clear_bit(STATUS_INT_ENABLED, &priv->status);
4168
4169 /* disable interrupts from uCode/NIC to host */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004170 iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
Zhu Yib481de92007-09-25 17:54:57 -07004171
4172 /* acknowledge/clear/reset any interrupts still pending
4173 * from uCode or flow handler (Rx/Tx DMA) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004174 iwl3945_write32(priv, CSR_INT, 0xffffffff);
4175 iwl3945_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
Zhu Yib481de92007-09-25 17:54:57 -07004176 IWL_DEBUG_ISR("Disabled interrupts\n");
4177}
4178
4179static const char *desc_lookup(int i)
4180{
4181 switch (i) {
4182 case 1:
4183 return "FAIL";
4184 case 2:
4185 return "BAD_PARAM";
4186 case 3:
4187 return "BAD_CHECKSUM";
4188 case 4:
4189 return "NMI_INTERRUPT";
4190 case 5:
4191 return "SYSASSERT";
4192 case 6:
4193 return "FATAL_ERROR";
4194 }
4195
4196 return "UNKNOWN";
4197}
4198
4199#define ERROR_START_OFFSET (1 * sizeof(u32))
4200#define ERROR_ELEM_SIZE (7 * sizeof(u32))
4201
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004202static void iwl3945_dump_nic_error_log(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004203{
4204 u32 i;
4205 u32 desc, time, count, base, data1;
4206 u32 blink1, blink2, ilink1, ilink2;
4207 int rc;
4208
4209 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
4210
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004211 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Zhu Yib481de92007-09-25 17:54:57 -07004212 IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
4213 return;
4214 }
4215
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004216 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004217 if (rc) {
4218 IWL_WARNING("Can not read from adapter at this time.\n");
4219 return;
4220 }
4221
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004222 count = iwl3945_read_targ_mem(priv, base);
Zhu Yib481de92007-09-25 17:54:57 -07004223
4224 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
4225 IWL_ERROR("Start IWL Error Log Dump:\n");
Tomas Winkler2acae162008-03-02 01:25:59 +02004226 IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
Zhu Yib481de92007-09-25 17:54:57 -07004227 }
4228
4229 IWL_ERROR("Desc Time asrtPC blink2 "
4230 "ilink1 nmiPC Line\n");
4231 for (i = ERROR_START_OFFSET;
4232 i < (count * ERROR_ELEM_SIZE) + ERROR_START_OFFSET;
4233 i += ERROR_ELEM_SIZE) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004234 desc = iwl3945_read_targ_mem(priv, base + i);
Zhu Yib481de92007-09-25 17:54:57 -07004235 time =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004236 iwl3945_read_targ_mem(priv, base + i + 1 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004237 blink1 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004238 iwl3945_read_targ_mem(priv, base + i + 2 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004239 blink2 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004240 iwl3945_read_targ_mem(priv, base + i + 3 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004241 ilink1 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004242 iwl3945_read_targ_mem(priv, base + i + 4 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004243 ilink2 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004244 iwl3945_read_targ_mem(priv, base + i + 5 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004245 data1 =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004246 iwl3945_read_targ_mem(priv, base + i + 6 * sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07004247
4248 IWL_ERROR
4249 ("%-13s (#%d) %010u 0x%05X 0x%05X 0x%05X 0x%05X %u\n\n",
4250 desc_lookup(desc), desc, time, blink1, blink2,
4251 ilink1, ilink2, data1);
4252 }
4253
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004254 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004255
4256}
4257
Ben Cahillf58177b2007-11-29 11:09:43 +08004258#define EVENT_START_OFFSET (6 * sizeof(u32))
Zhu Yib481de92007-09-25 17:54:57 -07004259
4260/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004261 * iwl3945_print_event_log - Dump error event log to syslog
Zhu Yib481de92007-09-25 17:54:57 -07004262 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004263 * NOTE: Must be called with iwl3945_grab_nic_access() already obtained!
Zhu Yib481de92007-09-25 17:54:57 -07004264 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004265static void iwl3945_print_event_log(struct iwl3945_priv *priv, u32 start_idx,
Zhu Yib481de92007-09-25 17:54:57 -07004266 u32 num_events, u32 mode)
4267{
4268 u32 i;
4269 u32 base; /* SRAM byte address of event log header */
4270 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
4271 u32 ptr; /* SRAM byte address of log data */
4272 u32 ev, time, data; /* event log data */
4273
4274 if (num_events == 0)
4275 return;
4276
4277 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
4278
4279 if (mode == 0)
4280 event_size = 2 * sizeof(u32);
4281 else
4282 event_size = 3 * sizeof(u32);
4283
4284 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
4285
4286 /* "time" is actually "data" for mode 0 (no timestamp).
4287 * place event id # at far right for easier visual parsing. */
4288 for (i = 0; i < num_events; i++) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004289 ev = iwl3945_read_targ_mem(priv, ptr);
Zhu Yib481de92007-09-25 17:54:57 -07004290 ptr += sizeof(u32);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004291 time = iwl3945_read_targ_mem(priv, ptr);
Zhu Yib481de92007-09-25 17:54:57 -07004292 ptr += sizeof(u32);
4293 if (mode == 0)
4294 IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
4295 else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004296 data = iwl3945_read_targ_mem(priv, ptr);
Zhu Yib481de92007-09-25 17:54:57 -07004297 ptr += sizeof(u32);
4298 IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
4299 }
4300 }
4301}
4302
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004303static void iwl3945_dump_nic_event_log(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004304{
4305 int rc;
4306 u32 base; /* SRAM byte address of event log header */
4307 u32 capacity; /* event log capacity in # entries */
4308 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
4309 u32 num_wraps; /* # times uCode wrapped to top of log */
4310 u32 next_entry; /* index of next entry to be written by uCode */
4311 u32 size; /* # entries that we'll print */
4312
4313 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004314 if (!iwl3945_hw_valid_rtc_data_addr(base)) {
Zhu Yib481de92007-09-25 17:54:57 -07004315 IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
4316 return;
4317 }
4318
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004319 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004320 if (rc) {
4321 IWL_WARNING("Can not read from adapter at this time.\n");
4322 return;
4323 }
4324
4325 /* event log header */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004326 capacity = iwl3945_read_targ_mem(priv, base);
4327 mode = iwl3945_read_targ_mem(priv, base + (1 * sizeof(u32)));
4328 num_wraps = iwl3945_read_targ_mem(priv, base + (2 * sizeof(u32)));
4329 next_entry = iwl3945_read_targ_mem(priv, base + (3 * sizeof(u32)));
Zhu Yib481de92007-09-25 17:54:57 -07004330
4331 size = num_wraps ? capacity : next_entry;
4332
4333 /* bail out if nothing in log */
4334 if (size == 0) {
Zhu Yi583fab32007-09-27 11:27:30 +08004335 IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004336 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004337 return;
4338 }
4339
Zhu Yi583fab32007-09-27 11:27:30 +08004340 IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07004341 size, num_wraps);
4342
4343 /* if uCode has wrapped back to top of log, start at the oldest entry,
4344 * i.e the next one that uCode would fill. */
4345 if (num_wraps)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004346 iwl3945_print_event_log(priv, next_entry,
Zhu Yib481de92007-09-25 17:54:57 -07004347 capacity - next_entry, mode);
4348
4349 /* (then/else) start at top of log */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004350 iwl3945_print_event_log(priv, 0, next_entry, mode);
Zhu Yib481de92007-09-25 17:54:57 -07004351
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004352 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004353}
4354
4355/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004356 * iwl3945_irq_handle_error - called for HW or SW error interrupt from card
Zhu Yib481de92007-09-25 17:54:57 -07004357 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004358static void iwl3945_irq_handle_error(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004359{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004360 /* Set the FW error flag -- cleared on iwl3945_down */
Zhu Yib481de92007-09-25 17:54:57 -07004361 set_bit(STATUS_FW_ERROR, &priv->status);
4362
4363 /* Cancel currently queued command. */
4364 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
4365
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004366#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004367 if (iwl3945_debug_level & IWL_DL_FW_ERRORS) {
4368 iwl3945_dump_nic_error_log(priv);
4369 iwl3945_dump_nic_event_log(priv);
4370 iwl3945_print_rx_config_cmd(&priv->staging_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07004371 }
4372#endif
4373
4374 wake_up_interruptible(&priv->wait_command_queue);
4375
4376 /* Keep the restart process from trying to send host
4377 * commands by clearing the INIT status bit */
4378 clear_bit(STATUS_READY, &priv->status);
4379
4380 if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
4381 IWL_DEBUG(IWL_DL_INFO | IWL_DL_FW_ERRORS,
4382 "Restarting adapter due to uCode error.\n");
4383
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004384 if (iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07004385 memcpy(&priv->recovery_rxon, &priv->active_rxon,
4386 sizeof(priv->recovery_rxon));
4387 priv->error_recovering = 1;
4388 }
4389 queue_work(priv->workqueue, &priv->restart);
4390 }
4391}
4392
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004393static void iwl3945_error_recovery(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004394{
4395 unsigned long flags;
4396
4397 memcpy(&priv->staging_rxon, &priv->recovery_rxon,
4398 sizeof(priv->staging_rxon));
4399 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004400 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004401
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004402 iwl3945_add_station(priv, priv->bssid, 1, 0);
Zhu Yib481de92007-09-25 17:54:57 -07004403
4404 spin_lock_irqsave(&priv->lock, flags);
4405 priv->assoc_id = le16_to_cpu(priv->staging_rxon.assoc_id);
4406 priv->error_recovering = 0;
4407 spin_unlock_irqrestore(&priv->lock, flags);
4408}
4409
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004410static void iwl3945_irq_tasklet(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004411{
4412 u32 inta, handled = 0;
4413 u32 inta_fh;
4414 unsigned long flags;
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004415#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -07004416 u32 inta_mask;
4417#endif
4418
4419 spin_lock_irqsave(&priv->lock, flags);
4420
4421 /* Ack/clear/reset pending uCode interrupts.
4422 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
4423 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004424 inta = iwl3945_read32(priv, CSR_INT);
4425 iwl3945_write32(priv, CSR_INT, inta);
Zhu Yib481de92007-09-25 17:54:57 -07004426
4427 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
4428 * Any new interrupts that happen after this, either while we're
4429 * in this tasklet, or later, will show up in next ISR/tasklet. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004430 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
4431 iwl3945_write32(priv, CSR_FH_INT_STATUS, inta_fh);
Zhu Yib481de92007-09-25 17:54:57 -07004432
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004433#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004434 if (iwl3945_debug_level & IWL_DL_ISR) {
Ben Cahill9fbab512007-11-29 11:09:47 +08004435 /* just for debug */
4436 inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
Zhu Yib481de92007-09-25 17:54:57 -07004437 IWL_DEBUG_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
4438 inta, inta_mask, inta_fh);
4439 }
4440#endif
4441
4442 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
4443 * atomic, make sure that inta covers all the interrupts that
4444 * we've discovered, even if FH interrupt came in just after
4445 * reading CSR_INT. */
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08004446 if (inta_fh & CSR39_FH_INT_RX_MASK)
Zhu Yib481de92007-09-25 17:54:57 -07004447 inta |= CSR_INT_BIT_FH_RX;
Tomas Winkler6f83eaa2008-03-04 18:09:28 -08004448 if (inta_fh & CSR39_FH_INT_TX_MASK)
Zhu Yib481de92007-09-25 17:54:57 -07004449 inta |= CSR_INT_BIT_FH_TX;
4450
4451 /* Now service all interrupt bits discovered above. */
4452 if (inta & CSR_INT_BIT_HW_ERR) {
4453 IWL_ERROR("Microcode HW error detected. Restarting.\n");
4454
4455 /* Tell the device to stop sending interrupts */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004456 iwl3945_disable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004457
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004458 iwl3945_irq_handle_error(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004459
4460 handled |= CSR_INT_BIT_HW_ERR;
4461
4462 spin_unlock_irqrestore(&priv->lock, flags);
4463
4464 return;
4465 }
4466
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004467#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004468 if (iwl3945_debug_level & (IWL_DL_ISR)) {
Zhu Yib481de92007-09-25 17:54:57 -07004469 /* NIC fires this, but we don't use it, redundant with WAKEUP */
Joonwoo Park25c03d82008-01-23 10:15:20 -08004470 if (inta & CSR_INT_BIT_SCD)
4471 IWL_DEBUG_ISR("Scheduler finished to transmit "
4472 "the frame/frames.\n");
Zhu Yib481de92007-09-25 17:54:57 -07004473
4474 /* Alive notification via Rx interrupt will do the real work */
4475 if (inta & CSR_INT_BIT_ALIVE)
4476 IWL_DEBUG_ISR("Alive interrupt\n");
4477 }
4478#endif
4479 /* Safely ignore these bits for debug checks below */
Joonwoo Park25c03d82008-01-23 10:15:20 -08004480 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
Zhu Yib481de92007-09-25 17:54:57 -07004481
4482 /* HW RF KILL switch toggled (4965 only) */
4483 if (inta & CSR_INT_BIT_RF_KILL) {
4484 int hw_rf_kill = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004485 if (!(iwl3945_read32(priv, CSR_GP_CNTRL) &
Zhu Yib481de92007-09-25 17:54:57 -07004486 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
4487 hw_rf_kill = 1;
4488
4489 IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL | IWL_DL_ISR,
4490 "RF_KILL bit toggled to %s.\n",
4491 hw_rf_kill ? "disable radio":"enable radio");
4492
4493 /* Queue restart only if RF_KILL switch was set to "kill"
4494 * when we loaded driver, and is now set to "enable".
4495 * After we're Alive, RF_KILL gets handled by
Reinette Chatre32304552008-02-15 14:34:37 -08004496 * iwl3945_rx_card_state_notif() */
Zhu Yi53e49092007-12-06 16:08:44 +08004497 if (!hw_rf_kill && !test_bit(STATUS_ALIVE, &priv->status)) {
4498 clear_bit(STATUS_RF_KILL_HW, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07004499 queue_work(priv->workqueue, &priv->restart);
Zhu Yi53e49092007-12-06 16:08:44 +08004500 }
Zhu Yib481de92007-09-25 17:54:57 -07004501
4502 handled |= CSR_INT_BIT_RF_KILL;
4503 }
4504
4505 /* Chip got too hot and stopped itself (4965 only) */
4506 if (inta & CSR_INT_BIT_CT_KILL) {
4507 IWL_ERROR("Microcode CT kill error detected.\n");
4508 handled |= CSR_INT_BIT_CT_KILL;
4509 }
4510
4511 /* Error detected by uCode */
4512 if (inta & CSR_INT_BIT_SW_ERR) {
4513 IWL_ERROR("Microcode SW error detected. Restarting 0x%X.\n",
4514 inta);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004515 iwl3945_irq_handle_error(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004516 handled |= CSR_INT_BIT_SW_ERR;
4517 }
4518
4519 /* uCode wakes up after power-down sleep */
4520 if (inta & CSR_INT_BIT_WAKEUP) {
4521 IWL_DEBUG_ISR("Wakeup interrupt\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004522 iwl3945_rx_queue_update_write_ptr(priv, &priv->rxq);
4523 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[0]);
4524 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[1]);
4525 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[2]);
4526 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[3]);
4527 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[4]);
4528 iwl3945_tx_queue_update_write_ptr(priv, &priv->txq[5]);
Zhu Yib481de92007-09-25 17:54:57 -07004529
4530 handled |= CSR_INT_BIT_WAKEUP;
4531 }
4532
4533 /* All uCode command responses, including Tx command responses,
4534 * Rx "responses" (frame-received notification), and other
4535 * notifications from uCode come through here*/
4536 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004537 iwl3945_rx_handle(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004538 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
4539 }
4540
4541 if (inta & CSR_INT_BIT_FH_TX) {
4542 IWL_DEBUG_ISR("Tx interrupt\n");
4543
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004544 iwl3945_write32(priv, CSR_FH_INT_STATUS, (1 << 6));
4545 if (!iwl3945_grab_nic_access(priv)) {
4546 iwl3945_write_direct32(priv,
Zhu Yib481de92007-09-25 17:54:57 -07004547 FH_TCSR_CREDIT
4548 (ALM_FH_SRVC_CHNL), 0x0);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004549 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004550 }
4551 handled |= CSR_INT_BIT_FH_TX;
4552 }
4553
4554 if (inta & ~handled)
4555 IWL_ERROR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
4556
4557 if (inta & ~CSR_INI_SET_MASK) {
4558 IWL_WARNING("Disabled INTA bits 0x%08x were pending\n",
4559 inta & ~CSR_INI_SET_MASK);
4560 IWL_WARNING(" with FH_INT = 0x%08x\n", inta_fh);
4561 }
4562
4563 /* Re-enable all interrupts */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004564 /* only Re-enable if disabled by irq */
4565 if (test_bit(STATUS_INT_ENABLED, &priv->status))
4566 iwl3945_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004567
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08004568#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004569 if (iwl3945_debug_level & (IWL_DL_ISR)) {
4570 inta = iwl3945_read32(priv, CSR_INT);
4571 inta_mask = iwl3945_read32(priv, CSR_INT_MASK);
4572 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
Zhu Yib481de92007-09-25 17:54:57 -07004573 IWL_DEBUG_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
4574 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
4575 }
4576#endif
4577 spin_unlock_irqrestore(&priv->lock, flags);
4578}
4579
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004580static irqreturn_t iwl3945_isr(int irq, void *data)
Zhu Yib481de92007-09-25 17:54:57 -07004581{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004582 struct iwl3945_priv *priv = data;
Zhu Yib481de92007-09-25 17:54:57 -07004583 u32 inta, inta_mask;
4584 u32 inta_fh;
4585 if (!priv)
4586 return IRQ_NONE;
4587
4588 spin_lock(&priv->lock);
4589
4590 /* Disable (but don't clear!) interrupts here to avoid
4591 * back-to-back ISRs and sporadic interrupts from our NIC.
4592 * If we have something to service, the tasklet will re-enable ints.
4593 * If we *don't* have something, we'll re-enable before leaving here. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004594 inta_mask = iwl3945_read32(priv, CSR_INT_MASK); /* just for debug */
4595 iwl3945_write32(priv, CSR_INT_MASK, 0x00000000);
Zhu Yib481de92007-09-25 17:54:57 -07004596
4597 /* Discover which interrupts are active/pending */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004598 inta = iwl3945_read32(priv, CSR_INT);
4599 inta_fh = iwl3945_read32(priv, CSR_FH_INT_STATUS);
Zhu Yib481de92007-09-25 17:54:57 -07004600
4601 /* Ignore interrupt if there's nothing in NIC to service.
4602 * This may be due to IRQ shared with another device,
4603 * or due to sporadic interrupts thrown from our NIC. */
4604 if (!inta && !inta_fh) {
4605 IWL_DEBUG_ISR("Ignore interrupt, inta == 0, inta_fh == 0\n");
4606 goto none;
4607 }
4608
4609 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
4610 /* Hardware disappeared */
4611 IWL_WARNING("HARDWARE GONE?? INTA == 0x%080x\n", inta);
Oliver Neukumcb4da1a2007-11-13 21:10:32 -08004612 goto unplugged;
Zhu Yib481de92007-09-25 17:54:57 -07004613 }
4614
4615 IWL_DEBUG_ISR("ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
4616 inta, inta_mask, inta_fh);
4617
Joonwoo Park25c03d82008-01-23 10:15:20 -08004618 inta &= ~CSR_INT_BIT_SCD;
4619
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004620 /* iwl3945_irq_tasklet() will service interrupts and re-enable them */
Joonwoo Park25c03d82008-01-23 10:15:20 -08004621 if (likely(inta || inta_fh))
4622 tasklet_schedule(&priv->irq_tasklet);
Oliver Neukumcb4da1a2007-11-13 21:10:32 -08004623unplugged:
Zhu Yib481de92007-09-25 17:54:57 -07004624 spin_unlock(&priv->lock);
4625
4626 return IRQ_HANDLED;
4627
4628 none:
4629 /* re-enable interrupts here since we don't have anything to service. */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07004630 /* only Re-enable if disabled by irq */
4631 if (test_bit(STATUS_INT_ENABLED, &priv->status))
4632 iwl3945_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07004633 spin_unlock(&priv->lock);
4634 return IRQ_NONE;
4635}
4636
4637/************************** EEPROM BANDS ****************************
4638 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004639 * The iwl3945_eeprom_band definitions below provide the mapping from the
Zhu Yib481de92007-09-25 17:54:57 -07004640 * EEPROM contents to the specific channel number supported for each
4641 * band.
4642 *
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004643 * For example, iwl3945_priv->eeprom.band_3_channels[4] from the band_3
Zhu Yib481de92007-09-25 17:54:57 -07004644 * definition below maps to physical channel 42 in the 5.2GHz spectrum.
4645 * The specific geography and calibration information for that channel
4646 * is contained in the eeprom map itself.
4647 *
4648 * During init, we copy the eeprom information and channel map
4649 * information into priv->channel_info_24/52 and priv->channel_map_24/52
4650 *
4651 * channel_map_24/52 provides the index in the channel_info array for a
4652 * given channel. We have to have two separate maps as there is channel
4653 * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
4654 * band_2
4655 *
4656 * A value of 0xff stored in the channel_map indicates that the channel
4657 * is not supported by the hardware at all.
4658 *
4659 * A value of 0xfe in the channel_map indicates that the channel is not
4660 * valid for Tx with the current hardware. This means that
4661 * while the system can tune and receive on a given channel, it may not
4662 * be able to associate or transmit any frames on that
4663 * channel. There is no corresponding channel information for that
4664 * entry.
4665 *
4666 *********************************************************************/
4667
4668/* 2.4 GHz */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004669static const u8 iwl3945_eeprom_band_1[14] = {
Zhu Yib481de92007-09-25 17:54:57 -07004670 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
4671};
4672
4673/* 5.2 GHz bands */
Ben Cahill9fbab512007-11-29 11:09:47 +08004674static const u8 iwl3945_eeprom_band_2[] = { /* 4915-5080MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004675 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
4676};
4677
Ben Cahill9fbab512007-11-29 11:09:47 +08004678static const u8 iwl3945_eeprom_band_3[] = { /* 5170-5320MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004679 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
4680};
4681
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004682static const u8 iwl3945_eeprom_band_4[] = { /* 5500-5700MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004683 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
4684};
4685
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004686static const u8 iwl3945_eeprom_band_5[] = { /* 5725-5825MHz */
Zhu Yib481de92007-09-25 17:54:57 -07004687 145, 149, 153, 157, 161, 165
4688};
4689
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004690static void iwl3945_init_band_reference(const struct iwl3945_priv *priv, int band,
Zhu Yib481de92007-09-25 17:54:57 -07004691 int *eeprom_ch_count,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004692 const struct iwl3945_eeprom_channel
Zhu Yib481de92007-09-25 17:54:57 -07004693 **eeprom_ch_info,
4694 const u8 **eeprom_ch_index)
4695{
4696 switch (band) {
4697 case 1: /* 2.4GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004698 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_1);
Zhu Yib481de92007-09-25 17:54:57 -07004699 *eeprom_ch_info = priv->eeprom.band_1_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004700 *eeprom_ch_index = iwl3945_eeprom_band_1;
Zhu Yib481de92007-09-25 17:54:57 -07004701 break;
Ben Cahill9fbab512007-11-29 11:09:47 +08004702 case 2: /* 4.9GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004703 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_2);
Zhu Yib481de92007-09-25 17:54:57 -07004704 *eeprom_ch_info = priv->eeprom.band_2_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004705 *eeprom_ch_index = iwl3945_eeprom_band_2;
Zhu Yib481de92007-09-25 17:54:57 -07004706 break;
4707 case 3: /* 5.2GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004708 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_3);
Zhu Yib481de92007-09-25 17:54:57 -07004709 *eeprom_ch_info = priv->eeprom.band_3_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004710 *eeprom_ch_index = iwl3945_eeprom_band_3;
Zhu Yib481de92007-09-25 17:54:57 -07004711 break;
Ben Cahill9fbab512007-11-29 11:09:47 +08004712 case 4: /* 5.5GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004713 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_4);
Zhu Yib481de92007-09-25 17:54:57 -07004714 *eeprom_ch_info = priv->eeprom.band_4_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004715 *eeprom_ch_index = iwl3945_eeprom_band_4;
Zhu Yib481de92007-09-25 17:54:57 -07004716 break;
Ben Cahill9fbab512007-11-29 11:09:47 +08004717 case 5: /* 5.7GHz band */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004718 *eeprom_ch_count = ARRAY_SIZE(iwl3945_eeprom_band_5);
Zhu Yib481de92007-09-25 17:54:57 -07004719 *eeprom_ch_info = priv->eeprom.band_5_channels;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004720 *eeprom_ch_index = iwl3945_eeprom_band_5;
Zhu Yib481de92007-09-25 17:54:57 -07004721 break;
4722 default:
4723 BUG();
4724 return;
4725 }
4726}
4727
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004728/**
4729 * iwl3945_get_channel_info - Find driver's private channel info
4730 *
4731 * Based on band and channel number.
4732 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004733const struct iwl3945_channel_info *iwl3945_get_channel_info(const struct iwl3945_priv *priv,
Johannes Berg8318d782008-01-24 19:38:38 +01004734 enum ieee80211_band band, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07004735{
4736 int i;
4737
Johannes Berg8318d782008-01-24 19:38:38 +01004738 switch (band) {
4739 case IEEE80211_BAND_5GHZ:
Zhu Yib481de92007-09-25 17:54:57 -07004740 for (i = 14; i < priv->channel_count; i++) {
4741 if (priv->channel_info[i].channel == channel)
4742 return &priv->channel_info[i];
4743 }
4744 break;
4745
Johannes Berg8318d782008-01-24 19:38:38 +01004746 case IEEE80211_BAND_2GHZ:
Zhu Yib481de92007-09-25 17:54:57 -07004747 if (channel >= 1 && channel <= 14)
4748 return &priv->channel_info[channel - 1];
4749 break;
Johannes Berg8318d782008-01-24 19:38:38 +01004750 case IEEE80211_NUM_BANDS:
4751 WARN_ON(1);
Zhu Yib481de92007-09-25 17:54:57 -07004752 }
4753
4754 return NULL;
4755}
4756
4757#define CHECK_AND_PRINT(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
4758 ? # x " " : "")
4759
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004760/**
4761 * iwl3945_init_channel_map - Set up driver's info for all possible channels
4762 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004763static int iwl3945_init_channel_map(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07004764{
4765 int eeprom_ch_count = 0;
4766 const u8 *eeprom_ch_index = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004767 const struct iwl3945_eeprom_channel *eeprom_ch_info = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07004768 int band, ch;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004769 struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07004770
4771 if (priv->channel_count) {
4772 IWL_DEBUG_INFO("Channel map already initialized.\n");
4773 return 0;
4774 }
4775
4776 if (priv->eeprom.version < 0x2f) {
4777 IWL_WARNING("Unsupported EEPROM version: 0x%04X\n",
4778 priv->eeprom.version);
4779 return -EINVAL;
4780 }
4781
4782 IWL_DEBUG_INFO("Initializing regulatory info from EEPROM\n");
4783
4784 priv->channel_count =
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004785 ARRAY_SIZE(iwl3945_eeprom_band_1) +
4786 ARRAY_SIZE(iwl3945_eeprom_band_2) +
4787 ARRAY_SIZE(iwl3945_eeprom_band_3) +
4788 ARRAY_SIZE(iwl3945_eeprom_band_4) +
4789 ARRAY_SIZE(iwl3945_eeprom_band_5);
Zhu Yib481de92007-09-25 17:54:57 -07004790
4791 IWL_DEBUG_INFO("Parsing data for %d channels.\n", priv->channel_count);
4792
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004793 priv->channel_info = kzalloc(sizeof(struct iwl3945_channel_info) *
Zhu Yib481de92007-09-25 17:54:57 -07004794 priv->channel_count, GFP_KERNEL);
4795 if (!priv->channel_info) {
4796 IWL_ERROR("Could not allocate channel_info\n");
4797 priv->channel_count = 0;
4798 return -ENOMEM;
4799 }
4800
4801 ch_info = priv->channel_info;
4802
4803 /* Loop through the 5 EEPROM bands adding them in order to the
4804 * channel map we maintain (that contains additional information than
4805 * what just in the EEPROM) */
4806 for (band = 1; band <= 5; band++) {
4807
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004808 iwl3945_init_band_reference(priv, band, &eeprom_ch_count,
Zhu Yib481de92007-09-25 17:54:57 -07004809 &eeprom_ch_info, &eeprom_ch_index);
4810
4811 /* Loop through each band adding each of the channels */
4812 for (ch = 0; ch < eeprom_ch_count; ch++) {
4813 ch_info->channel = eeprom_ch_index[ch];
Johannes Berg8318d782008-01-24 19:38:38 +01004814 ch_info->band = (band == 1) ? IEEE80211_BAND_2GHZ :
4815 IEEE80211_BAND_5GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07004816
4817 /* permanently store EEPROM's channel regulatory flags
4818 * and max power in channel info database. */
4819 ch_info->eeprom = eeprom_ch_info[ch];
4820
4821 /* Copy the run-time flags so they are there even on
4822 * invalid channels */
4823 ch_info->flags = eeprom_ch_info[ch].flags;
4824
4825 if (!(is_channel_valid(ch_info))) {
4826 IWL_DEBUG_INFO("Ch. %d Flags %x [%sGHz] - "
4827 "No traffic\n",
4828 ch_info->channel,
4829 ch_info->flags,
4830 is_channel_a_band(ch_info) ?
4831 "5.2" : "2.4");
4832 ch_info++;
4833 continue;
4834 }
4835
4836 /* Initialize regulatory-based run-time data */
4837 ch_info->max_power_avg = ch_info->curr_txpow =
4838 eeprom_ch_info[ch].max_power_avg;
4839 ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
4840 ch_info->min_power = 0;
4841
Guy Cohenfe7c4042008-04-21 15:41:56 -07004842 IWL_DEBUG_INFO("Ch. %d [%sGHz] %s%s%s%s%s%s(0x%02x"
Zhu Yib481de92007-09-25 17:54:57 -07004843 " %ddBm): Ad-Hoc %ssupported\n",
4844 ch_info->channel,
4845 is_channel_a_band(ch_info) ?
4846 "5.2" : "2.4",
Tomas Winkler8211ef72008-03-02 01:36:04 +02004847 CHECK_AND_PRINT(VALID),
Zhu Yib481de92007-09-25 17:54:57 -07004848 CHECK_AND_PRINT(IBSS),
4849 CHECK_AND_PRINT(ACTIVE),
4850 CHECK_AND_PRINT(RADAR),
4851 CHECK_AND_PRINT(WIDE),
Zhu Yib481de92007-09-25 17:54:57 -07004852 CHECK_AND_PRINT(DFS),
4853 eeprom_ch_info[ch].flags,
4854 eeprom_ch_info[ch].max_power_avg,
4855 ((eeprom_ch_info[ch].
4856 flags & EEPROM_CHANNEL_IBSS)
4857 && !(eeprom_ch_info[ch].
4858 flags & EEPROM_CHANNEL_RADAR))
4859 ? "" : "not ");
4860
4861 /* Set the user_txpower_limit to the highest power
4862 * supported by any channel */
4863 if (eeprom_ch_info[ch].max_power_avg >
4864 priv->user_txpower_limit)
4865 priv->user_txpower_limit =
4866 eeprom_ch_info[ch].max_power_avg;
4867
4868 ch_info++;
4869 }
4870 }
4871
Cahill, Ben M6440adb2007-11-29 11:09:55 +08004872 /* Set up txpower settings in driver for all channels */
Zhu Yib481de92007-09-25 17:54:57 -07004873 if (iwl3945_txpower_set_from_eeprom(priv))
4874 return -EIO;
4875
4876 return 0;
4877}
4878
Reinette Chatre849e0dc2008-01-23 10:15:18 -08004879/*
4880 * iwl3945_free_channel_map - undo allocations in iwl3945_init_channel_map
4881 */
4882static void iwl3945_free_channel_map(struct iwl3945_priv *priv)
4883{
4884 kfree(priv->channel_info);
4885 priv->channel_count = 0;
4886}
4887
Zhu Yib481de92007-09-25 17:54:57 -07004888/* For active scan, listen ACTIVE_DWELL_TIME (msec) on each channel after
4889 * sending probe req. This should be set long enough to hear probe responses
4890 * from more than one AP. */
4891#define IWL_ACTIVE_DWELL_TIME_24 (20) /* all times in msec */
4892#define IWL_ACTIVE_DWELL_TIME_52 (10)
4893
4894/* For faster active scanning, scan will move to the next channel if fewer than
4895 * PLCP_QUIET_THRESH packets are heard on this channel within
4896 * ACTIVE_QUIET_TIME after sending probe request. This shortens the dwell
4897 * time if it's a quiet channel (nothing responded to our probe, and there's
4898 * no other traffic).
4899 * Disable "quiet" feature by setting PLCP_QUIET_THRESH to 0. */
4900#define IWL_PLCP_QUIET_THRESH __constant_cpu_to_le16(1) /* packets */
4901#define IWL_ACTIVE_QUIET_TIME __constant_cpu_to_le16(5) /* msec */
4902
4903/* For passive scan, listen PASSIVE_DWELL_TIME (msec) on each channel.
4904 * Must be set longer than active dwell time.
4905 * For the most reliable scan, set > AP beacon interval (typically 100msec). */
4906#define IWL_PASSIVE_DWELL_TIME_24 (20) /* all times in msec */
4907#define IWL_PASSIVE_DWELL_TIME_52 (10)
4908#define IWL_PASSIVE_DWELL_BASE (100)
4909#define IWL_CHANNEL_TUNE_TIME 5
4910
Johannes Berg8318d782008-01-24 19:38:38 +01004911static inline u16 iwl3945_get_active_dwell_time(struct iwl3945_priv *priv,
4912 enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -07004913{
Johannes Berg8318d782008-01-24 19:38:38 +01004914 if (band == IEEE80211_BAND_5GHZ)
Zhu Yib481de92007-09-25 17:54:57 -07004915 return IWL_ACTIVE_DWELL_TIME_52;
4916 else
4917 return IWL_ACTIVE_DWELL_TIME_24;
4918}
4919
Johannes Berg8318d782008-01-24 19:38:38 +01004920static u16 iwl3945_get_passive_dwell_time(struct iwl3945_priv *priv,
4921 enum ieee80211_band band)
Zhu Yib481de92007-09-25 17:54:57 -07004922{
Johannes Berg8318d782008-01-24 19:38:38 +01004923 u16 active = iwl3945_get_active_dwell_time(priv, band);
4924 u16 passive = (band == IEEE80211_BAND_2GHZ) ?
Zhu Yib481de92007-09-25 17:54:57 -07004925 IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_24 :
4926 IWL_PASSIVE_DWELL_BASE + IWL_PASSIVE_DWELL_TIME_52;
4927
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004928 if (iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07004929 /* If we're associated, we clamp the maximum passive
4930 * dwell time to be 98% of the beacon interval (minus
4931 * 2 * channel tune time) */
4932 passive = priv->beacon_int;
4933 if ((passive > IWL_PASSIVE_DWELL_BASE) || !passive)
4934 passive = IWL_PASSIVE_DWELL_BASE;
4935 passive = (passive * 98) / 100 - IWL_CHANNEL_TUNE_TIME * 2;
4936 }
4937
4938 if (passive <= active)
4939 passive = active + 1;
4940
4941 return passive;
4942}
4943
Johannes Berg8318d782008-01-24 19:38:38 +01004944static int iwl3945_get_channels_for_scan(struct iwl3945_priv *priv,
4945 enum ieee80211_band band,
Zhu Yib481de92007-09-25 17:54:57 -07004946 u8 is_active, u8 direct_mask,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004947 struct iwl3945_scan_channel *scan_ch)
Zhu Yib481de92007-09-25 17:54:57 -07004948{
4949 const struct ieee80211_channel *channels = NULL;
Johannes Berg8318d782008-01-24 19:38:38 +01004950 const struct ieee80211_supported_band *sband;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08004951 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07004952 u16 passive_dwell = 0;
4953 u16 active_dwell = 0;
4954 int added, i;
4955
Johannes Berg8318d782008-01-24 19:38:38 +01004956 sband = iwl3945_get_band(priv, band);
4957 if (!sband)
Zhu Yib481de92007-09-25 17:54:57 -07004958 return 0;
4959
Johannes Berg8318d782008-01-24 19:38:38 +01004960 channels = sband->channels;
Zhu Yib481de92007-09-25 17:54:57 -07004961
Johannes Berg8318d782008-01-24 19:38:38 +01004962 active_dwell = iwl3945_get_active_dwell_time(priv, band);
4963 passive_dwell = iwl3945_get_passive_dwell_time(priv, band);
Zhu Yib481de92007-09-25 17:54:57 -07004964
Johannes Berg8318d782008-01-24 19:38:38 +01004965 for (i = 0, added = 0; i < sband->n_channels; i++) {
Johannes Berg182e2e62008-04-04 10:41:56 +02004966 if (channels[i].flags & IEEE80211_CHAN_DISABLED)
4967 continue;
4968
Johannes Berg8318d782008-01-24 19:38:38 +01004969 scan_ch->channel = channels[i].hw_value;
Zhu Yib481de92007-09-25 17:54:57 -07004970
Johannes Berg8318d782008-01-24 19:38:38 +01004971 ch_info = iwl3945_get_channel_info(priv, band, scan_ch->channel);
Zhu Yib481de92007-09-25 17:54:57 -07004972 if (!is_channel_valid(ch_info)) {
Ron Rindjunsky66b50042008-06-25 16:46:31 +08004973 IWL_DEBUG_SCAN("Channel %d is INVALID for this band.\n",
Zhu Yib481de92007-09-25 17:54:57 -07004974 scan_ch->channel);
4975 continue;
4976 }
4977
4978 if (!is_active || is_channel_passive(ch_info) ||
Johannes Berg8318d782008-01-24 19:38:38 +01004979 (channels[i].flags & IEEE80211_CHAN_PASSIVE_SCAN))
Zhu Yib481de92007-09-25 17:54:57 -07004980 scan_ch->type = 0; /* passive */
4981 else
4982 scan_ch->type = 1; /* active */
4983
4984 if (scan_ch->type & 1)
4985 scan_ch->type |= (direct_mask << 1);
4986
Zhu Yib481de92007-09-25 17:54:57 -07004987 scan_ch->active_dwell = cpu_to_le16(active_dwell);
4988 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
4989
Ben Cahill9fbab512007-11-29 11:09:47 +08004990 /* Set txpower levels to defaults */
Zhu Yib481de92007-09-25 17:54:57 -07004991 scan_ch->tpc.dsp_atten = 110;
4992 /* scan_pwr_info->tpc.dsp_atten; */
4993
4994 /*scan_pwr_info->tpc.tx_gain; */
Johannes Berg8318d782008-01-24 19:38:38 +01004995 if (band == IEEE80211_BAND_5GHZ)
Zhu Yib481de92007-09-25 17:54:57 -07004996 scan_ch->tpc.tx_gain = ((1 << 5) | (3 << 3)) | 3;
4997 else {
4998 scan_ch->tpc.tx_gain = ((1 << 5) | (5 << 3));
4999 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
Ben Cahill9fbab512007-11-29 11:09:47 +08005000 * power level:
Reinette Chatre8a1b0242008-01-14 17:46:25 -08005001 * scan_ch->tpc.tx_gain = ((1 << 5) | (2 << 3)) | 3;
Zhu Yib481de92007-09-25 17:54:57 -07005002 */
5003 }
5004
5005 IWL_DEBUG_SCAN("Scanning %d [%s %d]\n",
5006 scan_ch->channel,
5007 (scan_ch->type & 1) ? "ACTIVE" : "PASSIVE",
5008 (scan_ch->type & 1) ?
5009 active_dwell : passive_dwell);
5010
5011 scan_ch++;
5012 added++;
5013 }
5014
5015 IWL_DEBUG_SCAN("total channels to scan %d \n", added);
5016 return added;
5017}
5018
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005019static void iwl3945_init_hw_rates(struct iwl3945_priv *priv,
Zhu Yib481de92007-09-25 17:54:57 -07005020 struct ieee80211_rate *rates)
5021{
5022 int i;
5023
5024 for (i = 0; i < IWL_RATE_COUNT; i++) {
Johannes Berg8318d782008-01-24 19:38:38 +01005025 rates[i].bitrate = iwl3945_rates[i].ieee * 5;
5026 rates[i].hw_value = i; /* Rate scaling will work on indexes */
5027 rates[i].hw_value_short = i;
5028 rates[i].flags = 0;
5029 if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
Zhu Yib481de92007-09-25 17:54:57 -07005030 /*
Johannes Berg8318d782008-01-24 19:38:38 +01005031 * If CCK != 1M then set short preamble rate flag.
Zhu Yib481de92007-09-25 17:54:57 -07005032 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005033 rates[i].flags |= (iwl3945_rates[i].plcp == 10) ?
Johannes Berg8318d782008-01-24 19:38:38 +01005034 0 : IEEE80211_RATE_SHORT_PREAMBLE;
Zhu Yib481de92007-09-25 17:54:57 -07005035 }
Zhu Yib481de92007-09-25 17:54:57 -07005036 }
5037}
5038
5039/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005040 * iwl3945_init_geos - Initialize mac80211's geo/channel info based from eeprom
Zhu Yib481de92007-09-25 17:54:57 -07005041 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005042static int iwl3945_init_geos(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005043{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005044 struct iwl3945_channel_info *ch;
Tomas Winkler8211ef72008-03-02 01:36:04 +02005045 struct ieee80211_supported_band *sband;
Zhu Yib481de92007-09-25 17:54:57 -07005046 struct ieee80211_channel *channels;
5047 struct ieee80211_channel *geo_ch;
5048 struct ieee80211_rate *rates;
5049 int i = 0;
Zhu Yib481de92007-09-25 17:54:57 -07005050
Johannes Berg8318d782008-01-24 19:38:38 +01005051 if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
5052 priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
Zhu Yib481de92007-09-25 17:54:57 -07005053 IWL_DEBUG_INFO("Geography modes already initialized.\n");
5054 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
5055 return 0;
5056 }
5057
Zhu Yib481de92007-09-25 17:54:57 -07005058 channels = kzalloc(sizeof(struct ieee80211_channel) *
5059 priv->channel_count, GFP_KERNEL);
Johannes Berg8318d782008-01-24 19:38:38 +01005060 if (!channels)
Zhu Yib481de92007-09-25 17:54:57 -07005061 return -ENOMEM;
Zhu Yib481de92007-09-25 17:54:57 -07005062
Tomas Winkler8211ef72008-03-02 01:36:04 +02005063 rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
Zhu Yib481de92007-09-25 17:54:57 -07005064 GFP_KERNEL);
5065 if (!rates) {
Zhu Yib481de92007-09-25 17:54:57 -07005066 kfree(channels);
5067 return -ENOMEM;
5068 }
5069
Zhu Yib481de92007-09-25 17:54:57 -07005070 /* 5.2GHz channels start after the 2.4GHz channels */
Tomas Winkler8211ef72008-03-02 01:36:04 +02005071 sband = &priv->bands[IEEE80211_BAND_5GHZ];
5072 sband->channels = &channels[ARRAY_SIZE(iwl3945_eeprom_band_1)];
5073 /* just OFDM */
5074 sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
5075 sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
Zhu Yib481de92007-09-25 17:54:57 -07005076
Tomas Winkler8211ef72008-03-02 01:36:04 +02005077 sband = &priv->bands[IEEE80211_BAND_2GHZ];
5078 sband->channels = channels;
5079 /* OFDM & CCK */
5080 sband->bitrates = rates;
5081 sband->n_bitrates = IWL_RATE_COUNT;
Zhu Yib481de92007-09-25 17:54:57 -07005082
5083 priv->ieee_channels = channels;
5084 priv->ieee_rates = rates;
5085
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005086 iwl3945_init_hw_rates(priv, rates);
Zhu Yib481de92007-09-25 17:54:57 -07005087
Tomas Winkler8211ef72008-03-02 01:36:04 +02005088 for (i = 0; i < priv->channel_count; i++) {
Zhu Yib481de92007-09-25 17:54:57 -07005089 ch = &priv->channel_info[i];
5090
Tomas Winkler8211ef72008-03-02 01:36:04 +02005091 /* FIXME: might be removed if scan is OK*/
5092 if (!is_channel_valid(ch))
Zhu Yib481de92007-09-25 17:54:57 -07005093 continue;
Zhu Yib481de92007-09-25 17:54:57 -07005094
5095 if (is_channel_a_band(ch))
Tomas Winkler8211ef72008-03-02 01:36:04 +02005096 sband = &priv->bands[IEEE80211_BAND_5GHZ];
Johannes Berg8318d782008-01-24 19:38:38 +01005097 else
Tomas Winkler8211ef72008-03-02 01:36:04 +02005098 sband = &priv->bands[IEEE80211_BAND_2GHZ];
Zhu Yib481de92007-09-25 17:54:57 -07005099
Tomas Winkler8211ef72008-03-02 01:36:04 +02005100 geo_ch = &sband->channels[sband->n_channels++];
5101
5102 geo_ch->center_freq = ieee80211_channel_to_frequency(ch->channel);
Johannes Berg8318d782008-01-24 19:38:38 +01005103 geo_ch->max_power = ch->max_power_avg;
5104 geo_ch->max_antenna_gain = 0xff;
Mohamed Abbas7b723042008-01-31 21:46:40 -08005105 geo_ch->hw_value = ch->channel;
Zhu Yib481de92007-09-25 17:54:57 -07005106
5107 if (is_channel_valid(ch)) {
Johannes Berg8318d782008-01-24 19:38:38 +01005108 if (!(ch->flags & EEPROM_CHANNEL_IBSS))
5109 geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
Zhu Yib481de92007-09-25 17:54:57 -07005110
Johannes Berg8318d782008-01-24 19:38:38 +01005111 if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
5112 geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
Zhu Yib481de92007-09-25 17:54:57 -07005113
5114 if (ch->flags & EEPROM_CHANNEL_RADAR)
Johannes Berg8318d782008-01-24 19:38:38 +01005115 geo_ch->flags |= IEEE80211_CHAN_RADAR;
Zhu Yib481de92007-09-25 17:54:57 -07005116
5117 if (ch->max_power_avg > priv->max_channel_txpower_limit)
5118 priv->max_channel_txpower_limit =
5119 ch->max_power_avg;
Tomas Winkler8211ef72008-03-02 01:36:04 +02005120 } else {
Johannes Berg8318d782008-01-24 19:38:38 +01005121 geo_ch->flags |= IEEE80211_CHAN_DISABLED;
Tomas Winkler8211ef72008-03-02 01:36:04 +02005122 }
5123
5124 /* Save flags for reg domain usage */
5125 geo_ch->orig_flags = geo_ch->flags;
5126
5127 IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
5128 ch->channel, geo_ch->center_freq,
5129 is_channel_a_band(ch) ? "5.2" : "2.4",
5130 geo_ch->flags & IEEE80211_CHAN_DISABLED ?
5131 "restricted" : "valid",
5132 geo_ch->flags);
Zhu Yib481de92007-09-25 17:54:57 -07005133 }
5134
Tomas Winkler82b9a122008-03-04 18:09:30 -08005135 if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
5136 priv->cfg->sku & IWL_SKU_A) {
Zhu Yib481de92007-09-25 17:54:57 -07005137 printk(KERN_INFO DRV_NAME
5138 ": Incorrectly detected BG card as ABG. Please send "
5139 "your PCI ID 0x%04X:0x%04X to maintainer.\n",
5140 priv->pci_dev->device, priv->pci_dev->subsystem_device);
Tomas Winkler82b9a122008-03-04 18:09:30 -08005141 priv->cfg->sku &= ~IWL_SKU_A;
Zhu Yib481de92007-09-25 17:54:57 -07005142 }
5143
5144 printk(KERN_INFO DRV_NAME
5145 ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
Johannes Berg8318d782008-01-24 19:38:38 +01005146 priv->bands[IEEE80211_BAND_2GHZ].n_channels,
5147 priv->bands[IEEE80211_BAND_5GHZ].n_channels);
Zhu Yib481de92007-09-25 17:54:57 -07005148
John W. Linvillee0e0a672008-03-25 15:58:40 -04005149 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
5150 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
5151 &priv->bands[IEEE80211_BAND_2GHZ];
5152 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
5153 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
5154 &priv->bands[IEEE80211_BAND_5GHZ];
Zhu Yib481de92007-09-25 17:54:57 -07005155
Zhu Yib481de92007-09-25 17:54:57 -07005156 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
5157
5158 return 0;
5159}
5160
Reinette Chatre849e0dc2008-01-23 10:15:18 -08005161/*
5162 * iwl3945_free_geos - undo allocations in iwl3945_init_geos
5163 */
5164static void iwl3945_free_geos(struct iwl3945_priv *priv)
5165{
Reinette Chatre849e0dc2008-01-23 10:15:18 -08005166 kfree(priv->ieee_channels);
5167 kfree(priv->ieee_rates);
5168 clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
5169}
5170
Zhu Yib481de92007-09-25 17:54:57 -07005171/******************************************************************************
5172 *
5173 * uCode download functions
5174 *
5175 ******************************************************************************/
5176
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005177static void iwl3945_dealloc_ucode_pci(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005178{
Tomas Winkler98c92212008-01-14 17:46:20 -08005179 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
5180 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
5181 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
5182 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
5183 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
5184 iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
Zhu Yib481de92007-09-25 17:54:57 -07005185}
5186
5187/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005188 * iwl3945_verify_inst_full - verify runtime uCode image in card vs. host,
Zhu Yib481de92007-09-25 17:54:57 -07005189 * looking at all data.
5190 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005191static int iwl3945_verify_inst_full(struct iwl3945_priv *priv, __le32 * image, u32 len)
Zhu Yib481de92007-09-25 17:54:57 -07005192{
5193 u32 val;
5194 u32 save_len = len;
5195 int rc = 0;
5196 u32 errcnt;
5197
5198 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
5199
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005200 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005201 if (rc)
5202 return rc;
5203
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005204 iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
Zhu Yib481de92007-09-25 17:54:57 -07005205
5206 errcnt = 0;
5207 for (; len > 0; len -= sizeof(u32), image++) {
5208 /* read data comes through single port, auto-incr addr */
5209 /* NOTE: Use the debugless read so we don't flood kernel log
5210 * if IWL_DL_IO is set */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005211 val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
Zhu Yib481de92007-09-25 17:54:57 -07005212 if (val != le32_to_cpu(*image)) {
5213 IWL_ERROR("uCode INST section is invalid at "
5214 "offset 0x%x, is 0x%x, s/b 0x%x\n",
5215 save_len - len, val, le32_to_cpu(*image));
5216 rc = -EIO;
5217 errcnt++;
5218 if (errcnt >= 20)
5219 break;
5220 }
5221 }
5222
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005223 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005224
5225 if (!errcnt)
Ian Schrambc434dd2007-10-25 17:15:29 +08005226 IWL_DEBUG_INFO("ucode image in INSTRUCTION memory is good\n");
Zhu Yib481de92007-09-25 17:54:57 -07005227
5228 return rc;
5229}
5230
5231
5232/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005233 * iwl3945_verify_inst_sparse - verify runtime uCode image in card vs. host,
Zhu Yib481de92007-09-25 17:54:57 -07005234 * using sample data 100 bytes apart. If these sample points are good,
5235 * it's a pretty good bet that everything between them is good, too.
5236 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005237static int iwl3945_verify_inst_sparse(struct iwl3945_priv *priv, __le32 *image, u32 len)
Zhu Yib481de92007-09-25 17:54:57 -07005238{
5239 u32 val;
5240 int rc = 0;
5241 u32 errcnt = 0;
5242 u32 i;
5243
5244 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
5245
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005246 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005247 if (rc)
5248 return rc;
5249
5250 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
5251 /* read data comes through single port, auto-incr addr */
5252 /* NOTE: Use the debugless read so we don't flood kernel log
5253 * if IWL_DL_IO is set */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005254 iwl3945_write_direct32(priv, HBUS_TARG_MEM_RADDR,
Zhu Yib481de92007-09-25 17:54:57 -07005255 i + RTC_INST_LOWER_BOUND);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005256 val = _iwl3945_read_direct32(priv, HBUS_TARG_MEM_RDAT);
Zhu Yib481de92007-09-25 17:54:57 -07005257 if (val != le32_to_cpu(*image)) {
5258#if 0 /* Enable this if you want to see details */
5259 IWL_ERROR("uCode INST section is invalid at "
5260 "offset 0x%x, is 0x%x, s/b 0x%x\n",
5261 i, val, *image);
5262#endif
5263 rc = -EIO;
5264 errcnt++;
5265 if (errcnt >= 3)
5266 break;
5267 }
5268 }
5269
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005270 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005271
5272 return rc;
5273}
5274
5275
5276/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005277 * iwl3945_verify_ucode - determine which instruction image is in SRAM,
Zhu Yib481de92007-09-25 17:54:57 -07005278 * and verify its contents
5279 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005280static int iwl3945_verify_ucode(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005281{
5282 __le32 *image;
5283 u32 len;
5284 int rc = 0;
5285
5286 /* Try bootstrap */
5287 image = (__le32 *)priv->ucode_boot.v_addr;
5288 len = priv->ucode_boot.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005289 rc = iwl3945_verify_inst_sparse(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005290 if (rc == 0) {
5291 IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
5292 return 0;
5293 }
5294
5295 /* Try initialize */
5296 image = (__le32 *)priv->ucode_init.v_addr;
5297 len = priv->ucode_init.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005298 rc = iwl3945_verify_inst_sparse(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005299 if (rc == 0) {
5300 IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
5301 return 0;
5302 }
5303
5304 /* Try runtime/protocol */
5305 image = (__le32 *)priv->ucode_code.v_addr;
5306 len = priv->ucode_code.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005307 rc = iwl3945_verify_inst_sparse(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005308 if (rc == 0) {
5309 IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
5310 return 0;
5311 }
5312
5313 IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
5314
Ben Cahill9fbab512007-11-29 11:09:47 +08005315 /* Since nothing seems to match, show first several data entries in
5316 * instruction SRAM, so maybe visual inspection will give a clue.
5317 * Selection of bootstrap image (vs. other images) is arbitrary. */
Zhu Yib481de92007-09-25 17:54:57 -07005318 image = (__le32 *)priv->ucode_boot.v_addr;
5319 len = priv->ucode_boot.len;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005320 rc = iwl3945_verify_inst_full(priv, image, len);
Zhu Yib481de92007-09-25 17:54:57 -07005321
5322 return rc;
5323}
5324
5325
5326/* check contents of special bootstrap uCode SRAM */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005327static int iwl3945_verify_bsm(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005328{
5329 __le32 *image = priv->ucode_boot.v_addr;
5330 u32 len = priv->ucode_boot.len;
5331 u32 reg;
5332 u32 val;
5333
5334 IWL_DEBUG_INFO("Begin verify bsm\n");
5335
5336 /* verify BSM SRAM contents */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005337 val = iwl3945_read_prph(priv, BSM_WR_DWCOUNT_REG);
Zhu Yib481de92007-09-25 17:54:57 -07005338 for (reg = BSM_SRAM_LOWER_BOUND;
5339 reg < BSM_SRAM_LOWER_BOUND + len;
5340 reg += sizeof(u32), image ++) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005341 val = iwl3945_read_prph(priv, reg);
Zhu Yib481de92007-09-25 17:54:57 -07005342 if (val != le32_to_cpu(*image)) {
5343 IWL_ERROR("BSM uCode verification failed at "
5344 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
5345 BSM_SRAM_LOWER_BOUND,
5346 reg - BSM_SRAM_LOWER_BOUND, len,
5347 val, le32_to_cpu(*image));
5348 return -EIO;
5349 }
5350 }
5351
5352 IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
5353
5354 return 0;
5355}
5356
5357/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005358 * iwl3945_load_bsm - Load bootstrap instructions
Zhu Yib481de92007-09-25 17:54:57 -07005359 *
5360 * BSM operation:
5361 *
5362 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
5363 * in special SRAM that does not power down during RFKILL. When powering back
5364 * up after power-saving sleeps (or during initial uCode load), the BSM loads
5365 * the bootstrap program into the on-board processor, and starts it.
5366 *
5367 * The bootstrap program loads (via DMA) instructions and data for a new
5368 * program from host DRAM locations indicated by the host driver in the
5369 * BSM_DRAM_* registers. Once the new program is loaded, it starts
5370 * automatically.
5371 *
5372 * When initializing the NIC, the host driver points the BSM to the
5373 * "initialize" uCode image. This uCode sets up some internal data, then
5374 * notifies host via "initialize alive" that it is complete.
5375 *
5376 * The host then replaces the BSM_DRAM_* pointer values to point to the
5377 * normal runtime uCode instructions and a backup uCode data cache buffer
5378 * (filled initially with starting data values for the on-board processor),
5379 * then triggers the "initialize" uCode to load and launch the runtime uCode,
5380 * which begins normal operation.
5381 *
5382 * When doing a power-save shutdown, runtime uCode saves data SRAM into
5383 * the backup data cache in DRAM before SRAM is powered down.
5384 *
5385 * When powering back up, the BSM loads the bootstrap program. This reloads
5386 * the runtime uCode instructions and the backup data cache into SRAM,
5387 * and re-launches the runtime uCode from where it left off.
5388 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005389static int iwl3945_load_bsm(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005390{
5391 __le32 *image = priv->ucode_boot.v_addr;
5392 u32 len = priv->ucode_boot.len;
5393 dma_addr_t pinst;
5394 dma_addr_t pdata;
5395 u32 inst_len;
5396 u32 data_len;
5397 int rc;
5398 int i;
5399 u32 done;
5400 u32 reg_offset;
5401
5402 IWL_DEBUG_INFO("Begin load bsm\n");
5403
5404 /* make sure bootstrap program is no larger than BSM's SRAM size */
5405 if (len > IWL_MAX_BSM_SIZE)
5406 return -EINVAL;
5407
5408 /* Tell bootstrap uCode where to find the "Initialize" uCode
Ben Cahill9fbab512007-11-29 11:09:47 +08005409 * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005410 * NOTE: iwl3945_initialize_alive_start() will replace these values,
Zhu Yib481de92007-09-25 17:54:57 -07005411 * after the "initialize" uCode has run, to point to
5412 * runtime/protocol instructions and backup data cache. */
5413 pinst = priv->ucode_init.p_addr;
5414 pdata = priv->ucode_init_data.p_addr;
5415 inst_len = priv->ucode_init.len;
5416 data_len = priv->ucode_init_data.len;
5417
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005418 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005419 if (rc)
5420 return rc;
5421
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005422 iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
5423 iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
5424 iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
5425 iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
Zhu Yib481de92007-09-25 17:54:57 -07005426
5427 /* Fill BSM memory with bootstrap instructions */
5428 for (reg_offset = BSM_SRAM_LOWER_BOUND;
5429 reg_offset < BSM_SRAM_LOWER_BOUND + len;
5430 reg_offset += sizeof(u32), image++)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005431 _iwl3945_write_prph(priv, reg_offset,
Zhu Yib481de92007-09-25 17:54:57 -07005432 le32_to_cpu(*image));
5433
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005434 rc = iwl3945_verify_bsm(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005435 if (rc) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005436 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005437 return rc;
5438 }
5439
5440 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005441 iwl3945_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
5442 iwl3945_write_prph(priv, BSM_WR_MEM_DST_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005443 RTC_INST_LOWER_BOUND);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005444 iwl3945_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
Zhu Yib481de92007-09-25 17:54:57 -07005445
5446 /* Load bootstrap code into instruction SRAM now,
5447 * to prepare to load "initialize" uCode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005448 iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005449 BSM_WR_CTRL_REG_BIT_START);
5450
5451 /* Wait for load of bootstrap uCode to finish */
5452 for (i = 0; i < 100; i++) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005453 done = iwl3945_read_prph(priv, BSM_WR_CTRL_REG);
Zhu Yib481de92007-09-25 17:54:57 -07005454 if (!(done & BSM_WR_CTRL_REG_BIT_START))
5455 break;
5456 udelay(10);
5457 }
5458 if (i < 100)
5459 IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
5460 else {
5461 IWL_ERROR("BSM write did not complete!\n");
5462 return -EIO;
5463 }
5464
5465 /* Enable future boot loads whenever power management unit triggers it
5466 * (e.g. when powering back up after power-save shutdown) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005467 iwl3945_write_prph(priv, BSM_WR_CTRL_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005468 BSM_WR_CTRL_REG_BIT_START_EN);
5469
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005470 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005471
5472 return 0;
5473}
5474
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005475static void iwl3945_nic_start(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005476{
5477 /* Remove all resets to allow NIC to operate */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005478 iwl3945_write32(priv, CSR_RESET, 0);
Zhu Yib481de92007-09-25 17:54:57 -07005479}
5480
5481/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005482 * iwl3945_read_ucode - Read uCode images from disk file.
Zhu Yib481de92007-09-25 17:54:57 -07005483 *
5484 * Copy into buffers for card to fetch via bus-mastering
5485 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005486static int iwl3945_read_ucode(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005487{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005488 struct iwl3945_ucode *ucode;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005489 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -07005490 const struct firmware *ucode_raw;
5491 /* firmware file name contains uCode/driver compatibility version */
Tomas Winkler4bf775c2008-03-04 18:09:31 -08005492 const char *name = priv->cfg->fw_name;
Zhu Yib481de92007-09-25 17:54:57 -07005493 u8 *src;
5494 size_t len;
5495 u32 ver, inst_size, data_size, init_size, init_data_size, boot_size;
5496
5497 /* Ask kernel firmware_class module to get the boot firmware off disk.
5498 * request_firmware() is synchronous, file is in memory on return. */
Tomas Winkler90e759d2007-11-29 11:09:41 +08005499 ret = request_firmware(&ucode_raw, name, &priv->pci_dev->dev);
5500 if (ret < 0) {
5501 IWL_ERROR("%s firmware file req failed: Reason %d\n",
5502 name, ret);
Zhu Yib481de92007-09-25 17:54:57 -07005503 goto error;
5504 }
5505
5506 IWL_DEBUG_INFO("Got firmware '%s' file (%zd bytes) from disk\n",
5507 name, ucode_raw->size);
5508
5509 /* Make sure that we got at least our header! */
5510 if (ucode_raw->size < sizeof(*ucode)) {
5511 IWL_ERROR("File size way too small!\n");
Tomas Winkler90e759d2007-11-29 11:09:41 +08005512 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005513 goto err_release;
5514 }
5515
5516 /* Data from ucode file: header followed by uCode images */
5517 ucode = (void *)ucode_raw->data;
5518
5519 ver = le32_to_cpu(ucode->ver);
5520 inst_size = le32_to_cpu(ucode->inst_size);
5521 data_size = le32_to_cpu(ucode->data_size);
5522 init_size = le32_to_cpu(ucode->init_size);
5523 init_data_size = le32_to_cpu(ucode->init_data_size);
5524 boot_size = le32_to_cpu(ucode->boot_size);
5525
5526 IWL_DEBUG_INFO("f/w package hdr ucode version = 0x%x\n", ver);
Ian Schrambc434dd2007-10-25 17:15:29 +08005527 IWL_DEBUG_INFO("f/w package hdr runtime inst size = %u\n", inst_size);
5528 IWL_DEBUG_INFO("f/w package hdr runtime data size = %u\n", data_size);
5529 IWL_DEBUG_INFO("f/w package hdr init inst size = %u\n", init_size);
5530 IWL_DEBUG_INFO("f/w package hdr init data size = %u\n", init_data_size);
5531 IWL_DEBUG_INFO("f/w package hdr boot inst size = %u\n", boot_size);
Zhu Yib481de92007-09-25 17:54:57 -07005532
5533 /* Verify size of file vs. image size info in file's header */
5534 if (ucode_raw->size < sizeof(*ucode) +
5535 inst_size + data_size + init_size +
5536 init_data_size + boot_size) {
5537
5538 IWL_DEBUG_INFO("uCode file size %d too small\n",
5539 (int)ucode_raw->size);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005540 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005541 goto err_release;
5542 }
5543
5544 /* Verify that uCode images will fit in card's SRAM */
5545 if (inst_size > IWL_MAX_INST_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005546 IWL_DEBUG_INFO("uCode instr len %d too large to fit in\n",
5547 inst_size);
5548 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005549 goto err_release;
5550 }
5551
5552 if (data_size > IWL_MAX_DATA_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005553 IWL_DEBUG_INFO("uCode data len %d too large to fit in\n",
5554 data_size);
5555 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005556 goto err_release;
5557 }
5558 if (init_size > IWL_MAX_INST_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005559 IWL_DEBUG_INFO("uCode init instr len %d too large to fit in\n",
5560 init_size);
5561 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005562 goto err_release;
5563 }
5564 if (init_data_size > IWL_MAX_DATA_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005565 IWL_DEBUG_INFO("uCode init data len %d too large to fit in\n",
5566 init_data_size);
5567 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005568 goto err_release;
5569 }
5570 if (boot_size > IWL_MAX_BSM_SIZE) {
Tomas Winkler90e759d2007-11-29 11:09:41 +08005571 IWL_DEBUG_INFO("uCode boot instr len %d too large to fit in\n",
5572 boot_size);
5573 ret = -EINVAL;
Zhu Yib481de92007-09-25 17:54:57 -07005574 goto err_release;
5575 }
5576
5577 /* Allocate ucode buffers for card's bus-master loading ... */
5578
5579 /* Runtime instructions and 2 copies of data:
5580 * 1) unmodified from disk
5581 * 2) backup cache for save/restore during power-downs */
5582 priv->ucode_code.len = inst_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005583 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
Zhu Yib481de92007-09-25 17:54:57 -07005584
5585 priv->ucode_data.len = data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005586 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
Zhu Yib481de92007-09-25 17:54:57 -07005587
5588 priv->ucode_data_backup.len = data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005589 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
Zhu Yib481de92007-09-25 17:54:57 -07005590
5591 if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
Tomas Winkler90e759d2007-11-29 11:09:41 +08005592 !priv->ucode_data_backup.v_addr)
Zhu Yib481de92007-09-25 17:54:57 -07005593 goto err_pci_alloc;
5594
Tomas Winkler90e759d2007-11-29 11:09:41 +08005595 /* Initialization instructions and data */
5596 if (init_size && init_data_size) {
5597 priv->ucode_init.len = init_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005598 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005599
5600 priv->ucode_init_data.len = init_data_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005601 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005602
5603 if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
5604 goto err_pci_alloc;
5605 }
5606
5607 /* Bootstrap (instructions only, no data) */
5608 if (boot_size) {
5609 priv->ucode_boot.len = boot_size;
Tomas Winkler98c92212008-01-14 17:46:20 -08005610 iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
Tomas Winkler90e759d2007-11-29 11:09:41 +08005611
5612 if (!priv->ucode_boot.v_addr)
5613 goto err_pci_alloc;
5614 }
5615
Zhu Yib481de92007-09-25 17:54:57 -07005616 /* Copy images into buffers for card's bus-master reads ... */
5617
5618 /* Runtime instructions (first block of data in file) */
5619 src = &ucode->data[0];
5620 len = priv->ucode_code.len;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005621 IWL_DEBUG_INFO("Copying (but not loading) uCode instr len %Zd\n", len);
Zhu Yib481de92007-09-25 17:54:57 -07005622 memcpy(priv->ucode_code.v_addr, src, len);
5623 IWL_DEBUG_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
5624 priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
5625
5626 /* Runtime data (2nd block)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005627 * NOTE: Copy into backup buffer will be done in iwl3945_up() */
Zhu Yib481de92007-09-25 17:54:57 -07005628 src = &ucode->data[inst_size];
5629 len = priv->ucode_data.len;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005630 IWL_DEBUG_INFO("Copying (but not loading) uCode data len %Zd\n", len);
Zhu Yib481de92007-09-25 17:54:57 -07005631 memcpy(priv->ucode_data.v_addr, src, len);
5632 memcpy(priv->ucode_data_backup.v_addr, src, len);
5633
5634 /* Initialization instructions (3rd block) */
5635 if (init_size) {
5636 src = &ucode->data[inst_size + data_size];
5637 len = priv->ucode_init.len;
Tomas Winkler90e759d2007-11-29 11:09:41 +08005638 IWL_DEBUG_INFO("Copying (but not loading) init instr len %Zd\n",
5639 len);
Zhu Yib481de92007-09-25 17:54:57 -07005640 memcpy(priv->ucode_init.v_addr, src, len);
5641 }
5642
5643 /* Initialization data (4th block) */
5644 if (init_data_size) {
5645 src = &ucode->data[inst_size + data_size + init_size];
5646 len = priv->ucode_init_data.len;
5647 IWL_DEBUG_INFO("Copying (but not loading) init data len %d\n",
5648 (int)len);
5649 memcpy(priv->ucode_init_data.v_addr, src, len);
5650 }
5651
5652 /* Bootstrap instructions (5th block) */
5653 src = &ucode->data[inst_size + data_size + init_size + init_data_size];
5654 len = priv->ucode_boot.len;
5655 IWL_DEBUG_INFO("Copying (but not loading) boot instr len %d\n",
5656 (int)len);
5657 memcpy(priv->ucode_boot.v_addr, src, len);
5658
5659 /* We have our copies now, allow OS release its copies */
5660 release_firmware(ucode_raw);
5661 return 0;
5662
5663 err_pci_alloc:
5664 IWL_ERROR("failed to allocate pci memory\n");
Tomas Winkler90e759d2007-11-29 11:09:41 +08005665 ret = -ENOMEM;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005666 iwl3945_dealloc_ucode_pci(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005667
5668 err_release:
5669 release_firmware(ucode_raw);
5670
5671 error:
Tomas Winkler90e759d2007-11-29 11:09:41 +08005672 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07005673}
5674
5675
5676/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005677 * iwl3945_set_ucode_ptrs - Set uCode address location
Zhu Yib481de92007-09-25 17:54:57 -07005678 *
5679 * Tell initialization uCode where to find runtime uCode.
5680 *
5681 * BSM registers initially contain pointers to initialization uCode.
5682 * We need to replace them to load runtime uCode inst and data,
5683 * and to save runtime data when powering down.
5684 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005685static int iwl3945_set_ucode_ptrs(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005686{
5687 dma_addr_t pinst;
5688 dma_addr_t pdata;
5689 int rc = 0;
5690 unsigned long flags;
5691
5692 /* bits 31:0 for 3945 */
5693 pinst = priv->ucode_code.p_addr;
5694 pdata = priv->ucode_data_backup.p_addr;
5695
5696 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005697 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005698 if (rc) {
5699 spin_unlock_irqrestore(&priv->lock, flags);
5700 return rc;
5701 }
5702
5703 /* Tell bootstrap uCode where to find image to load */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005704 iwl3945_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
5705 iwl3945_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
5706 iwl3945_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005707 priv->ucode_data.len);
5708
5709 /* Inst bytecount must be last to set up, bit 31 signals uCode
5710 * that all new ptr/size info is in place */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005711 iwl3945_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005712 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
5713
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005714 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005715
5716 spin_unlock_irqrestore(&priv->lock, flags);
5717
5718 IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
5719
5720 return rc;
5721}
5722
5723/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005724 * iwl3945_init_alive_start - Called after REPLY_ALIVE notification received
Zhu Yib481de92007-09-25 17:54:57 -07005725 *
5726 * Called after REPLY_ALIVE notification received from "initialize" uCode.
5727 *
Zhu Yib481de92007-09-25 17:54:57 -07005728 * Tell "initialize" uCode to go ahead and load the runtime uCode.
Ben Cahill9fbab512007-11-29 11:09:47 +08005729 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005730static void iwl3945_init_alive_start(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005731{
5732 /* Check alive response for "valid" sign from uCode */
5733 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
5734 /* We had an error bringing up the hardware, so take it
5735 * all the way back down so we can try again */
5736 IWL_DEBUG_INFO("Initialize Alive failed.\n");
5737 goto restart;
5738 }
5739
5740 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
5741 * This is a paranoid check, because we would not have gotten the
5742 * "initialize" alive if code weren't properly loaded. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005743 if (iwl3945_verify_ucode(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005744 /* Runtime instruction load was bad;
5745 * take it all the way back down so we can try again */
5746 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
5747 goto restart;
5748 }
5749
5750 /* Send pointers to protocol/runtime uCode image ... init code will
5751 * load and launch runtime uCode, which will send us another "Alive"
5752 * notification. */
5753 IWL_DEBUG_INFO("Initialization Alive received.\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005754 if (iwl3945_set_ucode_ptrs(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005755 /* Runtime instruction load won't happen;
5756 * take it all the way back down so we can try again */
5757 IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
5758 goto restart;
5759 }
5760 return;
5761
5762 restart:
5763 queue_work(priv->workqueue, &priv->restart);
5764}
5765
5766
5767/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005768 * iwl3945_alive_start - called after REPLY_ALIVE notification received
Zhu Yib481de92007-09-25 17:54:57 -07005769 * from protocol/runtime uCode (initialization uCode's
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005770 * Alive gets handled by iwl3945_init_alive_start()).
Zhu Yib481de92007-09-25 17:54:57 -07005771 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005772static void iwl3945_alive_start(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005773{
5774 int rc = 0;
5775 int thermal_spin = 0;
5776 u32 rfkill;
5777
5778 IWL_DEBUG_INFO("Runtime Alive received.\n");
5779
5780 if (priv->card_alive.is_valid != UCODE_VALID_OK) {
5781 /* We had an error bringing up the hardware, so take it
5782 * all the way back down so we can try again */
5783 IWL_DEBUG_INFO("Alive failed.\n");
5784 goto restart;
5785 }
5786
5787 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
5788 * This is a paranoid check, because we would not have gotten the
5789 * "runtime" alive if code weren't properly loaded. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005790 if (iwl3945_verify_ucode(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005791 /* Runtime instruction load was bad;
5792 * take it all the way back down so we can try again */
5793 IWL_DEBUG_INFO("Bad runtime uCode load.\n");
5794 goto restart;
5795 }
5796
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005797 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005798
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005799 rc = iwl3945_grab_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005800 if (rc) {
5801 IWL_WARNING("Can not read rfkill status from adapter\n");
5802 return;
5803 }
5804
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005805 rfkill = iwl3945_read_prph(priv, APMG_RFKILL_REG);
Zhu Yib481de92007-09-25 17:54:57 -07005806 IWL_DEBUG_INFO("RFKILL status: 0x%x\n", rfkill);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005807 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005808
5809 if (rfkill & 0x1) {
5810 clear_bit(STATUS_RF_KILL_HW, &priv->status);
5811 /* if rfkill is not on, then wait for thermal
5812 * sensor in adapter to kick in */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005813 while (iwl3945_hw_get_temperature(priv) == 0) {
Zhu Yib481de92007-09-25 17:54:57 -07005814 thermal_spin++;
5815 udelay(10);
5816 }
5817
5818 if (thermal_spin)
5819 IWL_DEBUG_INFO("Thermal calibration took %dus\n",
5820 thermal_spin * 10);
5821 } else
5822 set_bit(STATUS_RF_KILL_HW, &priv->status);
5823
Ben Cahill9fbab512007-11-29 11:09:47 +08005824 /* After the ALIVE response, we can send commands to 3945 uCode */
Zhu Yib481de92007-09-25 17:54:57 -07005825 set_bit(STATUS_ALIVE, &priv->status);
5826
5827 /* Clear out the uCode error bit if it is set */
5828 clear_bit(STATUS_FW_ERROR, &priv->status);
5829
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005830 if (iwl3945_is_rfkill(priv))
Zhu Yib481de92007-09-25 17:54:57 -07005831 return;
5832
Johannes Berg36d68252008-05-15 12:55:26 +02005833 ieee80211_wake_queues(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07005834
5835 priv->active_rate = priv->rates_mask;
5836 priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
5837
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005838 iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(priv->power_mode));
Zhu Yib481de92007-09-25 17:54:57 -07005839
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005840 if (iwl3945_is_associated(priv)) {
5841 struct iwl3945_rxon_cmd *active_rxon =
5842 (struct iwl3945_rxon_cmd *)(&priv->active_rxon);
Zhu Yib481de92007-09-25 17:54:57 -07005843
5844 memcpy(&priv->staging_rxon, &priv->active_rxon,
5845 sizeof(priv->staging_rxon));
5846 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5847 } else {
5848 /* Initialize our rx_config data */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005849 iwl3945_connection_init_rx_config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005850 memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
5851 }
5852
Ben Cahill9fbab512007-11-29 11:09:47 +08005853 /* Configure Bluetooth device coexistence support */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005854 iwl3945_send_bt_config(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005855
5856 /* Configure the adapter for unassociated operation */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005857 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005858
Zhu Yib481de92007-09-25 17:54:57 -07005859 iwl3945_reg_txpower_periodic(priv);
5860
Reinette Chatrefe00b5a2008-04-03 16:05:23 -07005861 iwl3945_led_register(priv);
5862
Zhu Yib481de92007-09-25 17:54:57 -07005863 IWL_DEBUG_INFO("ALIVE processing complete.\n");
Rick Farringtona9f46782008-03-18 14:57:49 -07005864 set_bit(STATUS_READY, &priv->status);
Zhu Yi5a66926a2008-01-14 17:46:18 -08005865 wake_up_interruptible(&priv->wait_command_queue);
Zhu Yib481de92007-09-25 17:54:57 -07005866
5867 if (priv->error_recovering)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005868 iwl3945_error_recovery(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005869
Mohamed Abbas84363e62008-04-04 16:59:58 -07005870 ieee80211_notify_mac(priv->hw, IEEE80211_NOTIFY_RE_ASSOC);
Zhu Yib481de92007-09-25 17:54:57 -07005871 return;
5872
5873 restart:
5874 queue_work(priv->workqueue, &priv->restart);
5875}
5876
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005877static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv);
Zhu Yib481de92007-09-25 17:54:57 -07005878
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005879static void __iwl3945_down(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005880{
5881 unsigned long flags;
5882 int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
5883 struct ieee80211_conf *conf = NULL;
5884
5885 IWL_DEBUG_INFO(DRV_NAME " is going down\n");
5886
5887 conf = ieee80211_get_hw_conf(priv->hw);
5888
5889 if (!exit_pending)
5890 set_bit(STATUS_EXIT_PENDING, &priv->status);
5891
Mohamed Abbasab53d8a2008-03-25 16:33:36 -07005892 iwl3945_led_unregister(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005893 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005894
5895 /* Unblock any waiting calls */
5896 wake_up_interruptible_all(&priv->wait_command_queue);
5897
Zhu Yib481de92007-09-25 17:54:57 -07005898 /* Wipe out the EXIT_PENDING status bit if we are not actually
5899 * exiting the module */
5900 if (!exit_pending)
5901 clear_bit(STATUS_EXIT_PENDING, &priv->status);
5902
5903 /* stop and reset the on-board processor */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005904 iwl3945_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Zhu Yib481de92007-09-25 17:54:57 -07005905
5906 /* tell the device to stop sending interrupts */
Mohamed Abbas0359fac2008-03-28 16:21:08 -07005907 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005908 iwl3945_disable_interrupts(priv);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07005909 spin_unlock_irqrestore(&priv->lock, flags);
5910 iwl_synchronize_irq(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005911
5912 if (priv->mac80211_registered)
5913 ieee80211_stop_queues(priv->hw);
5914
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005915 /* If we have not previously called iwl3945_init() then
Zhu Yib481de92007-09-25 17:54:57 -07005916 * clear all bits but the RF Kill and SUSPEND bits and return */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005917 if (!iwl3945_is_init(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07005918 priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
5919 STATUS_RF_KILL_HW |
5920 test_bit(STATUS_RF_KILL_SW, &priv->status) <<
5921 STATUS_RF_KILL_SW |
Reinette Chatre97888642008-02-06 11:20:38 -08005922 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
5923 STATUS_GEO_CONFIGURED |
Zhu Yib481de92007-09-25 17:54:57 -07005924 test_bit(STATUS_IN_SUSPEND, &priv->status) <<
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08005925 STATUS_IN_SUSPEND |
5926 test_bit(STATUS_EXIT_PENDING, &priv->status) <<
5927 STATUS_EXIT_PENDING;
Zhu Yib481de92007-09-25 17:54:57 -07005928 goto exit;
5929 }
5930
5931 /* ...otherwise clear out all the status bits but the RF Kill and
5932 * SUSPEND bits and continue taking the NIC down. */
5933 priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
5934 STATUS_RF_KILL_HW |
5935 test_bit(STATUS_RF_KILL_SW, &priv->status) <<
5936 STATUS_RF_KILL_SW |
Reinette Chatre97888642008-02-06 11:20:38 -08005937 test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
5938 STATUS_GEO_CONFIGURED |
Zhu Yib481de92007-09-25 17:54:57 -07005939 test_bit(STATUS_IN_SUSPEND, &priv->status) <<
5940 STATUS_IN_SUSPEND |
5941 test_bit(STATUS_FW_ERROR, &priv->status) <<
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08005942 STATUS_FW_ERROR |
5943 test_bit(STATUS_EXIT_PENDING, &priv->status) <<
5944 STATUS_EXIT_PENDING;
Zhu Yib481de92007-09-25 17:54:57 -07005945
5946 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005947 iwl3945_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Zhu Yib481de92007-09-25 17:54:57 -07005948 spin_unlock_irqrestore(&priv->lock, flags);
5949
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005950 iwl3945_hw_txq_ctx_stop(priv);
5951 iwl3945_hw_rxq_stop(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005952
5953 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005954 if (!iwl3945_grab_nic_access(priv)) {
5955 iwl3945_write_prph(priv, APMG_CLK_DIS_REG,
Zhu Yib481de92007-09-25 17:54:57 -07005956 APMG_CLK_VAL_DMA_CLK_RQT);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005957 iwl3945_release_nic_access(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005958 }
5959 spin_unlock_irqrestore(&priv->lock, flags);
5960
5961 udelay(5);
5962
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005963 iwl3945_hw_nic_stop_master(priv);
5964 iwl3945_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
5965 iwl3945_hw_nic_reset(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005966
5967 exit:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005968 memset(&priv->card_alive, 0, sizeof(struct iwl3945_alive_resp));
Zhu Yib481de92007-09-25 17:54:57 -07005969
5970 if (priv->ibss_beacon)
5971 dev_kfree_skb(priv->ibss_beacon);
5972 priv->ibss_beacon = NULL;
5973
5974 /* clear out any free frames */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005975 iwl3945_clear_free_frames(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005976}
5977
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005978static void iwl3945_down(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005979{
5980 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005981 __iwl3945_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005982 mutex_unlock(&priv->mutex);
Zhu Yib24d22b2007-12-19 13:59:52 +08005983
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005984 iwl3945_cancel_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07005985}
5986
5987#define MAX_HW_RESTARTS 5
5988
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08005989static int __iwl3945_up(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07005990{
5991 int rc, i;
5992
5993 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
5994 IWL_WARNING("Exit pending; will not bring the NIC up\n");
5995 return -EIO;
5996 }
5997
5998 if (test_bit(STATUS_RF_KILL_SW, &priv->status)) {
5999 IWL_WARNING("Radio disabled by SW RF kill (module "
6000 "parameter)\n");
Zhu Yie655b9f2008-01-24 02:19:38 -08006001 return -ENODEV;
6002 }
6003
Reinette Chatree903fbd2008-01-30 22:05:15 -08006004 if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
6005 IWL_ERROR("ucode not available for device bringup\n");
6006 return -EIO;
6007 }
6008
Zhu Yie655b9f2008-01-24 02:19:38 -08006009 /* If platform's RF_KILL switch is NOT set to KILL */
6010 if (iwl3945_read32(priv, CSR_GP_CNTRL) &
6011 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
6012 clear_bit(STATUS_RF_KILL_HW, &priv->status);
6013 else {
6014 set_bit(STATUS_RF_KILL_HW, &priv->status);
6015 if (!test_bit(STATUS_IN_SUSPEND, &priv->status)) {
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08006016 iwl3945_rfkill_set_hw_state(priv);
Zhu Yie655b9f2008-01-24 02:19:38 -08006017 IWL_WARNING("Radio disabled by HW RF Kill switch\n");
6018 return -ENODEV;
6019 }
Zhu Yib481de92007-09-25 17:54:57 -07006020 }
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08006021 iwl3945_rfkill_set_hw_state(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006022 iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
Zhu Yib481de92007-09-25 17:54:57 -07006023
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006024 rc = iwl3945_hw_nic_init(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006025 if (rc) {
6026 IWL_ERROR("Unable to int nic\n");
6027 return rc;
6028 }
6029
6030 /* make sure rfkill handshake bits are cleared */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006031 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
6032 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR,
Zhu Yib481de92007-09-25 17:54:57 -07006033 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
6034
6035 /* clear (again), then enable host interrupts */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006036 iwl3945_write32(priv, CSR_INT, 0xFFFFFFFF);
6037 iwl3945_enable_interrupts(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006038
6039 /* really make sure rfkill handshake bits are cleared */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006040 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
6041 iwl3945_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Zhu Yib481de92007-09-25 17:54:57 -07006042
6043 /* Copy original ucode data image from disk into backup cache.
6044 * This will be used to initialize the on-board processor's
6045 * data SRAM for a clean start when the runtime program first loads. */
6046 memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
Zhu Yi5a66926a2008-01-14 17:46:18 -08006047 priv->ucode_data.len);
Zhu Yib481de92007-09-25 17:54:57 -07006048
Zhu Yie655b9f2008-01-24 02:19:38 -08006049 /* We return success when we resume from suspend and rf_kill is on. */
6050 if (test_bit(STATUS_RF_KILL_HW, &priv->status))
6051 return 0;
6052
Zhu Yib481de92007-09-25 17:54:57 -07006053 for (i = 0; i < MAX_HW_RESTARTS; i++) {
6054
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006055 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006056
6057 /* load bootstrap state machine,
6058 * load bootstrap program into processor's memory,
6059 * prepare to load the "initialize" uCode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006060 rc = iwl3945_load_bsm(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006061
6062 if (rc) {
6063 IWL_ERROR("Unable to set up bootstrap uCode: %d\n", rc);
6064 continue;
6065 }
6066
6067 /* start card; "initialize" will load runtime ucode */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006068 iwl3945_nic_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006069
Zhu Yib481de92007-09-25 17:54:57 -07006070 IWL_DEBUG_INFO(DRV_NAME " is coming up\n");
6071
6072 return 0;
6073 }
6074
6075 set_bit(STATUS_EXIT_PENDING, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006076 __iwl3945_down(priv);
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08006077 clear_bit(STATUS_EXIT_PENDING, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07006078
6079 /* tried to restart and config the device for as long as our
6080 * patience could withstand */
6081 IWL_ERROR("Unable to initialize device after %d attempts.\n", i);
6082 return -EIO;
6083}
6084
6085
6086/*****************************************************************************
6087 *
6088 * Workqueue callbacks
6089 *
6090 *****************************************************************************/
6091
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006092static void iwl3945_bg_init_alive_start(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006093{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006094 struct iwl3945_priv *priv =
6095 container_of(data, struct iwl3945_priv, init_alive_start.work);
Zhu Yib481de92007-09-25 17:54:57 -07006096
6097 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6098 return;
6099
6100 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006101 iwl3945_init_alive_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006102 mutex_unlock(&priv->mutex);
6103}
6104
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006105static void iwl3945_bg_alive_start(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006106{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006107 struct iwl3945_priv *priv =
6108 container_of(data, struct iwl3945_priv, alive_start.work);
Zhu Yib481de92007-09-25 17:54:57 -07006109
6110 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6111 return;
6112
6113 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006114 iwl3945_alive_start(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006115 mutex_unlock(&priv->mutex);
6116}
6117
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006118static void iwl3945_bg_rf_kill(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07006119{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006120 struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, rf_kill);
Zhu Yib481de92007-09-25 17:54:57 -07006121
6122 wake_up_interruptible(&priv->wait_command_queue);
6123
6124 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6125 return;
6126
6127 mutex_lock(&priv->mutex);
6128
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006129 if (!iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006130 IWL_DEBUG(IWL_DL_INFO | IWL_DL_RF_KILL,
6131 "HW and/or SW RF Kill no longer active, restarting "
6132 "device\n");
6133 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
6134 queue_work(priv->workqueue, &priv->restart);
6135 } else {
6136
6137 if (!test_bit(STATUS_RF_KILL_HW, &priv->status))
6138 IWL_DEBUG_RF_KILL("Can not turn radio back on - "
6139 "disabled by SW switch\n");
6140 else
6141 IWL_WARNING("Radio Frequency Kill Switch is On:\n"
6142 "Kill switch must be turned off for "
6143 "wireless networking to work.\n");
6144 }
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08006145
6146 iwl3945_rfkill_set_hw_state(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006147 mutex_unlock(&priv->mutex);
6148}
6149
Abhijeet Kolekar5ec03972008-05-05 10:22:48 +08006150static void iwl3945_bg_set_monitor(struct work_struct *work)
6151{
6152 struct iwl3945_priv *priv = container_of(work,
6153 struct iwl3945_priv, set_monitor);
6154
6155 IWL_DEBUG(IWL_DL_STATE, "setting monitor mode\n");
6156
6157 mutex_lock(&priv->mutex);
6158
6159 if (!iwl3945_is_ready(priv))
6160 IWL_DEBUG(IWL_DL_STATE, "leave - not ready\n");
6161 else
6162 if (iwl3945_set_mode(priv, IEEE80211_IF_TYPE_MNTR) != 0)
6163 IWL_ERROR("iwl3945_set_mode() failed\n");
6164
6165 mutex_unlock(&priv->mutex);
6166}
6167
Zhu Yib481de92007-09-25 17:54:57 -07006168#define IWL_SCAN_CHECK_WATCHDOG (7 * HZ)
6169
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006170static void iwl3945_bg_scan_check(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006171{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006172 struct iwl3945_priv *priv =
6173 container_of(data, struct iwl3945_priv, scan_check.work);
Zhu Yib481de92007-09-25 17:54:57 -07006174
6175 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6176 return;
6177
6178 mutex_lock(&priv->mutex);
6179 if (test_bit(STATUS_SCANNING, &priv->status) ||
6180 test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
6181 IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN,
6182 "Scan completion watchdog resetting adapter (%dms)\n",
6183 jiffies_to_msecs(IWL_SCAN_CHECK_WATCHDOG));
Mohamed Abbas15e869d2007-10-25 17:15:46 +08006184
Zhu Yib481de92007-09-25 17:54:57 -07006185 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006186 iwl3945_send_scan_abort(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006187 }
6188 mutex_unlock(&priv->mutex);
6189}
6190
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006191static void iwl3945_bg_request_scan(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006192{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006193 struct iwl3945_priv *priv =
6194 container_of(data, struct iwl3945_priv, request_scan);
6195 struct iwl3945_host_cmd cmd = {
Zhu Yib481de92007-09-25 17:54:57 -07006196 .id = REPLY_SCAN_CMD,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006197 .len = sizeof(struct iwl3945_scan_cmd),
Zhu Yib481de92007-09-25 17:54:57 -07006198 .meta.flags = CMD_SIZE_HUGE,
6199 };
6200 int rc = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006201 struct iwl3945_scan_cmd *scan;
Zhu Yib481de92007-09-25 17:54:57 -07006202 struct ieee80211_conf *conf = NULL;
6203 u8 direct_mask;
Johannes Berg8318d782008-01-24 19:38:38 +01006204 enum ieee80211_band band;
Zhu Yib481de92007-09-25 17:54:57 -07006205
6206 conf = ieee80211_get_hw_conf(priv->hw);
6207
6208 mutex_lock(&priv->mutex);
6209
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006210 if (!iwl3945_is_ready(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006211 IWL_WARNING("request scan called when driver not ready.\n");
6212 goto done;
6213 }
6214
6215 /* Make sure the scan wasn't cancelled before this queued work
6216 * was given the chance to run... */
6217 if (!test_bit(STATUS_SCANNING, &priv->status))
6218 goto done;
6219
6220 /* This should never be called or scheduled if there is currently
6221 * a scan active in the hardware. */
6222 if (test_bit(STATUS_SCAN_HW, &priv->status)) {
6223 IWL_DEBUG_INFO("Multiple concurrent scan requests in parallel. "
6224 "Ignoring second request.\n");
6225 rc = -EIO;
6226 goto done;
6227 }
6228
6229 if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
6230 IWL_DEBUG_SCAN("Aborting scan due to device shutdown\n");
6231 goto done;
6232 }
6233
6234 if (test_bit(STATUS_SCAN_ABORTING, &priv->status)) {
6235 IWL_DEBUG_HC("Scan request while abort pending. Queuing.\n");
6236 goto done;
6237 }
6238
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006239 if (iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006240 IWL_DEBUG_HC("Aborting scan due to RF Kill activation\n");
6241 goto done;
6242 }
6243
6244 if (!test_bit(STATUS_READY, &priv->status)) {
6245 IWL_DEBUG_HC("Scan request while uninitialized. Queuing.\n");
6246 goto done;
6247 }
6248
6249 if (!priv->scan_bands) {
6250 IWL_DEBUG_HC("Aborting scan due to no requested bands\n");
6251 goto done;
6252 }
6253
6254 if (!priv->scan) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006255 priv->scan = kmalloc(sizeof(struct iwl3945_scan_cmd) +
Zhu Yib481de92007-09-25 17:54:57 -07006256 IWL_MAX_SCAN_SIZE, GFP_KERNEL);
6257 if (!priv->scan) {
6258 rc = -ENOMEM;
6259 goto done;
6260 }
6261 }
6262 scan = priv->scan;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006263 memset(scan, 0, sizeof(struct iwl3945_scan_cmd) + IWL_MAX_SCAN_SIZE);
Zhu Yib481de92007-09-25 17:54:57 -07006264
6265 scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
6266 scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
6267
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006268 if (iwl3945_is_associated(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006269 u16 interval = 0;
6270 u32 extra;
6271 u32 suspend_time = 100;
6272 u32 scan_suspend_time = 100;
6273 unsigned long flags;
6274
6275 IWL_DEBUG_INFO("Scanning while associated...\n");
6276
6277 spin_lock_irqsave(&priv->lock, flags);
6278 interval = priv->beacon_int;
6279 spin_unlock_irqrestore(&priv->lock, flags);
6280
6281 scan->suspend_time = 0;
Mohamed Abbas15e869d2007-10-25 17:15:46 +08006282 scan->max_out_time = cpu_to_le32(200 * 1024);
Zhu Yib481de92007-09-25 17:54:57 -07006283 if (!interval)
6284 interval = suspend_time;
6285 /*
6286 * suspend time format:
6287 * 0-19: beacon interval in usec (time before exec.)
6288 * 20-23: 0
6289 * 24-31: number of beacons (suspend between channels)
6290 */
6291
6292 extra = (suspend_time / interval) << 24;
6293 scan_suspend_time = 0xFF0FFFFF &
6294 (extra | ((suspend_time % interval) * 1024));
6295
6296 scan->suspend_time = cpu_to_le32(scan_suspend_time);
6297 IWL_DEBUG_SCAN("suspend_time 0x%X beacon interval %d\n",
6298 scan_suspend_time, interval);
6299 }
6300
6301 /* We should add the ability for user to lock to PASSIVE ONLY */
6302 if (priv->one_direct_scan) {
6303 IWL_DEBUG_SCAN
6304 ("Kicking off one direct scan for '%s'\n",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006305 iwl3945_escape_essid(priv->direct_ssid,
Zhu Yib481de92007-09-25 17:54:57 -07006306 priv->direct_ssid_len));
6307 scan->direct_scan[0].id = WLAN_EID_SSID;
6308 scan->direct_scan[0].len = priv->direct_ssid_len;
6309 memcpy(scan->direct_scan[0].ssid,
6310 priv->direct_ssid, priv->direct_ssid_len);
6311 direct_mask = 1;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006312 } else if (!iwl3945_is_associated(priv) && priv->essid_len) {
Bill Moss786b4552008-04-17 16:03:40 -07006313 IWL_DEBUG_SCAN
6314 ("Kicking off one direct scan for '%s' when not associated\n",
6315 iwl3945_escape_essid(priv->essid, priv->essid_len));
Zhu Yib481de92007-09-25 17:54:57 -07006316 scan->direct_scan[0].id = WLAN_EID_SSID;
6317 scan->direct_scan[0].len = priv->essid_len;
6318 memcpy(scan->direct_scan[0].ssid, priv->essid, priv->essid_len);
6319 direct_mask = 1;
Bill Moss786b4552008-04-17 16:03:40 -07006320 } else {
6321 IWL_DEBUG_SCAN("Kicking off one indirect scan.\n");
Zhu Yib481de92007-09-25 17:54:57 -07006322 direct_mask = 0;
Bill Moss786b4552008-04-17 16:03:40 -07006323 }
Zhu Yib481de92007-09-25 17:54:57 -07006324
6325 /* We don't build a direct scan probe request; the uCode will do
6326 * that based on the direct_mask added to each channel entry */
6327 scan->tx_cmd.len = cpu_to_le16(
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006328 iwl3945_fill_probe_req(priv, (struct ieee80211_mgmt *)scan->data,
Cyrill Gorcunov18904f52008-01-26 19:09:36 +03006329 IWL_MAX_SCAN_SIZE - sizeof(*scan), 0));
Zhu Yib481de92007-09-25 17:54:57 -07006330 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
6331 scan->tx_cmd.sta_id = priv->hw_setting.bcast_sta_id;
6332 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
6333
6334 /* flags + rate selection */
6335
Ron Rindjunsky66b50042008-06-25 16:46:31 +08006336 if (priv->scan_bands & BIT(IEEE80211_BAND_2GHZ)) {
Zhu Yib481de92007-09-25 17:54:57 -07006337 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
6338 scan->tx_cmd.rate = IWL_RATE_1M_PLCP;
6339 scan->good_CRC_th = 0;
Johannes Berg8318d782008-01-24 19:38:38 +01006340 band = IEEE80211_BAND_2GHZ;
Ron Rindjunsky66b50042008-06-25 16:46:31 +08006341 } else if (priv->scan_bands & BIT(IEEE80211_BAND_5GHZ)) {
Zhu Yib481de92007-09-25 17:54:57 -07006342 scan->tx_cmd.rate = IWL_RATE_6M_PLCP;
6343 scan->good_CRC_th = IWL_GOOD_CRC_TH;
Johannes Berg8318d782008-01-24 19:38:38 +01006344 band = IEEE80211_BAND_5GHZ;
Ron Rindjunsky66b50042008-06-25 16:46:31 +08006345 } else {
Zhu Yib481de92007-09-25 17:54:57 -07006346 IWL_WARNING("Invalid scan band count\n");
6347 goto done;
6348 }
6349
6350 /* select Rx antennas */
6351 scan->flags |= iwl3945_get_antenna_flags(priv);
6352
6353 if (priv->iw_mode == IEEE80211_IF_TYPE_MNTR)
6354 scan->filter_flags = RXON_FILTER_PROMISC_MSK;
6355
Bill Moss786b4552008-04-17 16:03:40 -07006356 if (direct_mask)
Reinette Chatre26c0f032008-03-11 16:17:15 -07006357 scan->channel_count =
6358 iwl3945_get_channels_for_scan(
6359 priv, band, 1, /* active */
6360 direct_mask,
6361 (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
Bill Moss786b4552008-04-17 16:03:40 -07006362 else
Reinette Chatre26c0f032008-03-11 16:17:15 -07006363 scan->channel_count =
6364 iwl3945_get_channels_for_scan(
6365 priv, band, 0, /* passive */
6366 direct_mask,
6367 (void *)&scan->data[le16_to_cpu(scan->tx_cmd.len)]);
Zhu Yib481de92007-09-25 17:54:57 -07006368
6369 cmd.len += le16_to_cpu(scan->tx_cmd.len) +
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006370 scan->channel_count * sizeof(struct iwl3945_scan_channel);
Zhu Yib481de92007-09-25 17:54:57 -07006371 cmd.data = scan;
6372 scan->len = cpu_to_le16(cmd.len);
6373
6374 set_bit(STATUS_SCAN_HW, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006375 rc = iwl3945_send_cmd_sync(priv, &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07006376 if (rc)
6377 goto done;
6378
6379 queue_delayed_work(priv->workqueue, &priv->scan_check,
6380 IWL_SCAN_CHECK_WATCHDOG);
6381
6382 mutex_unlock(&priv->mutex);
6383 return;
6384
6385 done:
Ian Schram01ebd062007-10-25 17:15:22 +08006386 /* inform mac80211 scan aborted */
Zhu Yib481de92007-09-25 17:54:57 -07006387 queue_work(priv->workqueue, &priv->scan_completed);
6388 mutex_unlock(&priv->mutex);
6389}
6390
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006391static void iwl3945_bg_up(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006392{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006393 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, up);
Zhu Yib481de92007-09-25 17:54:57 -07006394
6395 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6396 return;
6397
6398 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006399 __iwl3945_up(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006400 mutex_unlock(&priv->mutex);
6401}
6402
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006403static void iwl3945_bg_restart(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006404{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006405 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv, restart);
Zhu Yib481de92007-09-25 17:54:57 -07006406
6407 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6408 return;
6409
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006410 iwl3945_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006411 queue_work(priv->workqueue, &priv->up);
6412}
6413
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006414static void iwl3945_bg_rx_replenish(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006415{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006416 struct iwl3945_priv *priv =
6417 container_of(data, struct iwl3945_priv, rx_replenish);
Zhu Yib481de92007-09-25 17:54:57 -07006418
6419 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6420 return;
6421
6422 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006423 iwl3945_rx_replenish(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006424 mutex_unlock(&priv->mutex);
6425}
6426
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08006427#define IWL_DELAY_NEXT_SCAN (HZ*2)
6428
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006429static void iwl3945_bg_post_associate(struct work_struct *data)
Zhu Yib481de92007-09-25 17:54:57 -07006430{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006431 struct iwl3945_priv *priv = container_of(data, struct iwl3945_priv,
Zhu Yib481de92007-09-25 17:54:57 -07006432 post_associate.work);
6433
6434 int rc = 0;
6435 struct ieee80211_conf *conf = NULL;
Joe Perches0795af52007-10-03 17:59:30 -07006436 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07006437
6438 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
6439 IWL_ERROR("%s Should not be called in AP mode\n", __FUNCTION__);
6440 return;
6441 }
6442
6443
Joe Perches0795af52007-10-03 17:59:30 -07006444 IWL_DEBUG_ASSOC("Associated as %d to: %s\n",
6445 priv->assoc_id,
6446 print_mac(mac, priv->active_rxon.bssid_addr));
Zhu Yib481de92007-09-25 17:54:57 -07006447
6448 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6449 return;
6450
6451 mutex_lock(&priv->mutex);
6452
Johannes Berg32bfd352007-12-19 01:31:26 +01006453 if (!priv->vif || !priv->is_open) {
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08006454 mutex_unlock(&priv->mutex);
6455 return;
6456 }
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006457 iwl3945_scan_cancel_timeout(priv, 200);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08006458
Zhu Yib481de92007-09-25 17:54:57 -07006459 conf = ieee80211_get_hw_conf(priv->hw);
6460
6461 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006462 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006463
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006464 memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
6465 iwl3945_setup_rxon_timing(priv);
6466 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
Zhu Yib481de92007-09-25 17:54:57 -07006467 sizeof(priv->rxon_timing), &priv->rxon_timing);
6468 if (rc)
6469 IWL_WARNING("REPLY_RXON_TIMING failed - "
6470 "Attempting to continue.\n");
6471
6472 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
6473
6474 priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
6475
6476 IWL_DEBUG_ASSOC("assoc id %d beacon interval %d\n",
6477 priv->assoc_id, priv->beacon_int);
6478
6479 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
6480 priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
6481 else
6482 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
6483
6484 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
6485 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
6486 priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
6487 else
6488 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
6489
6490 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
6491 priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
6492
6493 }
6494
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006495 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006496
6497 switch (priv->iw_mode) {
6498 case IEEE80211_IF_TYPE_STA:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006499 iwl3945_rate_scale_init(priv->hw, IWL_AP_ID);
Zhu Yib481de92007-09-25 17:54:57 -07006500 break;
6501
6502 case IEEE80211_IF_TYPE_IBSS:
6503
6504 /* clear out the station table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006505 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006506
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006507 iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
6508 iwl3945_add_station(priv, priv->bssid, 0, 0);
Zhu Yib481de92007-09-25 17:54:57 -07006509 iwl3945_sync_sta(priv, IWL_STA_ID,
Johannes Berg8318d782008-01-24 19:38:38 +01006510 (priv->band == IEEE80211_BAND_5GHZ) ?
Zhu Yib481de92007-09-25 17:54:57 -07006511 IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP,
6512 CMD_ASYNC);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006513 iwl3945_rate_scale_init(priv->hw, IWL_STA_ID);
6514 iwl3945_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006515
6516 break;
6517
6518 default:
6519 IWL_ERROR("%s Should not be called in %d mode\n",
Ian Schrambc434dd2007-10-25 17:15:29 +08006520 __FUNCTION__, priv->iw_mode);
Zhu Yib481de92007-09-25 17:54:57 -07006521 break;
6522 }
6523
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006524 iwl3945_sequence_reset(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006525
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006526 iwl3945_activate_qos(priv, 0);
Ron Rindjunsky292ae172008-02-06 11:20:39 -08006527
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08006528 /* we have just associated, don't start scan too early */
6529 priv->next_scan_jiffies = jiffies + IWL_DELAY_NEXT_SCAN;
Zhu Yib481de92007-09-25 17:54:57 -07006530 mutex_unlock(&priv->mutex);
6531}
6532
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006533static void iwl3945_bg_abort_scan(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07006534{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006535 struct iwl3945_priv *priv = container_of(work, struct iwl3945_priv, abort_scan);
Zhu Yib481de92007-09-25 17:54:57 -07006536
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006537 if (!iwl3945_is_ready(priv))
Zhu Yib481de92007-09-25 17:54:57 -07006538 return;
6539
6540 mutex_lock(&priv->mutex);
6541
6542 set_bit(STATUS_SCAN_ABORTING, &priv->status);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006543 iwl3945_send_scan_abort(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006544
6545 mutex_unlock(&priv->mutex);
6546}
6547
Zhu Yi76bb77e2007-11-22 10:53:22 +08006548static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf);
6549
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006550static void iwl3945_bg_scan_completed(struct work_struct *work)
Zhu Yib481de92007-09-25 17:54:57 -07006551{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006552 struct iwl3945_priv *priv =
6553 container_of(work, struct iwl3945_priv, scan_completed);
Zhu Yib481de92007-09-25 17:54:57 -07006554
6555 IWL_DEBUG(IWL_DL_INFO | IWL_DL_SCAN, "SCAN complete scan\n");
6556
6557 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
6558 return;
6559
Zhu Yia0646472007-12-20 14:10:01 +08006560 if (test_bit(STATUS_CONF_PENDING, &priv->status))
6561 iwl3945_mac_config(priv->hw, ieee80211_get_hw_conf(priv->hw));
Zhu Yi76bb77e2007-11-22 10:53:22 +08006562
Zhu Yib481de92007-09-25 17:54:57 -07006563 ieee80211_scan_completed(priv->hw);
6564
6565 /* Since setting the TXPOWER may have been deferred while
6566 * performing the scan, fire one off */
6567 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006568 iwl3945_hw_reg_send_txpower(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006569 mutex_unlock(&priv->mutex);
6570}
6571
6572/*****************************************************************************
6573 *
6574 * mac80211 entry point functions
6575 *
6576 *****************************************************************************/
6577
Zhu Yi5a66926a2008-01-14 17:46:18 -08006578#define UCODE_READY_TIMEOUT (2 * HZ)
6579
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006580static int iwl3945_mac_start(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07006581{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006582 struct iwl3945_priv *priv = hw->priv;
Zhu Yi5a66926a2008-01-14 17:46:18 -08006583 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07006584
6585 IWL_DEBUG_MAC80211("enter\n");
6586
Zhu Yi5a66926a2008-01-14 17:46:18 -08006587 if (pci_enable_device(priv->pci_dev)) {
6588 IWL_ERROR("Fail to pci_enable_device\n");
6589 return -ENODEV;
6590 }
6591 pci_restore_state(priv->pci_dev);
6592 pci_enable_msi(priv->pci_dev);
6593
6594 ret = request_irq(priv->pci_dev->irq, iwl3945_isr, IRQF_SHARED,
6595 DRV_NAME, priv);
6596 if (ret) {
6597 IWL_ERROR("Error allocating IRQ %d\n", priv->pci_dev->irq);
6598 goto out_disable_msi;
6599 }
6600
Zhu Yib481de92007-09-25 17:54:57 -07006601 /* we should be verifying the device is ready to be opened */
6602 mutex_lock(&priv->mutex);
6603
Zhu Yi5a66926a2008-01-14 17:46:18 -08006604 memset(&priv->staging_rxon, 0, sizeof(struct iwl3945_rxon_cmd));
6605 /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
6606 * ucode filename and max sizes are card-specific. */
6607
6608 if (!priv->ucode_code.len) {
6609 ret = iwl3945_read_ucode(priv);
6610 if (ret) {
6611 IWL_ERROR("Could not read microcode: %d\n", ret);
6612 mutex_unlock(&priv->mutex);
6613 goto out_release_irq;
6614 }
6615 }
6616
Zhu Yie655b9f2008-01-24 02:19:38 -08006617 ret = __iwl3945_up(priv);
Zhu Yi5a66926a2008-01-14 17:46:18 -08006618
Zhu Yib481de92007-09-25 17:54:57 -07006619 mutex_unlock(&priv->mutex);
Zhu Yi5a66926a2008-01-14 17:46:18 -08006620
Zhu Yie655b9f2008-01-24 02:19:38 -08006621 if (ret)
6622 goto out_release_irq;
6623
6624 IWL_DEBUG_INFO("Start UP work.\n");
6625
6626 if (test_bit(STATUS_IN_SUSPEND, &priv->status))
6627 return 0;
6628
Zhu Yi5a66926a2008-01-14 17:46:18 -08006629 /* Wait for START_ALIVE from ucode. Otherwise callbacks from
6630 * mac80211 will not be run successfully. */
6631 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
6632 test_bit(STATUS_READY, &priv->status),
6633 UCODE_READY_TIMEOUT);
6634 if (!ret) {
6635 if (!test_bit(STATUS_READY, &priv->status)) {
6636 IWL_ERROR("Wait for START_ALIVE timeout after %dms.\n",
6637 jiffies_to_msecs(UCODE_READY_TIMEOUT));
6638 ret = -ETIMEDOUT;
6639 goto out_release_irq;
6640 }
6641 }
6642
Zhu Yie655b9f2008-01-24 02:19:38 -08006643 priv->is_open = 1;
Zhu Yib481de92007-09-25 17:54:57 -07006644 IWL_DEBUG_MAC80211("leave\n");
6645 return 0;
Zhu Yi5a66926a2008-01-14 17:46:18 -08006646
6647out_release_irq:
6648 free_irq(priv->pci_dev->irq, priv);
6649out_disable_msi:
6650 pci_disable_msi(priv->pci_dev);
Zhu Yie655b9f2008-01-24 02:19:38 -08006651 pci_disable_device(priv->pci_dev);
6652 priv->is_open = 0;
6653 IWL_DEBUG_MAC80211("leave - failed\n");
Zhu Yi5a66926a2008-01-14 17:46:18 -08006654 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07006655}
6656
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006657static void iwl3945_mac_stop(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07006658{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006659 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07006660
6661 IWL_DEBUG_MAC80211("enter\n");
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08006662
Zhu Yie655b9f2008-01-24 02:19:38 -08006663 if (!priv->is_open) {
6664 IWL_DEBUG_MAC80211("leave - skip\n");
6665 return;
6666 }
6667
Zhu Yib481de92007-09-25 17:54:57 -07006668 priv->is_open = 0;
Zhu Yi5a66926a2008-01-14 17:46:18 -08006669
6670 if (iwl3945_is_ready_rf(priv)) {
Zhu Yie655b9f2008-01-24 02:19:38 -08006671 /* stop mac, cancel any scan request and clear
6672 * RXON_FILTER_ASSOC_MSK BIT
6673 */
Zhu Yi5a66926a2008-01-14 17:46:18 -08006674 mutex_lock(&priv->mutex);
6675 iwl3945_scan_cancel_timeout(priv, 100);
6676 cancel_delayed_work(&priv->post_associate);
Mohamed Abbasfde35712007-11-29 11:10:15 +08006677 mutex_unlock(&priv->mutex);
Mohamed Abbasfde35712007-11-29 11:10:15 +08006678 }
6679
Zhu Yi5a66926a2008-01-14 17:46:18 -08006680 iwl3945_down(priv);
6681
6682 flush_workqueue(priv->workqueue);
6683 free_irq(priv->pci_dev->irq, priv);
6684 pci_disable_msi(priv->pci_dev);
6685 pci_save_state(priv->pci_dev);
6686 pci_disable_device(priv->pci_dev);
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08006687
Zhu Yib481de92007-09-25 17:54:57 -07006688 IWL_DEBUG_MAC80211("leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07006689}
6690
Johannes Berge039fa42008-05-15 12:55:29 +02006691static int iwl3945_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Zhu Yib481de92007-09-25 17:54:57 -07006692{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006693 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07006694
6695 IWL_DEBUG_MAC80211("enter\n");
6696
Zhu Yib481de92007-09-25 17:54:57 -07006697 IWL_DEBUG_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
Johannes Berge039fa42008-05-15 12:55:29 +02006698 ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
Zhu Yib481de92007-09-25 17:54:57 -07006699
Johannes Berge039fa42008-05-15 12:55:29 +02006700 if (iwl3945_tx_skb(priv, skb))
Zhu Yib481de92007-09-25 17:54:57 -07006701 dev_kfree_skb_any(skb);
6702
6703 IWL_DEBUG_MAC80211("leave\n");
6704 return 0;
6705}
6706
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006707static int iwl3945_mac_add_interface(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07006708 struct ieee80211_if_init_conf *conf)
6709{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006710 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07006711 unsigned long flags;
Joe Perches0795af52007-10-03 17:59:30 -07006712 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07006713
Johannes Berg32bfd352007-12-19 01:31:26 +01006714 IWL_DEBUG_MAC80211("enter: type %d\n", conf->type);
Zhu Yib481de92007-09-25 17:54:57 -07006715
Johannes Berg32bfd352007-12-19 01:31:26 +01006716 if (priv->vif) {
6717 IWL_DEBUG_MAC80211("leave - vif != NULL\n");
Tomas Winkler864792e2007-11-27 21:00:52 +02006718 return -EOPNOTSUPP;
Zhu Yib481de92007-09-25 17:54:57 -07006719 }
6720
6721 spin_lock_irqsave(&priv->lock, flags);
Johannes Berg32bfd352007-12-19 01:31:26 +01006722 priv->vif = conf->vif;
Zhu Yib481de92007-09-25 17:54:57 -07006723
6724 spin_unlock_irqrestore(&priv->lock, flags);
6725
6726 mutex_lock(&priv->mutex);
Tomas Winkler864792e2007-11-27 21:00:52 +02006727
6728 if (conf->mac_addr) {
6729 IWL_DEBUG_MAC80211("Set: %s\n", print_mac(mac, conf->mac_addr));
6730 memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
6731 }
6732
Zhu Yi5a66926a2008-01-14 17:46:18 -08006733 if (iwl3945_is_ready(priv))
6734 iwl3945_set_mode(priv, conf->type);
Zhu Yib481de92007-09-25 17:54:57 -07006735
Zhu Yib481de92007-09-25 17:54:57 -07006736 mutex_unlock(&priv->mutex);
6737
Zhu Yi5a66926a2008-01-14 17:46:18 -08006738 IWL_DEBUG_MAC80211("leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07006739 return 0;
6740}
6741
6742/**
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006743 * iwl3945_mac_config - mac80211 config callback
Zhu Yib481de92007-09-25 17:54:57 -07006744 *
6745 * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
6746 * be set inappropriately and the driver currently sets the hardware up to
6747 * use it whenever needed.
6748 */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006749static int iwl3945_mac_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
Zhu Yib481de92007-09-25 17:54:57 -07006750{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006751 struct iwl3945_priv *priv = hw->priv;
6752 const struct iwl3945_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07006753 unsigned long flags;
Zhu Yi76bb77e2007-11-22 10:53:22 +08006754 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -07006755
6756 mutex_lock(&priv->mutex);
Johannes Berg8318d782008-01-24 19:38:38 +01006757 IWL_DEBUG_MAC80211("enter to channel %d\n", conf->channel->hw_value);
Zhu Yib481de92007-09-25 17:54:57 -07006758
Zhu Yi12342c42007-12-20 11:27:32 +08006759 priv->add_radiotap = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
6760
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006761 if (!iwl3945_is_ready(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006762 IWL_DEBUG_MAC80211("leave - not ready\n");
Zhu Yi76bb77e2007-11-22 10:53:22 +08006763 ret = -EIO;
6764 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006765 }
6766
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006767 if (unlikely(!iwl3945_param_disable_hw_scan &&
Zhu Yib481de92007-09-25 17:54:57 -07006768 test_bit(STATUS_SCANNING, &priv->status))) {
Zhu Yia0646472007-12-20 14:10:01 +08006769 IWL_DEBUG_MAC80211("leave - scanning\n");
6770 set_bit(STATUS_CONF_PENDING, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07006771 mutex_unlock(&priv->mutex);
Zhu Yia0646472007-12-20 14:10:01 +08006772 return 0;
Zhu Yib481de92007-09-25 17:54:57 -07006773 }
6774
6775 spin_lock_irqsave(&priv->lock, flags);
6776
Johannes Berg8318d782008-01-24 19:38:38 +01006777 ch_info = iwl3945_get_channel_info(priv, conf->channel->band,
6778 conf->channel->hw_value);
Zhu Yib481de92007-09-25 17:54:57 -07006779 if (!is_channel_valid(ch_info)) {
Ron Rindjunsky66b50042008-06-25 16:46:31 +08006780 IWL_DEBUG_SCAN("Channel %d [%d] is INVALID for this band.\n",
Johannes Berg8318d782008-01-24 19:38:38 +01006781 conf->channel->hw_value, conf->channel->band);
Zhu Yib481de92007-09-25 17:54:57 -07006782 IWL_DEBUG_MAC80211("leave - invalid channel\n");
6783 spin_unlock_irqrestore(&priv->lock, flags);
Zhu Yi76bb77e2007-11-22 10:53:22 +08006784 ret = -EINVAL;
6785 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006786 }
6787
Johannes Berg8318d782008-01-24 19:38:38 +01006788 iwl3945_set_rxon_channel(priv, conf->channel->band, conf->channel->hw_value);
Zhu Yib481de92007-09-25 17:54:57 -07006789
Johannes Berg8318d782008-01-24 19:38:38 +01006790 iwl3945_set_flags_for_phymode(priv, conf->channel->band);
Zhu Yib481de92007-09-25 17:54:57 -07006791
6792 /* The list of supported rates and rate mask can be different
6793 * for each phymode; since the phymode may have changed, reset
6794 * the rate mask to what mac80211 lists */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006795 iwl3945_set_rate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006796
6797 spin_unlock_irqrestore(&priv->lock, flags);
6798
6799#ifdef IEEE80211_CONF_CHANNEL_SWITCH
6800 if (conf->flags & IEEE80211_CONF_CHANNEL_SWITCH) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006801 iwl3945_hw_channel_switch(priv, conf->channel);
Zhu Yi76bb77e2007-11-22 10:53:22 +08006802 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006803 }
6804#endif
6805
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006806 iwl3945_radio_kill_sw(priv, !conf->radio_enabled);
Zhu Yib481de92007-09-25 17:54:57 -07006807
6808 if (!conf->radio_enabled) {
6809 IWL_DEBUG_MAC80211("leave - radio disabled\n");
Zhu Yi76bb77e2007-11-22 10:53:22 +08006810 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006811 }
6812
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006813 if (iwl3945_is_rfkill(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07006814 IWL_DEBUG_MAC80211("leave - RF kill\n");
Zhu Yi76bb77e2007-11-22 10:53:22 +08006815 ret = -EIO;
6816 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07006817 }
6818
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006819 iwl3945_set_rate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006820
6821 if (memcmp(&priv->active_rxon,
6822 &priv->staging_rxon, sizeof(priv->staging_rxon)))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006823 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006824 else
6825 IWL_DEBUG_INFO("No re-sending same RXON configuration.\n");
6826
6827 IWL_DEBUG_MAC80211("leave\n");
6828
Zhu Yi76bb77e2007-11-22 10:53:22 +08006829out:
Zhu Yia0646472007-12-20 14:10:01 +08006830 clear_bit(STATUS_CONF_PENDING, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07006831 mutex_unlock(&priv->mutex);
Zhu Yi76bb77e2007-11-22 10:53:22 +08006832 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07006833}
6834
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006835static void iwl3945_config_ap(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07006836{
6837 int rc = 0;
6838
Maarten Lankhorstd986bcd2008-01-23 10:15:16 -08006839 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
Zhu Yib481de92007-09-25 17:54:57 -07006840 return;
6841
6842 /* The following should be done only at AP bring up */
Ron Rindjunsky5d1e2322008-06-30 17:23:04 +08006843 if (!(iwl3945_is_associated(priv))) {
Zhu Yib481de92007-09-25 17:54:57 -07006844
6845 /* RXON - unassoc (to set timing command) */
6846 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006847 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006848
6849 /* RXON Timing */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006850 memset(&priv->rxon_timing, 0, sizeof(struct iwl3945_rxon_time_cmd));
6851 iwl3945_setup_rxon_timing(priv);
6852 rc = iwl3945_send_cmd_pdu(priv, REPLY_RXON_TIMING,
Zhu Yib481de92007-09-25 17:54:57 -07006853 sizeof(priv->rxon_timing), &priv->rxon_timing);
6854 if (rc)
6855 IWL_WARNING("REPLY_RXON_TIMING failed - "
6856 "Attempting to continue.\n");
6857
6858 /* FIXME: what should be the assoc_id for AP? */
6859 priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
6860 if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
6861 priv->staging_rxon.flags |=
6862 RXON_FLG_SHORT_PREAMBLE_MSK;
6863 else
6864 priv->staging_rxon.flags &=
6865 ~RXON_FLG_SHORT_PREAMBLE_MSK;
6866
6867 if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
6868 if (priv->assoc_capability &
6869 WLAN_CAPABILITY_SHORT_SLOT_TIME)
6870 priv->staging_rxon.flags |=
6871 RXON_FLG_SHORT_SLOT_MSK;
6872 else
6873 priv->staging_rxon.flags &=
6874 ~RXON_FLG_SHORT_SLOT_MSK;
6875
6876 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS)
6877 priv->staging_rxon.flags &=
6878 ~RXON_FLG_SHORT_SLOT_MSK;
6879 }
6880 /* restore RXON assoc */
6881 priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006882 iwl3945_commit_rxon(priv);
6883 iwl3945_add_station(priv, iwl3945_broadcast_addr, 0, 0);
Zhu Yi556f8db2007-09-27 11:27:33 +08006884 }
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006885 iwl3945_send_beacon_cmd(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006886
6887 /* FIXME - we need to add code here to detect a totally new
6888 * configuration, reset the AP, unassoc, rxon timing, assoc,
6889 * clear sta table, add BCAST sta... */
6890}
6891
Johannes Berg32bfd352007-12-19 01:31:26 +01006892static int iwl3945_mac_config_interface(struct ieee80211_hw *hw,
6893 struct ieee80211_vif *vif,
Zhu Yib481de92007-09-25 17:54:57 -07006894 struct ieee80211_if_conf *conf)
6895{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006896 struct iwl3945_priv *priv = hw->priv;
Joe Perches0795af52007-10-03 17:59:30 -07006897 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07006898 unsigned long flags;
6899 int rc;
6900
6901 if (conf == NULL)
6902 return -EIO;
6903
Emmanuel Grumbachb716bb92008-03-04 18:09:32 -08006904 if (priv->vif != vif) {
6905 IWL_DEBUG_MAC80211("leave - priv->vif != vif\n");
Emmanuel Grumbachb716bb92008-03-04 18:09:32 -08006906 return 0;
6907 }
6908
Johannes Berg4150c572007-09-17 01:29:23 -04006909 /* XXX: this MUST use conf->mac_addr */
6910
Zhu Yib481de92007-09-25 17:54:57 -07006911 if ((priv->iw_mode == IEEE80211_IF_TYPE_AP) &&
6912 (!conf->beacon || !conf->ssid_len)) {
6913 IWL_DEBUG_MAC80211
6914 ("Leaving in AP mode because HostAPD is not ready.\n");
6915 return 0;
6916 }
6917
Zhu Yi5a66926a2008-01-14 17:46:18 -08006918 if (!iwl3945_is_alive(priv))
6919 return -EAGAIN;
6920
Zhu Yib481de92007-09-25 17:54:57 -07006921 mutex_lock(&priv->mutex);
6922
Zhu Yib481de92007-09-25 17:54:57 -07006923 if (conf->bssid)
Joe Perches0795af52007-10-03 17:59:30 -07006924 IWL_DEBUG_MAC80211("bssid: %s\n",
6925 print_mac(mac, conf->bssid));
Zhu Yib481de92007-09-25 17:54:57 -07006926
Johannes Berg4150c572007-09-17 01:29:23 -04006927/*
6928 * very dubious code was here; the probe filtering flag is never set:
6929 *
Zhu Yib481de92007-09-25 17:54:57 -07006930 if (unlikely(test_bit(STATUS_SCANNING, &priv->status)) &&
6931 !(priv->hw->flags & IEEE80211_HW_NO_PROBE_FILTERING)) {
Johannes Berg4150c572007-09-17 01:29:23 -04006932 */
Zhu Yib481de92007-09-25 17:54:57 -07006933
6934 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
6935 if (!conf->bssid) {
6936 conf->bssid = priv->mac_addr;
6937 memcpy(priv->bssid, priv->mac_addr, ETH_ALEN);
Joe Perches0795af52007-10-03 17:59:30 -07006938 IWL_DEBUG_MAC80211("bssid was set to: %s\n",
6939 print_mac(mac, conf->bssid));
Zhu Yib481de92007-09-25 17:54:57 -07006940 }
6941 if (priv->ibss_beacon)
6942 dev_kfree_skb(priv->ibss_beacon);
6943
6944 priv->ibss_beacon = conf->beacon;
6945 }
6946
Mohamed Abbasfde35712007-11-29 11:10:15 +08006947 if (iwl3945_is_rfkill(priv))
6948 goto done;
6949
Zhu Yib481de92007-09-25 17:54:57 -07006950 if (conf->bssid && !is_zero_ether_addr(conf->bssid) &&
6951 !is_multicast_ether_addr(conf->bssid)) {
6952 /* If there is currently a HW scan going on in the background
6953 * then we need to cancel it else the RXON below will fail. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006954 if (iwl3945_scan_cancel_timeout(priv, 100)) {
Zhu Yib481de92007-09-25 17:54:57 -07006955 IWL_WARNING("Aborted scan still in progress "
6956 "after 100ms\n");
6957 IWL_DEBUG_MAC80211("leaving - scan abort failed.\n");
6958 mutex_unlock(&priv->mutex);
6959 return -EAGAIN;
6960 }
6961 memcpy(priv->staging_rxon.bssid_addr, conf->bssid, ETH_ALEN);
6962
6963 /* TODO: Audit driver for usage of these members and see
6964 * if mac80211 deprecates them (priv->bssid looks like it
6965 * shouldn't be there, but I haven't scanned the IBSS code
6966 * to verify) - jpk */
6967 memcpy(priv->bssid, conf->bssid, ETH_ALEN);
6968
6969 if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006970 iwl3945_config_ap(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006971 else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006972 rc = iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006973 if ((priv->iw_mode == IEEE80211_IF_TYPE_STA) && rc)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006974 iwl3945_add_station(priv,
Zhu Yi556f8db2007-09-27 11:27:33 +08006975 priv->active_rxon.bssid_addr, 1, 0);
Zhu Yib481de92007-09-25 17:54:57 -07006976 }
6977
6978 } else {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006979 iwl3945_scan_cancel_timeout(priv, 100);
Zhu Yib481de92007-09-25 17:54:57 -07006980 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08006981 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07006982 }
6983
Mohamed Abbasfde35712007-11-29 11:10:15 +08006984 done:
Zhu Yib481de92007-09-25 17:54:57 -07006985 spin_lock_irqsave(&priv->lock, flags);
6986 if (!conf->ssid_len)
6987 memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
6988 else
6989 memcpy(priv->essid, conf->ssid, conf->ssid_len);
6990
6991 priv->essid_len = conf->ssid_len;
6992 spin_unlock_irqrestore(&priv->lock, flags);
6993
6994 IWL_DEBUG_MAC80211("leave\n");
6995 mutex_unlock(&priv->mutex);
6996
6997 return 0;
6998}
6999
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007000static void iwl3945_configure_filter(struct ieee80211_hw *hw,
Johannes Berg4150c572007-09-17 01:29:23 -04007001 unsigned int changed_flags,
7002 unsigned int *total_flags,
7003 int mc_count, struct dev_addr_list *mc_list)
7004{
Abhijeet Kolekar5ec03972008-05-05 10:22:48 +08007005 struct iwl3945_priv *priv = hw->priv;
Rick Farrington25b3f572008-06-30 17:23:28 +08007006
7007 if (changed_flags & (*total_flags) & FIF_OTHER_BSS) {
7008 IWL_DEBUG_MAC80211("Enter: type %d (0x%x, 0x%x)\n",
7009 IEEE80211_IF_TYPE_MNTR,
7010 changed_flags, *total_flags);
7011 /* queue work 'cuz mac80211 is holding a lock which
7012 * prevents us from issuing (synchronous) f/w cmds */
7013 queue_work(priv->workqueue, &priv->set_monitor);
Abhijeet Kolekar5ec03972008-05-05 10:22:48 +08007014 }
Rick Farrington25b3f572008-06-30 17:23:28 +08007015 *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI |
7016 FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
Johannes Berg4150c572007-09-17 01:29:23 -04007017}
7018
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007019static void iwl3945_mac_remove_interface(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07007020 struct ieee80211_if_init_conf *conf)
7021{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007022 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007023
7024 IWL_DEBUG_MAC80211("enter\n");
7025
7026 mutex_lock(&priv->mutex);
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08007027
Mohamed Abbasfde35712007-11-29 11:10:15 +08007028 if (iwl3945_is_ready_rf(priv)) {
7029 iwl3945_scan_cancel_timeout(priv, 100);
7030 cancel_delayed_work(&priv->post_associate);
7031 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
7032 iwl3945_commit_rxon(priv);
7033 }
Johannes Berg32bfd352007-12-19 01:31:26 +01007034 if (priv->vif == conf->vif) {
7035 priv->vif = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07007036 memset(priv->bssid, 0, ETH_ALEN);
7037 memset(priv->essid, 0, IW_ESSID_MAX_SIZE);
7038 priv->essid_len = 0;
7039 }
7040 mutex_unlock(&priv->mutex);
7041
7042 IWL_DEBUG_MAC80211("leave\n");
Zhu Yib481de92007-09-25 17:54:57 -07007043}
7044
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007045static int iwl3945_mac_hw_scan(struct ieee80211_hw *hw, u8 *ssid, size_t len)
Zhu Yib481de92007-09-25 17:54:57 -07007046{
7047 int rc = 0;
7048 unsigned long flags;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007049 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007050
7051 IWL_DEBUG_MAC80211("enter\n");
7052
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007053 mutex_lock(&priv->mutex);
Zhu Yib481de92007-09-25 17:54:57 -07007054 spin_lock_irqsave(&priv->lock, flags);
7055
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007056 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007057 rc = -EIO;
7058 IWL_DEBUG_MAC80211("leave - not ready or exit pending\n");
7059 goto out_unlock;
7060 }
7061
7062 if (priv->iw_mode == IEEE80211_IF_TYPE_AP) { /* APs don't scan */
7063 rc = -EIO;
7064 IWL_ERROR("ERROR: APs don't scan\n");
7065 goto out_unlock;
7066 }
7067
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08007068 /* we don't schedule scan within next_scan_jiffies period */
7069 if (priv->next_scan_jiffies &&
7070 time_after(priv->next_scan_jiffies, jiffies)) {
7071 rc = -EAGAIN;
7072 goto out_unlock;
7073 }
Bill Moss15dbf1b2008-05-06 11:05:15 +08007074 /* if we just finished scan ask for delay for a broadcast scan */
7075 if ((len == 0) && priv->last_scan_jiffies &&
7076 time_after(priv->last_scan_jiffies + IWL_DELAY_NEXT_SCAN,
7077 jiffies)) {
Zhu Yib481de92007-09-25 17:54:57 -07007078 rc = -EAGAIN;
7079 goto out_unlock;
7080 }
7081 if (len) {
Mohamed Abbas7878a5a2007-11-29 11:10:13 +08007082 IWL_DEBUG_SCAN("direct scan for %s [%d]\n ",
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007083 iwl3945_escape_essid(ssid, len), (int)len);
Zhu Yib481de92007-09-25 17:54:57 -07007084
7085 priv->one_direct_scan = 1;
7086 priv->direct_ssid_len = (u8)
7087 min((u8) len, (u8) IW_ESSID_MAX_SIZE);
7088 memcpy(priv->direct_ssid, ssid, priv->direct_ssid_len);
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08007089 } else
7090 priv->one_direct_scan = 0;
Zhu Yib481de92007-09-25 17:54:57 -07007091
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007092 rc = iwl3945_scan_initiate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007093
7094 IWL_DEBUG_MAC80211("leave\n");
7095
7096out_unlock:
7097 spin_unlock_irqrestore(&priv->lock, flags);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007098 mutex_unlock(&priv->mutex);
Zhu Yib481de92007-09-25 17:54:57 -07007099
7100 return rc;
7101}
7102
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007103static int iwl3945_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Zhu Yib481de92007-09-25 17:54:57 -07007104 const u8 *local_addr, const u8 *addr,
7105 struct ieee80211_key_conf *key)
7106{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007107 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007108 int rc = 0;
7109 u8 sta_id;
7110
7111 IWL_DEBUG_MAC80211("enter\n");
7112
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007113 if (!iwl3945_param_hwcrypto) {
Zhu Yib481de92007-09-25 17:54:57 -07007114 IWL_DEBUG_MAC80211("leave - hwcrypto disabled\n");
7115 return -EOPNOTSUPP;
7116 }
7117
7118 if (is_zero_ether_addr(addr))
7119 /* only support pairwise keys */
7120 return -EOPNOTSUPP;
7121
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007122 sta_id = iwl3945_hw_find_station(priv, addr);
Zhu Yib481de92007-09-25 17:54:57 -07007123 if (sta_id == IWL_INVALID_STATION) {
Joe Perches0795af52007-10-03 17:59:30 -07007124 DECLARE_MAC_BUF(mac);
7125
7126 IWL_DEBUG_MAC80211("leave - %s not in station map.\n",
7127 print_mac(mac, addr));
Zhu Yib481de92007-09-25 17:54:57 -07007128 return -EINVAL;
7129 }
7130
7131 mutex_lock(&priv->mutex);
7132
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007133 iwl3945_scan_cancel_timeout(priv, 100);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007134
Zhu Yib481de92007-09-25 17:54:57 -07007135 switch (cmd) {
7136 case SET_KEY:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007137 rc = iwl3945_update_sta_key_info(priv, key, sta_id);
Zhu Yib481de92007-09-25 17:54:57 -07007138 if (!rc) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007139 iwl3945_set_rxon_hwcrypto(priv, 1);
7140 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007141 key->hw_key_idx = sta_id;
7142 IWL_DEBUG_MAC80211("set_key success, using hwcrypto\n");
7143 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
7144 }
7145 break;
7146 case DISABLE_KEY:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007147 rc = iwl3945_clear_sta_key_info(priv, sta_id);
Zhu Yib481de92007-09-25 17:54:57 -07007148 if (!rc) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007149 iwl3945_set_rxon_hwcrypto(priv, 0);
7150 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007151 IWL_DEBUG_MAC80211("disable hwcrypto key\n");
7152 }
7153 break;
7154 default:
7155 rc = -EINVAL;
7156 }
7157
7158 IWL_DEBUG_MAC80211("leave\n");
7159 mutex_unlock(&priv->mutex);
7160
7161 return rc;
7162}
7163
Johannes Berge100bb62008-04-30 18:51:21 +02007164static int iwl3945_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
Zhu Yib481de92007-09-25 17:54:57 -07007165 const struct ieee80211_tx_queue_params *params)
7166{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007167 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007168 unsigned long flags;
7169 int q;
Zhu Yib481de92007-09-25 17:54:57 -07007170
7171 IWL_DEBUG_MAC80211("enter\n");
7172
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007173 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007174 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7175 return -EIO;
7176 }
7177
7178 if (queue >= AC_NUM) {
7179 IWL_DEBUG_MAC80211("leave - queue >= AC_NUM %d\n", queue);
7180 return 0;
7181 }
7182
Zhu Yib481de92007-09-25 17:54:57 -07007183 if (!priv->qos_data.qos_enable) {
7184 priv->qos_data.qos_active = 0;
7185 IWL_DEBUG_MAC80211("leave - qos not enabled\n");
7186 return 0;
7187 }
7188 q = AC_NUM - 1 - queue;
7189
7190 spin_lock_irqsave(&priv->lock, flags);
7191
7192 priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
7193 priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
7194 priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
7195 priv->qos_data.def_qos_parm.ac[q].edca_txop =
Johannes Berg3330d7b2008-02-10 16:49:38 +01007196 cpu_to_le16((params->txop * 32));
Zhu Yib481de92007-09-25 17:54:57 -07007197
7198 priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
7199 priv->qos_data.qos_active = 1;
7200
7201 spin_unlock_irqrestore(&priv->lock, flags);
7202
7203 mutex_lock(&priv->mutex);
7204 if (priv->iw_mode == IEEE80211_IF_TYPE_AP)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007205 iwl3945_activate_qos(priv, 1);
7206 else if (priv->assoc_id && iwl3945_is_associated(priv))
7207 iwl3945_activate_qos(priv, 0);
Zhu Yib481de92007-09-25 17:54:57 -07007208
7209 mutex_unlock(&priv->mutex);
7210
Zhu Yib481de92007-09-25 17:54:57 -07007211 IWL_DEBUG_MAC80211("leave\n");
7212 return 0;
7213}
7214
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007215static int iwl3945_mac_get_tx_stats(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07007216 struct ieee80211_tx_queue_stats *stats)
7217{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007218 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007219 int i, avail;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007220 struct iwl3945_tx_queue *txq;
7221 struct iwl3945_queue *q;
Zhu Yib481de92007-09-25 17:54:57 -07007222 unsigned long flags;
7223
7224 IWL_DEBUG_MAC80211("enter\n");
7225
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007226 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007227 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7228 return -EIO;
7229 }
7230
7231 spin_lock_irqsave(&priv->lock, flags);
7232
7233 for (i = 0; i < AC_NUM; i++) {
7234 txq = &priv->txq[i];
7235 q = &txq->q;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007236 avail = iwl3945_queue_space(q);
Zhu Yib481de92007-09-25 17:54:57 -07007237
Johannes Berg57ffc582008-04-29 17:18:59 +02007238 stats[i].len = q->n_window - avail;
7239 stats[i].limit = q->n_window - q->high_mark;
7240 stats[i].count = q->n_window;
Zhu Yib481de92007-09-25 17:54:57 -07007241
7242 }
7243 spin_unlock_irqrestore(&priv->lock, flags);
7244
7245 IWL_DEBUG_MAC80211("leave\n");
7246
7247 return 0;
7248}
7249
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007250static int iwl3945_mac_get_stats(struct ieee80211_hw *hw,
Zhu Yib481de92007-09-25 17:54:57 -07007251 struct ieee80211_low_level_stats *stats)
7252{
7253 IWL_DEBUG_MAC80211("enter\n");
7254 IWL_DEBUG_MAC80211("leave\n");
7255
7256 return 0;
7257}
7258
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007259static u64 iwl3945_mac_get_tsf(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07007260{
7261 IWL_DEBUG_MAC80211("enter\n");
7262 IWL_DEBUG_MAC80211("leave\n");
7263
7264 return 0;
7265}
7266
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007267static void iwl3945_mac_reset_tsf(struct ieee80211_hw *hw)
Zhu Yib481de92007-09-25 17:54:57 -07007268{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007269 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007270 unsigned long flags;
7271
7272 mutex_lock(&priv->mutex);
7273 IWL_DEBUG_MAC80211("enter\n");
7274
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007275 iwl3945_reset_qos(priv);
Ron Rindjunsky292ae172008-02-06 11:20:39 -08007276
Zhu Yib481de92007-09-25 17:54:57 -07007277 cancel_delayed_work(&priv->post_associate);
7278
7279 spin_lock_irqsave(&priv->lock, flags);
7280 priv->assoc_id = 0;
7281 priv->assoc_capability = 0;
7282 priv->call_post_assoc_from_beacon = 0;
7283
7284 /* new association get rid of ibss beacon skb */
7285 if (priv->ibss_beacon)
7286 dev_kfree_skb(priv->ibss_beacon);
7287
7288 priv->ibss_beacon = NULL;
7289
7290 priv->beacon_int = priv->hw->conf.beacon_int;
7291 priv->timestamp1 = 0;
7292 priv->timestamp0 = 0;
7293 if ((priv->iw_mode == IEEE80211_IF_TYPE_STA))
7294 priv->beacon_int = 0;
7295
7296 spin_unlock_irqrestore(&priv->lock, flags);
7297
Mohamed Abbasfde35712007-11-29 11:10:15 +08007298 if (!iwl3945_is_ready_rf(priv)) {
7299 IWL_DEBUG_MAC80211("leave - not ready\n");
7300 mutex_unlock(&priv->mutex);
7301 return;
7302 }
7303
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007304 /* we are restarting association process
7305 * clear RXON_FILTER_ASSOC_MSK bit
7306 */
7307 if (priv->iw_mode != IEEE80211_IF_TYPE_AP) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007308 iwl3945_scan_cancel_timeout(priv, 100);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007309 priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007310 iwl3945_commit_rxon(priv);
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007311 }
7312
Zhu Yib481de92007-09-25 17:54:57 -07007313 /* Per mac80211.h: This is only used in IBSS mode... */
7314 if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
Mohamed Abbas15e869d2007-10-25 17:15:46 +08007315
Zhu Yib481de92007-09-25 17:54:57 -07007316 IWL_DEBUG_MAC80211("leave - not in IBSS\n");
7317 mutex_unlock(&priv->mutex);
7318 return;
7319 }
7320
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007321 iwl3945_set_rate(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007322
7323 mutex_unlock(&priv->mutex);
7324
7325 IWL_DEBUG_MAC80211("leave\n");
7326
7327}
7328
Johannes Berge039fa42008-05-15 12:55:29 +02007329static int iwl3945_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
Zhu Yib481de92007-09-25 17:54:57 -07007330{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007331 struct iwl3945_priv *priv = hw->priv;
Zhu Yib481de92007-09-25 17:54:57 -07007332 unsigned long flags;
7333
7334 mutex_lock(&priv->mutex);
7335 IWL_DEBUG_MAC80211("enter\n");
7336
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007337 if (!iwl3945_is_ready_rf(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007338 IWL_DEBUG_MAC80211("leave - RF not ready\n");
7339 mutex_unlock(&priv->mutex);
7340 return -EIO;
7341 }
7342
7343 if (priv->iw_mode != IEEE80211_IF_TYPE_IBSS) {
7344 IWL_DEBUG_MAC80211("leave - not IBSS\n");
7345 mutex_unlock(&priv->mutex);
7346 return -EIO;
7347 }
7348
7349 spin_lock_irqsave(&priv->lock, flags);
7350
7351 if (priv->ibss_beacon)
7352 dev_kfree_skb(priv->ibss_beacon);
7353
7354 priv->ibss_beacon = skb;
7355
7356 priv->assoc_id = 0;
7357
7358 IWL_DEBUG_MAC80211("leave\n");
7359 spin_unlock_irqrestore(&priv->lock, flags);
7360
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007361 iwl3945_reset_qos(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007362
7363 queue_work(priv->workqueue, &priv->post_associate.work);
7364
7365 mutex_unlock(&priv->mutex);
7366
7367 return 0;
7368}
7369
7370/*****************************************************************************
7371 *
7372 * sysfs attributes
7373 *
7374 *****************************************************************************/
7375
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007376#ifdef CONFIG_IWL3945_DEBUG
Zhu Yib481de92007-09-25 17:54:57 -07007377
7378/*
7379 * The following adds a new attribute to the sysfs representation
7380 * of this device driver (i.e. a new file in /sys/bus/pci/drivers/iwl/)
7381 * used for controlling the debug level.
7382 *
7383 * See the level definitions in iwl for details.
7384 */
7385
7386static ssize_t show_debug_level(struct device_driver *d, char *buf)
7387{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007388 return sprintf(buf, "0x%08X\n", iwl3945_debug_level);
Zhu Yib481de92007-09-25 17:54:57 -07007389}
7390static ssize_t store_debug_level(struct device_driver *d,
7391 const char *buf, size_t count)
7392{
7393 char *p = (char *)buf;
7394 u32 val;
7395
7396 val = simple_strtoul(p, &p, 0);
7397 if (p == buf)
7398 printk(KERN_INFO DRV_NAME
7399 ": %s is not in hex or decimal form.\n", buf);
7400 else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007401 iwl3945_debug_level = val;
Zhu Yib481de92007-09-25 17:54:57 -07007402
7403 return strnlen(buf, count);
7404}
7405
7406static DRIVER_ATTR(debug_level, S_IWUSR | S_IRUGO,
7407 show_debug_level, store_debug_level);
7408
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007409#endif /* CONFIG_IWL3945_DEBUG */
Zhu Yib481de92007-09-25 17:54:57 -07007410
Zhu Yib481de92007-09-25 17:54:57 -07007411static ssize_t show_temperature(struct device *d,
7412 struct device_attribute *attr, char *buf)
7413{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007414 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007415
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007416 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007417 return -EAGAIN;
7418
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007419 return sprintf(buf, "%d\n", iwl3945_hw_get_temperature(priv));
Zhu Yib481de92007-09-25 17:54:57 -07007420}
7421
7422static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
7423
7424static ssize_t show_rs_window(struct device *d,
7425 struct device_attribute *attr,
7426 char *buf)
7427{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007428 struct iwl3945_priv *priv = d->driver_data;
7429 return iwl3945_fill_rs_info(priv->hw, buf, IWL_AP_ID);
Zhu Yib481de92007-09-25 17:54:57 -07007430}
7431static DEVICE_ATTR(rs_window, S_IRUGO, show_rs_window, NULL);
7432
7433static ssize_t show_tx_power(struct device *d,
7434 struct device_attribute *attr, char *buf)
7435{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007436 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007437 return sprintf(buf, "%d\n", priv->user_txpower_limit);
7438}
7439
7440static ssize_t store_tx_power(struct device *d,
7441 struct device_attribute *attr,
7442 const char *buf, size_t count)
7443{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007444 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007445 char *p = (char *)buf;
7446 u32 val;
7447
7448 val = simple_strtoul(p, &p, 10);
7449 if (p == buf)
7450 printk(KERN_INFO DRV_NAME
7451 ": %s is not in decimal form.\n", buf);
7452 else
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007453 iwl3945_hw_reg_set_txpower(priv, val);
Zhu Yib481de92007-09-25 17:54:57 -07007454
7455 return count;
7456}
7457
7458static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
7459
7460static ssize_t show_flags(struct device *d,
7461 struct device_attribute *attr, char *buf)
7462{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007463 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007464
7465 return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
7466}
7467
7468static ssize_t store_flags(struct device *d,
7469 struct device_attribute *attr,
7470 const char *buf, size_t count)
7471{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007472 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007473 u32 flags = simple_strtoul(buf, NULL, 0);
7474
7475 mutex_lock(&priv->mutex);
7476 if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
7477 /* Cancel any currently running scans... */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007478 if (iwl3945_scan_cancel_timeout(priv, 100))
Zhu Yib481de92007-09-25 17:54:57 -07007479 IWL_WARNING("Could not cancel scan.\n");
7480 else {
7481 IWL_DEBUG_INFO("Committing rxon.flags = 0x%04X\n",
7482 flags);
7483 priv->staging_rxon.flags = cpu_to_le32(flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007484 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007485 }
7486 }
7487 mutex_unlock(&priv->mutex);
7488
7489 return count;
7490}
7491
7492static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
7493
7494static ssize_t show_filter_flags(struct device *d,
7495 struct device_attribute *attr, char *buf)
7496{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007497 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007498
7499 return sprintf(buf, "0x%04X\n",
7500 le32_to_cpu(priv->active_rxon.filter_flags));
7501}
7502
7503static ssize_t store_filter_flags(struct device *d,
7504 struct device_attribute *attr,
7505 const char *buf, size_t count)
7506{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007507 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
Zhu Yib481de92007-09-25 17:54:57 -07007508 u32 filter_flags = simple_strtoul(buf, NULL, 0);
7509
7510 mutex_lock(&priv->mutex);
7511 if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
7512 /* Cancel any currently running scans... */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007513 if (iwl3945_scan_cancel_timeout(priv, 100))
Zhu Yib481de92007-09-25 17:54:57 -07007514 IWL_WARNING("Could not cancel scan.\n");
7515 else {
7516 IWL_DEBUG_INFO("Committing rxon.filter_flags = "
7517 "0x%04X\n", filter_flags);
7518 priv->staging_rxon.filter_flags =
7519 cpu_to_le32(filter_flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007520 iwl3945_commit_rxon(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007521 }
7522 }
7523 mutex_unlock(&priv->mutex);
7524
7525 return count;
7526}
7527
7528static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
7529 store_filter_flags);
7530
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007531#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -07007532
7533static ssize_t show_measurement(struct device *d,
7534 struct device_attribute *attr, char *buf)
7535{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007536 struct iwl3945_priv *priv = dev_get_drvdata(d);
7537 struct iwl3945_spectrum_notification measure_report;
Zhu Yib481de92007-09-25 17:54:57 -07007538 u32 size = sizeof(measure_report), len = 0, ofs = 0;
7539 u8 *data = (u8 *) & measure_report;
7540 unsigned long flags;
7541
7542 spin_lock_irqsave(&priv->lock, flags);
7543 if (!(priv->measurement_status & MEASUREMENT_READY)) {
7544 spin_unlock_irqrestore(&priv->lock, flags);
7545 return 0;
7546 }
7547 memcpy(&measure_report, &priv->measure_report, size);
7548 priv->measurement_status = 0;
7549 spin_unlock_irqrestore(&priv->lock, flags);
7550
7551 while (size && (PAGE_SIZE - len)) {
7552 hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
7553 PAGE_SIZE - len, 1);
7554 len = strlen(buf);
7555 if (PAGE_SIZE - len)
7556 buf[len++] = '\n';
7557
7558 ofs += 16;
7559 size -= min(size, 16U);
7560 }
7561
7562 return len;
7563}
7564
7565static ssize_t store_measurement(struct device *d,
7566 struct device_attribute *attr,
7567 const char *buf, size_t count)
7568{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007569 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007570 struct ieee80211_measurement_params params = {
7571 .channel = le16_to_cpu(priv->active_rxon.channel),
7572 .start_time = cpu_to_le64(priv->last_tsf),
7573 .duration = cpu_to_le16(1),
7574 };
7575 u8 type = IWL_MEASURE_BASIC;
7576 u8 buffer[32];
7577 u8 channel;
7578
7579 if (count) {
7580 char *p = buffer;
7581 strncpy(buffer, buf, min(sizeof(buffer), count));
7582 channel = simple_strtoul(p, NULL, 0);
7583 if (channel)
7584 params.channel = channel;
7585
7586 p = buffer;
7587 while (*p && *p != ' ')
7588 p++;
7589 if (*p)
7590 type = simple_strtoul(p + 1, NULL, 0);
7591 }
7592
7593 IWL_DEBUG_INFO("Invoking measurement of type %d on "
7594 "channel %d (for '%s')\n", type, params.channel, buf);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007595 iwl3945_get_measurement(priv, &params, type);
Zhu Yib481de92007-09-25 17:54:57 -07007596
7597 return count;
7598}
7599
7600static DEVICE_ATTR(measurement, S_IRUSR | S_IWUSR,
7601 show_measurement, store_measurement);
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007602#endif /* CONFIG_IWL3945_SPECTRUM_MEASUREMENT */
Zhu Yib481de92007-09-25 17:54:57 -07007603
Zhu Yib481de92007-09-25 17:54:57 -07007604static ssize_t store_retry_rate(struct device *d,
7605 struct device_attribute *attr,
7606 const char *buf, size_t count)
7607{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007608 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007609
7610 priv->retry_rate = simple_strtoul(buf, NULL, 0);
7611 if (priv->retry_rate <= 0)
7612 priv->retry_rate = 1;
7613
7614 return count;
7615}
7616
7617static ssize_t show_retry_rate(struct device *d,
7618 struct device_attribute *attr, char *buf)
7619{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007620 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007621 return sprintf(buf, "%d", priv->retry_rate);
7622}
7623
7624static DEVICE_ATTR(retry_rate, S_IWUSR | S_IRUSR, show_retry_rate,
7625 store_retry_rate);
7626
7627static ssize_t store_power_level(struct device *d,
7628 struct device_attribute *attr,
7629 const char *buf, size_t count)
7630{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007631 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007632 int rc;
7633 int mode;
7634
7635 mode = simple_strtoul(buf, NULL, 0);
7636 mutex_lock(&priv->mutex);
7637
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007638 if (!iwl3945_is_ready(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07007639 rc = -EAGAIN;
7640 goto out;
7641 }
7642
7643 if ((mode < 1) || (mode > IWL_POWER_LIMIT) || (mode == IWL_POWER_AC))
7644 mode = IWL_POWER_AC;
7645 else
7646 mode |= IWL_POWER_ENABLED;
7647
7648 if (mode != priv->power_mode) {
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007649 rc = iwl3945_send_power_mode(priv, IWL_POWER_LEVEL(mode));
Zhu Yib481de92007-09-25 17:54:57 -07007650 if (rc) {
7651 IWL_DEBUG_MAC80211("failed setting power mode.\n");
7652 goto out;
7653 }
7654 priv->power_mode = mode;
7655 }
7656
7657 rc = count;
7658
7659 out:
7660 mutex_unlock(&priv->mutex);
7661 return rc;
7662}
7663
7664#define MAX_WX_STRING 80
7665
7666/* Values are in microsecond */
7667static const s32 timeout_duration[] = {
7668 350000,
7669 250000,
7670 75000,
7671 37000,
7672 25000,
7673};
7674static const s32 period_duration[] = {
7675 400000,
7676 700000,
7677 1000000,
7678 1000000,
7679 1000000
7680};
7681
7682static ssize_t show_power_level(struct device *d,
7683 struct device_attribute *attr, char *buf)
7684{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007685 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007686 int level = IWL_POWER_LEVEL(priv->power_mode);
7687 char *p = buf;
7688
7689 p += sprintf(p, "%d ", level);
7690 switch (level) {
7691 case IWL_POWER_MODE_CAM:
7692 case IWL_POWER_AC:
7693 p += sprintf(p, "(AC)");
7694 break;
7695 case IWL_POWER_BATTERY:
7696 p += sprintf(p, "(BATTERY)");
7697 break;
7698 default:
7699 p += sprintf(p,
7700 "(Timeout %dms, Period %dms)",
7701 timeout_duration[level - 1] / 1000,
7702 period_duration[level - 1] / 1000);
7703 }
7704
7705 if (!(priv->power_mode & IWL_POWER_ENABLED))
7706 p += sprintf(p, " OFF\n");
7707 else
7708 p += sprintf(p, " \n");
7709
7710 return (p - buf + 1);
7711
7712}
7713
7714static DEVICE_ATTR(power_level, S_IWUSR | S_IRUSR, show_power_level,
7715 store_power_level);
7716
7717static ssize_t show_channels(struct device *d,
7718 struct device_attribute *attr, char *buf)
7719{
Johannes Berg8318d782008-01-24 19:38:38 +01007720 /* all this shit doesn't belong into sysfs anyway */
7721 return 0;
Zhu Yib481de92007-09-25 17:54:57 -07007722}
7723
7724static DEVICE_ATTR(channels, S_IRUSR, show_channels, NULL);
7725
7726static ssize_t show_statistics(struct device *d,
7727 struct device_attribute *attr, char *buf)
7728{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007729 struct iwl3945_priv *priv = dev_get_drvdata(d);
7730 u32 size = sizeof(struct iwl3945_notif_statistics);
Zhu Yib481de92007-09-25 17:54:57 -07007731 u32 len = 0, ofs = 0;
7732 u8 *data = (u8 *) & priv->statistics;
7733 int rc = 0;
7734
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007735 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007736 return -EAGAIN;
7737
7738 mutex_lock(&priv->mutex);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007739 rc = iwl3945_send_statistics_request(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007740 mutex_unlock(&priv->mutex);
7741
7742 if (rc) {
7743 len = sprintf(buf,
7744 "Error sending statistics request: 0x%08X\n", rc);
7745 return len;
7746 }
7747
7748 while (size && (PAGE_SIZE - len)) {
7749 hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
7750 PAGE_SIZE - len, 1);
7751 len = strlen(buf);
7752 if (PAGE_SIZE - len)
7753 buf[len++] = '\n';
7754
7755 ofs += 16;
7756 size -= min(size, 16U);
7757 }
7758
7759 return len;
7760}
7761
7762static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
7763
7764static ssize_t show_antenna(struct device *d,
7765 struct device_attribute *attr, char *buf)
7766{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007767 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007768
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007769 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007770 return -EAGAIN;
7771
7772 return sprintf(buf, "%d\n", priv->antenna);
7773}
7774
7775static ssize_t store_antenna(struct device *d,
7776 struct device_attribute *attr,
7777 const char *buf, size_t count)
7778{
7779 int ant;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007780 struct iwl3945_priv *priv = dev_get_drvdata(d);
Zhu Yib481de92007-09-25 17:54:57 -07007781
7782 if (count == 0)
7783 return 0;
7784
7785 if (sscanf(buf, "%1i", &ant) != 1) {
7786 IWL_DEBUG_INFO("not in hex or decimal form.\n");
7787 return count;
7788 }
7789
7790 if ((ant >= 0) && (ant <= 2)) {
7791 IWL_DEBUG_INFO("Setting antenna select to %d.\n", ant);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007792 priv->antenna = (enum iwl3945_antenna)ant;
Zhu Yib481de92007-09-25 17:54:57 -07007793 } else
7794 IWL_DEBUG_INFO("Bad antenna select value %d.\n", ant);
7795
7796
7797 return count;
7798}
7799
7800static DEVICE_ATTR(antenna, S_IWUSR | S_IRUGO, show_antenna, store_antenna);
7801
7802static ssize_t show_status(struct device *d,
7803 struct device_attribute *attr, char *buf)
7804{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007805 struct iwl3945_priv *priv = (struct iwl3945_priv *)d->driver_data;
7806 if (!iwl3945_is_alive(priv))
Zhu Yib481de92007-09-25 17:54:57 -07007807 return -EAGAIN;
7808 return sprintf(buf, "0x%08x\n", (int)priv->status);
7809}
7810
7811static DEVICE_ATTR(status, S_IRUGO, show_status, NULL);
7812
7813static ssize_t dump_error_log(struct device *d,
7814 struct device_attribute *attr,
7815 const char *buf, size_t count)
7816{
7817 char *p = (char *)buf;
7818
7819 if (p[0] == '1')
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007820 iwl3945_dump_nic_error_log((struct iwl3945_priv *)d->driver_data);
Zhu Yib481de92007-09-25 17:54:57 -07007821
7822 return strnlen(buf, count);
7823}
7824
7825static DEVICE_ATTR(dump_errors, S_IWUSR, NULL, dump_error_log);
7826
7827static ssize_t dump_event_log(struct device *d,
7828 struct device_attribute *attr,
7829 const char *buf, size_t count)
7830{
7831 char *p = (char *)buf;
7832
7833 if (p[0] == '1')
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007834 iwl3945_dump_nic_event_log((struct iwl3945_priv *)d->driver_data);
Zhu Yib481de92007-09-25 17:54:57 -07007835
7836 return strnlen(buf, count);
7837}
7838
7839static DEVICE_ATTR(dump_events, S_IWUSR, NULL, dump_event_log);
7840
7841/*****************************************************************************
7842 *
7843 * driver setup and teardown
7844 *
7845 *****************************************************************************/
7846
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007847static void iwl3945_setup_deferred_work(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07007848{
7849 priv->workqueue = create_workqueue(DRV_NAME);
7850
7851 init_waitqueue_head(&priv->wait_command_queue);
7852
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007853 INIT_WORK(&priv->up, iwl3945_bg_up);
7854 INIT_WORK(&priv->restart, iwl3945_bg_restart);
7855 INIT_WORK(&priv->rx_replenish, iwl3945_bg_rx_replenish);
7856 INIT_WORK(&priv->scan_completed, iwl3945_bg_scan_completed);
7857 INIT_WORK(&priv->request_scan, iwl3945_bg_request_scan);
7858 INIT_WORK(&priv->abort_scan, iwl3945_bg_abort_scan);
7859 INIT_WORK(&priv->rf_kill, iwl3945_bg_rf_kill);
7860 INIT_WORK(&priv->beacon_update, iwl3945_bg_beacon_update);
Abhijeet Kolekar5ec03972008-05-05 10:22:48 +08007861 INIT_WORK(&priv->set_monitor, iwl3945_bg_set_monitor);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007862 INIT_DELAYED_WORK(&priv->post_associate, iwl3945_bg_post_associate);
7863 INIT_DELAYED_WORK(&priv->init_alive_start, iwl3945_bg_init_alive_start);
7864 INIT_DELAYED_WORK(&priv->alive_start, iwl3945_bg_alive_start);
7865 INIT_DELAYED_WORK(&priv->scan_check, iwl3945_bg_scan_check);
Zhu Yib481de92007-09-25 17:54:57 -07007866
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007867 iwl3945_hw_setup_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007868
7869 tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007870 iwl3945_irq_tasklet, (unsigned long)priv);
Zhu Yib481de92007-09-25 17:54:57 -07007871}
7872
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007873static void iwl3945_cancel_deferred_work(struct iwl3945_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07007874{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007875 iwl3945_hw_cancel_deferred_work(priv);
Zhu Yib481de92007-09-25 17:54:57 -07007876
Joonwoo Parke47eb6a2007-11-29 10:42:49 +09007877 cancel_delayed_work_sync(&priv->init_alive_start);
Zhu Yib481de92007-09-25 17:54:57 -07007878 cancel_delayed_work(&priv->scan_check);
7879 cancel_delayed_work(&priv->alive_start);
7880 cancel_delayed_work(&priv->post_associate);
7881 cancel_work_sync(&priv->beacon_update);
7882}
7883
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007884static struct attribute *iwl3945_sysfs_entries[] = {
Zhu Yib481de92007-09-25 17:54:57 -07007885 &dev_attr_antenna.attr,
7886 &dev_attr_channels.attr,
7887 &dev_attr_dump_errors.attr,
7888 &dev_attr_dump_events.attr,
7889 &dev_attr_flags.attr,
7890 &dev_attr_filter_flags.attr,
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007891#ifdef CONFIG_IWL3945_SPECTRUM_MEASUREMENT
Zhu Yib481de92007-09-25 17:54:57 -07007892 &dev_attr_measurement.attr,
7893#endif
7894 &dev_attr_power_level.attr,
Zhu Yib481de92007-09-25 17:54:57 -07007895 &dev_attr_retry_rate.attr,
Zhu Yib481de92007-09-25 17:54:57 -07007896 &dev_attr_rs_window.attr,
7897 &dev_attr_statistics.attr,
7898 &dev_attr_status.attr,
7899 &dev_attr_temperature.attr,
Zhu Yib481de92007-09-25 17:54:57 -07007900 &dev_attr_tx_power.attr,
7901
7902 NULL
7903};
7904
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007905static struct attribute_group iwl3945_attribute_group = {
Zhu Yib481de92007-09-25 17:54:57 -07007906 .name = NULL, /* put in device directory */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007907 .attrs = iwl3945_sysfs_entries,
Zhu Yib481de92007-09-25 17:54:57 -07007908};
7909
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007910static struct ieee80211_ops iwl3945_hw_ops = {
7911 .tx = iwl3945_mac_tx,
7912 .start = iwl3945_mac_start,
7913 .stop = iwl3945_mac_stop,
7914 .add_interface = iwl3945_mac_add_interface,
7915 .remove_interface = iwl3945_mac_remove_interface,
7916 .config = iwl3945_mac_config,
7917 .config_interface = iwl3945_mac_config_interface,
7918 .configure_filter = iwl3945_configure_filter,
7919 .set_key = iwl3945_mac_set_key,
7920 .get_stats = iwl3945_mac_get_stats,
7921 .get_tx_stats = iwl3945_mac_get_tx_stats,
7922 .conf_tx = iwl3945_mac_conf_tx,
7923 .get_tsf = iwl3945_mac_get_tsf,
7924 .reset_tsf = iwl3945_mac_reset_tsf,
7925 .beacon_update = iwl3945_mac_beacon_update,
7926 .hw_scan = iwl3945_mac_hw_scan
Zhu Yib481de92007-09-25 17:54:57 -07007927};
7928
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007929static int iwl3945_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Zhu Yib481de92007-09-25 17:54:57 -07007930{
7931 int err = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007932 struct iwl3945_priv *priv;
Zhu Yib481de92007-09-25 17:54:57 -07007933 struct ieee80211_hw *hw;
Tomas Winkler82b9a122008-03-04 18:09:30 -08007934 struct iwl_3945_cfg *cfg = (struct iwl_3945_cfg *)(ent->driver_data);
Zhu Yib481de92007-09-25 17:54:57 -07007935 int i;
Mohamed Abbas0359fac2008-03-28 16:21:08 -07007936 unsigned long flags;
Zhu Yi5a66926a2008-01-14 17:46:18 -08007937 DECLARE_MAC_BUF(mac);
Zhu Yib481de92007-09-25 17:54:57 -07007938
Cahill, Ben M6440adb2007-11-29 11:09:55 +08007939 /* Disabling hardware scan means that mac80211 will perform scans
7940 * "the hard way", rather than using device's scan. */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007941 if (iwl3945_param_disable_hw_scan) {
Zhu Yib481de92007-09-25 17:54:57 -07007942 IWL_DEBUG_INFO("Disabling hw_scan\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007943 iwl3945_hw_ops.hw_scan = NULL;
Zhu Yib481de92007-09-25 17:54:57 -07007944 }
7945
Ron Rindjunskydfe7d452008-04-15 16:01:45 -07007946 if ((iwl3945_param_queues_num > IWL39_MAX_NUM_QUEUES) ||
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007947 (iwl3945_param_queues_num < IWL_MIN_NUM_QUEUES)) {
Zhu Yib481de92007-09-25 17:54:57 -07007948 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
Ron Rindjunskydfe7d452008-04-15 16:01:45 -07007949 IWL_MIN_NUM_QUEUES, IWL39_MAX_NUM_QUEUES);
Zhu Yib481de92007-09-25 17:54:57 -07007950 err = -EINVAL;
7951 goto out;
7952 }
7953
7954 /* mac80211 allocates memory for this device instance, including
7955 * space for this driver's private structure */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007956 hw = ieee80211_alloc_hw(sizeof(struct iwl3945_priv), &iwl3945_hw_ops);
Zhu Yib481de92007-09-25 17:54:57 -07007957 if (hw == NULL) {
7958 IWL_ERROR("Can not allocate network device\n");
7959 err = -ENOMEM;
7960 goto out;
7961 }
7962 SET_IEEE80211_DEV(hw, &pdev->dev);
7963
Johannes Bergf51359a2007-10-28 14:53:36 +01007964 hw->rate_control_algorithm = "iwl-3945-rs";
7965
Zhu Yib481de92007-09-25 17:54:57 -07007966 IWL_DEBUG_INFO("*** LOAD DRIVER ***\n");
7967 priv = hw->priv;
7968 priv->hw = hw;
7969
7970 priv->pci_dev = pdev;
Tomas Winkler82b9a122008-03-04 18:09:30 -08007971 priv->cfg = cfg;
Cahill, Ben M6440adb2007-11-29 11:09:55 +08007972
7973 /* Select antenna (may be helpful if only one antenna is connected) */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007974 priv->antenna = (enum iwl3945_antenna)iwl3945_param_antenna;
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08007975#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08007976 iwl3945_debug_level = iwl3945_param_debug;
Zhu Yib481de92007-09-25 17:54:57 -07007977 atomic_set(&priv->restrict_refcnt, 0);
7978#endif
7979 priv->retry_rate = 1;
7980
7981 priv->ibss_beacon = NULL;
7982
Bruno Randolf566bfe52008-05-08 19:15:40 +02007983 /* Tell mac80211 our characteristics */
7984 hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
7985 IEEE80211_HW_SIGNAL_DBM |
7986 IEEE80211_HW_NOISE_DBM;
Zhu Yib481de92007-09-25 17:54:57 -07007987
Cahill, Ben M6440adb2007-11-29 11:09:55 +08007988 /* 4 EDCA QOS priorities */
Zhu Yib481de92007-09-25 17:54:57 -07007989 hw->queues = 4;
7990
7991 spin_lock_init(&priv->lock);
7992 spin_lock_init(&priv->power_data.lock);
7993 spin_lock_init(&priv->sta_lock);
7994 spin_lock_init(&priv->hcmd_lock);
7995
7996 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
7997 INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
7998
7999 INIT_LIST_HEAD(&priv->free_frames);
8000
8001 mutex_init(&priv->mutex);
8002 if (pci_enable_device(pdev)) {
8003 err = -ENODEV;
8004 goto out_ieee80211_free_hw;
8005 }
8006
8007 pci_set_master(pdev);
8008
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008009 /* Clear the driver's (not device's) station table */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008010 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008011
8012 priv->data_retry_limit = -1;
8013 priv->ieee_channels = NULL;
8014 priv->ieee_rates = NULL;
Johannes Berg8318d782008-01-24 19:38:38 +01008015 priv->band = IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07008016
8017 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
8018 if (!err)
8019 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
8020 if (err) {
8021 printk(KERN_WARNING DRV_NAME ": No suitable DMA available.\n");
8022 goto out_pci_disable_device;
8023 }
8024
8025 pci_set_drvdata(pdev, priv);
8026 err = pci_request_regions(pdev, DRV_NAME);
8027 if (err)
8028 goto out_pci_disable_device;
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008029
Zhu Yib481de92007-09-25 17:54:57 -07008030 /* We disable the RETRY_TIMEOUT register (0x41) to keep
8031 * PCI Tx retries from interfering with C3 CPU state */
8032 pci_write_config_byte(pdev, 0x41, 0x00);
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008033
Zhu Yib481de92007-09-25 17:54:57 -07008034 priv->hw_base = pci_iomap(pdev, 0, 0);
8035 if (!priv->hw_base) {
8036 err = -ENODEV;
8037 goto out_pci_release_regions;
8038 }
8039
8040 IWL_DEBUG_INFO("pci_resource_len = 0x%08llx\n",
8041 (unsigned long long) pci_resource_len(pdev, 0));
8042 IWL_DEBUG_INFO("pci_resource_base = %p\n", priv->hw_base);
8043
8044 /* Initialize module parameter values here */
8045
Cahill, Ben M6440adb2007-11-29 11:09:55 +08008046 /* Disable radio (SW RF KILL) via parameter when loading driver */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008047 if (iwl3945_param_disable) {
Zhu Yib481de92007-09-25 17:54:57 -07008048 set_bit(STATUS_RF_KILL_SW, &priv->status);
8049 IWL_DEBUG_INFO("Radio disabled.\n");
8050 }
8051
8052 priv->iw_mode = IEEE80211_IF_TYPE_STA;
8053
Zhu Yib481de92007-09-25 17:54:57 -07008054 printk(KERN_INFO DRV_NAME
Tomas Winkler82b9a122008-03-04 18:09:30 -08008055 ": Detected Intel Wireless WiFi Link %s\n", priv->cfg->name);
Zhu Yib481de92007-09-25 17:54:57 -07008056
8057 /* Device-specific setup */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008058 if (iwl3945_hw_set_hw_setting(priv)) {
Zhu Yib481de92007-09-25 17:54:57 -07008059 IWL_ERROR("failed to set hw settings\n");
Zhu Yib481de92007-09-25 17:54:57 -07008060 goto out_iounmap;
8061 }
8062
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008063 if (iwl3945_param_qos_enable)
Zhu Yib481de92007-09-25 17:54:57 -07008064 priv->qos_data.qos_enable = 1;
8065
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008066 iwl3945_reset_qos(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008067
8068 priv->qos_data.qos_active = 0;
8069 priv->qos_data.qos_cap.val = 0;
Zhu Yib481de92007-09-25 17:54:57 -07008070
Johannes Berg8318d782008-01-24 19:38:38 +01008071 iwl3945_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008072 iwl3945_setup_deferred_work(priv);
8073 iwl3945_setup_rx_handlers(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008074
8075 priv->rates_mask = IWL_RATES_MASK;
8076 /* If power management is turned on, default to AC mode */
8077 priv->power_mode = IWL_POWER_AC;
8078 priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
8079
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008080 spin_lock_irqsave(&priv->lock, flags);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008081 iwl3945_disable_interrupts(priv);
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008082 spin_unlock_irqrestore(&priv->lock, flags);
Jes Sorensen49df2b32007-10-26 16:10:39 +02008083
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008084 err = sysfs_create_group(&pdev->dev.kobj, &iwl3945_attribute_group);
Zhu Yib481de92007-09-25 17:54:57 -07008085 if (err) {
8086 IWL_ERROR("failed to create sysfs device attributes\n");
Zhu Yib481de92007-09-25 17:54:57 -07008087 goto out_release_irq;
8088 }
8089
Zhu Yi5a66926a2008-01-14 17:46:18 -08008090 /* nic init */
8091 iwl3945_set_bit(priv, CSR_GIO_CHICKEN_BITS,
8092 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
8093
8094 iwl3945_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
8095 err = iwl3945_poll_bit(priv, CSR_GP_CNTRL,
8096 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
8097 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
8098 if (err < 0) {
8099 IWL_DEBUG_INFO("Failed to init the card\n");
8100 goto out_remove_sysfs;
8101 }
8102 /* Read the EEPROM */
8103 err = iwl3945_eeprom_init(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008104 if (err) {
Zhu Yi5a66926a2008-01-14 17:46:18 -08008105 IWL_ERROR("Unable to init EEPROM\n");
8106 goto out_remove_sysfs;
8107 }
8108 /* MAC Address location in EEPROM same for 3945/4965 */
8109 get_eeprom_mac(priv, priv->mac_addr);
8110 IWL_DEBUG_INFO("MAC address: %s\n", print_mac(mac, priv->mac_addr));
8111 SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
8112
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008113 err = iwl3945_init_channel_map(priv);
8114 if (err) {
8115 IWL_ERROR("initializing regulatory failed: %d\n", err);
8116 goto out_remove_sysfs;
8117 }
8118
8119 err = iwl3945_init_geos(priv);
8120 if (err) {
8121 IWL_ERROR("initializing geos failed: %d\n", err);
8122 goto out_free_channel_map;
8123 }
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008124
Zhu Yi5a66926a2008-01-14 17:46:18 -08008125 err = ieee80211_register_hw(priv->hw);
8126 if (err) {
8127 IWL_ERROR("Failed to register network device (error %d)\n", err);
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008128 goto out_free_geos;
Zhu Yib481de92007-09-25 17:54:57 -07008129 }
8130
Zhu Yi5a66926a2008-01-14 17:46:18 -08008131 priv->hw->conf.beacon_int = 100;
8132 priv->mac80211_registered = 1;
8133 pci_save_state(pdev);
8134 pci_disable_device(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008135
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08008136 err = iwl3945_rfkill_init(priv);
8137 if (err)
8138 IWL_ERROR("Unable to initialize RFKILL system. "
8139 "Ignoring error: %d\n", err);
8140
Zhu Yib481de92007-09-25 17:54:57 -07008141 return 0;
8142
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008143 out_free_geos:
8144 iwl3945_free_geos(priv);
8145 out_free_channel_map:
8146 iwl3945_free_channel_map(priv);
Zhu Yi5a66926a2008-01-14 17:46:18 -08008147 out_remove_sysfs:
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008148 sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
Zhu Yib481de92007-09-25 17:54:57 -07008149
8150 out_release_irq:
Zhu Yib481de92007-09-25 17:54:57 -07008151 destroy_workqueue(priv->workqueue);
8152 priv->workqueue = NULL;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008153 iwl3945_unset_hw_setting(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008154
8155 out_iounmap:
8156 pci_iounmap(pdev, priv->hw_base);
8157 out_pci_release_regions:
8158 pci_release_regions(pdev);
8159 out_pci_disable_device:
8160 pci_disable_device(pdev);
8161 pci_set_drvdata(pdev, NULL);
8162 out_ieee80211_free_hw:
8163 ieee80211_free_hw(priv->hw);
8164 out:
8165 return err;
8166}
8167
Reinette Chatrec83dbf62008-03-21 13:53:41 -07008168static void __devexit iwl3945_pci_remove(struct pci_dev *pdev)
Zhu Yib481de92007-09-25 17:54:57 -07008169{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008170 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008171 struct list_head *p, *q;
8172 int i;
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008173 unsigned long flags;
Zhu Yib481de92007-09-25 17:54:57 -07008174
8175 if (!priv)
8176 return;
8177
8178 IWL_DEBUG_INFO("*** UNLOAD DRIVER ***\n");
8179
Zhu Yib481de92007-09-25 17:54:57 -07008180 set_bit(STATUS_EXIT_PENDING, &priv->status);
Zhu Yib24d22b2007-12-19 13:59:52 +08008181
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008182 iwl3945_down(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008183
Mohamed Abbas0359fac2008-03-28 16:21:08 -07008184 /* make sure we flush any pending irq or
8185 * tasklet for the driver
8186 */
8187 spin_lock_irqsave(&priv->lock, flags);
8188 iwl3945_disable_interrupts(priv);
8189 spin_unlock_irqrestore(&priv->lock, flags);
8190
8191 iwl_synchronize_irq(priv);
8192
Zhu Yib481de92007-09-25 17:54:57 -07008193 /* Free MAC hash list for ADHOC */
8194 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++) {
8195 list_for_each_safe(p, q, &priv->ibss_mac_hash[i]) {
8196 list_del(p);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008197 kfree(list_entry(p, struct iwl3945_ibss_seq, list));
Zhu Yib481de92007-09-25 17:54:57 -07008198 }
8199 }
8200
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008201 sysfs_remove_group(&pdev->dev.kobj, &iwl3945_attribute_group);
Zhu Yib481de92007-09-25 17:54:57 -07008202
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08008203 iwl3945_rfkill_unregister(priv);
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008204 iwl3945_dealloc_ucode_pci(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008205
8206 if (priv->rxq.bd)
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008207 iwl3945_rx_queue_free(priv, &priv->rxq);
8208 iwl3945_hw_txq_ctx_free(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008209
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008210 iwl3945_unset_hw_setting(priv);
8211 iwl3945_clear_stations_table(priv);
Zhu Yib481de92007-09-25 17:54:57 -07008212
8213 if (priv->mac80211_registered) {
8214 ieee80211_unregister_hw(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07008215 }
8216
Mohamed Abbas6ef89d02007-10-25 17:15:47 +08008217 /*netif_stop_queue(dev); */
8218 flush_workqueue(priv->workqueue);
8219
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008220 /* ieee80211_unregister_hw calls iwl3945_mac_stop, which flushes
Zhu Yib481de92007-09-25 17:54:57 -07008221 * priv->workqueue... so we can't take down the workqueue
8222 * until now... */
8223 destroy_workqueue(priv->workqueue);
8224 priv->workqueue = NULL;
8225
Zhu Yib481de92007-09-25 17:54:57 -07008226 pci_iounmap(pdev, priv->hw_base);
8227 pci_release_regions(pdev);
8228 pci_disable_device(pdev);
8229 pci_set_drvdata(pdev, NULL);
8230
Reinette Chatre849e0dc2008-01-23 10:15:18 -08008231 iwl3945_free_channel_map(priv);
8232 iwl3945_free_geos(priv);
Emmanuel Grumbach261415f2008-05-29 16:35:25 +08008233 kfree(priv->scan);
Zhu Yib481de92007-09-25 17:54:57 -07008234 if (priv->ibss_beacon)
8235 dev_kfree_skb(priv->ibss_beacon);
8236
8237 ieee80211_free_hw(priv->hw);
8238}
8239
8240#ifdef CONFIG_PM
8241
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008242static int iwl3945_pci_suspend(struct pci_dev *pdev, pm_message_t state)
Zhu Yib481de92007-09-25 17:54:57 -07008243{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008244 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008245
Zhu Yie655b9f2008-01-24 02:19:38 -08008246 if (priv->is_open) {
8247 set_bit(STATUS_IN_SUSPEND, &priv->status);
8248 iwl3945_mac_stop(priv->hw);
8249 priv->is_open = 1;
8250 }
Zhu Yib481de92007-09-25 17:54:57 -07008251
Zhu Yib481de92007-09-25 17:54:57 -07008252 pci_set_power_state(pdev, PCI_D3hot);
8253
Zhu Yib481de92007-09-25 17:54:57 -07008254 return 0;
8255}
8256
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008257static int iwl3945_pci_resume(struct pci_dev *pdev)
Zhu Yib481de92007-09-25 17:54:57 -07008258{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008259 struct iwl3945_priv *priv = pci_get_drvdata(pdev);
Zhu Yib481de92007-09-25 17:54:57 -07008260
Zhu Yib481de92007-09-25 17:54:57 -07008261 pci_set_power_state(pdev, PCI_D0);
Zhu Yib481de92007-09-25 17:54:57 -07008262
Zhu Yie655b9f2008-01-24 02:19:38 -08008263 if (priv->is_open)
8264 iwl3945_mac_start(priv->hw);
Zhu Yib481de92007-09-25 17:54:57 -07008265
Zhu Yie655b9f2008-01-24 02:19:38 -08008266 clear_bit(STATUS_IN_SUSPEND, &priv->status);
Zhu Yib481de92007-09-25 17:54:57 -07008267 return 0;
8268}
8269
8270#endif /* CONFIG_PM */
8271
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08008272/*************** RFKILL FUNCTIONS **********/
8273#ifdef CONFIG_IWLWIFI_RFKILL
8274/* software rf-kill from user */
8275static int iwl3945_rfkill_soft_rf_kill(void *data, enum rfkill_state state)
8276{
8277 struct iwl3945_priv *priv = data;
8278 int err = 0;
8279
8280 if (!priv->rfkill_mngr.rfkill)
8281 return 0;
8282
8283 if (test_bit(STATUS_EXIT_PENDING, &priv->status))
8284 return 0;
8285
8286 IWL_DEBUG_RF_KILL("we recieved soft RFKILL set to state %d\n", state);
8287 mutex_lock(&priv->mutex);
8288
8289 switch (state) {
Zhu Yiacdfe9b2008-06-30 17:23:32 +08008290 case RFKILL_STATE_UNBLOCKED:
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08008291 iwl3945_radio_kill_sw(priv, 0);
8292 /* if HW rf-kill is set dont allow ON state */
8293 if (iwl3945_is_rfkill(priv))
8294 err = -EBUSY;
8295 break;
Zhu Yiacdfe9b2008-06-30 17:23:32 +08008296 case RFKILL_STATE_SOFT_BLOCKED:
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08008297 iwl3945_radio_kill_sw(priv, 1);
8298 if (!iwl3945_is_rfkill(priv))
8299 err = -EBUSY;
8300 break;
Zhu Yiacdfe9b2008-06-30 17:23:32 +08008301 default:
8302 IWL_WARNING("we recieved unexpected RFKILL state %d\n", state);
8303 break;
Abhijeet Kolekarebef2002008-06-30 17:23:18 +08008304 }
8305 mutex_unlock(&priv->mutex);
8306
8307 return err;
8308}
8309
8310int iwl3945_rfkill_init(struct iwl3945_priv *priv)
8311{
8312 struct device *device = wiphy_dev(priv->hw->wiphy);
8313 int ret = 0;
8314
8315 BUG_ON(device == NULL);
8316
8317 IWL_DEBUG_RF_KILL("Initializing RFKILL.\n");
8318 priv->rfkill_mngr.rfkill = rfkill_allocate(device, RFKILL_TYPE_WLAN);
8319 if (!priv->rfkill_mngr.rfkill) {
8320 IWL_ERROR("Unable to allocate rfkill device.\n");
8321 ret = -ENOMEM;
8322 goto error;
8323 }
8324
8325 priv->rfkill_mngr.rfkill->name = priv->cfg->name;
8326 priv->rfkill_mngr.rfkill->data = priv;
8327 priv->rfkill_mngr.rfkill->state = RFKILL_STATE_ON;
8328 priv->rfkill_mngr.rfkill->toggle_radio = iwl3945_rfkill_soft_rf_kill;
8329 priv->rfkill_mngr.rfkill->user_claim_unsupported = 1;
8330
8331 priv->rfkill_mngr.rfkill->dev.class->suspend = NULL;
8332 priv->rfkill_mngr.rfkill->dev.class->resume = NULL;
8333
8334 priv->rfkill_mngr.input_dev = input_allocate_device();
8335 if (!priv->rfkill_mngr.input_dev) {
8336 IWL_ERROR("Unable to allocate rfkill input device.\n");
8337 ret = -ENOMEM;
8338 goto freed_rfkill;
8339 }
8340
8341 priv->rfkill_mngr.input_dev->name = priv->cfg->name;
8342 priv->rfkill_mngr.input_dev->phys = wiphy_name(priv->hw->wiphy);
8343 priv->rfkill_mngr.input_dev->id.bustype = BUS_HOST;
8344 priv->rfkill_mngr.input_dev->id.vendor = priv->pci_dev->vendor;
8345 priv->rfkill_mngr.input_dev->dev.parent = device;
8346 priv->rfkill_mngr.input_dev->evbit[0] = BIT(EV_KEY);
8347 set_bit(KEY_WLAN, priv->rfkill_mngr.input_dev->keybit);
8348
8349 ret = rfkill_register(priv->rfkill_mngr.rfkill);
8350 if (ret) {
8351 IWL_ERROR("Unable to register rfkill: %d\n", ret);
8352 goto free_input_dev;
8353 }
8354
8355 ret = input_register_device(priv->rfkill_mngr.input_dev);
8356 if (ret) {
8357 IWL_ERROR("Unable to register rfkill input device: %d\n", ret);
8358 goto unregister_rfkill;
8359 }
8360
8361 IWL_DEBUG_RF_KILL("RFKILL initialization complete.\n");
8362 return ret;
8363
8364unregister_rfkill:
8365 rfkill_unregister(priv->rfkill_mngr.rfkill);
8366 priv->rfkill_mngr.rfkill = NULL;
8367
8368free_input_dev:
8369 input_free_device(priv->rfkill_mngr.input_dev);
8370 priv->rfkill_mngr.input_dev = NULL;
8371
8372freed_rfkill:
8373 if (priv->rfkill_mngr.rfkill != NULL)
8374 rfkill_free(priv->rfkill_mngr.rfkill);
8375 priv->rfkill_mngr.rfkill = NULL;
8376
8377error:
8378 IWL_DEBUG_RF_KILL("RFKILL initialization complete.\n");
8379 return ret;
8380}
8381
8382void iwl3945_rfkill_unregister(struct iwl3945_priv *priv)
8383{
8384
8385 if (priv->rfkill_mngr.input_dev)
8386 input_unregister_device(priv->rfkill_mngr.input_dev);
8387
8388 if (priv->rfkill_mngr.rfkill)
8389 rfkill_unregister(priv->rfkill_mngr.rfkill);
8390
8391 priv->rfkill_mngr.input_dev = NULL;
8392 priv->rfkill_mngr.rfkill = NULL;
8393}
8394
8395/* set rf-kill to the right state. */
8396void iwl3945_rfkill_set_hw_state(struct iwl3945_priv *priv)
8397{
8398
8399 if (!priv->rfkill_mngr.rfkill)
8400 return;
8401
8402 if (!iwl3945_is_rfkill(priv))
8403 priv->rfkill_mngr.rfkill->state = RFKILL_STATE_ON;
8404 else
8405 priv->rfkill_mngr.rfkill->state = RFKILL_STATE_OFF;
8406}
8407#endif
8408
Zhu Yib481de92007-09-25 17:54:57 -07008409/*****************************************************************************
8410 *
8411 * driver and module entry point
8412 *
8413 *****************************************************************************/
8414
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008415static struct pci_driver iwl3945_driver = {
Zhu Yib481de92007-09-25 17:54:57 -07008416 .name = DRV_NAME,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008417 .id_table = iwl3945_hw_card_ids,
8418 .probe = iwl3945_pci_probe,
8419 .remove = __devexit_p(iwl3945_pci_remove),
Zhu Yib481de92007-09-25 17:54:57 -07008420#ifdef CONFIG_PM
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008421 .suspend = iwl3945_pci_suspend,
8422 .resume = iwl3945_pci_resume,
Zhu Yib481de92007-09-25 17:54:57 -07008423#endif
8424};
8425
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008426static int __init iwl3945_init(void)
Zhu Yib481de92007-09-25 17:54:57 -07008427{
8428
8429 int ret;
8430 printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
8431 printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008432
8433 ret = iwl3945_rate_control_register();
8434 if (ret) {
8435 IWL_ERROR("Unable to register rate control algorithm: %d\n", ret);
8436 return ret;
8437 }
8438
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008439 ret = pci_register_driver(&iwl3945_driver);
Zhu Yib481de92007-09-25 17:54:57 -07008440 if (ret) {
8441 IWL_ERROR("Unable to initialize PCI module\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008442 goto error_register;
Zhu Yib481de92007-09-25 17:54:57 -07008443 }
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08008444#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008445 ret = driver_create_file(&iwl3945_driver.driver, &driver_attr_debug_level);
Zhu Yib481de92007-09-25 17:54:57 -07008446 if (ret) {
8447 IWL_ERROR("Unable to create driver sysfs file\n");
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008448 goto error_debug;
Zhu Yib481de92007-09-25 17:54:57 -07008449 }
8450#endif
8451
8452 return ret;
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008453
8454#ifdef CONFIG_IWL3945_DEBUG
8455error_debug:
8456 pci_unregister_driver(&iwl3945_driver);
8457#endif
8458error_register:
8459 iwl3945_rate_control_unregister();
8460 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07008461}
8462
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008463static void __exit iwl3945_exit(void)
Zhu Yib481de92007-09-25 17:54:57 -07008464{
Christoph Hellwigc8b0e6e2007-10-25 17:15:51 +08008465#ifdef CONFIG_IWL3945_DEBUG
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008466 driver_remove_file(&iwl3945_driver.driver, &driver_attr_debug_level);
Zhu Yib481de92007-09-25 17:54:57 -07008467#endif
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008468 pci_unregister_driver(&iwl3945_driver);
Reinette Chatre897e1cf2008-03-28 16:21:09 -07008469 iwl3945_rate_control_unregister();
Zhu Yib481de92007-09-25 17:54:57 -07008470}
8471
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008472module_param_named(antenna, iwl3945_param_antenna, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008473MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008474module_param_named(disable, iwl3945_param_disable, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008475MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008476module_param_named(hwcrypto, iwl3945_param_hwcrypto, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008477MODULE_PARM_DESC(hwcrypto,
8478 "using hardware crypto engine (default 0 [software])\n");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008479module_param_named(debug, iwl3945_param_debug, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008480MODULE_PARM_DESC(debug, "debug output mask");
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008481module_param_named(disable_hw_scan, iwl3945_param_disable_hw_scan, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008482MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
8483
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008484module_param_named(queues_num, iwl3945_param_queues_num, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008485MODULE_PARM_DESC(queues_num, "number of hw queues.");
8486
8487/* QoS */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008488module_param_named(qos_enable, iwl3945_param_qos_enable, int, 0444);
Zhu Yib481de92007-09-25 17:54:57 -07008489MODULE_PARM_DESC(qos_enable, "enable all QoS functionality");
8490
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08008491module_exit(iwl3945_exit);
8492module_init(iwl3945_init);