blob: c92424ca1a55370dcdaa7798cb6eb1ae6fbdd90c [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020063 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020064 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020066 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020067 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020068 phys_addr_t gtt_bus_addr;
Daniel Vetter73800422010-08-29 17:29:50 +020069 phys_addr_t gma_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020070 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020071 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000072 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020073 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000074 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010075 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020076 struct resource ifp_resource;
77 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020078 struct page *scratch_page;
79 dma_addr_t scratch_page_dma;
Daniel Vetterf51b7662010-04-14 00:29:52 +020080} intel_private;
81
Daniel Vetter1a997ff2010-09-08 21:18:53 +020082#define INTEL_GTT_GEN intel_private.driver->gen
83#define IS_G33 intel_private.driver->is_g33
84#define IS_PINEVIEW intel_private.driver->is_pineview
85#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000086#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020087
Daniel Vetter40807752010-11-06 11:18:58 +010088int intel_gtt_map_memory(struct page **pages, unsigned int num_entries,
89 struct scatterlist **sg_list, int *num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +020090{
91 struct sg_table st;
92 struct scatterlist *sg;
93 int i;
94
Daniel Vetter40807752010-11-06 11:18:58 +010095 if (*sg_list)
Daniel Vetterfefaa702010-09-11 22:12:11 +020096 return 0; /* already mapped (for e.g. resume */
97
Daniel Vetter40807752010-11-06 11:18:58 +010098 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +020099
Daniel Vetter40807752010-11-06 11:18:58 +0100100 if (sg_alloc_table(&st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +0100101 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200102
Daniel Vetter40807752010-11-06 11:18:58 +0100103 *sg_list = sg = st.sgl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200104
Daniel Vetter40807752010-11-06 11:18:58 +0100105 for (i = 0 ; i < num_entries; i++, sg = sg_next(sg))
106 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200107
Daniel Vetter40807752010-11-06 11:18:58 +0100108 *num_sg = pci_map_sg(intel_private.pcidev, *sg_list,
109 num_entries, PCI_DMA_BIDIRECTIONAL);
110 if (unlikely(!*num_sg))
Chris Wilson831cd442010-07-24 18:29:37 +0100111 goto err;
112
Daniel Vetterf51b7662010-04-14 00:29:52 +0200113 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100114
115err:
116 sg_free_table(&st);
117 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200118}
Daniel Vetter40807752010-11-06 11:18:58 +0100119EXPORT_SYMBOL(intel_gtt_map_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200120
Daniel Vetter40807752010-11-06 11:18:58 +0100121void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200122{
Daniel Vetter40807752010-11-06 11:18:58 +0100123 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200124 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
125
Daniel Vetter40807752010-11-06 11:18:58 +0100126 pci_unmap_sg(intel_private.pcidev, sg_list,
127 num_sg, PCI_DMA_BIDIRECTIONAL);
128
129 st.sgl = sg_list;
130 st.orig_nents = st.nents = num_sg;
131
132 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200133}
Daniel Vetter40807752010-11-06 11:18:58 +0100134EXPORT_SYMBOL(intel_gtt_unmap_memory);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200135
Daniel Vetterffdd7512010-08-27 17:51:29 +0200136static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200137{
138 return;
139}
140
141/* Exists to support ARGB cursors */
142static struct page *i8xx_alloc_pages(void)
143{
144 struct page *page;
145
146 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
147 if (page == NULL)
148 return NULL;
149
150 if (set_pages_uc(page, 4) < 0) {
151 set_pages_wb(page, 4);
152 __free_pages(page, 2);
153 return NULL;
154 }
155 get_page(page);
156 atomic_inc(&agp_bridge->current_memory_agp);
157 return page;
158}
159
160static void i8xx_destroy_pages(struct page *page)
161{
162 if (page == NULL)
163 return;
164
165 set_pages_wb(page, 4);
166 put_page(page);
167 __free_pages(page, 2);
168 atomic_dec(&agp_bridge->current_memory_agp);
169}
170
Daniel Vetter820647b2010-11-05 13:30:14 +0100171#define I810_GTT_ORDER 4
172static int i810_setup(void)
173{
174 u32 reg_addr;
175 char *gtt_table;
176
177 /* i81x does not preallocate the gtt. It's always 64kb in size. */
178 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
179 if (gtt_table == NULL)
180 return -ENOMEM;
181 intel_private.i81x_gtt_table = gtt_table;
182
183 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
184 reg_addr &= 0xfff80000;
185
186 intel_private.registers = ioremap(reg_addr, KB(64));
187 if (!intel_private.registers)
188 return -ENOMEM;
189
190 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
191 intel_private.registers+I810_PGETBL_CTL);
192
193 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
194
195 if ((readl(intel_private.registers+I810_DRAM_CTL)
196 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
197 dev_info(&intel_private.pcidev->dev,
198 "detected 4MB dedicated video ram\n");
199 intel_private.num_dcache_entries = 1024;
200 }
201
202 return 0;
203}
204
205static void i810_cleanup(void)
206{
207 writel(0, intel_private.registers+I810_PGETBL_CTL);
208 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
209}
210
Daniel Vetterff268602010-11-05 15:43:35 +0100211static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
212 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200213{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200214 int i;
215
Daniel Vetterff268602010-11-05 15:43:35 +0100216 if ((pg_start + mem->page_count)
217 > intel_private.num_dcache_entries)
218 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100219
Daniel Vetterff268602010-11-05 15:43:35 +0100220 if (!mem->is_flushed)
221 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100222
Daniel Vetterff268602010-11-05 15:43:35 +0100223 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
224 dma_addr_t addr = i << PAGE_SHIFT;
225 intel_private.driver->write_entry(addr,
226 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200227 }
Daniel Vetterff268602010-11-05 15:43:35 +0100228 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200229
Daniel Vetterff268602010-11-05 15:43:35 +0100230 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200231}
232
233/*
234 * The i810/i830 requires a physical address to program its mouse
235 * pointer into hardware.
236 * However the Xserver still writes to it through the agp aperture.
237 */
238static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
239{
240 struct agp_memory *new;
241 struct page *page;
242
243 switch (pg_count) {
244 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
245 break;
246 case 4:
247 /* kludge to get 4 physical pages for ARGB cursor */
248 page = i8xx_alloc_pages();
249 break;
250 default:
251 return NULL;
252 }
253
254 if (page == NULL)
255 return NULL;
256
257 new = agp_create_memory(pg_count);
258 if (new == NULL)
259 return NULL;
260
261 new->pages[0] = page;
262 if (pg_count == 4) {
263 /* kludge to get 4 physical pages for ARGB cursor */
264 new->pages[1] = new->pages[0] + 1;
265 new->pages[2] = new->pages[1] + 1;
266 new->pages[3] = new->pages[2] + 1;
267 }
268 new->page_count = pg_count;
269 new->num_scratch_pages = pg_count;
270 new->type = AGP_PHYS_MEMORY;
271 new->physical = page_to_phys(new->pages[0]);
272 return new;
273}
274
Daniel Vetterf51b7662010-04-14 00:29:52 +0200275static void intel_i810_free_by_type(struct agp_memory *curr)
276{
277 agp_free_key(curr->key);
278 if (curr->type == AGP_PHYS_MEMORY) {
279 if (curr->page_count == 4)
280 i8xx_destroy_pages(curr->pages[0]);
281 else {
282 agp_bridge->driver->agp_destroy_page(curr->pages[0],
283 AGP_PAGE_DESTROY_UNMAP);
284 agp_bridge->driver->agp_destroy_page(curr->pages[0],
285 AGP_PAGE_DESTROY_FREE);
286 }
287 agp_free_page_array(curr);
288 }
289 kfree(curr);
290}
291
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200292static int intel_gtt_setup_scratch_page(void)
293{
294 struct page *page;
295 dma_addr_t dma_addr;
296
297 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
298 if (page == NULL)
299 return -ENOMEM;
300 get_page(page);
301 set_pages_uc(page, 1);
302
Daniel Vetter40807752010-11-06 11:18:58 +0100303 if (intel_private.base.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200304 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
305 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
306 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
307 return -EINVAL;
308
309 intel_private.scratch_page_dma = dma_addr;
310 } else
311 intel_private.scratch_page_dma = page_to_phys(page);
312
313 intel_private.scratch_page = page;
314
315 return 0;
316}
317
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100318static void i810_write_entry(dma_addr_t addr, unsigned int entry,
319 unsigned int flags)
320{
321 u32 pte_flags = I810_PTE_VALID;
322
323 switch (flags) {
324 case AGP_DCACHE_MEMORY:
325 pte_flags |= I810_PTE_LOCAL;
326 break;
327 case AGP_USER_CACHED_MEMORY:
328 pte_flags |= I830_PTE_SYSTEM_CACHED;
329 break;
330 }
331
332 writel(addr | pte_flags, intel_private.gtt + entry);
333}
334
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000335static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100336 {32, 8192, 3},
337 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200338 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200339 {256, 65536, 6},
340 {512, 131072, 7},
341};
342
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000343static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200344{
345 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200346 u8 rdct;
347 int local = 0;
348 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200349 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200350
Daniel Vetter820647b2010-11-05 13:30:14 +0100351 if (INTEL_GTT_GEN == 1)
352 return 0; /* no stolen mem on i81x */
353
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200354 pci_read_config_word(intel_private.bridge_dev,
355 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200356
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200357 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
358 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200359 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
360 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200361 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200362 break;
363 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200364 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200365 break;
366 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200367 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200368 break;
369 case I830_GMCH_GMS_LOCAL:
370 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200371 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200372 MB(ddt[I830_RDRAM_DDT(rdct)]);
373 local = 1;
374 break;
375 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200376 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200377 break;
378 }
Daniel Vetter1a997ff2010-09-08 21:18:53 +0200379 } else if (INTEL_GTT_GEN == 6) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200380 /*
381 * SandyBridge has new memory control reg at 0x50.w
382 */
383 u16 snb_gmch_ctl;
384 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
385 switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
386 case SNB_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200387 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200388 break;
389 case SNB_GMCH_GMS_STOLEN_64M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200390 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200391 break;
392 case SNB_GMCH_GMS_STOLEN_96M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200393 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200394 break;
395 case SNB_GMCH_GMS_STOLEN_128M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200396 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200397 break;
398 case SNB_GMCH_GMS_STOLEN_160M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200399 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200400 break;
401 case SNB_GMCH_GMS_STOLEN_192M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200402 stolen_size = MB(192);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200403 break;
404 case SNB_GMCH_GMS_STOLEN_224M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200405 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200406 break;
407 case SNB_GMCH_GMS_STOLEN_256M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200408 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200409 break;
410 case SNB_GMCH_GMS_STOLEN_288M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200411 stolen_size = MB(288);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200412 break;
413 case SNB_GMCH_GMS_STOLEN_320M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200414 stolen_size = MB(320);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200415 break;
416 case SNB_GMCH_GMS_STOLEN_352M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200417 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200418 break;
419 case SNB_GMCH_GMS_STOLEN_384M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200420 stolen_size = MB(384);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200421 break;
422 case SNB_GMCH_GMS_STOLEN_416M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200423 stolen_size = MB(416);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200424 break;
425 case SNB_GMCH_GMS_STOLEN_448M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200426 stolen_size = MB(448);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200427 break;
428 case SNB_GMCH_GMS_STOLEN_480M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200429 stolen_size = MB(480);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200430 break;
431 case SNB_GMCH_GMS_STOLEN_512M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200432 stolen_size = MB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200433 break;
434 }
435 } else {
436 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
437 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200438 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200439 break;
440 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200441 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200442 break;
443 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200444 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200445 break;
446 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200447 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200448 break;
449 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200450 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200451 break;
452 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200453 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200454 break;
455 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200456 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200457 break;
458 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200459 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200460 break;
461 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200462 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200463 break;
464 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200465 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200466 break;
467 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200468 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200469 break;
470 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200471 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200472 break;
473 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200474 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200475 break;
476 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200477 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200478 break;
479 }
480 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200481
Chris Wilson1b6064d2010-11-23 12:33:54 +0000482 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200483 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200484 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200485 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200486 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200487 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200488 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200489 }
490
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000491 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200492}
493
Daniel Vetter20172842010-09-24 18:25:59 +0200494static void i965_adjust_pgetbl_size(unsigned int size_flag)
495{
496 u32 pgetbl_ctl, pgetbl_ctl2;
497
498 /* ensure that ppgtt is disabled */
499 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
500 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
501 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
502
503 /* write the new ggtt size */
504 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
505 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
506 pgetbl_ctl |= size_flag;
507 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
508}
509
510static unsigned int i965_gtt_total_entries(void)
511{
512 int size;
513 u32 pgetbl_ctl;
514 u16 gmch_ctl;
515
516 pci_read_config_word(intel_private.bridge_dev,
517 I830_GMCH_CTRL, &gmch_ctl);
518
519 if (INTEL_GTT_GEN == 5) {
520 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
521 case G4x_GMCH_SIZE_1M:
522 case G4x_GMCH_SIZE_VT_1M:
523 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
524 break;
525 case G4x_GMCH_SIZE_VT_1_5M:
526 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
527 break;
528 case G4x_GMCH_SIZE_2M:
529 case G4x_GMCH_SIZE_VT_2M:
530 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
531 break;
532 }
533 }
534
535 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
536
537 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
538 case I965_PGETBL_SIZE_128KB:
539 size = KB(128);
540 break;
541 case I965_PGETBL_SIZE_256KB:
542 size = KB(256);
543 break;
544 case I965_PGETBL_SIZE_512KB:
545 size = KB(512);
546 break;
547 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
548 case I965_PGETBL_SIZE_1MB:
549 size = KB(1024);
550 break;
551 case I965_PGETBL_SIZE_2MB:
552 size = KB(2048);
553 break;
554 case I965_PGETBL_SIZE_1_5MB:
555 size = KB(1024 + 512);
556 break;
557 default:
558 dev_info(&intel_private.pcidev->dev,
559 "unknown page table size, assuming 512KB\n");
560 size = KB(512);
561 }
562
563 return size/4;
564}
565
Daniel Vetterfbe40782010-08-27 17:12:41 +0200566static unsigned int intel_gtt_total_entries(void)
567{
568 int size;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200569
Daniel Vetter20172842010-09-24 18:25:59 +0200570 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
571 return i965_gtt_total_entries();
572 else if (INTEL_GTT_GEN == 6) {
Daniel Vetter210b23c2010-08-28 16:14:32 +0200573 u16 snb_gmch_ctl;
574
575 pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
576 switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
577 default:
578 case SNB_GTT_SIZE_0M:
579 printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
580 size = MB(0);
581 break;
582 case SNB_GTT_SIZE_1M:
583 size = MB(1);
584 break;
585 case SNB_GTT_SIZE_2M:
586 size = MB(2);
587 break;
588 }
589 return size/4;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200590 } else {
591 /* On previous hardware, the GTT size was just what was
592 * required to map the aperture.
593 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200594 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200595 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200596}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200597
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200598static unsigned int intel_gtt_mappable_entries(void)
599{
600 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200601
Daniel Vetter820647b2010-11-05 13:30:14 +0100602 if (INTEL_GTT_GEN == 1) {
603 u32 smram_miscc;
604
605 pci_read_config_dword(intel_private.bridge_dev,
606 I810_SMRAM_MISCC, &smram_miscc);
607
608 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
609 == I810_GFX_MEM_WIN_32M)
610 aperture_size = MB(32);
611 else
612 aperture_size = MB(64);
613 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100614 u16 gmch_ctrl;
615
616 pci_read_config_word(intel_private.bridge_dev,
617 I830_GMCH_CTRL, &gmch_ctrl);
618
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200619 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100620 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200621 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100622 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200623 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200624 /* 9xx supports large sizes, just look at the length */
625 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200626 }
627
628 return aperture_size >> PAGE_SHIFT;
629}
630
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200631static void intel_gtt_teardown_scratch_page(void)
632{
633 set_pages_wb(intel_private.scratch_page, 1);
634 pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
635 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
636 put_page(intel_private.scratch_page);
637 __free_page(intel_private.scratch_page);
638}
639
640static void intel_gtt_cleanup(void)
641{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200642 intel_private.driver->cleanup();
643
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200644 iounmap(intel_private.gtt);
645 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100646
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200647 intel_gtt_teardown_scratch_page();
648}
649
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200650static int intel_gtt_init(void)
651{
Daniel Vetterf67eab62010-08-29 17:27:36 +0200652 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200653 int ret;
654
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200655 ret = intel_private.driver->setup();
656 if (ret != 0)
657 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200658
659 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
660 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
661
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200662 /* save the PGETBL reg for resume */
663 intel_private.PGETBL_save =
664 readl(intel_private.registers+I810_PGETBL_CTL)
665 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000666 /* we only ever restore the register when enabling the PGTBL... */
667 if (HAS_PGTBL_EN)
668 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200669
Daniel Vetter0af9e922010-09-12 14:04:03 +0200670 dev_info(&intel_private.bridge_dev->dev,
671 "detected gtt size: %dK total, %dK mappable\n",
672 intel_private.base.gtt_total_entries * 4,
673 intel_private.base.gtt_mappable_entries * 4);
674
Daniel Vetterf67eab62010-08-29 17:27:36 +0200675 gtt_map_size = intel_private.base.gtt_total_entries * 4;
676
677 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
678 gtt_map_size);
679 if (!intel_private.gtt) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200680 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200681 iounmap(intel_private.registers);
682 return -ENOMEM;
683 }
684
685 global_cache_flush(); /* FIXME: ? */
686
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000687 intel_private.base.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200688
Dave Airliea46f3102011-01-12 11:38:37 +1000689 intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
690
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200691 ret = intel_gtt_setup_scratch_page();
692 if (ret != 0) {
693 intel_gtt_cleanup();
694 return ret;
695 }
696
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200697 return 0;
698}
699
Daniel Vetter3e921f92010-08-27 15:33:26 +0200700static int intel_fake_agp_fetch_size(void)
701{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100702 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200703 unsigned int aper_size;
704 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200705
706 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
707 / MB(1);
708
709 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200710 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100711 agp_bridge->current_size =
712 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200713 return aper_size;
714 }
715 }
716
717 return 0;
718}
719
Daniel Vetterae83dd52010-09-12 17:11:15 +0200720static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200721{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200722}
723
724/* The chipset_flush interface needs to get data that has already been
725 * flushed out of the CPU all the way out to main memory, because the GPU
726 * doesn't snoop those buffers.
727 *
728 * The 8xx series doesn't have the same lovely interface for flushing the
729 * chipset write buffers that the later chips do. According to the 865
730 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
731 * that buffer out, we just fill 1KB and clflush it out, on the assumption
732 * that it'll push whatever was in there out. It appears to work.
733 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200734static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200735{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000736 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200737
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000738 /* Forcibly evict everything from the CPU write buffers.
739 * clflush appears to be insufficient.
740 */
741 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200742
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000743 /* Now we've only seen documents for this magic bit on 855GM,
744 * we hope it exists for the other gen2 chipsets...
745 *
746 * Also works as advertised on my 845G.
747 */
748 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
749 intel_private.registers+I830_HIC);
750
751 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
752 if (time_after(jiffies, timeout))
753 break;
754
755 udelay(50);
756 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200757}
758
Daniel Vetter351bb272010-09-07 22:41:04 +0200759static void i830_write_entry(dma_addr_t addr, unsigned int entry,
760 unsigned int flags)
761{
762 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100763
Daniel Vetterb47cf662010-11-04 18:41:50 +0100764 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200765 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200766
767 writel(addr | pte_flags, intel_private.gtt + entry);
768}
769
Chris Wilsone380f602010-10-29 18:11:26 +0100770static bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200771{
Chris Wilson3f08e4e2010-09-14 20:15:22 +0100772 u32 gma_addr;
Chris Wilsone380f602010-10-29 18:11:26 +0100773 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200774
Daniel Vetter820647b2010-11-05 13:30:14 +0100775 if (INTEL_GTT_GEN <= 2)
Daniel Vetter2d2430c2010-08-29 17:35:30 +0200776 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
777 &gma_addr);
778 else
779 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
780 &gma_addr);
781
Daniel Vetter73800422010-08-29 17:29:50 +0200782 intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
783
Chris Wilsone380f602010-10-29 18:11:26 +0100784 if (INTEL_GTT_GEN >= 6)
785 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200786
Chris Wilson100519e2010-10-31 10:37:02 +0000787 if (INTEL_GTT_GEN == 2) {
788 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100789
Chris Wilson100519e2010-10-31 10:37:02 +0000790 pci_read_config_word(intel_private.bridge_dev,
791 I830_GMCH_CTRL, &gmch_ctrl);
792 gmch_ctrl |= I830_GMCH_ENABLED;
793 pci_write_config_word(intel_private.bridge_dev,
794 I830_GMCH_CTRL, gmch_ctrl);
795
796 pci_read_config_word(intel_private.bridge_dev,
797 I830_GMCH_CTRL, &gmch_ctrl);
798 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
799 dev_err(&intel_private.pcidev->dev,
800 "failed to enable the GTT: GMCH_CTRL=%x\n",
801 gmch_ctrl);
802 return false;
803 }
Chris Wilsone380f602010-10-29 18:11:26 +0100804 }
805
Chris Wilsonc97689d2010-12-23 10:40:38 +0000806 /* On the resume path we may be adjusting the PGTBL value, so
807 * be paranoid and flush all chipset write buffers...
808 */
809 if (INTEL_GTT_GEN >= 3)
810 writel(0, intel_private.registers+GFX_FLSH_CNTL);
811
Chris Wilsone380f602010-10-29 18:11:26 +0100812 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000813 writel(intel_private.PGETBL_save, reg);
814 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100815 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000816 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100817 readl(reg), intel_private.PGETBL_save);
818 return false;
819 }
820
Chris Wilsonc97689d2010-12-23 10:40:38 +0000821 if (INTEL_GTT_GEN >= 3)
822 writel(0, intel_private.registers+GFX_FLSH_CNTL);
823
Chris Wilsone380f602010-10-29 18:11:26 +0100824 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200825}
826
827static int i830_setup(void)
828{
829 u32 reg_addr;
830
831 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
832 reg_addr &= 0xfff80000;
833
834 intel_private.registers = ioremap(reg_addr, KB(64));
835 if (!intel_private.registers)
836 return -ENOMEM;
837
838 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
839
Daniel Vetter73800422010-08-29 17:29:50 +0200840 return 0;
841}
842
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200843static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200844{
Daniel Vetter73800422010-08-29 17:29:50 +0200845 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200846 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200847 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200848
849 return 0;
850}
851
Daniel Vetterffdd7512010-08-27 17:51:29 +0200852static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200853{
854 return 0;
855}
856
Daniel Vetter351bb272010-09-07 22:41:04 +0200857static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200858{
Chris Wilsone380f602010-10-29 18:11:26 +0100859 if (!intel_enable_gtt())
860 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200861
Chris Wilsonbee4a182011-01-21 10:54:32 +0000862 intel_private.clear_fake_agp = true;
Daniel Vetter73800422010-08-29 17:29:50 +0200863 agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200864
Daniel Vetterf51b7662010-04-14 00:29:52 +0200865 return 0;
866}
867
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200868static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200869{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200870 switch (flags) {
871 case 0:
872 case AGP_PHYS_MEMORY:
873 case AGP_USER_CACHED_MEMORY:
874 case AGP_USER_MEMORY:
875 return true;
876 }
877
878 return false;
879}
880
Daniel Vetter40807752010-11-06 11:18:58 +0100881void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
882 unsigned int sg_len,
883 unsigned int pg_start,
884 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200885{
886 struct scatterlist *sg;
887 unsigned int len, m;
888 int i, j;
889
890 j = pg_start;
891
892 /* sg may merge pages, but we have to separate
893 * per-page addr for GTT */
894 for_each_sg(sg_list, sg, sg_len, i) {
895 len = sg_dma_len(sg) >> PAGE_SHIFT;
896 for (m = 0; m < len; m++) {
897 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
898 intel_private.driver->write_entry(addr,
899 j, flags);
900 j++;
901 }
902 }
903 readl(intel_private.gtt+j-1);
904}
Daniel Vetter40807752010-11-06 11:18:58 +0100905EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
906
907void intel_gtt_insert_pages(unsigned int first_entry, unsigned int num_entries,
908 struct page **pages, unsigned int flags)
909{
910 int i, j;
911
912 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
913 dma_addr_t addr = page_to_phys(pages[i]);
914 intel_private.driver->write_entry(addr,
915 j, flags);
916 }
917 readl(intel_private.gtt+j-1);
918}
919EXPORT_SYMBOL(intel_gtt_insert_pages);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200920
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200921static int intel_fake_agp_insert_entries(struct agp_memory *mem,
922 off_t pg_start, int type)
923{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200924 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200925
Ben Widawsky5c042282011-10-17 15:51:55 -0700926 if (intel_private.base.do_idle_maps)
927 return -ENODEV;
928
Chris Wilsonbee4a182011-01-21 10:54:32 +0000929 if (intel_private.clear_fake_agp) {
930 int start = intel_private.base.stolen_size / PAGE_SIZE;
931 int end = intel_private.base.gtt_mappable_entries;
932 intel_gtt_clear_range(start, end - start);
933 intel_private.clear_fake_agp = false;
934 }
935
Daniel Vetterff268602010-11-05 15:43:35 +0100936 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
937 return i810_insert_dcache_entries(mem, pg_start, type);
938
Daniel Vetterf51b7662010-04-14 00:29:52 +0200939 if (mem->page_count == 0)
940 goto out;
941
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000942 if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200943 goto out_err;
944
Daniel Vetterf51b7662010-04-14 00:29:52 +0200945 if (type != mem->type)
946 goto out_err;
947
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200948 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200949 goto out_err;
950
951 if (!mem->is_flushed)
952 global_cache_flush();
953
Daniel Vetter40807752010-11-06 11:18:58 +0100954 if (intel_private.base.needs_dmar) {
955 ret = intel_gtt_map_memory(mem->pages, mem->page_count,
956 &mem->sg_list, &mem->num_sg);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200957 if (ret != 0)
958 return ret;
959
960 intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
961 pg_start, type);
Daniel Vetter40807752010-11-06 11:18:58 +0100962 } else
963 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
964 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200965
966out:
967 ret = 0;
968out_err:
969 mem->is_flushed = true;
970 return ret;
971}
972
Daniel Vetter40807752010-11-06 11:18:58 +0100973void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200974{
Daniel Vetter40807752010-11-06 11:18:58 +0100975 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200976
Daniel Vetter40807752010-11-06 11:18:58 +0100977 for (i = first_entry; i < (first_entry + num_entries); i++) {
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200978 intel_private.driver->write_entry(intel_private.scratch_page_dma,
979 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200980 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200981 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100982}
983EXPORT_SYMBOL(intel_gtt_clear_range);
984
985static int intel_fake_agp_remove_entries(struct agp_memory *mem,
986 off_t pg_start, int type)
987{
988 if (mem->page_count == 0)
989 return 0;
990
Ben Widawsky5c042282011-10-17 15:51:55 -0700991 if (intel_private.base.do_idle_maps)
992 return -ENODEV;
993
Dave Airlied15eda52011-01-12 11:39:48 +1000994 intel_gtt_clear_range(pg_start, mem->page_count);
995
Daniel Vetter40807752010-11-06 11:18:58 +0100996 if (intel_private.base.needs_dmar) {
997 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
998 mem->sg_list = NULL;
999 mem->num_sg = 0;
1000 }
1001
Daniel Vetterf51b7662010-04-14 00:29:52 +02001002 return 0;
1003}
1004
Daniel Vetterffdd7512010-08-27 17:51:29 +02001005static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
1006 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001007{
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001008 struct agp_memory *new;
1009
1010 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
1011 if (pg_count != intel_private.num_dcache_entries)
1012 return NULL;
1013
1014 new = agp_create_memory(1);
1015 if (new == NULL)
1016 return NULL;
1017
1018 new->type = AGP_DCACHE_MEMORY;
1019 new->page_count = pg_count;
1020 new->num_scratch_pages = 0;
1021 agp_free_page_array(new);
1022 return new;
1023 }
Daniel Vetterf51b7662010-04-14 00:29:52 +02001024 if (type == AGP_PHYS_MEMORY)
1025 return alloc_agpphysmem_i8xx(pg_count, type);
1026 /* always return NULL for other allocation types for now */
1027 return NULL;
1028}
1029
1030static int intel_alloc_chipset_flush_resource(void)
1031{
1032 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001033 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001034 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001035 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001036
1037 return ret;
1038}
1039
1040static void intel_i915_setup_chipset_flush(void)
1041{
1042 int ret;
1043 u32 temp;
1044
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001045 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001046 if (!(temp & 0x1)) {
1047 intel_alloc_chipset_flush_resource();
1048 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001049 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001050 } else {
1051 temp &= ~1;
1052
1053 intel_private.resource_valid = 1;
1054 intel_private.ifp_resource.start = temp;
1055 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1056 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1057 /* some BIOSes reserve this area in a pnp some don't */
1058 if (ret)
1059 intel_private.resource_valid = 0;
1060 }
1061}
1062
1063static void intel_i965_g33_setup_chipset_flush(void)
1064{
1065 u32 temp_hi, temp_lo;
1066 int ret;
1067
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001068 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
1069 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001070
1071 if (!(temp_lo & 0x1)) {
1072
1073 intel_alloc_chipset_flush_resource();
1074
1075 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001076 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001077 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001078 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +02001079 } else {
1080 u64 l64;
1081
1082 temp_lo &= ~0x1;
1083 l64 = ((u64)temp_hi << 32) | temp_lo;
1084
1085 intel_private.resource_valid = 1;
1086 intel_private.ifp_resource.start = l64;
1087 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1088 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1089 /* some BIOSes reserve this area in a pnp some don't */
1090 if (ret)
1091 intel_private.resource_valid = 0;
1092 }
1093}
1094
1095static void intel_i9xx_setup_flush(void)
1096{
1097 /* return if already configured */
1098 if (intel_private.ifp_resource.start)
1099 return;
1100
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001101 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001102 return;
1103
1104 /* setup a resource for this object */
1105 intel_private.ifp_resource.name = "Intel Flush Page";
1106 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1107
1108 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001109 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001110 intel_i965_g33_setup_chipset_flush();
1111 } else {
1112 intel_i915_setup_chipset_flush();
1113 }
1114
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001115 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001116 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001117 if (!intel_private.i9xx_flush_page)
1118 dev_err(&intel_private.pcidev->dev,
1119 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001120}
1121
Daniel Vetterae83dd52010-09-12 17:11:15 +02001122static void i9xx_cleanup(void)
1123{
1124 if (intel_private.i9xx_flush_page)
1125 iounmap(intel_private.i9xx_flush_page);
1126 if (intel_private.resource_valid)
1127 release_resource(&intel_private.ifp_resource);
1128 intel_private.ifp_resource.start = 0;
1129 intel_private.resource_valid = 0;
1130}
1131
Daniel Vetter1b263f22010-09-12 00:27:24 +02001132static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001133{
1134 if (intel_private.i9xx_flush_page)
1135 writel(1, intel_private.i9xx_flush_page);
1136}
1137
Chris Wilson71f45662010-12-14 11:29:23 +00001138static void i965_write_entry(dma_addr_t addr,
1139 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001140 unsigned int flags)
1141{
Chris Wilson71f45662010-12-14 11:29:23 +00001142 u32 pte_flags;
1143
1144 pte_flags = I810_PTE_VALID;
1145 if (flags == AGP_USER_CACHED_MEMORY)
1146 pte_flags |= I830_PTE_SYSTEM_CACHED;
1147
Daniel Vettera6963592010-09-11 14:01:43 +02001148 /* Shift high bits down */
1149 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001150 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001151}
1152
Daniel Vetter90cb1492010-09-11 23:55:20 +02001153static bool gen6_check_flags(unsigned int flags)
1154{
1155 return true;
1156}
1157
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001158static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
1159 unsigned int flags)
1160{
1161 unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
1162 unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
1163 u32 pte_flags;
1164
Zhenyu Wang897ef192010-11-02 17:30:47 +08001165 if (type_mask == AGP_USER_MEMORY)
Chris Wilson85ccc352010-10-22 14:59:29 +01001166 pte_flags = GEN6_PTE_UNCACHED | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001167 else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
Zhenyu Wangd1108522010-11-02 17:30:46 +08001168 pte_flags = GEN6_PTE_LLC_MLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001169 if (gfdt)
1170 pte_flags |= GEN6_PTE_GFDT;
1171 } else { /* set 'normal'/'cached' to LLC by default */
Zhenyu Wangd1108522010-11-02 17:30:46 +08001172 pte_flags = GEN6_PTE_LLC | I810_PTE_VALID;
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001173 if (gfdt)
1174 pte_flags |= GEN6_PTE_GFDT;
1175 }
1176
1177 /* gen6 has bit11-4 for physical addr bit39-32 */
1178 addr |= (addr >> 28) & 0xff0;
1179 writel(addr | pte_flags, intel_private.gtt + entry);
1180}
1181
Daniel Vetterae83dd52010-09-12 17:11:15 +02001182static void gen6_cleanup(void)
1183{
1184}
1185
Ben Widawsky5c042282011-10-17 15:51:55 -07001186/* Certain Gen5 chipsets require require idling the GPU before
1187 * unmapping anything from the GTT when VT-d is enabled.
1188 */
Ben Widawsky5c042282011-10-17 15:51:55 -07001189static inline int needs_idle_maps(void)
1190{
Keith Packarda08185a2011-10-28 10:28:00 -07001191#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky5c042282011-10-17 15:51:55 -07001192 const unsigned short gpu_devid = intel_private.pcidev->device;
Keith Packarda08185a2011-10-28 10:28:00 -07001193 extern int intel_iommu_gfx_mapped;
Ben Widawsky5c042282011-10-17 15:51:55 -07001194
1195 /* Query intel_iommu to see if we need the workaround. Presumably that
1196 * was loaded first.
1197 */
1198 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
1199 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
1200 intel_iommu_gfx_mapped)
1201 return 1;
Keith Packarda08185a2011-10-28 10:28:00 -07001202#endif
Ben Widawsky5c042282011-10-17 15:51:55 -07001203 return 0;
1204}
1205
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001206static int i9xx_setup(void)
1207{
1208 u32 reg_addr;
1209
1210 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1211
1212 reg_addr &= 0xfff80000;
1213
1214 intel_private.registers = ioremap(reg_addr, 128 * 4096);
1215 if (!intel_private.registers)
1216 return -ENOMEM;
1217
1218 if (INTEL_GTT_GEN == 3) {
1219 u32 gtt_addr;
Chris Wilson3f08e4e2010-09-14 20:15:22 +01001220
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001221 pci_read_config_dword(intel_private.pcidev,
1222 I915_PTEADDR, &gtt_addr);
1223 intel_private.gtt_bus_addr = gtt_addr;
1224 } else {
1225 u32 gtt_offset;
1226
1227 switch (INTEL_GTT_GEN) {
1228 case 5:
1229 case 6:
1230 gtt_offset = MB(2);
1231 break;
1232 case 4:
1233 default:
1234 gtt_offset = KB(512);
1235 break;
1236 }
1237 intel_private.gtt_bus_addr = reg_addr + gtt_offset;
1238 }
1239
Dan Carpenter35b09c92011-10-28 14:42:41 +03001240 if (needs_idle_maps())
Ben Widawsky5c042282011-10-17 15:51:55 -07001241 intel_private.base.do_idle_maps = 1;
1242
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001243 intel_i9xx_setup_flush();
1244
1245 return 0;
1246}
1247
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001248static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001249 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001250 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001251 .aperture_sizes = intel_fake_agp_sizes,
1252 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001253 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001254 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001255 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001256 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001257 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001258 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001259 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001260 .insert_memory = intel_fake_agp_insert_entries,
1261 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001262 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001263 .free_by_type = intel_i810_free_by_type,
1264 .agp_alloc_page = agp_generic_alloc_page,
1265 .agp_alloc_pages = agp_generic_alloc_pages,
1266 .agp_destroy_page = agp_generic_destroy_page,
1267 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001268};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001269
Daniel Vetterbdd30722010-09-12 12:34:44 +02001270static const struct intel_gtt_driver i81x_gtt_driver = {
1271 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001272 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001273 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001274 .setup = i810_setup,
1275 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001276 .check_flags = i830_check_flags,
1277 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001278};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001279static const struct intel_gtt_driver i8xx_gtt_driver = {
1280 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001281 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001282 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001283 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001284 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001285 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001286 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001287 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001288};
1289static const struct intel_gtt_driver i915_gtt_driver = {
1290 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001291 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001292 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001293 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001294 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001295 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001296 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001297 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001298 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001299};
1300static const struct intel_gtt_driver g33_gtt_driver = {
1301 .gen = 3,
1302 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001303 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001304 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001305 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001306 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001307 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001308 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001309};
1310static const struct intel_gtt_driver pineview_gtt_driver = {
1311 .gen = 3,
1312 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001313 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001314 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001315 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001316 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001317 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001318 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001319};
1320static const struct intel_gtt_driver i965_gtt_driver = {
1321 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001322 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001323 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001324 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001325 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001326 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001327 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001328 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001329};
1330static const struct intel_gtt_driver g4x_gtt_driver = {
1331 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001332 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001333 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001334 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001335 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001336 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001337 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001338};
1339static const struct intel_gtt_driver ironlake_gtt_driver = {
1340 .gen = 5,
1341 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001342 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001343 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001344 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001345 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001346 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001347 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001348};
1349static const struct intel_gtt_driver sandybridge_gtt_driver = {
1350 .gen = 6,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001351 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001352 .cleanup = gen6_cleanup,
Daniel Vetter97ef1bd2010-09-09 17:52:20 +02001353 .write_entry = gen6_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001354 .dma_mask_size = 40,
Daniel Vetter90cb1492010-09-11 23:55:20 +02001355 .check_flags = gen6_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001356 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001357};
1358
Daniel Vetter02c026c2010-08-24 19:39:48 +02001359/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1360 * driver and gmch_driver must be non-null, and find_gmch will determine
1361 * which one should be used if a gmch_chip_id is present.
1362 */
1363static const struct intel_gtt_driver_description {
1364 unsigned int gmch_chip_id;
1365 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001366 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001367} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001368 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001369 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001370 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001371 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001372 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001373 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001374 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001375 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001376 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001377 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001378 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001379 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001380 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001381 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001382 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001383 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001384 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001385 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001386 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001387 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001388 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001389 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001390 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001391 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001392 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001393 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001394 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001395 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001396 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001397 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001398 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001399 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001400 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001401 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001402 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001403 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001404 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001405 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001406 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001407 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001408 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001409 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001410 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001411 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001412 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001413 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001414 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001415 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001416 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001417 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001418 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001419 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001420 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001421 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001422 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001423 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001424 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001425 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001426 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001427 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001428 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001429 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001430 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001431 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001432 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001433 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001434 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001435 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001436 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001437 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001438 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001439 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001440 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001441 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001442 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001443 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001444 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001445 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001446 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001447 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001448 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001449 "Sandybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001450 { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001451 "Sandybridge", &sandybridge_gtt_driver },
Jesse Barnes246d08b2011-02-17 11:50:19 -08001452 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT1_IG,
1453 "Ivybridge", &sandybridge_gtt_driver },
1454 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_GT2_IG,
1455 "Ivybridge", &sandybridge_gtt_driver },
1456 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT1_IG,
1457 "Ivybridge", &sandybridge_gtt_driver },
1458 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_M_GT2_IG,
1459 "Ivybridge", &sandybridge_gtt_driver },
1460 { PCI_DEVICE_ID_INTEL_IVYBRIDGE_S_GT1_IG,
1461 "Ivybridge", &sandybridge_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001462 { 0, NULL, NULL }
1463};
1464
1465static int find_gmch(u16 device)
1466{
1467 struct pci_dev *gmch_device;
1468
1469 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1470 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1471 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1472 device, gmch_device);
1473 }
1474
1475 if (!gmch_device)
1476 return 0;
1477
1478 intel_private.pcidev = gmch_device;
1479 return 1;
1480}
1481
Daniel Vettere2404e72010-09-08 17:29:51 +02001482int intel_gmch_probe(struct pci_dev *pdev,
Daniel Vetter02c026c2010-08-24 19:39:48 +02001483 struct agp_bridge_data *bridge)
1484{
1485 int i, mask;
Daniel Vetterff268602010-11-05 15:43:35 +01001486 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001487
1488 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
1489 if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001490 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001491 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001492 break;
1493 }
1494 }
1495
Daniel Vetterff268602010-11-05 15:43:35 +01001496 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001497 return 0;
1498
Daniel Vetterff268602010-11-05 15:43:35 +01001499 bridge->driver = &intel_fake_agp_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001500 bridge->dev_private_data = &intel_private;
1501 bridge->dev = pdev;
1502
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001503 intel_private.bridge_dev = pci_dev_get(pdev);
1504
Daniel Vetter02c026c2010-08-24 19:39:48 +02001505 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
1506
Daniel Vetter22533b42010-09-12 16:38:55 +02001507 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001508 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1509 dev_err(&intel_private.pcidev->dev,
1510 "set gfx device dma mask %d-bit failed!\n", mask);
1511 else
1512 pci_set_consistent_dma_mask(intel_private.pcidev,
1513 DMA_BIT_MASK(mask));
1514
Daniel Vetter820647b2010-11-05 13:30:14 +01001515 /*if (bridge->driver == &intel_810_driver)
1516 return 1;*/
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001517
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001518 if (intel_gtt_init() != 0)
1519 return 0;
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001520
Daniel Vetter02c026c2010-08-24 19:39:48 +02001521 return 1;
1522}
Daniel Vettere2404e72010-09-08 17:29:51 +02001523EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001524
Chris Wilsonc64f7ba2010-11-23 14:24:24 +00001525const struct intel_gtt *intel_gtt_get(void)
Daniel Vetter19966752010-09-06 20:08:44 +02001526{
1527 return &intel_private.base;
1528}
1529EXPORT_SYMBOL(intel_gtt_get);
1530
Daniel Vetter40ce6572010-11-05 18:12:18 +01001531void intel_gtt_chipset_flush(void)
1532{
1533 if (intel_private.driver->chipset_flush)
1534 intel_private.driver->chipset_flush();
1535}
1536EXPORT_SYMBOL(intel_gtt_chipset_flush);
1537
Daniel Vettere2404e72010-09-08 17:29:51 +02001538void intel_gmch_remove(struct pci_dev *pdev)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001539{
1540 if (intel_private.pcidev)
1541 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001542 if (intel_private.bridge_dev)
1543 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001544}
Daniel Vettere2404e72010-09-08 17:29:51 +02001545EXPORT_SYMBOL(intel_gmch_remove);
1546
1547MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1548MODULE_LICENSE("GPL and additional rights");