blob: 54d1a63517c5e482ae8d71a58eeeed2584007203 [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinasbbe88882007-05-08 22:27:46 +010022#define TTB_S (1 << 1)
Jon Callan73b63ef2008-11-06 13:23:09 +000023#define TTB_RGN_NC (0 << 3)
24#define TTB_RGN_OC_WBWA (1 << 3)
Catalin Marinasbbe88882007-05-08 22:27:46 +010025#define TTB_RGN_OC_WT (2 << 3)
26#define TTB_RGN_OC_WB (3 << 3)
Tony Thompsonba3c0262009-05-30 14:00:15 +010027#define TTB_NOS (1 << 5)
28#define TTB_IRGN_NC ((0 << 0) | (0 << 6))
29#define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
30#define TTB_IRGN_WT ((1 << 0) | (0 << 6))
31#define TTB_IRGN_WB ((1 << 0) | (1 << 6))
Catalin Marinasbbe88882007-05-08 22:27:46 +010032
Tony Thompsonba3c0262009-05-30 14:00:15 +010033/* PTWs cacheable, inner WB not shareable, outer WB not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010034#define TTB_FLAGS_UP TTB_IRGN_WB|TTB_RGN_OC_WB
35#define PMD_FLAGS_UP PMD_SECT_WB
36
Tony Thompsonba3c0262009-05-30 14:00:15 +010037/* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
Russell Kingf00ec482010-09-04 10:47:48 +010038#define TTB_FLAGS_SMP TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
39#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Jon Callan73b63ef2008-11-06 13:23:09 +000040
Catalin Marinasbbe88882007-05-08 22:27:46 +010041ENTRY(cpu_v7_proc_init)
42 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010043ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010044
45ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010046 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
47 bic r0, r0, #0x1000 @ ...i............
48 bic r0, r0, #0x0006 @ .............ca.
49 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010050 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010051ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010052
53/*
54 * cpu_v7_reset(loc)
55 *
56 * Perform a soft reset of the system. Put the CPU into the
57 * same state as it would be if it had been reset, and branch
58 * to what would be the reset vector.
59 *
60 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010061 *
62 * This code must be executed using a flat identity mapping with
63 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010064 */
65 .align 5
66ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010067 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
68 bic r1, r1, #0x1 @ ...............m
69 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
70 isb
Catalin Marinasbbe88882007-05-08 22:27:46 +010071 mov pc, r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010072ENDPROC(cpu_v7_reset)
Catalin Marinasbbe88882007-05-08 22:27:46 +010073
74/*
75 * cpu_v7_do_idle()
76 *
77 * Idle the processor (eg, wait for interrupt).
78 *
79 * IRQs are already disabled.
80 */
81ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000082 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010083 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010084 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010085ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010086
87ENTRY(cpu_v7_dcache_clean_area)
88#ifndef TLB_CAN_READ_FROM_L1_CACHE
89 dcache_line_size r2, r3
901: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
91 add r0, r0, r2
92 subs r1, r1, r2
93 bhi 1b
94 dsb
95#endif
96 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010097ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010098
99/*
100 * cpu_v7_switch_mm(pgd_phys, tsk)
101 *
102 * Set the translation table base pointer to be pgd_phys
103 *
104 * - pgd_phys - physical address of new TTB
105 *
106 * It is assumed that:
107 * - we are not using split page tables
108 */
109ENTRY(cpu_v7_switch_mm)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100110#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100111 mov r2, #0
112 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100113 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
114 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100115#ifdef CONFIG_ARM_ERRATA_430973
116 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
117#endif
Russell King07989b72011-06-09 10:10:27 +0100118#ifdef CONFIG_ARM_ERRATA_754322
119 dsb
120#endif
121 mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
122 isb
1231: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100124 isb
Will Deaconfcbdc5fe2011-02-28 18:15:16 +0100125#ifdef CONFIG_ARM_ERRATA_754322
126 dsb
127#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100128 mcr p15, 0, r1, c13, c0, 1 @ set context ID
129 isb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100130#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100131 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100132ENDPROC(cpu_v7_switch_mm)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100133
134/*
135 * cpu_v7_set_pte_ext(ptep, pte)
136 *
137 * Set a level 2 translation table entry.
138 *
139 * - ptep - pointer to level 2 translation table entry
Russell Kingd30e45e2010-11-16 00:16:01 +0000140 * (hardware version is stored at +2048 bytes)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100141 * - pte - PTE value to store
142 * - ext - value for extended PTE bits
Catalin Marinasbbe88882007-05-08 22:27:46 +0100143 */
144ENTRY(cpu_v7_set_pte_ext)
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100145#ifdef CONFIG_MMU
Russell Kingd30e45e2010-11-16 00:16:01 +0000146 str r1, [r0] @ linux version
Catalin Marinasbbe88882007-05-08 22:27:46 +0100147
148 bic r3, r1, #0x000003f0
Russell King3f69c0c2008-09-15 17:23:10 +0100149 bic r3, r3, #PTE_TYPE_MASK
Catalin Marinasbbe88882007-05-08 22:27:46 +0100150 orr r3, r3, r2
151 orr r3, r3, #PTE_EXT_AP0 | 2
152
Russell Kingb1cce6b2008-11-04 10:52:28 +0000153 tst r1, #1 << 4
Russell King3f69c0c2008-09-15 17:23:10 +0100154 orrne r3, r3, #PTE_EXT_TEX(1)
155
Russell King36bb94b2010-11-16 08:40:36 +0000156 eor r1, r1, #L_PTE_DIRTY
157 tst r1, #L_PTE_RDONLY | L_PTE_DIRTY
158 orrne r3, r3, #PTE_EXT_APX
Catalin Marinasbbe88882007-05-08 22:27:46 +0100159
160 tst r1, #L_PTE_USER
161 orrne r3, r3, #PTE_EXT_AP1
Catalin Marinas247055a2010-09-13 16:03:21 +0100162#ifdef CONFIG_CPU_USE_DOMAINS
163 @ allow kernel read/write access to read-only user pages
Catalin Marinasbbe88882007-05-08 22:27:46 +0100164 tstne r3, #PTE_EXT_APX
165 bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
Catalin Marinas247055a2010-09-13 16:03:21 +0100166#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100167
Russell King9522d7e2010-11-16 00:23:31 +0000168 tst r1, #L_PTE_XN
169 orrne r3, r3, #PTE_EXT_XN
Catalin Marinasbbe88882007-05-08 22:27:46 +0100170
Russell King3f69c0c2008-09-15 17:23:10 +0100171 tst r1, #L_PTE_YOUNG
172 tstne r1, #L_PTE_PRESENT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100173 moveq r3, #0
174
Dave Martin874d5d32011-01-14 00:43:01 +0100175 ARM( str r3, [r0, #2048]! )
176 THUMB( add r0, r0, #2048 )
177 THUMB( str r3, [r0] )
Catalin Marinasbbe88882007-05-08 22:27:46 +0100178 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100179#endif
Catalin Marinasbbe88882007-05-08 22:27:46 +0100180 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100181ENDPROC(cpu_v7_set_pte_ext)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100182
Dave Martin78a8f3c2011-06-23 17:26:19 +0100183 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100184 .align
185
Russell Kingf6b0fa02011-02-06 15:48:39 +0000186 /*
187 * Memory region attributes with SCTLR.TRE=1
188 *
189 * n = TEX[0],C,B
190 * TR = PRRR[2n+1:2n] - memory type
191 * IR = NMRR[2n+1:2n] - inner cacheable property
192 * OR = NMRR[2n+17:2n+16] - outer cacheable property
193 *
194 * n TR IR OR
195 * UNCACHED 000 00
196 * BUFFERABLE 001 10 00 00
197 * WRITETHROUGH 010 10 10 10
198 * WRITEBACK 011 10 11 11
199 * reserved 110
200 * WRITEALLOC 111 10 01 01
201 * DEV_SHARED 100 01
202 * DEV_NONSHARED 100 01
203 * DEV_WC 001 10
204 * DEV_CACHED 011 10
205 *
206 * Other attributes:
207 *
208 * DS0 = PRRR[16] = 0 - device shareable property
209 * DS1 = PRRR[17] = 1 - device shareable property
210 * NS0 = PRRR[18] = 0 - normal shareable property
211 * NS1 = PRRR[19] = 1 - normal shareable property
212 * NOS = PRRR[24+n] = 1 - not outer shareable
213 */
214.equ PRRR, 0xff0a81a8
215.equ NMRR, 0x40e040e0
216
217/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
218.globl cpu_v7_suspend_size
Russell King111b20d2011-06-22 15:41:58 +0100219.equ cpu_v7_suspend_size, 4 * 9
Russell King29ea23f2011-04-02 10:08:55 +0100220#ifdef CONFIG_PM_SLEEP
Russell Kingf6b0fa02011-02-06 15:48:39 +0000221ENTRY(cpu_v7_do_suspend)
222 stmfd sp!, {r4 - r11, lr}
223 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
224 mrc p15, 0, r5, c13, c0, 1 @ Context ID
Russell King111b20d2011-06-22 15:41:58 +0100225 mrc p15, 0, r6, c13, c0, 3 @ User r/o thread ID
226 stmia r0!, {r4 - r6}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000227 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
228 mrc p15, 0, r7, c2, c0, 0 @ TTB 0
229 mrc p15, 0, r8, c2, c0, 1 @ TTB 1
230 mrc p15, 0, r9, c1, c0, 0 @ Control register
231 mrc p15, 0, r10, c1, c0, 1 @ Auxiliary control register
232 mrc p15, 0, r11, c1, c0, 2 @ Co-processor access control
Russell King111b20d2011-06-22 15:41:58 +0100233 stmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000234 ldmfd sp!, {r4 - r11, pc}
235ENDPROC(cpu_v7_do_suspend)
236
237ENTRY(cpu_v7_do_resume)
238 mov ip, #0
239 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
240 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King111b20d2011-06-22 15:41:58 +0100241 ldmia r0!, {r4 - r6}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000242 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
243 mcr p15, 0, r5, c13, c0, 1 @ Context ID
Russell King111b20d2011-06-22 15:41:58 +0100244 mcr p15, 0, r6, c13, c0, 3 @ User r/o thread ID
245 ldmia r0, {r6 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000246 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
247 mcr p15, 0, r7, c2, c0, 0 @ TTB 0
248 mcr p15, 0, r8, c2, c0, 1 @ TTB 1
249 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300250 mcr p15, 0, r10, c1, c0, 1 @ Auxiliary control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000251 mcr p15, 0, r11, c1, c0, 2 @ Co-processor access control
252 ldr r4, =PRRR @ PRRR
253 ldr r5, =NMRR @ NMRR
254 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
255 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
256 isb
257 mov r0, r9 @ control register
258 mov r2, r7, lsr #14 @ get TTB0 base
259 mov r2, r2, lsl #14
260 ldr r3, cpu_resume_l1_flags
261 b cpu_resume_mmu
262ENDPROC(cpu_v7_do_resume)
263cpu_resume_l1_flags:
264 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_SMP)
265 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_FLAGS_UP)
266#else
267#define cpu_v7_do_suspend 0
268#define cpu_v7_do_resume 0
269#endif
270
Russell King5085f3f2010-10-01 15:37:05 +0100271 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100272
273/*
274 * __v7_setup
275 *
276 * Initialise TLB, Caches, and MMU state ready to switch the MMU
277 * on. Return in r0 the new CP15 C1 control register setting.
278 *
279 * We automatically detect if we have a Harvard cache, and use the
280 * Harvard cache control instructions insead of the unified cache
281 * control instructions.
282 *
283 * This should be able to cover all ARMv7 cores.
284 *
285 * It is assumed that:
286 * - cache type register is implemented
287 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100288__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100289__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000290 mov r10, #(1 << 0) @ TLB ops broadcasting
291 b 1f
292__v7_ca15mp_setup:
293 mov r10, #0
2941:
Jon Callan73b63ef2008-11-06 13:23:09 +0000295#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100296 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
297 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02eb2009-11-04 12:16:38 +0000298 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000299 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
300 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
301 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000302#endif
Daniel Walker14eff182010-09-17 16:42:10 +0100303__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100304 adr r12, __v7_setup_stack @ the local stack
305 stmia r12, {r0-r5, r7, r9, r11, lr}
306 bl v7_flush_dcache_all
307 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100308
309 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
310 and r10, r0, #0xff000000 @ ARM?
311 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100312 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100313 and r5, r0, #0x00f00000 @ variant
314 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100315 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
316 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100317
Will Deacon64918482010-09-14 09:50:03 +0100318 /* Cortex-A8 Errata */
319 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
320 teq r0, r10
321 bne 2f
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100322#ifdef CONFIG_ARM_ERRATA_430973
Russell King1946d6e2009-06-01 12:50:33 +0100323 teq r5, #0x00100000 @ only present in r1p*
324 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
325 orreq r10, r10, #(1 << 6) @ set IBE to 1
326 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100327#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100328#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100329 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100330 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
331 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
332 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
333 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100334#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100335#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100336 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100337 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
338 tsteq r10, #1 << 22
339 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
340 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100341#endif
Will Deacon9f050272010-09-14 09:51:43 +0100342 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100343
Will Deacon9f050272010-09-14 09:51:43 +0100344 /* Cortex-A9 Errata */
3452: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
346 teq r0, r10
347 bne 3f
348#ifdef CONFIG_ARM_ERRATA_742230
349 cmp r6, #0x22 @ only present up to r2p2
350 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
351 orrle r10, r10, #1 << 4 @ set bit #4
352 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
353#endif
Will Deacona672e992010-09-14 09:53:02 +0100354#ifdef CONFIG_ARM_ERRATA_742231
355 teq r6, #0x20 @ present in r2p0
356 teqne r6, #0x21 @ present in r2p1
357 teqne r6, #0x22 @ present in r2p2
358 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
359 orreq r10, r10, #1 << 12 @ set bit #12
360 orreq r10, r10, #1 << 22 @ set bit #22
361 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
362#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100363#ifdef CONFIG_ARM_ERRATA_743622
364 teq r6, #0x20 @ present in r2p0
365 teqne r6, #0x21 @ present in r2p1
366 teqne r6, #0x22 @ present in r2p2
367 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
368 orreq r10, r10, #1 << 6 @ set bit #6
369 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
370#endif
Will Deacon9a27c272011-02-18 16:36:35 +0100371#ifdef CONFIG_ARM_ERRATA_751472
372 cmp r6, #0x30 @ present prior to r3p0
373 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
374 orrlt r10, r10, #1 << 11 @ set bit #11
375 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
376#endif
Will Deacon9f050272010-09-14 09:51:43 +0100377
3783: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100379#ifdef HARVARD_CACHE
380 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
381#endif
382 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100383#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100384 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
385 mcr p15, 0, r10, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100386 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
387 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasd4279582011-05-26 11:22:44 +0100388 ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
389 ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
390 mcr p15, 0, r8, c2, c0, 1 @ load TTB1
Russell Kingf6b0fa02011-02-06 15:48:39 +0000391 ldr r5, =PRRR @ PRRR
392 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100393 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
394 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100395#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100396 adr r5, v7_crval
397 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100398#ifdef CONFIG_CPU_ENDIAN_BE8
399 orr r6, r6, #1 << 25 @ big-endian page tables
400#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100401#ifdef CONFIG_SWP_EMULATE
402 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
403 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
404#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100405 mrc p15, 0, r0, c1, c0, 0 @ read control register
406 bic r0, r0, r5 @ clear bits them
407 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100408 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100409 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100410ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100411
Russell Kingb1cce6b2008-11-04 10:52:28 +0000412 /* AT
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100413 * TFR EV X F I D LR S
414 * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
Russell Kingb1cce6b2008-11-04 10:52:28 +0000415 * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100416 * 1 0 110 0011 1100 .111 1101 < we want
Catalin Marinasbbe88882007-05-08 22:27:46 +0100417 */
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100418 .type v7_crval, #object
419v7_crval:
Catalin Marinas213fb2a2009-05-30 14:00:16 +0100420 crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
Catalin Marinasbbe88882007-05-08 22:27:46 +0100421
422__v7_setup_stack:
423 .space 4 * 11 @ 11 registers
424
Russell King5085f3f2010-10-01 15:37:05 +0100425 __INITDATA
426
Dave Martin78a8f3c2011-06-23 17:26:19 +0100427 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
428 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100429
Russell King5085f3f2010-10-01 15:37:05 +0100430 .section ".rodata"
431
Dave Martin78a8f3c2011-06-23 17:26:19 +0100432 string cpu_arch_name, "armv7"
433 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100434 .align
435
436 .section ".proc.info.init", #alloc, #execinstr
437
Pawel Molldc939cd2011-05-20 14:39:28 +0100438 /*
439 * Standard v7 proc info content
440 */
441.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
442 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
443 PMD_FLAGS_SMP | \mm_mmuflags)
444 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
445 PMD_FLAGS_UP | \mm_mmuflags)
446 .long PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_AP_WRITE | \
447 PMD_SECT_AP_READ | \io_mmuflags
448 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100449 .long cpu_arch_name
450 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100451 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
452 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100453 .long cpu_v7_name
454 .long v7_processor_functions
455 .long v7wbi_tlb_fns
456 .long v6_user_fns
457 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100458.endm
459
460 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100461 * ARM Ltd. Cortex A5 processor.
462 */
463 .type __v7_ca5mp_proc_info, #object
464__v7_ca5mp_proc_info:
465 .long 0x410fc050
466 .long 0xff0ffff0
467 __v7_proc __v7_ca5mp_setup
468 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
469
470 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100471 * ARM Ltd. Cortex A9 processor.
472 */
473 .type __v7_ca9mp_proc_info, #object
474__v7_ca9mp_proc_info:
475 .long 0x410fc090
476 .long 0xff0ffff0
477 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100478 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
479
Catalin Marinasbbe88882007-05-08 22:27:46 +0100480 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000481 * ARM Ltd. Cortex A15 processor.
482 */
483 .type __v7_ca15mp_proc_info, #object
484__v7_ca15mp_proc_info:
485 .long 0x410fc0f0
486 .long 0xff0ffff0
487 __v7_proc __v7_ca15mp_setup, hwcaps = HWCAP_IDIV
488 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
489
490 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100491 * Match any ARMv7 processor core.
492 */
493 .type __v7_proc_info, #object
494__v7_proc_info:
495 .long 0x000f0000 @ Required ID value
496 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100497 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100498 .size __v7_proc_info, . - __v7_proc_info