blob: 743cf80debb1b3a53d2087a1fbda38b742e785da [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070029
30#include "xhci.h"
31
32#define DRIVER_AUTHOR "Sarah Sharp"
33#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
34
Sarah Sharpb0567b32009-08-07 14:04:36 -070035/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
36static int link_quirk;
37module_param(link_quirk, int, S_IRUGO | S_IWUSR);
38MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
39
Sarah Sharp66d4ead2009-04-27 19:52:28 -070040/* TODO: copied from ehci-hcd.c - can this be refactored? */
41/*
42 * handshake - spin reading hc until handshake completes or fails
43 * @ptr: address of hc register to be read
44 * @mask: bits to look at in result of read
45 * @done: value of those bits when handshake succeeds
46 * @usec: timeout in microseconds
47 *
48 * Returns negative errno, or zero on success
49 *
50 * Success happens when the "mask" bits have the specified value (hardware
51 * handshake done). There are two failure modes: "usec" have passed (major
52 * hardware flakeout), or the register reads as all-ones (hardware removed).
53 */
54static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
55 u32 mask, u32 done, int usec)
56{
57 u32 result;
58
59 do {
60 result = xhci_readl(xhci, ptr);
61 if (result == ~(u32)0) /* card removed */
62 return -ENODEV;
63 result &= mask;
64 if (result == done)
65 return 0;
66 udelay(1);
67 usec--;
68 } while (usec > 0);
69 return -ETIMEDOUT;
70}
71
72/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070073 * Disable interrupts and begin the xHCI halting process.
74 */
75void xhci_quiesce(struct xhci_hcd *xhci)
76{
77 u32 halted;
78 u32 cmd;
79 u32 mask;
80
81 mask = ~(XHCI_IRQS);
82 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
83 if (!halted)
84 mask &= ~CMD_RUN;
85
86 cmd = xhci_readl(xhci, &xhci->op_regs->command);
87 cmd &= mask;
88 xhci_writel(xhci, cmd, &xhci->op_regs->command);
89}
90
91/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070092 * Force HC into halt state.
93 *
94 * Disable any IRQs and clear the run/stop bit.
95 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080096 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070097 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 */
99int xhci_halt(struct xhci_hcd *xhci)
100{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800101 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700102 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700103 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700104
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800105 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700106 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800107 if (!ret)
108 xhci->xhc_state |= XHCI_STATE_HALTED;
109 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700110}
111
112/*
Sarah Sharped074532010-05-24 13:25:21 -0700113 * Set the run bit and wait for the host to be running.
114 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800115static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700116{
117 u32 temp;
118 int ret;
119
120 temp = xhci_readl(xhci, &xhci->op_regs->command);
121 temp |= (CMD_RUN);
122 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
123 temp);
124 xhci_writel(xhci, temp, &xhci->op_regs->command);
125
126 /*
127 * Wait for the HCHalted Status bit to be 0 to indicate the host is
128 * running.
129 */
130 ret = handshake(xhci, &xhci->op_regs->status,
131 STS_HALT, 0, XHCI_MAX_HALT_USEC);
132 if (ret == -ETIMEDOUT)
133 xhci_err(xhci, "Host took too long to start, "
134 "waited %u microseconds.\n",
135 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800136 if (!ret)
137 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700138 return ret;
139}
140
141/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800142 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700143 *
144 * This resets pipelines, timers, counters, state machines, etc.
145 * Transactions will be terminated immediately, and operational registers
146 * will be set to their defaults.
147 */
148int xhci_reset(struct xhci_hcd *xhci)
149{
150 u32 command;
151 u32 state;
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700152 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700153
154 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700155 if ((state & STS_HALT) == 0) {
156 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
157 return 0;
158 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700159
160 xhci_dbg(xhci, "// Reset the HC\n");
161 command = xhci_readl(xhci, &xhci->op_regs->command);
162 command |= CMD_RESET;
163 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700165 ret = handshake(xhci, &xhci->op_regs->command,
166 CMD_RESET, 0, 250 * 1000);
167 if (ret)
168 return ret;
169
170 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
171 /*
172 * xHCI cannot write to any doorbells or operational registers other
173 * than status until the "Controller Not Ready" flag is cleared.
174 */
175 return handshake(xhci, &xhci->op_regs->status, STS_CNR, 0, 250 * 1000);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700176}
177
Dong Nguyen43b86af2010-07-21 16:56:08 -0700178/*
179 * Free IRQs
180 * free all IRQs request
181 */
182static void xhci_free_irq(struct xhci_hcd *xhci)
183{
184 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700185 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
186
Dong Nguyen43b86af2010-07-21 16:56:08 -0700187 /* return if using legacy interrupt */
188 if (xhci_to_hcd(xhci)->irq >= 0)
189 return;
190
191 if (xhci->msix_entries) {
192 for (i = 0; i < xhci->msix_count; i++)
193 if (xhci->msix_entries[i].vector)
194 free_irq(xhci->msix_entries[i].vector,
195 xhci_to_hcd(xhci));
196 } else if (pdev->irq >= 0)
197 free_irq(pdev->irq, xhci_to_hcd(xhci));
198
199 return;
200}
201
202/*
203 * Set up MSI
204 */
205static int xhci_setup_msi(struct xhci_hcd *xhci)
206{
207 int ret;
208 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
209
210 ret = pci_enable_msi(pdev);
211 if (ret) {
212 xhci_err(xhci, "failed to allocate MSI entry\n");
213 return ret;
214 }
215
216 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
217 0, "xhci_hcd", xhci_to_hcd(xhci));
218 if (ret) {
219 xhci_err(xhci, "disable MSI interrupt\n");
220 pci_disable_msi(pdev);
221 }
222
223 return ret;
224}
225
226/*
227 * Set up MSI-X
228 */
229static int xhci_setup_msix(struct xhci_hcd *xhci)
230{
231 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800232 struct usb_hcd *hcd = xhci_to_hcd(xhci);
233 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700234
235 /*
236 * calculate number of msi-x vectors supported.
237 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
238 * with max number of interrupters based on the xhci HCSPARAMS1.
239 * - num_online_cpus: maximum msi-x vectors per CPUs core.
240 * Add additional 1 vector to ensure always available interrupt.
241 */
242 xhci->msix_count = min(num_online_cpus() + 1,
243 HCS_MAX_INTRS(xhci->hcs_params1));
244
245 xhci->msix_entries =
246 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800247 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700248 if (!xhci->msix_entries) {
249 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
250 return -ENOMEM;
251 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700252
253 for (i = 0; i < xhci->msix_count; i++) {
254 xhci->msix_entries[i].entry = i;
255 xhci->msix_entries[i].vector = 0;
256 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700257
258 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
259 if (ret) {
260 xhci_err(xhci, "Failed to enable MSI-X\n");
261 goto free_entries;
262 }
263
Dong Nguyen43b86af2010-07-21 16:56:08 -0700264 for (i = 0; i < xhci->msix_count; i++) {
265 ret = request_irq(xhci->msix_entries[i].vector,
266 (irq_handler_t)xhci_msi_irq,
267 0, "xhci_hcd", xhci_to_hcd(xhci));
268 if (ret)
269 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700270 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700271
Andiry Xu00292272010-12-27 17:39:02 +0800272 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700273 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700274
275disable_msix:
Dong Nguyen43b86af2010-07-21 16:56:08 -0700276 xhci_err(xhci, "disable MSI-X interrupt\n");
277 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700278 pci_disable_msix(pdev);
279free_entries:
280 kfree(xhci->msix_entries);
281 xhci->msix_entries = NULL;
282 return ret;
283}
284
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700285/* Free any IRQs and disable MSI-X */
286static void xhci_cleanup_msix(struct xhci_hcd *xhci)
287{
Andiry Xu00292272010-12-27 17:39:02 +0800288 struct usb_hcd *hcd = xhci_to_hcd(xhci);
289 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 xhci_free_irq(xhci);
292
293 if (xhci->msix_entries) {
294 pci_disable_msix(pdev);
295 kfree(xhci->msix_entries);
296 xhci->msix_entries = NULL;
297 } else {
298 pci_disable_msi(pdev);
299 }
300
Andiry Xu00292272010-12-27 17:39:02 +0800301 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700302 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700303}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700304
305/*
306 * Initialize memory for HCD and xHC (one-time init).
307 *
308 * Program the PAGESIZE register, initialize the device context array, create
309 * device contexts (?), set up a command ring segment (or two?), create event
310 * ring (one for now).
311 */
312int xhci_init(struct usb_hcd *hcd)
313{
314 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
315 int retval = 0;
316
317 xhci_dbg(xhci, "xhci_init\n");
318 spin_lock_init(&xhci->lock);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700319 if (link_quirk) {
320 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
321 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
322 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700323 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700324 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700325 retval = xhci_mem_init(xhci, GFP_KERNEL);
326 xhci_dbg(xhci, "Finished xhci_init\n");
327
328 return retval;
329}
330
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700331/*-------------------------------------------------------------------------*/
332
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700333
334#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800335static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700336{
337 unsigned long flags;
338 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700339 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700340 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
341 int i, j;
342
343 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
344
345 spin_lock_irqsave(&xhci->lock, flags);
346 temp = xhci_readl(xhci, &xhci->op_regs->status);
347 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700348 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700349 xhci_dbg(xhci, "HW died, polling stopped.\n");
350 spin_unlock_irqrestore(&xhci->lock, flags);
351 return;
352 }
353
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700354 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
355 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700356 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
357 xhci->error_bitmask = 0;
358 xhci_dbg(xhci, "Event ring:\n");
359 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
360 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700361 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
362 temp_64 &= ~ERST_PTR_MASK;
363 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700364 xhci_dbg(xhci, "Command ring:\n");
365 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
366 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
367 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700368 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700369 if (!xhci->devs[i])
370 continue;
371 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700372 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700373 }
374 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700375 spin_unlock_irqrestore(&xhci->lock, flags);
376
377 if (!xhci->zombie)
378 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
379 else
380 xhci_dbg(xhci, "Quit polling the event ring.\n");
381}
382#endif
383
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800384static int xhci_run_finished(struct xhci_hcd *xhci)
385{
386 if (xhci_start(xhci)) {
387 xhci_halt(xhci);
388 return -ENODEV;
389 }
390 xhci->shared_hcd->state = HC_STATE_RUNNING;
391
392 if (xhci->quirks & XHCI_NEC_HOST)
393 xhci_ring_cmd_db(xhci);
394
395 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
396 return 0;
397}
398
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700399/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700400 * Start the HC after it was halted.
401 *
402 * This function is called by the USB core when the HC driver is added.
403 * Its opposite is xhci_stop().
404 *
405 * xhci_init() must be called once before this function can be called.
406 * Reset the HC, enable device slot contexts, program DCBAAP, and
407 * set command ring pointer and event ring pointer.
408 *
409 * Setup MSI-X vectors and enable interrupts.
410 */
411int xhci_run(struct usb_hcd *hcd)
412{
413 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700414 u64 temp_64;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700415 u32 ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700416 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700417 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700418
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800419 /* Start the xHCI host controller running only after the USB 2.0 roothub
420 * is setup.
421 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700422
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700423 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800424 if (!usb_hcd_is_primary_hcd(hcd))
425 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700426
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700427 xhci_dbg(xhci, "xhci_run\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700428 /* unregister the legacy interrupt */
429 if (hcd->irq)
430 free_irq(hcd->irq, hcd);
431 hcd->irq = -1;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700432
Dong Nguyen43b86af2010-07-21 16:56:08 -0700433 ret = xhci_setup_msix(xhci);
434 if (ret)
435 /* fall back to msi*/
436 ret = xhci_setup_msi(xhci);
437
438 if (ret) {
439 /* fall back to legacy interrupt*/
440 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
441 hcd->irq_descr, hcd);
442 if (ret) {
443 xhci_err(xhci, "request interrupt %d failed\n",
444 pdev->irq);
445 return ret;
446 }
447 hcd->irq = pdev->irq;
448 }
449
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700450#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
451 init_timer(&xhci->event_ring_timer);
452 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700453 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700454 /* Poll the event ring */
455 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
456 xhci->zombie = 0;
457 xhci_dbg(xhci, "Setting event ring polling timer\n");
458 add_timer(&xhci->event_ring_timer);
459#endif
460
Sarah Sharp66e49d82009-07-27 12:03:46 -0700461 xhci_dbg(xhci, "Command ring memory map follows:\n");
462 xhci_debug_ring(xhci, xhci->cmd_ring);
463 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
464 xhci_dbg_cmd_ptrs(xhci);
465
466 xhci_dbg(xhci, "ERST memory map follows:\n");
467 xhci_dbg_erst(xhci, &xhci->erst);
468 xhci_dbg(xhci, "Event ring:\n");
469 xhci_debug_ring(xhci, xhci->event_ring);
470 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
471 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
472 temp_64 &= ~ERST_PTR_MASK;
473 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
474
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700475 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
476 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700477 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700478 temp |= (u32) 160;
479 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
480
481 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700482 temp = xhci_readl(xhci, &xhci->op_regs->command);
483 temp |= (CMD_EIE);
484 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
485 temp);
486 xhci_writel(xhci, temp, &xhci->op_regs->command);
487
488 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700489 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
490 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700491 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
492 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800493 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700494
Sarah Sharp02386342010-05-24 13:25:28 -0700495 if (xhci->quirks & XHCI_NEC_HOST)
496 xhci_queue_vendor_command(xhci, 0, 0, 0,
497 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700498
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800499 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700500 return 0;
501}
502
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800503static void xhci_only_stop_hcd(struct usb_hcd *hcd)
504{
505 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
506
507 spin_lock_irq(&xhci->lock);
508 xhci_halt(xhci);
509
510 /* The shared_hcd is going to be deallocated shortly (the USB core only
511 * calls this function when allocation fails in usb_add_hcd(), or
512 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
513 */
514 xhci->shared_hcd = NULL;
515 spin_unlock_irq(&xhci->lock);
516}
517
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700518/*
519 * Stop xHCI driver.
520 *
521 * This function is called by the USB core when the HC driver is removed.
522 * Its opposite is xhci_run().
523 *
524 * Disable device contexts, disable IRQs, and quiesce the HC.
525 * Reset the HC, finish any completed transactions, and cleanup memory.
526 */
527void xhci_stop(struct usb_hcd *hcd)
528{
529 u32 temp;
530 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
531
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800532 if (!usb_hcd_is_primary_hcd(hcd)) {
533 xhci_only_stop_hcd(xhci->shared_hcd);
534 return;
535 }
536
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700537 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800538 /* Make sure the xHC is halted for a USB3 roothub
539 * (xhci_stop() could be called as part of failed init).
540 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700541 xhci_halt(xhci);
542 xhci_reset(xhci);
543 spin_unlock_irq(&xhci->lock);
544
Zhang Rui40a9fb12010-12-17 13:17:04 -0800545 xhci_cleanup_msix(xhci);
546
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700547#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
548 /* Tell the event ring poll function not to reschedule */
549 xhci->zombie = 1;
550 del_timer_sync(&xhci->event_ring_timer);
551#endif
552
Andiry Xuc41136b2011-03-22 17:08:14 +0800553 if (xhci->quirks & XHCI_AMD_PLL_FIX)
554 usb_amd_dev_put();
555
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700556 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
557 temp = xhci_readl(xhci, &xhci->op_regs->status);
558 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
559 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
560 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
561 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800562 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700563
564 xhci_dbg(xhci, "cleaning up memory\n");
565 xhci_mem_cleanup(xhci);
566 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
567 xhci_readl(xhci, &xhci->op_regs->status));
568}
569
570/*
571 * Shutdown HC (not bus-specific)
572 *
573 * This is called when the machine is rebooting or halting. We assume that the
574 * machine will be powered off, and the HC's internal state will be reset.
575 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800576 *
577 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700578 */
579void xhci_shutdown(struct usb_hcd *hcd)
580{
581 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
582
583 spin_lock_irq(&xhci->lock);
584 xhci_halt(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700585 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700586
Zhang Rui40a9fb12010-12-17 13:17:04 -0800587 xhci_cleanup_msix(xhci);
588
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700589 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
590 xhci_readl(xhci, &xhci->op_regs->status));
591}
592
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700593#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700594static void xhci_save_registers(struct xhci_hcd *xhci)
595{
596 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
597 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
598 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
599 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
600 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
601 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
602 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
603 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
604 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
605}
606
607static void xhci_restore_registers(struct xhci_hcd *xhci)
608{
609 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
610 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
611 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
612 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
613 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
614 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
615 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
616 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
617}
618
Sarah Sharp89821322010-11-12 11:59:31 -0800619static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
620{
621 u64 val_64;
622
623 /* step 2: initialize command ring buffer */
624 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
625 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
626 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
627 xhci->cmd_ring->dequeue) &
628 (u64) ~CMD_RING_RSVD_BITS) |
629 xhci->cmd_ring->cycle_state;
630 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
631 (long unsigned long) val_64);
632 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
633}
634
635/*
636 * The whole command ring must be cleared to zero when we suspend the host.
637 *
638 * The host doesn't save the command ring pointer in the suspend well, so we
639 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
640 * aligned, because of the reserved bits in the command ring dequeue pointer
641 * register. Therefore, we can't just set the dequeue pointer back in the
642 * middle of the ring (TRBs are 16-byte aligned).
643 */
644static void xhci_clear_command_ring(struct xhci_hcd *xhci)
645{
646 struct xhci_ring *ring;
647 struct xhci_segment *seg;
648
649 ring = xhci->cmd_ring;
650 seg = ring->deq_seg;
651 do {
652 memset(seg->trbs, 0, SEGMENT_SIZE);
653 seg = seg->next;
654 } while (seg != ring->deq_seg);
655
656 /* Reset the software enqueue and dequeue pointers */
657 ring->deq_seg = ring->first_seg;
658 ring->dequeue = ring->first_seg->trbs;
659 ring->enq_seg = ring->deq_seg;
660 ring->enqueue = ring->dequeue;
661
662 /*
663 * Ring is now zeroed, so the HW should look for change of ownership
664 * when the cycle bit is set to 1.
665 */
666 ring->cycle_state = 1;
667
668 /*
669 * Reset the hardware dequeue pointer.
670 * Yes, this will need to be re-written after resume, but we're paranoid
671 * and want to make sure the hardware doesn't access bogus memory
672 * because, say, the BIOS or an SMI started the host without changing
673 * the command ring pointers.
674 */
675 xhci_set_cmd_ring_deq(xhci);
676}
677
Andiry Xu5535b1d2010-10-14 07:23:06 -0700678/*
679 * Stop HC (not bus-specific)
680 *
681 * This is called when the machine transition into S3/S4 mode.
682 *
683 */
684int xhci_suspend(struct xhci_hcd *xhci)
685{
686 int rc = 0;
687 struct usb_hcd *hcd = xhci_to_hcd(xhci);
688 u32 command;
Andiry Xu00292272010-12-27 17:39:02 +0800689 int i;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700690
691 spin_lock_irq(&xhci->lock);
692 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800693 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700694 /* step 1: stop endpoint */
695 /* skipped assuming that port suspend has done */
696
697 /* step 2: clear Run/Stop bit */
698 command = xhci_readl(xhci, &xhci->op_regs->command);
699 command &= ~CMD_RUN;
700 xhci_writel(xhci, command, &xhci->op_regs->command);
701 if (handshake(xhci, &xhci->op_regs->status,
702 STS_HALT, STS_HALT, 100*100)) {
703 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
704 spin_unlock_irq(&xhci->lock);
705 return -ETIMEDOUT;
706 }
Sarah Sharp89821322010-11-12 11:59:31 -0800707 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700708
709 /* step 3: save registers */
710 xhci_save_registers(xhci);
711
712 /* step 4: set CSS flag */
713 command = xhci_readl(xhci, &xhci->op_regs->command);
714 command |= CMD_CSS;
715 xhci_writel(xhci, command, &xhci->op_regs->command);
716 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10*100)) {
717 xhci_warn(xhci, "WARN: xHC CMD_CSS timeout\n");
718 spin_unlock_irq(&xhci->lock);
719 return -ETIMEDOUT;
720 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700721 spin_unlock_irq(&xhci->lock);
722
Andiry Xu00292272010-12-27 17:39:02 +0800723 /* step 5: remove core well power */
724 /* synchronize irq when using MSI-X */
725 if (xhci->msix_entries) {
726 for (i = 0; i < xhci->msix_count; i++)
727 synchronize_irq(xhci->msix_entries[i].vector);
728 }
729
Andiry Xu5535b1d2010-10-14 07:23:06 -0700730 return rc;
731}
732
733/*
734 * start xHC (not bus-specific)
735 *
736 * This is called when the machine transition from S3/S4 mode.
737 *
738 */
739int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
740{
741 u32 command, temp = 0;
742 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800743 struct usb_hcd *secondary_hcd;
Andiry Xu019a35f2011-01-06 15:43:17 +0800744 int retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700745
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800746 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300747 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800748 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800749 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
750 time_before(jiffies,
751 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700752 msleep(100);
753
754 spin_lock_irq(&xhci->lock);
755
756 if (!hibernated) {
757 /* step 1: restore register */
758 xhci_restore_registers(xhci);
759 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800760 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700761 /* step 3: restore state and start state*/
762 /* step 3: set CRS flag */
763 command = xhci_readl(xhci, &xhci->op_regs->command);
764 command |= CMD_CRS;
765 xhci_writel(xhci, command, &xhci->op_regs->command);
766 if (handshake(xhci, &xhci->op_regs->status,
767 STS_RESTORE, 0, 10*100)) {
768 xhci_dbg(xhci, "WARN: xHC CMD_CSS timeout\n");
769 spin_unlock_irq(&xhci->lock);
770 return -ETIMEDOUT;
771 }
772 temp = xhci_readl(xhci, &xhci->op_regs->status);
773 }
774
775 /* If restore operation fails, re-initialize the HC during resume */
776 if ((temp & STS_SRE) || hibernated) {
Sarah Sharpfedd3832011-04-12 17:43:19 -0700777 /* Let the USB core know _both_ roothubs lost power. */
778 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
779 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700780
781 xhci_dbg(xhci, "Stop HCD\n");
782 xhci_halt(xhci);
783 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700784 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +0800785 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700786
787#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
788 /* Tell the event ring poll function not to reschedule */
789 xhci->zombie = 1;
790 del_timer_sync(&xhci->event_ring_timer);
791#endif
792
793 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
794 temp = xhci_readl(xhci, &xhci->op_regs->status);
795 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
796 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
797 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
798 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800799 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700800
801 xhci_dbg(xhci, "cleaning up memory\n");
802 xhci_mem_cleanup(xhci);
803 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
804 xhci_readl(xhci, &xhci->op_regs->status));
805
Sarah Sharp65b22f92010-12-17 12:35:05 -0800806 /* USB core calls the PCI reinit and start functions twice:
807 * first with the primary HCD, and then with the secondary HCD.
808 * If we don't do the same, the host will never be started.
809 */
810 if (!usb_hcd_is_primary_hcd(hcd))
811 secondary_hcd = hcd;
812 else
813 secondary_hcd = xhci->shared_hcd;
814
815 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
816 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700817 if (retval)
818 return retval;
Sarah Sharp65b22f92010-12-17 12:35:05 -0800819 xhci_dbg(xhci, "Start the primary HCD\n");
820 retval = xhci_run(hcd->primary_hcd);
821 if (retval)
822 goto failed_restart;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700823
Sarah Sharp65b22f92010-12-17 12:35:05 -0800824 xhci_dbg(xhci, "Start the secondary HCD\n");
825 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -0800826 if (!retval) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700827 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800828 set_bit(HCD_FLAG_HW_ACCESSIBLE,
829 &xhci->shared_hcd->flags);
830 }
Sarah Sharp65b22f92010-12-17 12:35:05 -0800831failed_restart:
Andiry Xu5535b1d2010-10-14 07:23:06 -0700832 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -0800833 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700834 return retval;
835 }
836
Andiry Xu5535b1d2010-10-14 07:23:06 -0700837 /* step 4: set Run/Stop bit */
838 command = xhci_readl(xhci, &xhci->op_regs->command);
839 command |= CMD_RUN;
840 xhci_writel(xhci, command, &xhci->op_regs->command);
841 handshake(xhci, &xhci->op_regs->status, STS_HALT,
842 0, 250 * 1000);
843
844 /* step 5: walk topology and initialize portsc,
845 * portpmsc and portli
846 */
847 /* this is done in bus_resume */
848
849 /* step 6: restart each of the previously
850 * Running endpoints by ringing their doorbells
851 */
852
853 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800854 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700855
856 spin_unlock_irq(&xhci->lock);
857 return 0;
858}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700859#endif /* CONFIG_PM */
860
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700861/*-------------------------------------------------------------------------*/
862
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700863/**
864 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
865 * HCDs. Find the index for an endpoint given its descriptor. Use the return
866 * value to right shift 1 for the bitmask.
867 *
868 * Index = (epnum * 2) + direction - 1,
869 * where direction = 0 for OUT, 1 for IN.
870 * For control endpoints, the IN index is used (OUT index is unused), so
871 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
872 */
873unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
874{
875 unsigned int index;
876 if (usb_endpoint_xfer_control(desc))
877 index = (unsigned int) (usb_endpoint_num(desc)*2);
878 else
879 index = (unsigned int) (usb_endpoint_num(desc)*2) +
880 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
881 return index;
882}
883
Sarah Sharpf94e01862009-04-27 19:58:38 -0700884/* Find the flag for this endpoint (for use in the control context). Use the
885 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
886 * bit 1, etc.
887 */
888unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
889{
890 return 1 << (xhci_get_endpoint_index(desc) + 1);
891}
892
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700893/* Find the flag for this endpoint (for use in the control context). Use the
894 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
895 * bit 1, etc.
896 */
897unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
898{
899 return 1 << (ep_index + 1);
900}
901
Sarah Sharpf94e01862009-04-27 19:58:38 -0700902/* Compute the last valid endpoint context index. Basically, this is the
903 * endpoint index plus one. For slot contexts with more than valid endpoint,
904 * we find the most significant bit set in the added contexts flags.
905 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
906 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
907 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700908unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -0700909{
910 return fls(added_ctxs) - 1;
911}
912
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700913/* Returns 1 if the arguments are OK;
914 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
915 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800916static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -0700917 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
918 const char *func) {
919 struct xhci_hcd *xhci;
920 struct xhci_virt_device *virt_dev;
921
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700922 if (!hcd || (check_ep && !ep) || !udev) {
923 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
924 func);
925 return -EINVAL;
926 }
927 if (!udev->parent) {
928 printk(KERN_DEBUG "xHCI %s called for root hub\n",
929 func);
930 return 0;
931 }
Andiry Xu64927732010-10-14 07:22:45 -0700932
933 if (check_virt_dev) {
934 xhci = hcd_to_xhci(hcd);
935 if (!udev->slot_id || !xhci->devs
936 || !xhci->devs[udev->slot_id]) {
937 printk(KERN_DEBUG "xHCI %s called with unaddressed "
938 "device\n", func);
939 return -EINVAL;
940 }
941
942 virt_dev = xhci->devs[udev->slot_id];
943 if (virt_dev->udev != udev) {
944 printk(KERN_DEBUG "xHCI %s called with udev and "
945 "virt_dev does not match\n", func);
946 return -EINVAL;
947 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700948 }
Andiry Xu64927732010-10-14 07:22:45 -0700949
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700950 return 1;
951}
952
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700953static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -0700954 struct usb_device *udev, struct xhci_command *command,
955 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700956
957/*
958 * Full speed devices may have a max packet size greater than 8 bytes, but the
959 * USB core doesn't know that until it reads the first 8 bytes of the
960 * descriptor. If the usb_device's max packet size changes after that point,
961 * we need to issue an evaluate context command and wait on it.
962 */
963static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
964 unsigned int ep_index, struct urb *urb)
965{
966 struct xhci_container_ctx *in_ctx;
967 struct xhci_container_ctx *out_ctx;
968 struct xhci_input_control_ctx *ctrl_ctx;
969 struct xhci_ep_ctx *ep_ctx;
970 int max_packet_size;
971 int hw_max_packet_size;
972 int ret = 0;
973
974 out_ctx = xhci->devs[slot_id]->out_ctx;
975 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100976 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
977 max_packet_size = le16_to_cpu(urb->dev->ep0.desc.wMaxPacketSize);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700978 if (hw_max_packet_size != max_packet_size) {
979 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
980 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
981 max_packet_size);
982 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
983 hw_max_packet_size);
984 xhci_dbg(xhci, "Issuing evaluate context command.\n");
985
986 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -0700987 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
988 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700989 in_ctx = xhci->devs[slot_id]->in_ctx;
990 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100991 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
992 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700993
994 /* Set up the input context flags for the command */
995 /* FIXME: This won't work if a non-default control endpoint
996 * changes max packet sizes.
997 */
998 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +1100999 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001000 ctrl_ctx->drop_flags = 0;
1001
1002 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1003 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1004 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1005 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1006
Sarah Sharp913a8a32009-09-04 10:53:13 -07001007 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1008 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001009
1010 /* Clean up the input context for later use by bandwidth
1011 * functions.
1012 */
Matt Evans28ccd292011-03-29 13:40:46 +11001013 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001014 }
1015 return ret;
1016}
1017
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001018/*
1019 * non-error returns are a promise to giveback() the urb later
1020 * we drop ownership so next owner (or urb unlink) can get it
1021 */
1022int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1023{
1024 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
1025 unsigned long flags;
1026 int ret = 0;
1027 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001028 struct urb_priv *urb_priv;
1029 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001030
Andiry Xu64927732010-10-14 07:22:45 -07001031 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1032 true, true, __func__) <= 0)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001033 return -EINVAL;
1034
1035 slot_id = urb->dev->slot_id;
1036 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001037
Alan Stern541c7d42010-06-22 16:39:10 -04001038 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001039 if (!in_interrupt())
1040 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1041 ret = -ESHUTDOWN;
1042 goto exit;
1043 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001044
1045 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1046 size = urb->number_of_packets;
1047 else
1048 size = 1;
1049
1050 urb_priv = kzalloc(sizeof(struct urb_priv) +
1051 size * sizeof(struct xhci_td *), mem_flags);
1052 if (!urb_priv)
1053 return -ENOMEM;
1054
1055 for (i = 0; i < size; i++) {
1056 urb_priv->td[i] = kzalloc(sizeof(struct xhci_td), mem_flags);
1057 if (!urb_priv->td[i]) {
1058 urb_priv->length = i;
1059 xhci_urb_free_priv(xhci, urb_priv);
1060 return -ENOMEM;
1061 }
1062 }
1063
1064 urb_priv->length = size;
1065 urb_priv->td_cnt = 0;
1066 urb->hcpriv = urb_priv;
1067
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001068 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1069 /* Check to see if the max packet size for the default control
1070 * endpoint changed during FS device enumeration
1071 */
1072 if (urb->dev->speed == USB_SPEED_FULL) {
1073 ret = xhci_check_maxpacket(xhci, slot_id,
1074 ep_index, urb);
1075 if (ret < 0)
1076 return ret;
1077 }
1078
Sarah Sharpb11069f2009-07-27 12:03:23 -07001079 /* We have a spinlock and interrupts disabled, so we must pass
1080 * atomic context to this function, which may allocate memory.
1081 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001082 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001083 if (xhci->xhc_state & XHCI_STATE_DYING)
1084 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001085 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001086 slot_id, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001087 spin_unlock_irqrestore(&xhci->lock, flags);
1088 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1089 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001090 if (xhci->xhc_state & XHCI_STATE_DYING)
1091 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001092 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1093 EP_GETTING_STREAMS) {
1094 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1095 "is transitioning to using streams.\n");
1096 ret = -EINVAL;
1097 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1098 EP_GETTING_NO_STREAMS) {
1099 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1100 "is transitioning to "
1101 "not having streams.\n");
1102 ret = -EINVAL;
1103 } else {
1104 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1105 slot_id, ep_index);
1106 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001107 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001108 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1109 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001110 if (xhci->xhc_state & XHCI_STATE_DYING)
1111 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001112 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1113 slot_id, ep_index);
1114 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001115 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001116 spin_lock_irqsave(&xhci->lock, flags);
1117 if (xhci->xhc_state & XHCI_STATE_DYING)
1118 goto dying;
1119 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1120 slot_id, ep_index);
1121 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001122 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001123exit:
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001124 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001125dying:
Andiry Xu8e51adc2010-07-22 15:23:31 -07001126 xhci_urb_free_priv(xhci, urb_priv);
1127 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001128 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1129 "non-responsive xHCI host.\n",
1130 urb->ep->desc.bEndpointAddress, urb);
1131 spin_unlock_irqrestore(&xhci->lock, flags);
1132 return -ESHUTDOWN;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001133}
1134
Sarah Sharp021bff92010-07-29 22:12:20 -07001135/* Get the right ring for the given URB.
1136 * If the endpoint supports streams, boundary check the URB's stream ID.
1137 * If the endpoint doesn't support streams, return the singular endpoint ring.
1138 */
1139static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1140 struct urb *urb)
1141{
1142 unsigned int slot_id;
1143 unsigned int ep_index;
1144 unsigned int stream_id;
1145 struct xhci_virt_ep *ep;
1146
1147 slot_id = urb->dev->slot_id;
1148 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1149 stream_id = urb->stream_id;
1150 ep = &xhci->devs[slot_id]->eps[ep_index];
1151 /* Common case: no streams */
1152 if (!(ep->ep_state & EP_HAS_STREAMS))
1153 return ep->ring;
1154
1155 if (stream_id == 0) {
1156 xhci_warn(xhci,
1157 "WARN: Slot ID %u, ep index %u has streams, "
1158 "but URB has no stream ID.\n",
1159 slot_id, ep_index);
1160 return NULL;
1161 }
1162
1163 if (stream_id < ep->stream_info->num_streams)
1164 return ep->stream_info->stream_rings[stream_id];
1165
1166 xhci_warn(xhci,
1167 "WARN: Slot ID %u, ep index %u has "
1168 "stream IDs 1 to %u allocated, "
1169 "but stream ID %u is requested.\n",
1170 slot_id, ep_index,
1171 ep->stream_info->num_streams - 1,
1172 stream_id);
1173 return NULL;
1174}
1175
Sarah Sharpae636742009-04-29 19:02:31 -07001176/*
1177 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1178 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1179 * should pick up where it left off in the TD, unless a Set Transfer Ring
1180 * Dequeue Pointer is issued.
1181 *
1182 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1183 * the ring. Since the ring is a contiguous structure, they can't be physically
1184 * removed. Instead, there are two options:
1185 *
1186 * 1) If the HC is in the middle of processing the URB to be canceled, we
1187 * simply move the ring's dequeue pointer past those TRBs using the Set
1188 * Transfer Ring Dequeue Pointer command. This will be the common case,
1189 * when drivers timeout on the last submitted URB and attempt to cancel.
1190 *
1191 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1192 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1193 * HC will need to invalidate the any TRBs it has cached after the stop
1194 * endpoint command, as noted in the xHCI 0.95 errata.
1195 *
1196 * 3) The TD may have completed by the time the Stop Endpoint Command
1197 * completes, so software needs to handle that case too.
1198 *
1199 * This function should protect against the TD enqueueing code ringing the
1200 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1201 * It also needs to account for multiple cancellations on happening at the same
1202 * time for the same endpoint.
1203 *
1204 * Note that this function can be called in any context, or so says
1205 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001206 */
1207int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1208{
Sarah Sharpae636742009-04-29 19:02:31 -07001209 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001210 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001211 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001212 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001213 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001214 struct xhci_td *td;
1215 unsigned int ep_index;
1216 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001217 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001218
1219 xhci = hcd_to_xhci(hcd);
1220 spin_lock_irqsave(&xhci->lock, flags);
1221 /* Make sure the URB hasn't completed or been unlinked already */
1222 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1223 if (ret || !urb->hcpriv)
1224 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001225 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001226 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001227 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001228 urb_priv = urb->hcpriv;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001229
1230 usb_hcd_unlink_urb_from_ep(hcd, urb);
1231 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001232 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001233 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001234 return ret;
1235 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001236 if (xhci->xhc_state & XHCI_STATE_DYING) {
1237 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1238 "non-responsive xHCI host.\n",
1239 urb->ep->desc.bEndpointAddress, urb);
1240 /* Let the stop endpoint command watchdog timer (which set this
1241 * state) finish cleaning up the endpoint TD lists. We must
1242 * have caught it in the middle of dropping a lock and giving
1243 * back an URB.
1244 */
1245 goto done;
1246 }
Sarah Sharpae636742009-04-29 19:02:31 -07001247
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001248 xhci_dbg(xhci, "Cancel URB %p\n", urb);
Sarah Sharp66e49d82009-07-27 12:03:46 -07001249 xhci_dbg(xhci, "Event ring:\n");
1250 xhci_debug_ring(xhci, xhci->event_ring);
Sarah Sharpae636742009-04-29 19:02:31 -07001251 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001252 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001253 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1254 if (!ep_ring) {
1255 ret = -EINVAL;
1256 goto done;
1257 }
1258
Sarah Sharp66e49d82009-07-27 12:03:46 -07001259 xhci_dbg(xhci, "Endpoint ring:\n");
1260 xhci_debug_ring(xhci, ep_ring);
Sarah Sharpae636742009-04-29 19:02:31 -07001261
Andiry Xu8e51adc2010-07-22 15:23:31 -07001262 urb_priv = urb->hcpriv;
1263
1264 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1265 td = urb_priv->td[i];
1266 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1267 }
1268
Sarah Sharpae636742009-04-29 19:02:31 -07001269 /* Queue a stop endpoint command, but only if this is
1270 * the first cancellation to be handled.
1271 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001272 if (!(ep->ep_state & EP_HALT_PENDING)) {
1273 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001274 ep->stop_cmds_pending++;
1275 ep->stop_cmd_timer.expires = jiffies +
1276 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1277 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001278 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001279 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001280 }
1281done:
1282 spin_unlock_irqrestore(&xhci->lock, flags);
1283 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001284}
1285
Sarah Sharpf94e01862009-04-27 19:58:38 -07001286/* Drop an endpoint from a new bandwidth configuration for this device.
1287 * Only one call to this function is allowed per endpoint before
1288 * check_bandwidth() or reset_bandwidth() must be called.
1289 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1290 * add the endpoint to the schedule with possibly new parameters denoted by a
1291 * different endpoint descriptor in usb_host_endpoint.
1292 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1293 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001294 *
1295 * The USB core will not allow URBs to be queued to an endpoint that is being
1296 * disabled, so there's no need for mutual exclusion to protect
1297 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001298 */
1299int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1300 struct usb_host_endpoint *ep)
1301{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001302 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001303 struct xhci_container_ctx *in_ctx, *out_ctx;
1304 struct xhci_input_control_ctx *ctrl_ctx;
1305 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001306 unsigned int last_ctx;
1307 unsigned int ep_index;
1308 struct xhci_ep_ctx *ep_ctx;
1309 u32 drop_flag;
1310 u32 new_add_flags, new_drop_flags, new_slot_info;
1311 int ret;
1312
Andiry Xu64927732010-10-14 07:22:45 -07001313 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001314 if (ret <= 0)
1315 return ret;
1316 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001317 if (xhci->xhc_state & XHCI_STATE_DYING)
1318 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001319
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001320 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001321 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1322 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1323 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1324 __func__, drop_flag);
1325 return 0;
1326 }
1327
Sarah Sharpf94e01862009-04-27 19:58:38 -07001328 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001329 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1330 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001331 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001332 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001333 /* If the HC already knows the endpoint is disabled,
1334 * or the HCD has noted it is disabled, ignore this request
1335 */
Matt Evansf5960b62011-06-01 10:22:55 +10001336 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1337 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001338 le32_to_cpu(ctrl_ctx->drop_flags) &
1339 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001340 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1341 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001342 return 0;
1343 }
1344
Matt Evans28ccd292011-03-29 13:40:46 +11001345 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1346 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001347
Matt Evans28ccd292011-03-29 13:40:46 +11001348 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1349 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001350
Matt Evans28ccd292011-03-29 13:40:46 +11001351 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001352 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001353 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001354 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1355 LAST_CTX(last_ctx)) {
1356 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1357 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001358 }
Matt Evans28ccd292011-03-29 13:40:46 +11001359 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001360
1361 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1362
Sarah Sharpf94e01862009-04-27 19:58:38 -07001363 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1364 (unsigned int) ep->desc.bEndpointAddress,
1365 udev->slot_id,
1366 (unsigned int) new_drop_flags,
1367 (unsigned int) new_add_flags,
1368 (unsigned int) new_slot_info);
1369 return 0;
1370}
1371
1372/* Add an endpoint to a new possible bandwidth configuration for this device.
1373 * Only one call to this function is allowed per endpoint before
1374 * check_bandwidth() or reset_bandwidth() must be called.
1375 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1376 * add the endpoint to the schedule with possibly new parameters denoted by a
1377 * different endpoint descriptor in usb_host_endpoint.
1378 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1379 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001380 *
1381 * The USB core will not allow URBs to be queued to an endpoint until the
1382 * configuration or alt setting is installed in the device, so there's no need
1383 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001384 */
1385int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1386 struct usb_host_endpoint *ep)
1387{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001388 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001389 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001390 unsigned int ep_index;
1391 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001392 struct xhci_slot_ctx *slot_ctx;
1393 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001394 u32 added_ctxs;
1395 unsigned int last_ctx;
1396 u32 new_add_flags, new_drop_flags, new_slot_info;
1397 int ret = 0;
1398
Andiry Xu64927732010-10-14 07:22:45 -07001399 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001400 if (ret <= 0) {
1401 /* So we won't queue a reset ep command for a root hub */
1402 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001403 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001404 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001405 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001406 if (xhci->xhc_state & XHCI_STATE_DYING)
1407 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001408
1409 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1410 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1411 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1412 /* FIXME when we have to issue an evaluate endpoint command to
1413 * deal with ep0 max packet size changing once we get the
1414 * descriptors
1415 */
1416 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1417 __func__, added_ctxs);
1418 return 0;
1419 }
1420
Sarah Sharpf94e01862009-04-27 19:58:38 -07001421 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001422 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1423 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001424 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001425 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001426 /* If the HCD has already noted the endpoint is enabled,
1427 * ignore this request.
1428 */
Matt Evans28ccd292011-03-29 13:40:46 +11001429 if (le32_to_cpu(ctrl_ctx->add_flags) &
1430 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001431 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1432 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001433 return 0;
1434 }
1435
Sarah Sharpf88ba782009-05-14 11:44:22 -07001436 /*
1437 * Configuration and alternate setting changes must be done in
1438 * process context, not interrupt context (or so documenation
1439 * for usb_set_interface() and usb_set_configuration() claim).
1440 */
1441 if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
Oliver Neukum319c3ea2009-12-16 19:43:59 +01001442 udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001443 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1444 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001445 return -ENOMEM;
1446 }
1447
Matt Evans28ccd292011-03-29 13:40:46 +11001448 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1449 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001450
1451 /* If xhci_endpoint_disable() was called for this endpoint, but the
1452 * xHC hasn't been notified yet through the check_bandwidth() call,
1453 * this re-adds a new state for the endpoint from the new endpoint
1454 * descriptors. We must drop and re-add this endpoint, so we leave the
1455 * drop flags alone.
1456 */
Matt Evans28ccd292011-03-29 13:40:46 +11001457 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001458
John Yound115b042009-07-27 12:05:15 -07001459 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001460 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001461 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1462 LAST_CTX(last_ctx)) {
1463 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1464 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001465 }
Matt Evans28ccd292011-03-29 13:40:46 +11001466 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001467
Sarah Sharpa1587d92009-07-27 12:03:15 -07001468 /* Store the usb_device pointer for later use */
1469 ep->hcpriv = udev;
1470
Sarah Sharpf94e01862009-04-27 19:58:38 -07001471 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1472 (unsigned int) ep->desc.bEndpointAddress,
1473 udev->slot_id,
1474 (unsigned int) new_drop_flags,
1475 (unsigned int) new_add_flags,
1476 (unsigned int) new_slot_info);
1477 return 0;
1478}
1479
John Yound115b042009-07-27 12:05:15 -07001480static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001481{
John Yound115b042009-07-27 12:05:15 -07001482 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001483 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001484 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001485 int i;
1486
1487 /* When a device's add flag and drop flag are zero, any subsequent
1488 * configure endpoint command will leave that endpoint's state
1489 * untouched. Make sure we don't leave any old state in the input
1490 * endpoint contexts.
1491 */
John Yound115b042009-07-27 12:05:15 -07001492 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1493 ctrl_ctx->drop_flags = 0;
1494 ctrl_ctx->add_flags = 0;
1495 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001496 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001497 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001498 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001499 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001500 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001501 ep_ctx->ep_info = 0;
1502 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001503 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001504 ep_ctx->tx_info = 0;
1505 }
1506}
1507
Sarah Sharpf2217e82009-08-07 14:04:43 -07001508static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001509 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001510{
1511 int ret;
1512
Sarah Sharp913a8a32009-09-04 10:53:13 -07001513 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001514 case COMP_ENOMEM:
1515 dev_warn(&udev->dev, "Not enough host controller resources "
1516 "for new device state.\n");
1517 ret = -ENOMEM;
1518 /* FIXME: can we allocate more resources for the HC? */
1519 break;
1520 case COMP_BW_ERR:
1521 dev_warn(&udev->dev, "Not enough bandwidth "
1522 "for new device state.\n");
1523 ret = -ENOSPC;
1524 /* FIXME: can we go back to the old state? */
1525 break;
1526 case COMP_TRB_ERR:
1527 /* the HCD set up something wrong */
1528 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1529 "add flag = 1, "
1530 "and endpoint is not disabled.\n");
1531 ret = -EINVAL;
1532 break;
1533 case COMP_SUCCESS:
1534 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1535 ret = 0;
1536 break;
1537 default:
1538 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001539 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001540 ret = -EINVAL;
1541 break;
1542 }
1543 return ret;
1544}
1545
1546static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001547 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001548{
1549 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001550 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001551
Sarah Sharp913a8a32009-09-04 10:53:13 -07001552 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001553 case COMP_EINVAL:
1554 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1555 "context command.\n");
1556 ret = -EINVAL;
1557 break;
1558 case COMP_EBADSLT:
1559 dev_warn(&udev->dev, "WARN: slot not enabled for"
1560 "evaluate context command.\n");
1561 case COMP_CTX_STATE:
1562 dev_warn(&udev->dev, "WARN: invalid context state for "
1563 "evaluate context command.\n");
1564 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1565 ret = -EINVAL;
1566 break;
Alex He1bb73a82011-05-05 18:14:12 +08001567 case COMP_MEL_ERR:
1568 /* Max Exit Latency too large error */
1569 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1570 ret = -EINVAL;
1571 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001572 case COMP_SUCCESS:
1573 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1574 ret = 0;
1575 break;
1576 default:
1577 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001578 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001579 ret = -EINVAL;
1580 break;
1581 }
1582 return ret;
1583}
1584
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001585static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1586 struct xhci_container_ctx *in_ctx)
1587{
1588 struct xhci_input_control_ctx *ctrl_ctx;
1589 u32 valid_add_flags;
1590 u32 valid_drop_flags;
1591
1592 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1593 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1594 * (bit 1). The default control endpoint is added during the Address
1595 * Device command and is never removed until the slot is disabled.
1596 */
1597 valid_add_flags = ctrl_ctx->add_flags >> 2;
1598 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1599
1600 /* Use hweight32 to count the number of ones in the add flags, or
1601 * number of endpoints added. Don't count endpoints that are changed
1602 * (both added and dropped).
1603 */
1604 return hweight32(valid_add_flags) -
1605 hweight32(valid_add_flags & valid_drop_flags);
1606}
1607
1608static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1609 struct xhci_container_ctx *in_ctx)
1610{
1611 struct xhci_input_control_ctx *ctrl_ctx;
1612 u32 valid_add_flags;
1613 u32 valid_drop_flags;
1614
1615 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1616 valid_add_flags = ctrl_ctx->add_flags >> 2;
1617 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1618
1619 return hweight32(valid_drop_flags) -
1620 hweight32(valid_add_flags & valid_drop_flags);
1621}
1622
1623/*
1624 * We need to reserve the new number of endpoints before the configure endpoint
1625 * command completes. We can't subtract the dropped endpoints from the number
1626 * of active endpoints until the command completes because we can oversubscribe
1627 * the host in this case:
1628 *
1629 * - the first configure endpoint command drops more endpoints than it adds
1630 * - a second configure endpoint command that adds more endpoints is queued
1631 * - the first configure endpoint command fails, so the config is unchanged
1632 * - the second command may succeed, even though there isn't enough resources
1633 *
1634 * Must be called with xhci->lock held.
1635 */
1636static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1637 struct xhci_container_ctx *in_ctx)
1638{
1639 u32 added_eps;
1640
1641 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1642 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1643 xhci_dbg(xhci, "Not enough ep ctxs: "
1644 "%u active, need to add %u, limit is %u.\n",
1645 xhci->num_active_eps, added_eps,
1646 xhci->limit_active_eps);
1647 return -ENOMEM;
1648 }
1649 xhci->num_active_eps += added_eps;
1650 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1651 xhci->num_active_eps);
1652 return 0;
1653}
1654
1655/*
1656 * The configure endpoint was failed by the xHC for some other reason, so we
1657 * need to revert the resources that failed configuration would have used.
1658 *
1659 * Must be called with xhci->lock held.
1660 */
1661static void xhci_free_host_resources(struct xhci_hcd *xhci,
1662 struct xhci_container_ctx *in_ctx)
1663{
1664 u32 num_failed_eps;
1665
1666 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1667 xhci->num_active_eps -= num_failed_eps;
1668 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1669 num_failed_eps,
1670 xhci->num_active_eps);
1671}
1672
1673/*
1674 * Now that the command has completed, clean up the active endpoint count by
1675 * subtracting out the endpoints that were dropped (but not changed).
1676 *
1677 * Must be called with xhci->lock held.
1678 */
1679static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1680 struct xhci_container_ctx *in_ctx)
1681{
1682 u32 num_dropped_eps;
1683
1684 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1685 xhci->num_active_eps -= num_dropped_eps;
1686 if (num_dropped_eps)
1687 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1688 num_dropped_eps,
1689 xhci->num_active_eps);
1690}
1691
Sarah Sharpf2217e82009-08-07 14:04:43 -07001692/* Issue a configure endpoint command or evaluate context command
1693 * and wait for it to finish.
1694 */
1695static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001696 struct usb_device *udev,
1697 struct xhci_command *command,
1698 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001699{
1700 int ret;
1701 int timeleft;
1702 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001703 struct xhci_container_ctx *in_ctx;
1704 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11001705 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001706 struct xhci_virt_device *virt_dev;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001707
1708 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001709 virt_dev = xhci->devs[udev->slot_id];
1710 if (command) {
1711 in_ctx = command->in_ctx;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001712 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
1713 xhci_reserve_host_resources(xhci, in_ctx)) {
1714 spin_unlock_irqrestore(&xhci->lock, flags);
1715 xhci_warn(xhci, "Not enough host resources, "
1716 "active endpoint contexts = %u\n",
1717 xhci->num_active_eps);
1718 return -ENOMEM;
1719 }
1720
Sarah Sharp913a8a32009-09-04 10:53:13 -07001721 cmd_completion = command->completion;
1722 cmd_status = &command->status;
1723 command->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08001724
1725 /* Enqueue pointer can be left pointing to the link TRB,
1726 * we must handle that
1727 */
Matt Evansf5960b62011-06-01 10:22:55 +10001728 if (TRB_TYPE_LINK_LE32(command->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08001729 command->command_trb =
1730 xhci->cmd_ring->enq_seg->next->trbs;
1731
Sarah Sharp913a8a32009-09-04 10:53:13 -07001732 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
1733 } else {
1734 in_ctx = virt_dev->in_ctx;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001735 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
1736 xhci_reserve_host_resources(xhci, in_ctx)) {
1737 spin_unlock_irqrestore(&xhci->lock, flags);
1738 xhci_warn(xhci, "Not enough host resources, "
1739 "active endpoint contexts = %u\n",
1740 xhci->num_active_eps);
1741 return -ENOMEM;
1742 }
Sarah Sharp913a8a32009-09-04 10:53:13 -07001743 cmd_completion = &virt_dev->cmd_completion;
1744 cmd_status = &virt_dev->cmd_status;
1745 }
Andiry Xu1d680642010-03-12 17:10:04 +08001746 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001747
Sarah Sharpf2217e82009-08-07 14:04:43 -07001748 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07001749 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
1750 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001751 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07001752 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07001753 udev->slot_id);
1754 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08001755 if (command)
1756 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001757 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
1758 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001759 spin_unlock_irqrestore(&xhci->lock, flags);
1760 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
1761 return -ENOMEM;
1762 }
1763 xhci_ring_cmd_db(xhci);
1764 spin_unlock_irqrestore(&xhci->lock, flags);
1765
1766 /* Wait for the configure endpoint command to complete */
1767 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07001768 cmd_completion,
Sarah Sharpf2217e82009-08-07 14:04:43 -07001769 USB_CTRL_SET_TIMEOUT);
1770 if (timeleft <= 0) {
1771 xhci_warn(xhci, "%s while waiting for %s command\n",
1772 timeleft == 0 ? "Timeout" : "Signal",
1773 ctx_change == 0 ?
1774 "configure endpoint" :
1775 "evaluate context");
1776 /* FIXME cancel the configure endpoint command */
1777 return -ETIME;
1778 }
1779
1780 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001781 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
1782 else
1783 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
1784
1785 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
1786 spin_lock_irqsave(&xhci->lock, flags);
1787 /* If the command failed, remove the reserved resources.
1788 * Otherwise, clean up the estimate to include dropped eps.
1789 */
1790 if (ret)
1791 xhci_free_host_resources(xhci, in_ctx);
1792 else
1793 xhci_finish_resource_reservation(xhci, in_ctx);
1794 spin_unlock_irqrestore(&xhci->lock, flags);
1795 }
1796 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001797}
1798
Sarah Sharpf88ba782009-05-14 11:44:22 -07001799/* Called after one or more calls to xhci_add_endpoint() or
1800 * xhci_drop_endpoint(). If this call fails, the USB core is expected
1801 * to call xhci_reset_bandwidth().
1802 *
1803 * Since we are in the middle of changing either configuration or
1804 * installing a new alt setting, the USB core won't allow URBs to be
1805 * enqueued for any endpoint on the old config or interface. Nothing
1806 * else should be touching the xhci->devs[slot_id] structure, so we
1807 * don't need to take the xhci->lock for manipulating that.
1808 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001809int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
1810{
1811 int i;
1812 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001813 struct xhci_hcd *xhci;
1814 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07001815 struct xhci_input_control_ctx *ctrl_ctx;
1816 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001817
Andiry Xu64927732010-10-14 07:22:45 -07001818 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001819 if (ret <= 0)
1820 return ret;
1821 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001822 if (xhci->xhc_state & XHCI_STATE_DYING)
1823 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001824
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001825 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001826 virt_dev = xhci->devs[udev->slot_id];
1827
1828 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07001829 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001830 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
1831 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
1832 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001833 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07001834 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
1835 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11001836 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001837
Sarah Sharp913a8a32009-09-04 10:53:13 -07001838 ret = xhci_configure_endpoint(xhci, udev, NULL,
1839 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001840 if (ret) {
1841 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001842 return ret;
1843 }
1844
1845 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07001846 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11001847 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001848
Sarah Sharp834cb0f2011-05-12 18:06:37 -07001849 /* Free any rings that were dropped, but not changed. */
1850 for (i = 1; i < 31; ++i) {
1851 if ((ctrl_ctx->drop_flags & (1 << (i + 1))) &&
1852 !(ctrl_ctx->add_flags & (1 << (i + 1))))
1853 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
1854 }
John Yound115b042009-07-27 12:05:15 -07001855 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07001856 /*
1857 * Install any rings for completely new endpoints or changed endpoints,
1858 * and free or cache any old rings from changed endpoints.
1859 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07001860 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08001861 if (!virt_dev->eps[i].new_ring)
1862 continue;
1863 /* Only cache or free the old ring if it exists.
1864 * It may not if this is the first add of an endpoint.
1865 */
1866 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08001867 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001868 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08001869 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
1870 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001871 }
1872
Sarah Sharpf94e01862009-04-27 19:58:38 -07001873 return ret;
1874}
1875
1876void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
1877{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001878 struct xhci_hcd *xhci;
1879 struct xhci_virt_device *virt_dev;
1880 int i, ret;
1881
Andiry Xu64927732010-10-14 07:22:45 -07001882 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001883 if (ret <= 0)
1884 return;
1885 xhci = hcd_to_xhci(hcd);
1886
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001887 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001888 virt_dev = xhci->devs[udev->slot_id];
1889 /* Free any rings allocated for added endpoints */
1890 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001891 if (virt_dev->eps[i].new_ring) {
1892 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
1893 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001894 }
1895 }
John Yound115b042009-07-27 12:05:15 -07001896 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001897}
1898
Sarah Sharp5270b952009-09-04 10:53:11 -07001899static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001900 struct xhci_container_ctx *in_ctx,
1901 struct xhci_container_ctx *out_ctx,
1902 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07001903{
1904 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001905 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001906 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
1907 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001908 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001909 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07001910
Sarah Sharp913a8a32009-09-04 10:53:13 -07001911 xhci_dbg(xhci, "Input Context:\n");
1912 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07001913}
1914
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001915static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001916 unsigned int slot_id, unsigned int ep_index,
1917 struct xhci_dequeue_state *deq_state)
1918{
1919 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001920 struct xhci_ep_ctx *ep_ctx;
1921 u32 added_ctxs;
1922 dma_addr_t addr;
1923
Sarah Sharp913a8a32009-09-04 10:53:13 -07001924 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1925 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001926 in_ctx = xhci->devs[slot_id]->in_ctx;
1927 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
1928 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
1929 deq_state->new_deq_ptr);
1930 if (addr == 0) {
1931 xhci_warn(xhci, "WARN Cannot submit config ep after "
1932 "reset ep command\n");
1933 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
1934 deq_state->new_deq_seg,
1935 deq_state->new_deq_ptr);
1936 return;
1937 }
Matt Evans28ccd292011-03-29 13:40:46 +11001938 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001939
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001940 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001941 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
1942 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001943}
1944
Sarah Sharp82d10092009-08-07 14:04:52 -07001945void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001946 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07001947{
1948 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001949 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07001950
1951 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001952 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07001953 /* We need to move the HW's dequeue pointer past this TD,
1954 * or it will attempt to resend it on the next doorbell ring.
1955 */
1956 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001957 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001958 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001959
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001960 /* HW with the reset endpoint quirk will use the saved dequeue state to
1961 * issue a configure endpoint command later.
1962 */
1963 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
1964 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001965 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001966 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001967 } else {
1968 /* Better hope no one uses the input context between now and the
1969 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001970 * XXX: No idea how this hardware will react when stream rings
1971 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001972 */
1973 xhci_dbg(xhci, "Setting up input context for "
1974 "configure endpoint command\n");
1975 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
1976 ep_index, &deq_state);
1977 }
Sarah Sharp82d10092009-08-07 14:04:52 -07001978}
1979
Sarah Sharpa1587d92009-07-27 12:03:15 -07001980/* Deal with stalled endpoints. The core should have sent the control message
1981 * to clear the halt condition. However, we need to make the xHCI hardware
1982 * reset its sequence number, since a device will expect a sequence number of
1983 * zero after the halt condition is cleared.
1984 * Context: in_interrupt
1985 */
1986void xhci_endpoint_reset(struct usb_hcd *hcd,
1987 struct usb_host_endpoint *ep)
1988{
1989 struct xhci_hcd *xhci;
1990 struct usb_device *udev;
1991 unsigned int ep_index;
1992 unsigned long flags;
1993 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001994 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001995
1996 xhci = hcd_to_xhci(hcd);
1997 udev = (struct usb_device *) ep->hcpriv;
1998 /* Called with a root hub endpoint (or an endpoint that wasn't added
1999 * with xhci_add_endpoint()
2000 */
2001 if (!ep->hcpriv)
2002 return;
2003 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002004 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2005 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002006 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2007 ep->desc.bEndpointAddress);
2008 return;
2009 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002010 if (usb_endpoint_xfer_control(&ep->desc)) {
2011 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2012 return;
2013 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002014
2015 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2016 spin_lock_irqsave(&xhci->lock, flags);
2017 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002018 /*
2019 * Can't change the ring dequeue pointer until it's transitioned to the
2020 * stopped state, which is only upon a successful reset endpoint
2021 * command. Better hope that last command worked!
2022 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002023 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002024 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2025 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002026 xhci_ring_cmd_db(xhci);
2027 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002028 virt_ep->stopped_td = NULL;
2029 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002030 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002031 spin_unlock_irqrestore(&xhci->lock, flags);
2032
2033 if (ret)
2034 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2035}
2036
Sarah Sharp8df75f42010-04-02 15:34:16 -07002037static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2038 struct usb_device *udev, struct usb_host_endpoint *ep,
2039 unsigned int slot_id)
2040{
2041 int ret;
2042 unsigned int ep_index;
2043 unsigned int ep_state;
2044
2045 if (!ep)
2046 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002047 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002048 if (ret <= 0)
2049 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002050 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002051 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2052 " descriptor for ep 0x%x does not support streams\n",
2053 ep->desc.bEndpointAddress);
2054 return -EINVAL;
2055 }
2056
2057 ep_index = xhci_get_endpoint_index(&ep->desc);
2058 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2059 if (ep_state & EP_HAS_STREAMS ||
2060 ep_state & EP_GETTING_STREAMS) {
2061 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2062 "already has streams set up.\n",
2063 ep->desc.bEndpointAddress);
2064 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2065 "dynamic stream context array reallocation.\n");
2066 return -EINVAL;
2067 }
2068 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2069 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2070 "endpoint 0x%x; URBs are pending.\n",
2071 ep->desc.bEndpointAddress);
2072 return -EINVAL;
2073 }
2074 return 0;
2075}
2076
2077static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2078 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2079{
2080 unsigned int max_streams;
2081
2082 /* The stream context array size must be a power of two */
2083 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2084 /*
2085 * Find out how many primary stream array entries the host controller
2086 * supports. Later we may use secondary stream arrays (similar to 2nd
2087 * level page entries), but that's an optional feature for xHCI host
2088 * controllers. xHCs must support at least 4 stream IDs.
2089 */
2090 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2091 if (*num_stream_ctxs > max_streams) {
2092 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2093 max_streams);
2094 *num_stream_ctxs = max_streams;
2095 *num_streams = max_streams;
2096 }
2097}
2098
2099/* Returns an error code if one of the endpoint already has streams.
2100 * This does not change any data structures, it only checks and gathers
2101 * information.
2102 */
2103static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2104 struct usb_device *udev,
2105 struct usb_host_endpoint **eps, unsigned int num_eps,
2106 unsigned int *num_streams, u32 *changed_ep_bitmask)
2107{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002108 unsigned int max_streams;
2109 unsigned int endpoint_flag;
2110 int i;
2111 int ret;
2112
2113 for (i = 0; i < num_eps; i++) {
2114 ret = xhci_check_streams_endpoint(xhci, udev,
2115 eps[i], udev->slot_id);
2116 if (ret < 0)
2117 return ret;
2118
Alan Stern842f1692010-04-30 12:44:46 -04002119 max_streams = USB_SS_MAX_STREAMS(
2120 eps[i]->ss_ep_comp.bmAttributes);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002121 if (max_streams < (*num_streams - 1)) {
2122 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2123 eps[i]->desc.bEndpointAddress,
2124 max_streams);
2125 *num_streams = max_streams+1;
2126 }
2127
2128 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2129 if (*changed_ep_bitmask & endpoint_flag)
2130 return -EINVAL;
2131 *changed_ep_bitmask |= endpoint_flag;
2132 }
2133 return 0;
2134}
2135
2136static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
2137 struct usb_device *udev,
2138 struct usb_host_endpoint **eps, unsigned int num_eps)
2139{
2140 u32 changed_ep_bitmask = 0;
2141 unsigned int slot_id;
2142 unsigned int ep_index;
2143 unsigned int ep_state;
2144 int i;
2145
2146 slot_id = udev->slot_id;
2147 if (!xhci->devs[slot_id])
2148 return 0;
2149
2150 for (i = 0; i < num_eps; i++) {
2151 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2152 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2153 /* Are streams already being freed for the endpoint? */
2154 if (ep_state & EP_GETTING_NO_STREAMS) {
2155 xhci_warn(xhci, "WARN Can't disable streams for "
2156 "endpoint 0x%x\n, "
2157 "streams are being disabled already.",
2158 eps[i]->desc.bEndpointAddress);
2159 return 0;
2160 }
2161 /* Are there actually any streams to free? */
2162 if (!(ep_state & EP_HAS_STREAMS) &&
2163 !(ep_state & EP_GETTING_STREAMS)) {
2164 xhci_warn(xhci, "WARN Can't disable streams for "
2165 "endpoint 0x%x\n, "
2166 "streams are already disabled!",
2167 eps[i]->desc.bEndpointAddress);
2168 xhci_warn(xhci, "WARN xhci_free_streams() called "
2169 "with non-streams endpoint\n");
2170 return 0;
2171 }
2172 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
2173 }
2174 return changed_ep_bitmask;
2175}
2176
2177/*
2178 * The USB device drivers use this function (though the HCD interface in USB
2179 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
2180 * coordinate mass storage command queueing across multiple endpoints (basically
2181 * a stream ID == a task ID).
2182 *
2183 * Setting up streams involves allocating the same size stream context array
2184 * for each endpoint and issuing a configure endpoint command for all endpoints.
2185 *
2186 * Don't allow the call to succeed if one endpoint only supports one stream
2187 * (which means it doesn't support streams at all).
2188 *
2189 * Drivers may get less stream IDs than they asked for, if the host controller
2190 * hardware or endpoints claim they can't support the number of requested
2191 * stream IDs.
2192 */
2193int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
2194 struct usb_host_endpoint **eps, unsigned int num_eps,
2195 unsigned int num_streams, gfp_t mem_flags)
2196{
2197 int i, ret;
2198 struct xhci_hcd *xhci;
2199 struct xhci_virt_device *vdev;
2200 struct xhci_command *config_cmd;
2201 unsigned int ep_index;
2202 unsigned int num_stream_ctxs;
2203 unsigned long flags;
2204 u32 changed_ep_bitmask = 0;
2205
2206 if (!eps)
2207 return -EINVAL;
2208
2209 /* Add one to the number of streams requested to account for
2210 * stream 0 that is reserved for xHCI usage.
2211 */
2212 num_streams += 1;
2213 xhci = hcd_to_xhci(hcd);
2214 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
2215 num_streams);
2216
2217 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
2218 if (!config_cmd) {
2219 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
2220 return -ENOMEM;
2221 }
2222
2223 /* Check to make sure all endpoints are not already configured for
2224 * streams. While we're at it, find the maximum number of streams that
2225 * all the endpoints will support and check for duplicate endpoints.
2226 */
2227 spin_lock_irqsave(&xhci->lock, flags);
2228 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
2229 num_eps, &num_streams, &changed_ep_bitmask);
2230 if (ret < 0) {
2231 xhci_free_command(xhci, config_cmd);
2232 spin_unlock_irqrestore(&xhci->lock, flags);
2233 return ret;
2234 }
2235 if (num_streams <= 1) {
2236 xhci_warn(xhci, "WARN: endpoints can't handle "
2237 "more than one stream.\n");
2238 xhci_free_command(xhci, config_cmd);
2239 spin_unlock_irqrestore(&xhci->lock, flags);
2240 return -EINVAL;
2241 }
2242 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002243 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07002244 * xhci_urb_enqueue() will reject all URBs.
2245 */
2246 for (i = 0; i < num_eps; i++) {
2247 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2248 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
2249 }
2250 spin_unlock_irqrestore(&xhci->lock, flags);
2251
2252 /* Setup internal data structures and allocate HW data structures for
2253 * streams (but don't install the HW structures in the input context
2254 * until we're sure all memory allocation succeeded).
2255 */
2256 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
2257 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
2258 num_stream_ctxs, num_streams);
2259
2260 for (i = 0; i < num_eps; i++) {
2261 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2262 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
2263 num_stream_ctxs,
2264 num_streams, mem_flags);
2265 if (!vdev->eps[ep_index].stream_info)
2266 goto cleanup;
2267 /* Set maxPstreams in endpoint context and update deq ptr to
2268 * point to stream context array. FIXME
2269 */
2270 }
2271
2272 /* Set up the input context for a configure endpoint command. */
2273 for (i = 0; i < num_eps; i++) {
2274 struct xhci_ep_ctx *ep_ctx;
2275
2276 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2277 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
2278
2279 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
2280 vdev->out_ctx, ep_index);
2281 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
2282 vdev->eps[ep_index].stream_info);
2283 }
2284 /* Tell the HW to drop its old copy of the endpoint context info
2285 * and add the updated copy from the input context.
2286 */
2287 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
2288 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
2289
2290 /* Issue and wait for the configure endpoint command */
2291 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
2292 false, false);
2293
2294 /* xHC rejected the configure endpoint command for some reason, so we
2295 * leave the old ring intact and free our internal streams data
2296 * structure.
2297 */
2298 if (ret < 0)
2299 goto cleanup;
2300
2301 spin_lock_irqsave(&xhci->lock, flags);
2302 for (i = 0; i < num_eps; i++) {
2303 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2304 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
2305 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
2306 udev->slot_id, ep_index);
2307 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
2308 }
2309 xhci_free_command(xhci, config_cmd);
2310 spin_unlock_irqrestore(&xhci->lock, flags);
2311
2312 /* Subtract 1 for stream 0, which drivers can't use */
2313 return num_streams - 1;
2314
2315cleanup:
2316 /* If it didn't work, free the streams! */
2317 for (i = 0; i < num_eps; i++) {
2318 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2319 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07002320 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07002321 /* FIXME Unset maxPstreams in endpoint context and
2322 * update deq ptr to point to normal string ring.
2323 */
2324 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
2325 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
2326 xhci_endpoint_zero(xhci, vdev, eps[i]);
2327 }
2328 xhci_free_command(xhci, config_cmd);
2329 return -ENOMEM;
2330}
2331
2332/* Transition the endpoint from using streams to being a "normal" endpoint
2333 * without streams.
2334 *
2335 * Modify the endpoint context state, submit a configure endpoint command,
2336 * and free all endpoint rings for streams if that completes successfully.
2337 */
2338int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
2339 struct usb_host_endpoint **eps, unsigned int num_eps,
2340 gfp_t mem_flags)
2341{
2342 int i, ret;
2343 struct xhci_hcd *xhci;
2344 struct xhci_virt_device *vdev;
2345 struct xhci_command *command;
2346 unsigned int ep_index;
2347 unsigned long flags;
2348 u32 changed_ep_bitmask;
2349
2350 xhci = hcd_to_xhci(hcd);
2351 vdev = xhci->devs[udev->slot_id];
2352
2353 /* Set up a configure endpoint command to remove the streams rings */
2354 spin_lock_irqsave(&xhci->lock, flags);
2355 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
2356 udev, eps, num_eps);
2357 if (changed_ep_bitmask == 0) {
2358 spin_unlock_irqrestore(&xhci->lock, flags);
2359 return -EINVAL;
2360 }
2361
2362 /* Use the xhci_command structure from the first endpoint. We may have
2363 * allocated too many, but the driver may call xhci_free_streams() for
2364 * each endpoint it grouped into one call to xhci_alloc_streams().
2365 */
2366 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
2367 command = vdev->eps[ep_index].stream_info->free_streams_command;
2368 for (i = 0; i < num_eps; i++) {
2369 struct xhci_ep_ctx *ep_ctx;
2370
2371 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2372 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
2373 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
2374 EP_GETTING_NO_STREAMS;
2375
2376 xhci_endpoint_copy(xhci, command->in_ctx,
2377 vdev->out_ctx, ep_index);
2378 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
2379 &vdev->eps[ep_index]);
2380 }
2381 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
2382 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
2383 spin_unlock_irqrestore(&xhci->lock, flags);
2384
2385 /* Issue and wait for the configure endpoint command,
2386 * which must succeed.
2387 */
2388 ret = xhci_configure_endpoint(xhci, udev, command,
2389 false, true);
2390
2391 /* xHC rejected the configure endpoint command for some reason, so we
2392 * leave the streams rings intact.
2393 */
2394 if (ret < 0)
2395 return ret;
2396
2397 spin_lock_irqsave(&xhci->lock, flags);
2398 for (i = 0; i < num_eps; i++) {
2399 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
2400 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07002401 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07002402 /* FIXME Unset maxPstreams in endpoint context and
2403 * update deq ptr to point to normal string ring.
2404 */
2405 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
2406 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
2407 }
2408 spin_unlock_irqrestore(&xhci->lock, flags);
2409
2410 return 0;
2411}
2412
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002413/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002414 * Deletes endpoint resources for endpoints that were active before a Reset
2415 * Device command, or a Disable Slot command. The Reset Device command leaves
2416 * the control endpoint intact, whereas the Disable Slot command deletes it.
2417 *
2418 * Must be called with xhci->lock held.
2419 */
2420void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2421 struct xhci_virt_device *virt_dev, bool drop_control_ep)
2422{
2423 int i;
2424 unsigned int num_dropped_eps = 0;
2425 unsigned int drop_flags = 0;
2426
2427 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
2428 if (virt_dev->eps[i].ring) {
2429 drop_flags |= 1 << i;
2430 num_dropped_eps++;
2431 }
2432 }
2433 xhci->num_active_eps -= num_dropped_eps;
2434 if (num_dropped_eps)
2435 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
2436 "%u now active.\n",
2437 num_dropped_eps, drop_flags,
2438 xhci->num_active_eps);
2439}
2440
2441/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002442 * This submits a Reset Device Command, which will set the device state to 0,
2443 * set the device address to 0, and disable all the endpoints except the default
2444 * control endpoint. The USB core should come back and call
2445 * xhci_address_device(), and then re-set up the configuration. If this is
2446 * called because of a usb_reset_and_verify_device(), then the old alternate
2447 * settings will be re-installed through the normal bandwidth allocation
2448 * functions.
2449 *
2450 * Wait for the Reset Device command to finish. Remove all structures
2451 * associated with the endpoints that were disabled. Clear the input device
2452 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07002453 *
2454 * If the virt_dev to be reset does not exist or does not match the udev,
2455 * it means the device is lost, possibly due to the xHC restore error and
2456 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
2457 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002458 */
Andiry Xuf0615c42010-10-14 07:22:48 -07002459int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002460{
2461 int ret, i;
2462 unsigned long flags;
2463 struct xhci_hcd *xhci;
2464 unsigned int slot_id;
2465 struct xhci_virt_device *virt_dev;
2466 struct xhci_command *reset_device_cmd;
2467 int timeleft;
2468 int last_freed_endpoint;
2469
Andiry Xuf0615c42010-10-14 07:22:48 -07002470 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002471 if (ret <= 0)
2472 return ret;
2473 xhci = hcd_to_xhci(hcd);
2474 slot_id = udev->slot_id;
2475 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07002476 if (!virt_dev) {
2477 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
2478 "not exist. Re-allocate the device\n", slot_id);
2479 ret = xhci_alloc_dev(hcd, udev);
2480 if (ret == 1)
2481 return 0;
2482 else
2483 return -EINVAL;
2484 }
2485
2486 if (virt_dev->udev != udev) {
2487 /* If the virt_dev and the udev does not match, this virt_dev
2488 * may belong to another udev.
2489 * Re-allocate the device.
2490 */
2491 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
2492 "not match the udev. Re-allocate the device\n",
2493 slot_id);
2494 ret = xhci_alloc_dev(hcd, udev);
2495 if (ret == 1)
2496 return 0;
2497 else
2498 return -EINVAL;
2499 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002500
2501 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
2502 /* Allocate the command structure that holds the struct completion.
2503 * Assume we're in process context, since the normal device reset
2504 * process has to wait for the device anyway. Storage devices are
2505 * reset as part of error handling, so use GFP_NOIO instead of
2506 * GFP_KERNEL.
2507 */
2508 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
2509 if (!reset_device_cmd) {
2510 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
2511 return -ENOMEM;
2512 }
2513
2514 /* Attempt to submit the Reset Device command to the command ring */
2515 spin_lock_irqsave(&xhci->lock, flags);
2516 reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002517
2518 /* Enqueue pointer can be left pointing to the link TRB,
2519 * we must handle that
2520 */
Matt Evansf5960b62011-06-01 10:22:55 +10002521 if (TRB_TYPE_LINK_LE32(reset_device_cmd->command_trb->link.control))
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08002522 reset_device_cmd->command_trb =
2523 xhci->cmd_ring->enq_seg->next->trbs;
2524
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002525 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
2526 ret = xhci_queue_reset_device(xhci, slot_id);
2527 if (ret) {
2528 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2529 list_del(&reset_device_cmd->cmd_list);
2530 spin_unlock_irqrestore(&xhci->lock, flags);
2531 goto command_cleanup;
2532 }
2533 xhci_ring_cmd_db(xhci);
2534 spin_unlock_irqrestore(&xhci->lock, flags);
2535
2536 /* Wait for the Reset Device command to finish */
2537 timeleft = wait_for_completion_interruptible_timeout(
2538 reset_device_cmd->completion,
2539 USB_CTRL_SET_TIMEOUT);
2540 if (timeleft <= 0) {
2541 xhci_warn(xhci, "%s while waiting for reset device command\n",
2542 timeleft == 0 ? "Timeout" : "Signal");
2543 spin_lock_irqsave(&xhci->lock, flags);
2544 /* The timeout might have raced with the event ring handler, so
2545 * only delete from the list if the item isn't poisoned.
2546 */
2547 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
2548 list_del(&reset_device_cmd->cmd_list);
2549 spin_unlock_irqrestore(&xhci->lock, flags);
2550 ret = -ETIME;
2551 goto command_cleanup;
2552 }
2553
2554 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
2555 * unless we tried to reset a slot ID that wasn't enabled,
2556 * or the device wasn't in the addressed or configured state.
2557 */
2558 ret = reset_device_cmd->status;
2559 switch (ret) {
2560 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
2561 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
2562 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
2563 slot_id,
2564 xhci_get_slot_state(xhci, virt_dev->out_ctx));
2565 xhci_info(xhci, "Not freeing device rings.\n");
2566 /* Don't treat this as an error. May change my mind later. */
2567 ret = 0;
2568 goto command_cleanup;
2569 case COMP_SUCCESS:
2570 xhci_dbg(xhci, "Successful reset device command.\n");
2571 break;
2572 default:
2573 if (xhci_is_vendor_info_code(xhci, ret))
2574 break;
2575 xhci_warn(xhci, "Unknown completion code %u for "
2576 "reset device command.\n", ret);
2577 ret = -EINVAL;
2578 goto command_cleanup;
2579 }
2580
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002581 /* Free up host controller endpoint resources */
2582 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2583 spin_lock_irqsave(&xhci->lock, flags);
2584 /* Don't delete the default control endpoint resources */
2585 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
2586 spin_unlock_irqrestore(&xhci->lock, flags);
2587 }
2588
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002589 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
2590 last_freed_endpoint = 1;
2591 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07002592 struct xhci_virt_ep *ep = &virt_dev->eps[i];
2593
2594 if (ep->ep_state & EP_HAS_STREAMS) {
2595 xhci_free_stream_info(xhci, ep->stream_info);
2596 ep->stream_info = NULL;
2597 ep->ep_state &= ~EP_HAS_STREAMS;
2598 }
2599
2600 if (ep->ring) {
2601 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2602 last_freed_endpoint = i;
2603 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08002604 }
2605 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
2606 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
2607 ret = 0;
2608
2609command_cleanup:
2610 xhci_free_command(xhci, reset_device_cmd);
2611 return ret;
2612}
2613
2614/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002615 * At this point, the struct usb_device is about to go away, the device has
2616 * disconnected, and all traffic has been stopped and the endpoints have been
2617 * disabled. Free any HC data structures associated with that device.
2618 */
2619void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
2620{
2621 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002622 struct xhci_virt_device *virt_dev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002623 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07002624 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07002625 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002626
Andiry Xu64927732010-10-14 07:22:45 -07002627 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
2628 if (ret <= 0)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002629 return;
Andiry Xu64927732010-10-14 07:22:45 -07002630
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002631 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002632
2633 /* Stop any wayward timer functions (which may grab the lock) */
2634 for (i = 0; i < 31; ++i) {
2635 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
2636 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
2637 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002638
2639 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07002640 /* Don't disable the slot if the host controller is dead. */
2641 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002642 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07002643 xhci_free_virt_device(xhci, udev->slot_id);
2644 spin_unlock_irqrestore(&xhci->lock, flags);
2645 return;
2646 }
2647
Sarah Sharp23e3be12009-04-29 19:05:20 -07002648 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002649 spin_unlock_irqrestore(&xhci->lock, flags);
2650 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2651 return;
2652 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07002653 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002654 spin_unlock_irqrestore(&xhci->lock, flags);
2655 /*
2656 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07002657 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002658 */
2659}
2660
2661/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002662 * Checks if we have enough host controller resources for the default control
2663 * endpoint.
2664 *
2665 * Must be called with xhci->lock held.
2666 */
2667static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
2668{
2669 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
2670 xhci_dbg(xhci, "Not enough ep ctxs: "
2671 "%u active, need to add 1, limit is %u.\n",
2672 xhci->num_active_eps, xhci->limit_active_eps);
2673 return -ENOMEM;
2674 }
2675 xhci->num_active_eps += 1;
2676 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
2677 xhci->num_active_eps);
2678 return 0;
2679}
2680
2681
2682/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002683 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
2684 * timed out, or allocating memory failed. Returns 1 on success.
2685 */
2686int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
2687{
2688 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2689 unsigned long flags;
2690 int timeleft;
2691 int ret;
2692
2693 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp23e3be12009-04-29 19:05:20 -07002694 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002695 if (ret) {
2696 spin_unlock_irqrestore(&xhci->lock, flags);
2697 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2698 return 0;
2699 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07002700 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002701 spin_unlock_irqrestore(&xhci->lock, flags);
2702
2703 /* XXX: how much time for xHC slot assignment? */
2704 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
2705 USB_CTRL_SET_TIMEOUT);
2706 if (timeleft <= 0) {
2707 xhci_warn(xhci, "%s while waiting for a slot\n",
2708 timeleft == 0 ? "Timeout" : "Signal");
2709 /* FIXME cancel the enable slot request */
2710 return 0;
2711 }
2712
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002713 if (!xhci->slot_id) {
2714 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002715 return 0;
2716 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002717
2718 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2719 spin_lock_irqsave(&xhci->lock, flags);
2720 ret = xhci_reserve_host_control_ep_resources(xhci);
2721 if (ret) {
2722 spin_unlock_irqrestore(&xhci->lock, flags);
2723 xhci_warn(xhci, "Not enough host resources, "
2724 "active endpoint contexts = %u\n",
2725 xhci->num_active_eps);
2726 goto disable_slot;
2727 }
2728 spin_unlock_irqrestore(&xhci->lock, flags);
2729 }
2730 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08002731 * xhci_discover_or_reset_device(), which may be called as part of
2732 * mass storage driver error handling.
2733 */
2734 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002735 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002736 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002737 }
2738 udev->slot_id = xhci->slot_id;
2739 /* Is this a LS or FS device under a HS hub? */
2740 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002741 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002742
2743disable_slot:
2744 /* Disable slot, if we can do it without mem alloc */
2745 spin_lock_irqsave(&xhci->lock, flags);
2746 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
2747 xhci_ring_cmd_db(xhci);
2748 spin_unlock_irqrestore(&xhci->lock, flags);
2749 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002750}
2751
2752/*
2753 * Issue an Address Device command (which will issue a SetAddress request to
2754 * the device).
2755 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
2756 * we should only issue and wait on one address command at the same time.
2757 *
2758 * We add one to the device address issued by the hardware because the USB core
2759 * uses address 1 for the root hubs (even though they're not really devices).
2760 */
2761int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
2762{
2763 unsigned long flags;
2764 int timeleft;
2765 struct xhci_virt_device *virt_dev;
2766 int ret = 0;
2767 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07002768 struct xhci_slot_ctx *slot_ctx;
2769 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07002770 u64 temp_64;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002771
2772 if (!udev->slot_id) {
2773 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
2774 return -EINVAL;
2775 }
2776
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002777 virt_dev = xhci->devs[udev->slot_id];
2778
Matt Evans7ed603e2011-03-29 13:40:56 +11002779 if (WARN_ON(!virt_dev)) {
2780 /*
2781 * In plug/unplug torture test with an NEC controller,
2782 * a zero-dereference was observed once due to virt_dev = 0.
2783 * Print useful debug rather than crash if it is observed again!
2784 */
2785 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
2786 udev->slot_id);
2787 return -EINVAL;
2788 }
2789
Andiry Xuf0615c42010-10-14 07:22:48 -07002790 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2791 /*
2792 * If this is the first Set Address since device plug-in or
2793 * virt_device realloaction after a resume with an xHCI power loss,
2794 * then set up the slot context.
2795 */
2796 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002797 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07002798 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02002799 else
2800 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharp66e49d82009-07-27 12:03:46 -07002801 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07002802 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002803
Sarah Sharpf88ba782009-05-14 11:44:22 -07002804 spin_lock_irqsave(&xhci->lock, flags);
John Yound115b042009-07-27 12:05:15 -07002805 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
2806 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002807 if (ret) {
2808 spin_unlock_irqrestore(&xhci->lock, flags);
2809 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
2810 return ret;
2811 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07002812 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002813 spin_unlock_irqrestore(&xhci->lock, flags);
2814
2815 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
2816 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
2817 USB_CTRL_SET_TIMEOUT);
2818 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
2819 * the SetAddress() "recovery interval" required by USB and aborting the
2820 * command on a timeout.
2821 */
2822 if (timeleft <= 0) {
2823 xhci_warn(xhci, "%s while waiting for a slot\n",
2824 timeleft == 0 ? "Timeout" : "Signal");
2825 /* FIXME cancel the address device command */
2826 return -ETIME;
2827 }
2828
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002829 switch (virt_dev->cmd_status) {
2830 case COMP_CTX_STATE:
2831 case COMP_EBADSLT:
2832 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
2833 udev->slot_id);
2834 ret = -EINVAL;
2835 break;
2836 case COMP_TX_ERR:
2837 dev_warn(&udev->dev, "Device not responding to set address.\n");
2838 ret = -EPROTO;
2839 break;
2840 case COMP_SUCCESS:
2841 xhci_dbg(xhci, "Successful Address Device command\n");
2842 break;
2843 default:
2844 xhci_err(xhci, "ERROR: unexpected command completion "
2845 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07002846 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07002847 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002848 ret = -EINVAL;
2849 break;
2850 }
2851 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002852 return ret;
2853 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07002854 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
2855 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
2856 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002857 udev->slot_id,
2858 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
2859 (unsigned long long)
2860 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002861 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07002862 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002863 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07002864 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002865 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07002866 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002867 /*
2868 * USB core uses address 1 for the roothubs, so we add one to the
2869 * address given back to us by the HC.
2870 */
John Yound115b042009-07-27 12:05:15 -07002871 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07002872 /* Use kernel assigned address for devices; store xHC assigned
2873 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11002874 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
2875 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002876 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07002877 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
2878 ctrl_ctx->add_flags = 0;
2879 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002880
Andiry Xuc8d4af82010-10-14 07:22:51 -07002881 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07002882
2883 return 0;
2884}
2885
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002886/* Once a hub descriptor is fetched for a device, we need to update the xHC's
2887 * internal data structures for the device.
2888 */
2889int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
2890 struct usb_tt *tt, gfp_t mem_flags)
2891{
2892 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2893 struct xhci_virt_device *vdev;
2894 struct xhci_command *config_cmd;
2895 struct xhci_input_control_ctx *ctrl_ctx;
2896 struct xhci_slot_ctx *slot_ctx;
2897 unsigned long flags;
2898 unsigned think_time;
2899 int ret;
2900
2901 /* Ignore root hubs */
2902 if (!hdev->parent)
2903 return 0;
2904
2905 vdev = xhci->devs[hdev->slot_id];
2906 if (!vdev) {
2907 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
2908 return -EINVAL;
2909 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08002910 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002911 if (!config_cmd) {
2912 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
2913 return -ENOMEM;
2914 }
2915
2916 spin_lock_irqsave(&xhci->lock, flags);
2917 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
2918 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002919 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002920 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002921 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002922 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11002923 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002924 if (xhci->hci_version > 0x95) {
2925 xhci_dbg(xhci, "xHCI version %x needs hub "
2926 "TT think time and number of ports\n",
2927 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11002928 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002929 /* Set TT think time - convert from ns to FS bit times.
2930 * 0 = 8 FS bit times, 1 = 16 FS bit times,
2931 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08002932 *
2933 * xHCI 1.0: this field shall be 0 if the device is not a
2934 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002935 */
2936 think_time = tt->think_time;
2937 if (think_time != 0)
2938 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08002939 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
2940 slot_ctx->tt_info |=
2941 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07002942 } else {
2943 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
2944 "TT think time or number of ports\n",
2945 (unsigned int) xhci->hci_version);
2946 }
2947 slot_ctx->dev_state = 0;
2948 spin_unlock_irqrestore(&xhci->lock, flags);
2949
2950 xhci_dbg(xhci, "Set up %s for hub device.\n",
2951 (xhci->hci_version > 0x95) ?
2952 "configure endpoint" : "evaluate context");
2953 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
2954 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
2955
2956 /* Issue and wait for the configure endpoint or
2957 * evaluate context command.
2958 */
2959 if (xhci->hci_version > 0x95)
2960 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
2961 false, false);
2962 else
2963 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
2964 true, false);
2965
2966 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
2967 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
2968
2969 xhci_free_command(xhci, config_cmd);
2970 return ret;
2971}
2972
Sarah Sharp66d4ead2009-04-27 19:52:28 -07002973int xhci_get_frame(struct usb_hcd *hcd)
2974{
2975 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2976 /* EHCI mods by the periodic size. Why? */
2977 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
2978}
2979
2980MODULE_DESCRIPTION(DRIVER_DESC);
2981MODULE_AUTHOR(DRIVER_AUTHOR);
2982MODULE_LICENSE("GPL");
2983
2984static int __init xhci_hcd_init(void)
2985{
2986#ifdef CONFIG_PCI
2987 int retval = 0;
2988
2989 retval = xhci_register_pci();
2990
2991 if (retval < 0) {
2992 printk(KERN_DEBUG "Problem registering PCI driver.");
2993 return retval;
2994 }
2995#endif
Sarah Sharp98441972009-05-14 11:44:18 -07002996 /*
2997 * Check the compiler generated sizes of structures that must be laid
2998 * out in specific ways for hardware access.
2999 */
3000 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
3001 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
3002 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
3003 /* xhci_device_control has eight fields, and also
3004 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
3005 */
Sarah Sharp98441972009-05-14 11:44:18 -07003006 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
3007 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
3008 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
3009 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
3010 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
3011 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
3012 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
3013 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07003014 return 0;
3015}
3016module_init(xhci_hcd_init);
3017
3018static void __exit xhci_hcd_cleanup(void)
3019{
3020#ifdef CONFIG_PCI
3021 xhci_unregister_pci();
3022#endif
3023}
3024module_exit(xhci_hcd_cleanup);