blob: a4282d3742bf11098fed3a8101285b94eafeddbe [file] [log] [blame]
Nicolas Ferre789b23b2009-06-26 15:36:58 +01001/*
2 * Chip-specific setup code for the AT91SAM9G45 family
3 *
4 * Copyright (C) 2009 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
Jon Medhurstf407c2e2011-08-04 16:04:24 +010014#include <linux/dma-mapping.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010015
16#include <asm/irq.h>
17#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010020#include <mach/at91sam9g45.h>
Ludovic Desroches8fe82a52012-06-21 14:47:27 +020021#include <mach/at91_aic.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010022#include <mach/at91_pmc.h>
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +010023#include <mach/cpu.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010024
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080025#include "soc.h"
Nicolas Ferre789b23b2009-06-26 15:36:58 +010026#include "generic.h"
27#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080028#include "sam9_smc.h"
Nicolas Ferre789b23b2009-06-26 15:36:58 +010029
Nicolas Ferre789b23b2009-06-26 15:36:58 +010030/* --------------------------------------------------------------------
31 * Clocks
32 * -------------------------------------------------------------------- */
33
34/*
35 * The peripheral clocks.
36 */
37static struct clk pioA_clk = {
38 .name = "pioA_clk",
39 .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
40 .type = CLK_TYPE_PERIPHERAL,
41};
42static struct clk pioB_clk = {
43 .name = "pioB_clk",
44 .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
45 .type = CLK_TYPE_PERIPHERAL,
46};
47static struct clk pioC_clk = {
48 .name = "pioC_clk",
49 .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
50 .type = CLK_TYPE_PERIPHERAL,
51};
52static struct clk pioDE_clk = {
53 .name = "pioDE_clk",
54 .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
55 .type = CLK_TYPE_PERIPHERAL,
56};
Peter Korsgaard237a62a2011-10-06 17:41:33 +020057static struct clk trng_clk = {
58 .name = "trng_clk",
59 .pmc_mask = 1 << AT91SAM9G45_ID_TRNG,
60 .type = CLK_TYPE_PERIPHERAL,
61};
Nicolas Ferre789b23b2009-06-26 15:36:58 +010062static struct clk usart0_clk = {
63 .name = "usart0_clk",
64 .pmc_mask = 1 << AT91SAM9G45_ID_US0,
65 .type = CLK_TYPE_PERIPHERAL,
66};
67static struct clk usart1_clk = {
68 .name = "usart1_clk",
69 .pmc_mask = 1 << AT91SAM9G45_ID_US1,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk usart2_clk = {
73 .name = "usart2_clk",
74 .pmc_mask = 1 << AT91SAM9G45_ID_US2,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk usart3_clk = {
78 .name = "usart3_clk",
79 .pmc_mask = 1 << AT91SAM9G45_ID_US3,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk mmc0_clk = {
83 .name = "mci0_clk",
84 .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk twi0_clk = {
88 .name = "twi0_clk",
89 .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
90 .type = CLK_TYPE_PERIPHERAL,
91};
92static struct clk twi1_clk = {
93 .name = "twi1_clk",
94 .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
95 .type = CLK_TYPE_PERIPHERAL,
96};
97static struct clk spi0_clk = {
98 .name = "spi0_clk",
99 .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
100 .type = CLK_TYPE_PERIPHERAL,
101};
102static struct clk spi1_clk = {
103 .name = "spi1_clk",
104 .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
105 .type = CLK_TYPE_PERIPHERAL,
106};
107static struct clk ssc0_clk = {
108 .name = "ssc0_clk",
109 .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
110 .type = CLK_TYPE_PERIPHERAL,
111};
112static struct clk ssc1_clk = {
113 .name = "ssc1_clk",
114 .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
115 .type = CLK_TYPE_PERIPHERAL,
116};
Fabian Godehardtab645112010-09-03 13:31:33 +0100117static struct clk tcb0_clk = {
118 .name = "tcb0_clk",
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100119 .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
120 .type = CLK_TYPE_PERIPHERAL,
121};
122static struct clk pwm_clk = {
123 .name = "pwm_clk",
124 .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
125 .type = CLK_TYPE_PERIPHERAL,
126};
127static struct clk tsc_clk = {
128 .name = "tsc_clk",
129 .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
130 .type = CLK_TYPE_PERIPHERAL,
131};
132static struct clk dma_clk = {
133 .name = "dma_clk",
134 .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
135 .type = CLK_TYPE_PERIPHERAL,
136};
137static struct clk uhphs_clk = {
138 .name = "uhphs_clk",
139 .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
140 .type = CLK_TYPE_PERIPHERAL,
141};
142static struct clk lcdc_clk = {
143 .name = "lcdc_clk",
144 .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
145 .type = CLK_TYPE_PERIPHERAL,
146};
147static struct clk ac97_clk = {
148 .name = "ac97_clk",
149 .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
150 .type = CLK_TYPE_PERIPHERAL,
151};
152static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200153 .name = "pclk",
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100154 .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
155 .type = CLK_TYPE_PERIPHERAL,
156};
157static struct clk isi_clk = {
158 .name = "isi_clk",
159 .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
160 .type = CLK_TYPE_PERIPHERAL,
161};
162static struct clk udphs_clk = {
163 .name = "udphs_clk",
164 .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
165 .type = CLK_TYPE_PERIPHERAL,
166};
167static struct clk mmc1_clk = {
168 .name = "mci1_clk",
169 .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
170 .type = CLK_TYPE_PERIPHERAL,
171};
172
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100173/* Video decoder clock - Only for sam9m10/sam9m11 */
174static struct clk vdec_clk = {
175 .name = "vdec_clk",
176 .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
177 .type = CLK_TYPE_PERIPHERAL,
178};
179
Maxime Ripard4a5920e2012-05-11 15:35:35 +0200180static struct clk adc_op_clk = {
181 .name = "adc_op_clk",
182 .type = CLK_TYPE_PERIPHERAL,
183 .rate_hz = 13200000,
184};
185
Nicolas Royer815e9722012-07-01 19:19:43 +0200186/* AES/TDES/SHA clock - Only for sam9m11/sam9g56 */
187static struct clk aestdessha_clk = {
188 .name = "aestdessha_clk",
189 .pmc_mask = 1 << AT91SAM9G45_ID_AESTDESSHA,
190 .type = CLK_TYPE_PERIPHERAL,
191};
192
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100193static struct clk *periph_clocks[] __initdata = {
194 &pioA_clk,
195 &pioB_clk,
196 &pioC_clk,
197 &pioDE_clk,
Peter Korsgaard237a62a2011-10-06 17:41:33 +0200198 &trng_clk,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100199 &usart0_clk,
200 &usart1_clk,
201 &usart2_clk,
202 &usart3_clk,
203 &mmc0_clk,
204 &twi0_clk,
205 &twi1_clk,
206 &spi0_clk,
207 &spi1_clk,
208 &ssc0_clk,
209 &ssc1_clk,
Fabian Godehardtab645112010-09-03 13:31:33 +0100210 &tcb0_clk,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100211 &pwm_clk,
212 &tsc_clk,
213 &dma_clk,
214 &uhphs_clk,
215 &lcdc_clk,
216 &ac97_clk,
217 &macb_clk,
218 &isi_clk,
219 &udphs_clk,
220 &mmc1_clk,
Maxime Ripard4a5920e2012-05-11 15:35:35 +0200221 &adc_op_clk,
Nicolas Royer815e9722012-07-01 19:19:43 +0200222 &aestdessha_clk,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100223 // irq0
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100224};
225
226static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200227 /* One additional fake clock for macb_hclk */
228 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100229 /* One additional fake clock for ohci */
230 CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800231 CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
232 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
233 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
234 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
235 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100236 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
237 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
238 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
239 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
Nikolaus Vossfac368a2011-11-08 11:49:46 +0100240 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.0", &twi0_clk),
241 CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g10.1", &twi1_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800242 CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.0", &ssc0_clk),
243 CLKDEV_CON_DEV_ID("pclk", "at91sam9g45_ssc.1", &ssc1_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800244 CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc0_clk),
245 CLKDEV_CON_DEV_ID("pclk", "fffa0000.ssc", &ssc1_clk),
Peter Korsgaard237a62a2011-10-06 17:41:33 +0200246 CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
Nicolas Royer815e9722012-07-01 19:19:43 +0200247 CLKDEV_CON_DEV_ID(NULL, "atmel_sha", &aestdessha_clk),
248 CLKDEV_CON_DEV_ID(NULL, "atmel_tdes", &aestdessha_clk),
249 CLKDEV_CON_DEV_ID(NULL, "atmel_aes", &aestdessha_clk),
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200250 /* more usart lookup table for DT entries */
251 CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
252 CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
253 CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
254 CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
255 CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
Nicolas Ferre3a61a5d2012-01-19 10:13:40 +0100256 /* more tc lookup table for DT entries */
257 CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb0_clk),
258 CLKDEV_CON_DEV_ID("t0_clk", "fffd4000.timer", &tcb0_clk),
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800259 CLKDEV_CON_DEV_ID("hclk", "700000.ohci", &uhphs_clk),
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800260 CLKDEV_CON_DEV_ID("ehci_clk", "800000.ehci", &uhphs_clk),
Ludovic Desrochesf7d19b92012-09-12 08:42:15 +0200261 CLKDEV_CON_DEV_ID(NULL, "fff84000.i2c", &twi0_clk),
262 CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi1_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200263 /* fake hclk clock */
264 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &uhphs_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800265 CLKDEV_CON_ID("pioA", &pioA_clk),
266 CLKDEV_CON_ID("pioB", &pioB_clk),
267 CLKDEV_CON_ID("pioC", &pioC_clk),
268 CLKDEV_CON_ID("pioD", &pioDE_clk),
269 CLKDEV_CON_ID("pioE", &pioDE_clk),
Maxime Ripard4a5920e2012-05-11 15:35:35 +0200270 /* Fake adc clock */
271 CLKDEV_CON_ID("adc_clk", &tsc_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100272};
273
274static struct clk_lookup usart_clocks_lookups[] = {
275 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
276 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
277 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
278 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
279 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100280};
281
282/*
283 * The two programmable clocks.
284 * You must configure pin multiplexing to bring these signals out.
285 */
286static struct clk pck0 = {
287 .name = "pck0",
288 .pmc_mask = AT91_PMC_PCK0,
289 .type = CLK_TYPE_PROGRAMMABLE,
290 .id = 0,
291};
292static struct clk pck1 = {
293 .name = "pck1",
294 .pmc_mask = AT91_PMC_PCK1,
295 .type = CLK_TYPE_PROGRAMMABLE,
296 .id = 1,
297};
298
299static void __init at91sam9g45_register_clocks(void)
300{
301 int i;
302
303 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
304 clk_register(periph_clocks[i]);
305
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100306 clkdev_add_table(periph_clocks_lookups,
307 ARRAY_SIZE(periph_clocks_lookups));
308 clkdev_add_table(usart_clocks_lookups,
309 ARRAY_SIZE(usart_clocks_lookups));
310
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100311 if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
312 clk_register(&vdec_clk);
313
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100314 clk_register(&pck0);
315 clk_register(&pck1);
316}
317
318/* --------------------------------------------------------------------
319 * GPIO
320 * -------------------------------------------------------------------- */
321
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800322static struct at91_gpio_bank at91sam9g45_gpio[] __initdata = {
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100323 {
324 .id = AT91SAM9G45_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800325 .regbase = AT91SAM9G45_BASE_PIOA,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100326 }, {
327 .id = AT91SAM9G45_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800328 .regbase = AT91SAM9G45_BASE_PIOB,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100329 }, {
330 .id = AT91SAM9G45_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800331 .regbase = AT91SAM9G45_BASE_PIOC,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100332 }, {
333 .id = AT91SAM9G45_ID_PIODE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800334 .regbase = AT91SAM9G45_BASE_PIOD,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100335 }, {
336 .id = AT91SAM9G45_ID_PIODE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800337 .regbase = AT91SAM9G45_BASE_PIOE,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100338 }
339};
340
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100341/* --------------------------------------------------------------------
342 * AT91SAM9G45 processor initialization
343 * -------------------------------------------------------------------- */
344
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800345static void __init at91sam9g45_map_io(void)
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100346{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800347 at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
Jon Medhurstf407c2e2011-08-04 16:04:24 +0100348 init_consistent_dma_size(SZ_4M);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800349}
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100350
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800351static void __init at91sam9g45_ioremap_registers(void)
352{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800353 at91_ioremap_shdwc(AT91SAM9G45_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800354 at91_ioremap_rstc(AT91SAM9G45_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800355 at91_ioremap_ramc(0, AT91SAM9G45_BASE_DDRSDRC1, 512);
356 at91_ioremap_ramc(1, AT91SAM9G45_BASE_DDRSDRC0, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800357 at91sam926x_ioremap_pit(AT91SAM9G45_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800358 at91sam9_ioremap_smc(0, AT91SAM9G45_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800359 at91_ioremap_matrix(AT91SAM9G45_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800360}
361
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800362static void __init at91sam9g45_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800363{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800364 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000365 arm_pm_restart = at91sam9g45_restart;
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100366 at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
367
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100368 /* Register GPIO subsystem */
369 at91_gpio_init(at91sam9g45_gpio, 5);
370}
371
372/* --------------------------------------------------------------------
373 * Interrupt initialization
374 * -------------------------------------------------------------------- */
375
376/*
377 * The default interrupt priority levels (0 = lowest, 7 = highest).
378 */
379static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
380 7, /* Advanced Interrupt Controller (FIQ) */
381 7, /* System Peripherals */
382 1, /* Parallel IO Controller A */
383 1, /* Parallel IO Controller B */
384 1, /* Parallel IO Controller C */
385 1, /* Parallel IO Controller D and E */
386 0,
387 5, /* USART 0 */
388 5, /* USART 1 */
389 5, /* USART 2 */
390 5, /* USART 3 */
391 0, /* Multimedia Card Interface 0 */
392 6, /* Two-Wire Interface 0 */
393 6, /* Two-Wire Interface 1 */
394 5, /* Serial Peripheral Interface 0 */
395 5, /* Serial Peripheral Interface 1 */
396 4, /* Serial Synchronous Controller 0 */
397 4, /* Serial Synchronous Controller 1 */
398 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
399 0, /* Pulse Width Modulation Controller */
400 0, /* Touch Screen Controller */
401 0, /* DMA Controller */
402 2, /* USB Host High Speed port */
403 3, /* LDC Controller */
404 5, /* AC97 Controller */
405 3, /* Ethernet */
406 0, /* Image Sensor Interface */
407 2, /* USB Device High speed port */
Nicolas Royer815e9722012-07-01 19:19:43 +0200408 0, /* AESTDESSHA Crypto HW Accelerators */
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100409 0, /* Multimedia Card Interface 1 */
410 0,
411 0, /* Advanced Interrupt Controller (IRQ0) */
412};
413
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800414struct at91_init_soc __initdata at91sam9g45_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800415 .map_io = at91sam9g45_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800416 .default_irq_priority = at91sam9g45_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800417 .ioremap_registers = at91sam9g45_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800418 .register_clocks = at91sam9g45_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800419 .init = at91sam9g45_initialize,
420};