blob: ddb21f0fffe7d5df275e7926008e0d13263264fa [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001#ifndef _HFI1_KERNEL_H
2#define _HFI1_KERNEL_H
3/*
4 *
5 * This file is provided under a dual BSD/GPLv2 license. When using or
6 * redistributing this file, you may do so under either license.
7 *
8 * GPL LICENSE SUMMARY
9 *
10 * Copyright(c) 2015 Intel Corporation.
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of version 2 of the GNU General Public License as
14 * published by the Free Software Foundation.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * BSD LICENSE
22 *
23 * Copyright(c) 2015 Intel Corporation.
24 *
25 * Redistribution and use in source and binary forms, with or without
26 * modification, are permitted provided that the following conditions
27 * are met:
28 *
29 * - Redistributions of source code must retain the above copyright
30 * notice, this list of conditions and the following disclaimer.
31 * - Redistributions in binary form must reproduce the above copyright
32 * notice, this list of conditions and the following disclaimer in
33 * the documentation and/or other materials provided with the
34 * distribution.
35 * - Neither the name of Intel Corporation nor the names of its
36 * contributors may be used to endorse or promote products derived
37 * from this software without specific prior written permission.
38 *
39 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
40 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
41 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
42 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
43 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
44 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
45 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
46 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
47 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
48 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
49 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
50 *
51 */
52
53#include <linux/interrupt.h>
54#include <linux/pci.h>
55#include <linux/dma-mapping.h>
56#include <linux/mutex.h>
57#include <linux/list.h>
58#include <linux/scatterlist.h>
59#include <linux/slab.h>
60#include <linux/io.h>
61#include <linux/fs.h>
62#include <linux/completion.h>
63#include <linux/kref.h>
64#include <linux/sched.h>
65#include <linux/cdev.h>
66#include <linux/delay.h>
67#include <linux/kthread.h>
Mitko Haralanovf727a0c2016-02-05 11:57:46 -050068#include <linux/mmu_notifier.h>
69#include <linux/rbtree.h>
Mike Marciniszyn77241052015-07-30 15:17:43 -040070
71#include "chip_registers.h"
72#include "common.h"
73#include "verbs.h"
74#include "pio.h"
75#include "chip.h"
76#include "mad.h"
77#include "qsfp.h"
78#include "platform_config.h"
79
80/* bumped 1 from s/w major version of TrueScale */
81#define HFI1_CHIP_VERS_MAJ 3U
82
83/* don't care about this except printing */
84#define HFI1_CHIP_VERS_MIN 0U
85
86/* The Organization Unique Identifier (Mfg code), and its position in GUID */
87#define HFI1_OUI 0x001175
88#define HFI1_OUI_LSB 40
89
90#define DROP_PACKET_OFF 0
91#define DROP_PACKET_ON 1
92
93extern unsigned long hfi1_cap_mask;
94#define HFI1_CAP_KGET_MASK(mask, cap) ((mask) & HFI1_CAP_##cap)
95#define HFI1_CAP_UGET_MASK(mask, cap) \
96 (((mask) >> HFI1_CAP_USER_SHIFT) & HFI1_CAP_##cap)
97#define HFI1_CAP_KGET(cap) (HFI1_CAP_KGET_MASK(hfi1_cap_mask, cap))
98#define HFI1_CAP_UGET(cap) (HFI1_CAP_UGET_MASK(hfi1_cap_mask, cap))
99#define HFI1_CAP_IS_KSET(cap) (!!HFI1_CAP_KGET(cap))
100#define HFI1_CAP_IS_USET(cap) (!!HFI1_CAP_UGET(cap))
101#define HFI1_MISC_GET() ((hfi1_cap_mask >> HFI1_CAP_MISC_SHIFT) & \
102 HFI1_CAP_MISC_MASK)
103
104/*
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500105 * Control context is always 0 and handles the error packets.
106 * It also handles the VL15 and multicast packets.
107 */
108#define HFI1_CTRL_CTXT 0
109
110/*
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500111 * Driver context will store software counters for each of the events
112 * associated with these status registers
113 */
114#define NUM_CCE_ERR_STATUS_COUNTERS 41
115#define NUM_RCV_ERR_STATUS_COUNTERS 64
116#define NUM_MISC_ERR_STATUS_COUNTERS 13
117#define NUM_SEND_PIO_ERR_STATUS_COUNTERS 36
118#define NUM_SEND_DMA_ERR_STATUS_COUNTERS 4
119#define NUM_SEND_EGRESS_ERR_STATUS_COUNTERS 64
120#define NUM_SEND_ERR_STATUS_COUNTERS 3
121#define NUM_SEND_CTXT_ERR_STATUS_COUNTERS 5
122#define NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS 24
123
124/*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400125 * per driver stats, either not device nor port-specific, or
126 * summed over all of the devices and ports.
127 * They are described by name via ipathfs filesystem, so layout
128 * and number of elements can change without breaking compatibility.
129 * If members are added or deleted hfi1_statnames[] in debugfs.c must
130 * change to match.
131 */
132struct hfi1_ib_stats {
133 __u64 sps_ints; /* number of interrupts handled */
134 __u64 sps_errints; /* number of error interrupts */
135 __u64 sps_txerrs; /* tx-related packet errors */
136 __u64 sps_rcverrs; /* non-crc rcv packet errors */
137 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
138 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
139 __u64 sps_ctxts; /* number of contexts currently open */
140 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
141 __u64 sps_buffull;
142 __u64 sps_hdrfull;
143};
144
145extern struct hfi1_ib_stats hfi1_stats;
146extern const struct pci_error_handlers hfi1_pci_err_handler;
147
148/*
149 * First-cut criterion for "device is active" is
150 * two thousand dwords combined Tx, Rx traffic per
151 * 5-second interval. SMA packets are 64 dwords,
152 * and occur "a few per second", presumably each way.
153 */
154#define HFI1_TRAFFIC_ACTIVE_THRESHOLD (2000)
155
156/*
157 * Below contains all data related to a single context (formerly called port).
158 */
159
160#ifdef CONFIG_DEBUG_FS
161struct hfi1_opcode_stats_perctx;
162#endif
163
Mike Marciniszyn77241052015-07-30 15:17:43 -0400164struct ctxt_eager_bufs {
165 ssize_t size; /* total size of eager buffers */
166 u32 count; /* size of buffers array */
167 u32 numbufs; /* number of buffers allocated */
168 u32 alloced; /* number of rcvarray entries used */
169 u32 rcvtid_size; /* size of each eager rcv tid */
170 u32 threshold; /* head update threshold */
171 struct eager_buffer {
172 void *addr;
173 dma_addr_t phys;
174 ssize_t len;
175 } *buffers;
176 struct {
177 void *addr;
178 dma_addr_t phys;
179 } *rcvtids;
180};
181
182struct hfi1_ctxtdata {
183 /* shadow the ctxt's RcvCtrl register */
184 u64 rcvctrl;
185 /* rcvhdrq base, needs mmap before useful */
186 void *rcvhdrq;
187 /* kernel virtual address where hdrqtail is updated */
188 volatile __le64 *rcvhdrtail_kvaddr;
189 /*
190 * Shared page for kernel to signal user processes that send buffers
191 * need disarming. The process should call HFI1_CMD_DISARM_BUFS
192 * or HFI1_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
193 */
194 unsigned long *user_event_mask;
195 /* when waiting for rcv or pioavail */
196 wait_queue_head_t wait;
197 /* rcvhdrq size (for freeing) */
198 size_t rcvhdrq_size;
199 /* number of rcvhdrq entries */
200 u16 rcvhdrq_cnt;
201 /* size of each of the rcvhdrq entries */
202 u16 rcvhdrqentsize;
203 /* mmap of hdrq, must fit in 44 bits */
204 dma_addr_t rcvhdrq_phys;
205 dma_addr_t rcvhdrqtailaddr_phys;
206 struct ctxt_eager_bufs egrbufs;
207 /* this receive context's assigned PIO ACK send context */
208 struct send_context *sc;
209
210 /* dynamic receive available interrupt timeout */
211 u32 rcvavail_timeout;
212 /*
213 * number of opens (including slave sub-contexts) on this instance
214 * (ignoring forks, dup, etc. for now)
215 */
216 int cnt;
217 /*
218 * how much space to leave at start of eager TID entries for
219 * protocol use, on each TID
220 */
221 /* instead of calculating it */
222 unsigned ctxt;
223 /* non-zero if ctxt is being shared. */
224 u16 subctxt_cnt;
225 /* non-zero if ctxt is being shared. */
226 u16 subctxt_id;
227 u8 uuid[16];
228 /* job key */
229 u16 jkey;
230 /* number of RcvArray groups for this context. */
231 u32 rcv_array_groups;
232 /* index of first eager TID entry. */
233 u32 eager_base;
234 /* number of expected TID entries */
235 u32 expected_count;
236 /* index of first expected TID entry. */
237 u32 expected_base;
238 /* cursor into the exp group sets */
239 atomic_t tidcursor;
240 /* number of exp TID groups assigned to the ctxt */
241 u16 numtidgroups;
242 /* size of exp TID group fields in tidusemap */
243 u16 tidmapcnt;
244 /* exp TID group usage bitfield array */
245 unsigned long *tidusemap;
246 /* pinned pages for exp sends, allocated at open */
247 struct page **tid_pg_list;
248 /* dma handles for exp tid pages */
249 dma_addr_t *physshadow;
250 /* lock protecting all Expected TID data */
251 spinlock_t exp_lock;
252 /* number of pio bufs for this ctxt (all procs, if shared) */
253 u32 piocnt;
254 /* first pio buffer for this ctxt */
255 u32 pio_base;
256 /* chip offset of PIO buffers for this ctxt */
257 u32 piobufs;
258 /* per-context configuration flags */
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500259 u32 flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400260 /* per-context event flags for fileops/intr communication */
261 unsigned long event_flags;
262 /* WAIT_RCV that timed out, no interrupt */
263 u32 rcvwait_to;
264 /* WAIT_PIO that timed out, no interrupt */
265 u32 piowait_to;
266 /* WAIT_RCV already happened, no wait */
267 u32 rcvnowait;
268 /* WAIT_PIO already happened, no wait */
269 u32 pionowait;
270 /* total number of polled urgent packets */
271 u32 urgent;
272 /* saved total number of polled urgent packets for poll edge trigger */
273 u32 urgent_poll;
274 /* pid of process using this ctxt */
275 pid_t pid;
276 pid_t subpid[HFI1_MAX_SHARED_CTXTS];
277 /* same size as task_struct .comm[], command that opened context */
Geliang Tangc3af8a22015-10-08 22:04:26 -0700278 char comm[TASK_COMM_LEN];
Mike Marciniszyn77241052015-07-30 15:17:43 -0400279 /* so file ops can get at unit */
280 struct hfi1_devdata *dd;
281 /* so functions that need physical port can get it easily */
282 struct hfi1_pportdata *ppd;
283 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
284 void *subctxt_uregbase;
285 /* An array of pages for the eager receive buffers * N */
286 void *subctxt_rcvegrbuf;
287 /* An array of pages for the eager header queue entries * N */
288 void *subctxt_rcvhdr_base;
289 /* The version of the library which opened this ctxt */
290 u32 userversion;
291 /* Bitmask of active slaves */
292 u32 active_slaves;
293 /* Type of packets or conditions we want to poll for */
294 u16 poll_type;
295 /* receive packet sequence counter */
296 u8 seq_cnt;
297 u8 redirect_seq_cnt;
298 /* ctxt rcvhdrq head offset */
299 u32 head;
300 u32 pkt_count;
301 /* QPs waiting for context processing */
302 struct list_head qp_wait_list;
303 /* interrupt handling */
304 u64 imask; /* clear interrupt mask */
305 int ireg; /* clear interrupt register */
306 unsigned numa_id; /* numa node of this context */
307 /* verbs stats per CTX */
308 struct hfi1_opcode_stats_perctx *opstats;
309 /*
310 * This is the kernel thread that will keep making
311 * progress on the user sdma requests behind the scenes.
312 * There is one per context (shared contexts use the master's).
313 */
314 struct task_struct *progress;
315 struct list_head sdma_queues;
316 spinlock_t sdma_qlock;
317
Mike Marciniszyn77241052015-07-30 15:17:43 -0400318 /*
319 * The interrupt handler for a particular receive context can vary
320 * throughout it's lifetime. This is not a lock protected data member so
321 * it must be updated atomically and the prev and new value must always
322 * be valid. Worst case is we process an extra interrupt and up to 64
323 * packets with the wrong interrupt handler.
324 */
Dean Luickf4f30031c2015-10-26 10:28:44 -0400325 int (*do_interrupt)(struct hfi1_ctxtdata *rcd, int threaded);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400326};
327
328/*
329 * Represents a single packet at a high level. Put commonly computed things in
330 * here so we do not have to keep doing them over and over. The rule of thumb is
331 * if something is used one time to derive some value, store that something in
332 * here. If it is used multiple times, then store the result of that derivation
333 * in here.
334 */
335struct hfi1_packet {
336 void *ebuf;
337 void *hdr;
338 struct hfi1_ctxtdata *rcd;
339 __le32 *rhf_addr;
340 struct hfi1_qp *qp;
341 struct hfi1_other_headers *ohdr;
342 u64 rhf;
343 u32 maxcnt;
344 u32 rhqoff;
345 u32 hdrqtail;
346 int numpkt;
347 u16 tlen;
348 u16 hlen;
349 s16 etail;
350 u16 rsize;
351 u8 updegr;
352 u8 rcv_flags;
353 u8 etype;
354};
355
356static inline bool has_sc4_bit(struct hfi1_packet *p)
357{
358 return !!rhf_dc_info(p->rhf);
359}
360
361/*
362 * Private data for snoop/capture support.
363 */
364struct hfi1_snoop_data {
365 int mode_flag;
366 struct cdev cdev;
367 struct device *class_dev;
368 spinlock_t snoop_lock;
369 struct list_head queue;
370 wait_queue_head_t waitq;
371 void *filter_value;
372 int (*filter_callback)(void *hdr, void *data, void *value);
373 u64 dcc_cfg; /* saved value of DCC Cfg register */
374};
375
376/* snoop mode_flag values */
377#define HFI1_PORT_SNOOP_MODE 1U
378#define HFI1_PORT_CAPTURE_MODE 2U
379
380struct hfi1_sge_state;
381
382/*
383 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
384 * Mostly for MADs that set or query link parameters, also ipath
385 * config interfaces
386 */
387#define HFI1_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
388#define HFI1_IB_CFG_LWID_DG_ENB 1 /* allowed Link-width downgrade */
389#define HFI1_IB_CFG_LWID_ENB 2 /* allowed Link-width */
390#define HFI1_IB_CFG_LWID 3 /* currently active Link-width */
391#define HFI1_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
392#define HFI1_IB_CFG_SPD 5 /* current Link spd */
393#define HFI1_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
394#define HFI1_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
395#define HFI1_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
396#define HFI1_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
397#define HFI1_IB_CFG_OP_VLS 10 /* operational VLs */
398#define HFI1_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
399#define HFI1_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
400#define HFI1_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
401#define HFI1_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
402#define HFI1_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
403#define HFI1_IB_CFG_PKEYS 16 /* update partition keys */
404#define HFI1_IB_CFG_MTU 17 /* update MTU in IBC */
405#define HFI1_IB_CFG_VL_HIGH_LIMIT 19
406#define HFI1_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
407#define HFI1_IB_CFG_PORT 21 /* switch port we are connected to */
408
409/*
410 * HFI or Host Link States
411 *
412 * These describe the states the driver thinks the logical and physical
413 * states are in. Used as an argument to set_link_state(). Implemented
414 * as bits for easy multi-state checking. The actual state can only be
415 * one.
416 */
417#define __HLS_UP_INIT_BP 0
418#define __HLS_UP_ARMED_BP 1
419#define __HLS_UP_ACTIVE_BP 2
420#define __HLS_DN_DOWNDEF_BP 3 /* link down default */
421#define __HLS_DN_POLL_BP 4
422#define __HLS_DN_DISABLE_BP 5
423#define __HLS_DN_OFFLINE_BP 6
424#define __HLS_VERIFY_CAP_BP 7
425#define __HLS_GOING_UP_BP 8
426#define __HLS_GOING_OFFLINE_BP 9
427#define __HLS_LINK_COOLDOWN_BP 10
428
429#define HLS_UP_INIT (1 << __HLS_UP_INIT_BP)
430#define HLS_UP_ARMED (1 << __HLS_UP_ARMED_BP)
431#define HLS_UP_ACTIVE (1 << __HLS_UP_ACTIVE_BP)
432#define HLS_DN_DOWNDEF (1 << __HLS_DN_DOWNDEF_BP) /* link down default */
433#define HLS_DN_POLL (1 << __HLS_DN_POLL_BP)
434#define HLS_DN_DISABLE (1 << __HLS_DN_DISABLE_BP)
435#define HLS_DN_OFFLINE (1 << __HLS_DN_OFFLINE_BP)
436#define HLS_VERIFY_CAP (1 << __HLS_VERIFY_CAP_BP)
437#define HLS_GOING_UP (1 << __HLS_GOING_UP_BP)
438#define HLS_GOING_OFFLINE (1 << __HLS_GOING_OFFLINE_BP)
439#define HLS_LINK_COOLDOWN (1 << __HLS_LINK_COOLDOWN_BP)
440
441#define HLS_UP (HLS_UP_INIT | HLS_UP_ARMED | HLS_UP_ACTIVE)
442
443/* use this MTU size if none other is given */
444#define HFI1_DEFAULT_ACTIVE_MTU 8192
445/* use this MTU size as the default maximum */
446#define HFI1_DEFAULT_MAX_MTU 8192
447/* default partition key */
448#define DEFAULT_PKEY 0xffff
449
450/*
451 * Possible fabric manager config parameters for fm_{get,set}_table()
452 */
453#define FM_TBL_VL_HIGH_ARB 1 /* Get/set VL high prio weights */
454#define FM_TBL_VL_LOW_ARB 2 /* Get/set VL low prio weights */
455#define FM_TBL_BUFFER_CONTROL 3 /* Get/set Buffer Control */
456#define FM_TBL_SC2VLNT 4 /* Get/set SC->VLnt */
457#define FM_TBL_VL_PREEMPT_ELEMS 5 /* Get (no set) VL preempt elems */
458#define FM_TBL_VL_PREEMPT_MATRIX 6 /* Get (no set) VL preempt matrix */
459
460/*
461 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
462 * these are bits so they can be combined, e.g.
463 * HFI1_RCVCTRL_INTRAVAIL_ENB | HFI1_RCVCTRL_CTXT_ENB
464 */
465#define HFI1_RCVCTRL_TAILUPD_ENB 0x01
466#define HFI1_RCVCTRL_TAILUPD_DIS 0x02
467#define HFI1_RCVCTRL_CTXT_ENB 0x04
468#define HFI1_RCVCTRL_CTXT_DIS 0x08
469#define HFI1_RCVCTRL_INTRAVAIL_ENB 0x10
470#define HFI1_RCVCTRL_INTRAVAIL_DIS 0x20
471#define HFI1_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
472#define HFI1_RCVCTRL_PKEY_DIS 0x80
473#define HFI1_RCVCTRL_TIDFLOW_ENB 0x0400
474#define HFI1_RCVCTRL_TIDFLOW_DIS 0x0800
475#define HFI1_RCVCTRL_ONE_PKT_EGR_ENB 0x1000
476#define HFI1_RCVCTRL_ONE_PKT_EGR_DIS 0x2000
477#define HFI1_RCVCTRL_NO_RHQ_DROP_ENB 0x4000
478#define HFI1_RCVCTRL_NO_RHQ_DROP_DIS 0x8000
479#define HFI1_RCVCTRL_NO_EGR_DROP_ENB 0x10000
480#define HFI1_RCVCTRL_NO_EGR_DROP_DIS 0x20000
481
482/* partition enforcement flags */
483#define HFI1_PART_ENFORCE_IN 0x1
484#define HFI1_PART_ENFORCE_OUT 0x2
485
486/* how often we check for synthetic counter wrap around */
487#define SYNTH_CNT_TIME 2
488
489/* Counter flags */
490#define CNTR_NORMAL 0x0 /* Normal counters, just read register */
491#define CNTR_SYNTH 0x1 /* Synthetic counters, saturate at all 1s */
492#define CNTR_DISABLED 0x2 /* Disable this counter */
493#define CNTR_32BIT 0x4 /* Simulate 64 bits for this counter */
494#define CNTR_VL 0x8 /* Per VL counter */
495#define CNTR_INVALID_VL -1 /* Specifies invalid VL */
496#define CNTR_MODE_W 0x0
497#define CNTR_MODE_R 0x1
498
499/* VLs Supported/Operational */
500#define HFI1_MIN_VLS_SUPPORTED 1
501#define HFI1_MAX_VLS_SUPPORTED 8
502
503static inline void incr_cntr64(u64 *cntr)
504{
505 if (*cntr < (u64)-1LL)
506 (*cntr)++;
507}
508
509static inline void incr_cntr32(u32 *cntr)
510{
511 if (*cntr < (u32)-1LL)
512 (*cntr)++;
513}
514
515#define MAX_NAME_SIZE 64
516struct hfi1_msix_entry {
517 struct msix_entry msix;
518 void *arg;
519 char name[MAX_NAME_SIZE];
520 cpumask_var_t mask;
521};
522
523/* per-SL CCA information */
524struct cca_timer {
525 struct hrtimer hrtimer;
526 struct hfi1_pportdata *ppd; /* read-only */
527 int sl; /* read-only */
528 u16 ccti; /* read/write - current value of CCTI */
529};
530
531struct link_down_reason {
532 /*
533 * SMA-facing value. Should be set from .latest when
534 * HLS_UP_* -> HLS_DN_* transition actually occurs.
535 */
536 u8 sma;
537 u8 latest;
538};
539
540enum {
541 LO_PRIO_TABLE,
542 HI_PRIO_TABLE,
543 MAX_PRIO_TABLE
544};
545
546struct vl_arb_cache {
547 spinlock_t lock;
548 struct ib_vl_weight_elem table[VL_ARB_TABLE_SIZE];
549};
550
551/*
552 * The structure below encapsulates data relevant to a physical IB Port.
553 * Current chips support only one such port, but the separation
554 * clarifies things a bit. Note that to conform to IB conventions,
555 * port-numbers are one-based. The first or only port is port1.
556 */
557struct hfi1_pportdata {
558 struct hfi1_ibport ibport_data;
559
560 struct hfi1_devdata *dd;
561 struct kobject pport_cc_kobj;
562 struct kobject sc2vl_kobj;
563 struct kobject sl2sc_kobj;
564 struct kobject vl2mtu_kobj;
565
566 /* QSFP support */
567 struct qsfp_data qsfp_info;
568
569 /* GUID for this interface, in host order */
570 u64 guid;
571 /* GUID for peer interface, in host order */
572 u64 neighbor_guid;
573
574 /* up or down physical link state */
575 u32 linkup;
576
577 /*
578 * this address is mapped read-only into user processes so they can
579 * get status cheaply, whenever they want. One qword of status per port
580 */
581 u64 *statusp;
582
583 /* SendDMA related entries */
584
585 struct workqueue_struct *hfi1_wq;
586
587 /* move out of interrupt context */
588 struct work_struct link_vc_work;
589 struct work_struct link_up_work;
590 struct work_struct link_down_work;
591 struct work_struct sma_message_work;
592 struct work_struct freeze_work;
593 struct work_struct link_downgrade_work;
594 struct work_struct link_bounce_work;
595 /* host link state variables */
596 struct mutex hls_lock;
597 u32 host_link_state;
598
599 spinlock_t sdma_alllock ____cacheline_aligned_in_smp;
600
601 u32 lstate; /* logical link state */
602
603 /* these are the "32 bit" regs */
604
605 u32 ibmtu; /* The MTU programmed for this unit */
606 /*
607 * Current max size IB packet (in bytes) including IB headers, that
608 * we can send. Changes when ibmtu changes.
609 */
610 u32 ibmaxlen;
611 u32 current_egress_rate; /* units [10^6 bits/sec] */
612 /* LID programmed for this instance */
613 u16 lid;
614 /* list of pkeys programmed; 0 if not set */
615 u16 pkeys[MAX_PKEY_VALUES];
616 u16 link_width_supported;
617 u16 link_width_downgrade_supported;
618 u16 link_speed_supported;
619 u16 link_width_enabled;
620 u16 link_width_downgrade_enabled;
621 u16 link_speed_enabled;
622 u16 link_width_active;
623 u16 link_width_downgrade_tx_active;
624 u16 link_width_downgrade_rx_active;
625 u16 link_speed_active;
626 u8 vls_supported;
627 u8 vls_operational;
628 /* LID mask control */
629 u8 lmc;
630 /* Rx Polarity inversion (compensate for ~tx on partner) */
631 u8 rx_pol_inv;
632
633 u8 hw_pidx; /* physical port index */
634 u8 port; /* IB port number and index into dd->pports - 1 */
635 /* type of neighbor node */
636 u8 neighbor_type;
637 u8 neighbor_normal;
638 u8 neighbor_fm_security; /* 1 if firmware checking is disabled */
639 u8 neighbor_port_number;
640 u8 is_sm_config_started;
641 u8 offline_disabled_reason;
642 u8 is_active_optimize_enabled;
643 u8 driver_link_ready; /* driver ready for active link */
644 u8 link_enabled; /* link enabled? */
645 u8 linkinit_reason;
646 u8 local_tx_rate; /* rate given to 8051 firmware */
647
648 /* placeholders for IB MAD packet settings */
649 u8 overrun_threshold;
650 u8 phy_error_threshold;
651
652 /* used to override LED behavior */
653 u8 led_override; /* Substituted for normal value, if non-zero */
654 u16 led_override_timeoff; /* delta to next timer event */
655 u8 led_override_vals[2]; /* Alternates per blink-frame */
656 u8 led_override_phase; /* Just counts, LSB picks from vals[] */
657 atomic_t led_override_timer_active;
658 /* Used to flash LEDs in override mode */
659 struct timer_list led_override_timer;
660 u32 sm_trap_qp;
661 u32 sa_qp;
662
663 /*
664 * cca_timer_lock protects access to the per-SL cca_timer
665 * structures (specifically the ccti member).
666 */
667 spinlock_t cca_timer_lock ____cacheline_aligned_in_smp;
668 struct cca_timer cca_timer[OPA_MAX_SLS];
669
670 /* List of congestion control table entries */
671 struct ib_cc_table_entry_shadow ccti_entries[CC_TABLE_SHADOW_MAX];
672
673 /* congestion entries, each entry corresponding to a SL */
674 struct opa_congestion_setting_entry_shadow
675 congestion_entries[OPA_MAX_SLS];
676
677 /*
678 * cc_state_lock protects (write) access to the per-port
679 * struct cc_state.
680 */
681 spinlock_t cc_state_lock ____cacheline_aligned_in_smp;
682
683 struct cc_state __rcu *cc_state;
684
685 /* Total number of congestion control table entries */
686 u16 total_cct_entry;
687
688 /* Bit map identifying service level */
689 u32 cc_sl_control_map;
690
691 /* CA's max number of 64 entry units in the congestion control table */
692 u8 cc_max_table_entries;
693
694 /* begin congestion log related entries
695 * cc_log_lock protects all congestion log related data */
696 spinlock_t cc_log_lock ____cacheline_aligned_in_smp;
697 u8 threshold_cong_event_map[OPA_MAX_SLS/8];
698 u16 threshold_event_counter;
699 struct opa_hfi1_cong_log_event_internal cc_events[OPA_CONG_LOG_ELEMS];
700 int cc_log_idx; /* index for logging events */
701 int cc_mad_idx; /* index for reporting events */
702 /* end congestion log related entries */
703
704 struct vl_arb_cache vl_arb_cache[MAX_PRIO_TABLE];
705
706 /* port relative counter buffer */
707 u64 *cntrs;
708 /* port relative synthetic counter buffer */
709 u64 *scntrs;
710 /* we synthesize port_xmit_discards from several egress errors */
711 u64 port_xmit_discards;
712 u64 port_xmit_constraint_errors;
713 u64 port_rcv_constraint_errors;
714 /* count of 'link_err' interrupts from DC */
715 u64 link_downed;
716 /* number of times link retrained successfully */
717 u64 link_up;
Dean Luick6d014532015-12-01 15:38:23 -0500718 /* number of times a link unknown frame was reported */
719 u64 unknown_frame_count;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400720 /* port_ltp_crc_mode is returned in 'portinfo' MADs */
721 u16 port_ltp_crc_mode;
722 /* port_crc_mode_enabled is the crc we support */
723 u8 port_crc_mode_enabled;
724 /* mgmt_allowed is also returned in 'portinfo' MADs */
725 u8 mgmt_allowed;
726 u8 part_enforce; /* partition enforcement flags */
727 struct link_down_reason local_link_down_reason;
728 struct link_down_reason neigh_link_down_reason;
729 /* Value to be sent to link peer on LinkDown .*/
730 u8 remote_link_down_reason;
731 /* Error events that will cause a port bounce. */
732 u32 port_error_action;
733};
734
735typedef int (*rhf_rcv_function_ptr)(struct hfi1_packet *packet);
736
737typedef void (*opcode_handler)(struct hfi1_packet *packet);
738
739/* return values for the RHF receive functions */
740#define RHF_RCV_CONTINUE 0 /* keep going */
741#define RHF_RCV_DONE 1 /* stop, this packet processed */
742#define RHF_RCV_REPROCESS 2 /* stop. retain this packet */
743
744struct rcv_array_data {
745 u8 group_size;
746 u16 ngroups;
747 u16 nctxt_extra;
748};
749
750struct per_vl_data {
751 u16 mtu;
752 struct send_context *sc;
753};
754
755/* 16 to directly index */
756#define PER_VL_SEND_CONTEXTS 16
757
758struct err_info_rcvport {
759 u8 status_and_code;
760 u64 packet_flit1;
761 u64 packet_flit2;
762};
763
764struct err_info_constraint {
765 u8 status;
766 u16 pkey;
767 u32 slid;
768};
769
770struct hfi1_temp {
771 unsigned int curr; /* current temperature */
772 unsigned int lo_lim; /* low temperature limit */
773 unsigned int hi_lim; /* high temperature limit */
774 unsigned int crit_lim; /* critical temperature limit */
775 u8 triggers; /* temperature triggers */
776};
777
778/* device data struct now contains only "general per-device" info.
779 * fields related to a physical IB port are in a hfi1_pportdata struct.
780 */
781struct sdma_engine;
782struct sdma_vl_map;
783
784#define BOARD_VERS_MAX 96 /* how long the version string can be */
785#define SERIAL_MAX 16 /* length of the serial number */
786
787struct hfi1_devdata {
788 struct hfi1_ibdev verbs_dev; /* must be first */
789 struct list_head list;
790 /* pointers to related structs for this device */
791 /* pci access data structure */
792 struct pci_dev *pcidev;
793 struct cdev user_cdev;
794 struct cdev diag_cdev;
795 struct cdev ui_cdev;
796 struct device *user_device;
797 struct device *diag_device;
798 struct device *ui_device;
799
800 /* mem-mapped pointer to base of chip regs */
801 u8 __iomem *kregbase;
802 /* end of mem-mapped chip space excluding sendbuf and user regs */
803 u8 __iomem *kregend;
804 /* physical address of chip for io_remap, etc. */
805 resource_size_t physaddr;
806 /* receive context data */
807 struct hfi1_ctxtdata **rcd;
808 /* send context data */
809 struct send_context_info *send_contexts;
810 /* map hardware send contexts to software index */
811 u8 *hw_to_sw;
812 /* spinlock for allocating and releasing send context resources */
813 spinlock_t sc_lock;
814 /* Per VL data. Enough for all VLs but not all elements are set/used. */
815 struct per_vl_data vld[PER_VL_SEND_CONTEXTS];
816 /* seqlock for sc2vl */
817 seqlock_t sc2vl_lock;
818 u64 sc2vl[4];
819 /* Send Context initialization lock. */
820 spinlock_t sc_init_lock;
821
822 /* fields common to all SDMA engines */
823
824 /* default flags to last descriptor */
825 u64 default_desc1;
826 volatile __le64 *sdma_heads_dma; /* DMA'ed by chip */
827 dma_addr_t sdma_heads_phys;
828 void *sdma_pad_dma; /* DMA'ed by chip */
829 dma_addr_t sdma_pad_phys;
830 /* for deallocation */
831 size_t sdma_heads_size;
832 /* number from the chip */
833 u32 chip_sdma_engines;
834 /* num used */
835 u32 num_sdma;
836 /* lock for sdma_map */
837 spinlock_t sde_map_lock;
838 /* array of engines sized by num_sdma */
839 struct sdma_engine *per_sdma;
840 /* array of vl maps */
841 struct sdma_vl_map __rcu *sdma_map;
842 /* SPC freeze waitqueue and variable */
843 wait_queue_head_t sdma_unfreeze_wq;
844 atomic_t sdma_unfreeze_count;
845
846
847 /* hfi1_pportdata, points to array of (physical) port-specific
848 * data structs, indexed by pidx (0..n-1)
849 */
850 struct hfi1_pportdata *pport;
851
852 /* mem-mapped pointer to base of PIO buffers */
853 void __iomem *piobase;
854 /*
855 * write-combining mem-mapped pointer to base of RcvArray
856 * memory.
857 */
858 void __iomem *rcvarray_wc;
859 /*
860 * credit return base - a per-NUMA range of DMA address that
861 * the chip will use to update the per-context free counter
862 */
863 struct credit_return_base *cr_base;
864
865 /* send context numbers and sizes for each type */
866 struct sc_config_sizes sc_sizes[SC_MAX];
867
868 u32 lcb_access_count; /* count of LCB users */
869
870 char *boardname; /* human readable board info */
871
872 /* device (not port) flags, basically device capabilities */
873 u32 flags;
874
875 /* reset value */
876 u64 z_int_counter;
877 u64 z_rcv_limit;
878 /* percpu int_counter */
879 u64 __percpu *int_counter;
880 u64 __percpu *rcv_limit;
881
882 /* number of receive contexts in use by the driver */
883 u32 num_rcv_contexts;
884 /* number of pio send contexts in use by the driver */
885 u32 num_send_contexts;
886 /*
887 * number of ctxts available for PSM open
888 */
889 u32 freectxts;
890 /* base receive interrupt timeout, in CSR units */
891 u32 rcv_intr_timeout_csr;
892
893 u64 __iomem *egrtidbase;
894 spinlock_t sendctrl_lock; /* protect changes to SendCtrl */
895 spinlock_t rcvctrl_lock; /* protect changes to RcvCtrl */
896 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
897 spinlock_t uctxt_lock; /* rcd and user context changes */
898 /* exclusive access to 8051 */
899 spinlock_t dc8051_lock;
900 /* exclusive access to 8051 memory */
901 spinlock_t dc8051_memlock;
902 int dc8051_timed_out; /* remember if the 8051 timed out */
903 /*
904 * A page that will hold event notification bitmaps for all
905 * contexts. This page will be mapped into all processes.
906 */
907 unsigned long *events;
908 /*
909 * per unit status, see also portdata statusp
910 * mapped read-only into user processes so they can get unit and
911 * IB link status cheaply
912 */
913 struct hfi1_status *status;
914 u32 freezelen; /* max length of freezemsg */
915
916 /* revision register shadow */
917 u64 revision;
918 /* Base GUID for device (network order) */
919 u64 base_guid;
920
921 /* these are the "32 bit" regs */
922
923 /* value we put in kr_rcvhdrsize */
924 u32 rcvhdrsize;
925 /* number of receive contexts the chip supports */
926 u32 chip_rcv_contexts;
927 /* number of receive array entries */
928 u32 chip_rcv_array_count;
929 /* number of PIO send contexts the chip supports */
930 u32 chip_send_contexts;
931 /* number of bytes in the PIO memory buffer */
932 u32 chip_pio_mem_size;
933 /* number of bytes in the SDMA memory buffer */
934 u32 chip_sdma_mem_size;
935
936 /* size of each rcvegrbuffer */
937 u32 rcvegrbufsize;
938 /* log2 of above */
939 u16 rcvegrbufsize_shift;
940 /* both sides of the PCIe link are gen3 capable */
941 u8 link_gen3_capable;
942 /* localbus width (1, 2,4,8,16,32) from config space */
943 u32 lbus_width;
944 /* localbus speed in MHz */
945 u32 lbus_speed;
946 int unit; /* unit # of this chip */
947 int node; /* home node of this chip */
948
949 /* save these PCI fields to restore after a reset */
950 u32 pcibar0;
951 u32 pcibar1;
952 u32 pci_rom;
953 u16 pci_command;
954 u16 pcie_devctl;
955 u16 pcie_lnkctl;
956 u16 pcie_devctl2;
957 u32 pci_msix0;
958 u32 pci_lnkctl3;
959 u32 pci_tph2;
960
961 /*
962 * ASCII serial number, from flash, large enough for original
963 * all digit strings, and longer serial number format
964 */
965 u8 serial[SERIAL_MAX];
966 /* human readable board version */
967 u8 boardversion[BOARD_VERS_MAX];
968 u8 lbus_info[32]; /* human readable localbus info */
969 /* chip major rev, from CceRevision */
970 u8 majrev;
971 /* chip minor rev, from CceRevision */
972 u8 minrev;
973 /* hardware ID */
974 u8 hfi1_id;
975 /* implementation code */
976 u8 icode;
977 /* default link down value (poll/sleep) */
978 u8 link_default;
979 /* vAU of this device */
980 u8 vau;
981 /* vCU of this device */
982 u8 vcu;
983 /* link credits of this device */
984 u16 link_credits;
985 /* initial vl15 credits to use */
986 u16 vl15_init;
987
988 /* Misc small ints */
989 /* Number of physical ports available */
990 u8 num_pports;
991 /* Lowest context number which can be used by user processes */
992 u8 first_user_ctxt;
993 u8 n_krcv_queues;
994 u8 qos_shift;
995 u8 qpn_mask;
996
997 u16 rhf_offset; /* offset of RHF within receive header entry */
998 u16 irev; /* implementation revision */
999 u16 dc8051_ver; /* 8051 firmware version */
1000
1001 struct platform_config_cache pcfg_cache;
1002 /* control high-level access to qsfp */
1003 struct mutex qsfp_i2c_mutex;
1004
1005 struct diag_client *diag_client;
1006 spinlock_t hfi1_diag_trans_lock; /* protect diag observer ops */
1007
1008 u8 psxmitwait_supported;
1009 /* cycle length of PS* counters in HW (in picoseconds) */
1010 u16 psxmitwait_check_rate;
1011 /* high volume overflow errors deferred to tasklet */
1012 struct tasklet_struct error_tasklet;
1013 /* per device cq worker */
1014 struct kthread_worker *worker;
1015
1016 /* MSI-X information */
1017 struct hfi1_msix_entry *msix_entries;
1018 u32 num_msix_entries;
1019
1020 /* INTx information */
1021 u32 requested_intx_irq; /* did we request one? */
1022 char intx_name[MAX_NAME_SIZE]; /* INTx name */
1023
1024 /* general interrupt: mask of handled interrupts */
1025 u64 gi_mask[CCE_NUM_INT_CSRS];
1026
1027 struct rcv_array_data rcv_entries;
1028
1029 /*
1030 * 64 bit synthetic counters
1031 */
1032 struct timer_list synth_stats_timer;
1033
1034 /*
1035 * device counters
1036 */
1037 char *cntrnames;
1038 size_t cntrnameslen;
1039 size_t ndevcntrs;
1040 u64 *cntrs;
1041 u64 *scntrs;
1042
1043 /*
1044 * remembered values for synthetic counters
1045 */
1046 u64 last_tx;
1047 u64 last_rx;
1048
1049 /*
1050 * per-port counters
1051 */
1052 size_t nportcntrs;
1053 char *portcntrnames;
1054 size_t portcntrnameslen;
1055
1056 struct hfi1_snoop_data hfi1_snoop;
1057
1058 struct err_info_rcvport err_info_rcvport;
1059 struct err_info_constraint err_info_rcv_constraint;
1060 struct err_info_constraint err_info_xmit_constraint;
1061 u8 err_info_uncorrectable;
1062 u8 err_info_fmconfig;
1063
1064 atomic_t drop_packet;
1065 u8 do_drop;
1066
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001067 /*
1068 * Software counters for the status bits defined by the
1069 * associated error status registers
1070 */
1071 u64 cce_err_status_cnt[NUM_CCE_ERR_STATUS_COUNTERS];
1072 u64 rcv_err_status_cnt[NUM_RCV_ERR_STATUS_COUNTERS];
1073 u64 misc_err_status_cnt[NUM_MISC_ERR_STATUS_COUNTERS];
1074 u64 send_pio_err_status_cnt[NUM_SEND_PIO_ERR_STATUS_COUNTERS];
1075 u64 send_dma_err_status_cnt[NUM_SEND_DMA_ERR_STATUS_COUNTERS];
1076 u64 send_egress_err_status_cnt[NUM_SEND_EGRESS_ERR_STATUS_COUNTERS];
1077 u64 send_err_status_cnt[NUM_SEND_ERR_STATUS_COUNTERS];
1078
1079 /* Software counter that spans all contexts */
1080 u64 sw_ctxt_err_status_cnt[NUM_SEND_CTXT_ERR_STATUS_COUNTERS];
1081 /* Software counter that spans all DMA engines */
1082 u64 sw_send_dma_eng_err_status_cnt[
1083 NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS];
1084 /* Software counter that aggregates all cce_err_status errors */
1085 u64 sw_cce_err_status_aggregate;
1086
Mike Marciniszyn77241052015-07-30 15:17:43 -04001087 /* receive interrupt functions */
1088 rhf_rcv_function_ptr *rhf_rcv_function_map;
1089 rhf_rcv_function_ptr normal_rhf_rcv_functions[8];
1090
1091 /*
1092 * Handlers for outgoing data so that snoop/capture does not
1093 * have to have its hooks in the send path
1094 */
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001095 int (*process_pio_send)(struct hfi1_qp *qp, struct hfi1_pkt_state *ps,
1096 u64 pbc);
1097 int (*process_dma_send)(struct hfi1_qp *qp, struct hfi1_pkt_state *ps,
1098 u64 pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001099 void (*pio_inline_send)(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1100 u64 pbc, const void *from, size_t count);
1101
1102 /* OUI comes from the HW. Used everywhere as 3 separate bytes. */
1103 u8 oui1;
1104 u8 oui2;
1105 u8 oui3;
1106 /* Timer and counter used to detect RcvBufOvflCnt changes */
1107 struct timer_list rcverr_timer;
1108 u32 rcv_ovfl_cnt;
1109
1110 int assigned_node_id;
1111 wait_queue_head_t event_queue;
1112
1113 /* Save the enabled LCB error bits */
1114 u64 lcb_err_en;
1115 u8 dc_shutdown;
Mark F. Brown46b010d2015-11-09 19:18:20 -05001116
1117 /* receive context tail dummy address */
1118 __le64 *rcvhdrtail_dummy_kvaddr;
1119 dma_addr_t rcvhdrtail_dummy_physaddr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001120};
1121
1122/* 8051 firmware version helper */
1123#define dc8051_ver(a, b) ((a) << 8 | (b))
1124
1125/* f_put_tid types */
1126#define PT_EXPECTED 0
1127#define PT_EAGER 1
1128#define PT_INVALID 2
1129
Mitko Haralanovf727a0c2016-02-05 11:57:46 -05001130struct mmu_rb_node;
1131
Mike Marciniszyn77241052015-07-30 15:17:43 -04001132/* Private data for file operations */
1133struct hfi1_filedata {
1134 struct hfi1_ctxtdata *uctxt;
1135 unsigned subctxt;
1136 struct hfi1_user_sdma_comp_q *cq;
1137 struct hfi1_user_sdma_pkt_q *pq;
1138 /* for cpu affinity; -1 if none */
1139 int rec_cpu_num;
1140};
1141
1142extern struct list_head hfi1_dev_list;
1143extern spinlock_t hfi1_devs_lock;
1144struct hfi1_devdata *hfi1_lookup(int unit);
1145extern u32 hfi1_cpulist_count;
1146extern unsigned long *hfi1_cpulist;
1147
1148extern unsigned int snoop_drop_send;
1149extern unsigned int snoop_force_capture;
1150int hfi1_init(struct hfi1_devdata *, int);
1151int hfi1_count_units(int *npresentp, int *nupp);
1152int hfi1_count_active_units(void);
1153
1154int hfi1_diag_add(struct hfi1_devdata *);
1155void hfi1_diag_remove(struct hfi1_devdata *);
1156void handle_linkup_change(struct hfi1_devdata *dd, u32 linkup);
1157
1158void handle_user_interrupt(struct hfi1_ctxtdata *rcd);
1159
1160int hfi1_create_rcvhdrq(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1161int hfi1_setup_eagerbufs(struct hfi1_ctxtdata *);
1162int hfi1_create_ctxts(struct hfi1_devdata *dd);
1163struct hfi1_ctxtdata *hfi1_create_ctxtdata(struct hfi1_pportdata *, u32);
1164void hfi1_init_pportdata(struct pci_dev *, struct hfi1_pportdata *,
1165 struct hfi1_devdata *, u8, u8);
1166void hfi1_free_ctxtdata(struct hfi1_devdata *, struct hfi1_ctxtdata *);
1167
Dean Luickf4f30031c2015-10-26 10:28:44 -04001168int handle_receive_interrupt(struct hfi1_ctxtdata *, int);
1169int handle_receive_interrupt_nodma_rtail(struct hfi1_ctxtdata *, int);
1170int handle_receive_interrupt_dma_rtail(struct hfi1_ctxtdata *, int);
1171
1172/* receive packet handler dispositions */
1173#define RCV_PKT_OK 0x0 /* keep going */
1174#define RCV_PKT_LIMIT 0x1 /* stop, hit limit, start thread */
1175#define RCV_PKT_DONE 0x2 /* stop, no more packets detected */
1176
1177/* calculate the current RHF address */
1178static inline __le32 *get_rhf_addr(struct hfi1_ctxtdata *rcd)
1179{
1180 return (__le32 *)rcd->rcvhdrq + rcd->head + rcd->dd->rhf_offset;
1181}
1182
Mike Marciniszyn77241052015-07-30 15:17:43 -04001183int hfi1_reset_device(int);
1184
1185/* return the driver's idea of the logical OPA port state */
1186static inline u32 driver_lstate(struct hfi1_pportdata *ppd)
1187{
1188 return ppd->lstate; /* use the cached value */
1189}
1190
1191static inline u16 generate_jkey(kuid_t uid)
1192{
1193 return from_kuid(current_user_ns(), uid) & 0xffff;
1194}
1195
1196/*
1197 * active_egress_rate
1198 *
1199 * returns the active egress rate in units of [10^6 bits/sec]
1200 */
1201static inline u32 active_egress_rate(struct hfi1_pportdata *ppd)
1202{
1203 u16 link_speed = ppd->link_speed_active;
1204 u16 link_width = ppd->link_width_active;
1205 u32 egress_rate;
1206
1207 if (link_speed == OPA_LINK_SPEED_25G)
1208 egress_rate = 25000;
1209 else /* assume OPA_LINK_SPEED_12_5G */
1210 egress_rate = 12500;
1211
1212 switch (link_width) {
1213 case OPA_LINK_WIDTH_4X:
1214 egress_rate *= 4;
1215 break;
1216 case OPA_LINK_WIDTH_3X:
1217 egress_rate *= 3;
1218 break;
1219 case OPA_LINK_WIDTH_2X:
1220 egress_rate *= 2;
1221 break;
1222 default:
1223 /* assume IB_WIDTH_1X */
1224 break;
1225 }
1226
1227 return egress_rate;
1228}
1229
1230/*
1231 * egress_cycles
1232 *
1233 * Returns the number of 'fabric clock cycles' to egress a packet
1234 * of length 'len' bytes, at 'rate' Mbit/s. Since the fabric clock
1235 * rate is (approximately) 805 MHz, the units of the returned value
1236 * are (1/805 MHz).
1237 */
1238static inline u32 egress_cycles(u32 len, u32 rate)
1239{
1240 u32 cycles;
1241
1242 /*
1243 * cycles is:
1244 *
1245 * (length) [bits] / (rate) [bits/sec]
1246 * ---------------------------------------------------
1247 * fabric_clock_period == 1 /(805 * 10^6) [cycles/sec]
1248 */
1249
1250 cycles = len * 8; /* bits */
1251 cycles *= 805;
1252 cycles /= rate;
1253
1254 return cycles;
1255}
1256
1257void set_link_ipg(struct hfi1_pportdata *ppd);
1258void process_becn(struct hfi1_pportdata *ppd, u8 sl, u16 rlid, u32 lqpn,
1259 u32 rqpn, u8 svc_type);
1260void return_cnp(struct hfi1_ibport *ibp, struct hfi1_qp *qp, u32 remote_qpn,
1261 u32 pkey, u32 slid, u32 dlid, u8 sc5,
1262 const struct ib_grh *old_grh);
1263
1264#define PACKET_EGRESS_TIMEOUT 350
1265static inline void pause_for_credit_return(struct hfi1_devdata *dd)
1266{
1267 /* Pause at least 1us, to ensure chip returns all credits */
1268 u32 usec = cclock_to_ns(dd, PACKET_EGRESS_TIMEOUT) / 1000;
1269
1270 udelay(usec ? usec : 1);
1271}
1272
1273/**
1274 * sc_to_vlt() reverse lookup sc to vl
1275 * @dd - devdata
1276 * @sc5 - 5 bit sc
1277 */
1278static inline u8 sc_to_vlt(struct hfi1_devdata *dd, u8 sc5)
1279{
1280 unsigned seq;
1281 u8 rval;
1282
1283 if (sc5 >= OPA_MAX_SCS)
1284 return (u8)(0xff);
1285
1286 do {
1287 seq = read_seqbegin(&dd->sc2vl_lock);
1288 rval = *(((u8 *)dd->sc2vl) + sc5);
1289 } while (read_seqretry(&dd->sc2vl_lock, seq));
1290
1291 return rval;
1292}
1293
1294#define PKEY_MEMBER_MASK 0x8000
1295#define PKEY_LOW_15_MASK 0x7fff
1296
1297/*
1298 * ingress_pkey_matches_entry - return 1 if the pkey matches ent (ent
1299 * being an entry from the ingress partition key table), return 0
1300 * otherwise. Use the matching criteria for ingress partition keys
1301 * specified in the OPAv1 spec., section 9.10.14.
1302 */
1303static inline int ingress_pkey_matches_entry(u16 pkey, u16 ent)
1304{
1305 u16 mkey = pkey & PKEY_LOW_15_MASK;
1306 u16 ment = ent & PKEY_LOW_15_MASK;
1307
1308 if (mkey == ment) {
1309 /*
1310 * If pkey[15] is clear (limited partition member),
1311 * is bit 15 in the corresponding table element
1312 * clear (limited member)?
1313 */
1314 if (!(pkey & PKEY_MEMBER_MASK))
1315 return !!(ent & PKEY_MEMBER_MASK);
1316 return 1;
1317 }
1318 return 0;
1319}
1320
1321/*
1322 * ingress_pkey_table_search - search the entire pkey table for
1323 * an entry which matches 'pkey'. return 0 if a match is found,
1324 * and 1 otherwise.
1325 */
1326static int ingress_pkey_table_search(struct hfi1_pportdata *ppd, u16 pkey)
1327{
1328 int i;
1329
1330 for (i = 0; i < MAX_PKEY_VALUES; i++) {
1331 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[i]))
1332 return 0;
1333 }
1334 return 1;
1335}
1336
1337/*
1338 * ingress_pkey_table_fail - record a failure of ingress pkey validation,
1339 * i.e., increment port_rcv_constraint_errors for the port, and record
1340 * the 'error info' for this failure.
1341 */
1342static void ingress_pkey_table_fail(struct hfi1_pportdata *ppd, u16 pkey,
1343 u16 slid)
1344{
1345 struct hfi1_devdata *dd = ppd->dd;
1346
1347 incr_cntr64(&ppd->port_rcv_constraint_errors);
1348 if (!(dd->err_info_rcv_constraint.status & OPA_EI_STATUS_SMASK)) {
1349 dd->err_info_rcv_constraint.status |= OPA_EI_STATUS_SMASK;
1350 dd->err_info_rcv_constraint.slid = slid;
1351 dd->err_info_rcv_constraint.pkey = pkey;
1352 }
1353}
1354
1355/*
1356 * ingress_pkey_check - Return 0 if the ingress pkey is valid, return 1
1357 * otherwise. Use the criteria in the OPAv1 spec, section 9.10.14. idx
1358 * is a hint as to the best place in the partition key table to begin
1359 * searching. This function should not be called on the data path because
1360 * of performance reasons. On datapath pkey check is expected to be done
1361 * by HW and rcv_pkey_check function should be called instead.
1362 */
1363static inline int ingress_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1364 u8 sc5, u8 idx, u16 slid)
1365{
1366 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1367 return 0;
1368
1369 /* If SC15, pkey[0:14] must be 0x7fff */
1370 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1371 goto bad;
1372
1373 /* Is the pkey = 0x0, or 0x8000? */
1374 if ((pkey & PKEY_LOW_15_MASK) == 0)
1375 goto bad;
1376
1377 /* The most likely matching pkey has index 'idx' */
1378 if (ingress_pkey_matches_entry(pkey, ppd->pkeys[idx]))
1379 return 0;
1380
1381 /* no match - try the whole table */
1382 if (!ingress_pkey_table_search(ppd, pkey))
1383 return 0;
1384
1385bad:
1386 ingress_pkey_table_fail(ppd, pkey, slid);
1387 return 1;
1388}
1389
1390/*
1391 * rcv_pkey_check - Return 0 if the ingress pkey is valid, return 1
1392 * otherwise. It only ensures pkey is vlid for QP0. This function
1393 * should be called on the data path instead of ingress_pkey_check
1394 * as on data path, pkey check is done by HW (except for QP0).
1395 */
1396static inline int rcv_pkey_check(struct hfi1_pportdata *ppd, u16 pkey,
1397 u8 sc5, u16 slid)
1398{
1399 if (!(ppd->part_enforce & HFI1_PART_ENFORCE_IN))
1400 return 0;
1401
1402 /* If SC15, pkey[0:14] must be 0x7fff */
1403 if ((sc5 == 0xf) && ((pkey & PKEY_LOW_15_MASK) != PKEY_LOW_15_MASK))
1404 goto bad;
1405
1406 return 0;
1407bad:
1408 ingress_pkey_table_fail(ppd, pkey, slid);
1409 return 1;
1410}
1411
1412/* MTU handling */
1413
1414/* MTU enumeration, 256-4k match IB */
1415#define OPA_MTU_0 0
1416#define OPA_MTU_256 1
1417#define OPA_MTU_512 2
1418#define OPA_MTU_1024 3
1419#define OPA_MTU_2048 4
1420#define OPA_MTU_4096 5
1421
1422u32 lrh_max_header_bytes(struct hfi1_devdata *dd);
1423int mtu_to_enum(u32 mtu, int default_if_bad);
1424u16 enum_to_mtu(int);
1425static inline int valid_ib_mtu(unsigned int mtu)
1426{
1427 return mtu == 256 || mtu == 512 ||
1428 mtu == 1024 || mtu == 2048 ||
1429 mtu == 4096;
1430}
1431static inline int valid_opa_max_mtu(unsigned int mtu)
1432{
1433 return mtu >= 2048 &&
1434 (valid_ib_mtu(mtu) || mtu == 8192 || mtu == 10240);
1435}
1436
1437int set_mtu(struct hfi1_pportdata *);
1438
1439int hfi1_set_lid(struct hfi1_pportdata *, u32, u8);
1440void hfi1_disable_after_error(struct hfi1_devdata *);
1441int hfi1_set_uevent_bits(struct hfi1_pportdata *, const int);
1442int hfi1_rcvbuf_validate(u32, u8, u16 *);
1443
1444int fm_get_table(struct hfi1_pportdata *, int, void *);
1445int fm_set_table(struct hfi1_pportdata *, int, void *);
1446
1447void set_up_vl15(struct hfi1_devdata *dd, u8 vau, u16 vl15buf);
1448void reset_link_credits(struct hfi1_devdata *dd);
1449void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu);
1450
1451int snoop_recv_handler(struct hfi1_packet *packet);
Dennis Dalessandrod46e5142015-11-11 00:34:37 -05001452int snoop_send_dma_handler(struct hfi1_qp *qp, struct hfi1_pkt_state *ps,
1453 u64 pbc);
1454int snoop_send_pio_handler(struct hfi1_qp *qp, struct hfi1_pkt_state *ps,
1455 u64 pbc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001456void snoop_inline_pio_send(struct hfi1_devdata *dd, struct pio_buf *pbuf,
1457 u64 pbc, const void *from, size_t count);
1458
Mike Marciniszyn77241052015-07-30 15:17:43 -04001459static inline struct hfi1_devdata *dd_from_ppd(struct hfi1_pportdata *ppd)
1460{
1461 return ppd->dd;
1462}
1463
1464static inline struct hfi1_devdata *dd_from_dev(struct hfi1_ibdev *dev)
1465{
1466 return container_of(dev, struct hfi1_devdata, verbs_dev);
1467}
1468
1469static inline struct hfi1_devdata *dd_from_ibdev(struct ib_device *ibdev)
1470{
1471 return dd_from_dev(to_idev(ibdev));
1472}
1473
1474static inline struct hfi1_pportdata *ppd_from_ibp(struct hfi1_ibport *ibp)
1475{
1476 return container_of(ibp, struct hfi1_pportdata, ibport_data);
1477}
1478
1479static inline struct hfi1_ibport *to_iport(struct ib_device *ibdev, u8 port)
1480{
1481 struct hfi1_devdata *dd = dd_from_ibdev(ibdev);
1482 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1483
1484 WARN_ON(pidx >= dd->num_pports);
1485 return &dd->pport[pidx].ibport_data;
1486}
1487
1488/*
1489 * Return the indexed PKEY from the port PKEY table.
1490 */
1491static inline u16 hfi1_get_pkey(struct hfi1_ibport *ibp, unsigned index)
1492{
1493 struct hfi1_pportdata *ppd = ppd_from_ibp(ibp);
1494 u16 ret;
1495
1496 if (index >= ARRAY_SIZE(ppd->pkeys))
1497 ret = 0;
1498 else
1499 ret = ppd->pkeys[index];
1500
1501 return ret;
1502}
1503
1504/*
1505 * Readers of cc_state must call get_cc_state() under rcu_read_lock().
1506 * Writers of cc_state must call get_cc_state() under cc_state_lock.
1507 */
1508static inline struct cc_state *get_cc_state(struct hfi1_pportdata *ppd)
1509{
1510 return rcu_dereference(ppd->cc_state);
1511}
1512
1513/*
1514 * values for dd->flags (_device_ related flags)
1515 */
1516#define HFI1_INITTED 0x1 /* chip and driver up and initted */
1517#define HFI1_PRESENT 0x2 /* chip accesses can be done */
1518#define HFI1_FROZEN 0x4 /* chip in SPC freeze */
1519#define HFI1_HAS_SDMA_TIMEOUT 0x8
1520#define HFI1_HAS_SEND_DMA 0x10 /* Supports Send DMA */
1521#define HFI1_FORCED_FREEZE 0x80 /* driver forced freeze mode */
1522#define HFI1_DO_INIT_ASIC 0x100 /* This device will init the ASIC */
1523
1524/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1525#define HFI1_PBC_LENGTH_MASK ((1 << 11) - 1)
1526
1527
1528/* ctxt_flag bit offsets */
1529 /* context has been setup */
1530#define HFI1_CTXT_SETUP_DONE 1
1531 /* waiting for a packet to arrive */
1532#define HFI1_CTXT_WAITING_RCV 2
1533 /* master has not finished initializing */
1534#define HFI1_CTXT_MASTER_UNINIT 4
1535 /* waiting for an urgent packet to arrive */
1536#define HFI1_CTXT_WAITING_URG 5
1537
1538/* free up any allocated data at closes */
1539struct hfi1_devdata *hfi1_init_dd(struct pci_dev *,
1540 const struct pci_device_id *);
1541void hfi1_free_devdata(struct hfi1_devdata *);
1542void cc_state_reclaim(struct rcu_head *rcu);
1543struct hfi1_devdata *hfi1_alloc_devdata(struct pci_dev *pdev, size_t extra);
1544
1545/*
1546 * Set LED override, only the two LSBs have "public" meaning, but
1547 * any non-zero value substitutes them for the Link and LinkTrain
1548 * LED states.
1549 */
1550#define HFI1_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
1551#define HFI1_LED_LOG 2 /* Logical (link) YELLOW LED */
1552void hfi1_set_led_override(struct hfi1_pportdata *ppd, unsigned int val);
1553
1554#define HFI1_CREDIT_RETURN_RATE (100)
1555
1556/*
1557 * The number of words for the KDETH protocol field. If this is
1558 * larger then the actual field used, then part of the payload
1559 * will be in the header.
1560 *
1561 * Optimally, we want this sized so that a typical case will
1562 * use full cache lines. The typical local KDETH header would
1563 * be:
1564 *
1565 * Bytes Field
1566 * 8 LRH
1567 * 12 BHT
1568 * ?? KDETH
1569 * 8 RHF
1570 * ---
1571 * 28 + KDETH
1572 *
1573 * For a 64-byte cache line, KDETH would need to be 36 bytes or 9 DWORDS
1574 */
1575#define DEFAULT_RCVHDRSIZE 9
1576
1577/*
1578 * Maximal header byte count:
1579 *
1580 * Bytes Field
1581 * 8 LRH
1582 * 40 GRH (optional)
1583 * 12 BTH
1584 * ?? KDETH
1585 * 8 RHF
1586 * ---
1587 * 68 + KDETH
1588 *
1589 * We also want to maintain a cache line alignment to assist DMA'ing
1590 * of the header bytes. Round up to a good size.
1591 */
1592#define DEFAULT_RCVHDR_ENTSIZE 32
1593
Mitko Haralanovdef82282015-12-08 17:10:09 -05001594int hfi1_acquire_user_pages(unsigned long, size_t, bool, struct page **);
1595void hfi1_release_user_pages(struct page **, size_t, bool);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001596
1597static inline void clear_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1598{
1599 *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
1600}
1601
1602static inline u32 get_rcvhdrtail(const struct hfi1_ctxtdata *rcd)
1603{
1604 /*
1605 * volatile because it's a DMA target from the chip, routine is
1606 * inlined, and don't want register caching or reordering.
1607 */
1608 return (u32) le64_to_cpu(*rcd->rcvhdrtail_kvaddr);
1609}
1610
1611/*
1612 * sysfs interface.
1613 */
1614
1615extern const char ib_hfi1_version[];
1616
1617int hfi1_device_create(struct hfi1_devdata *);
1618void hfi1_device_remove(struct hfi1_devdata *);
1619
1620int hfi1_create_port_files(struct ib_device *ibdev, u8 port_num,
1621 struct kobject *kobj);
1622int hfi1_verbs_register_sysfs(struct hfi1_devdata *);
1623void hfi1_verbs_unregister_sysfs(struct hfi1_devdata *);
1624/* Hook for sysfs read of QSFP */
1625int qsfp_dump(struct hfi1_pportdata *ppd, char *buf, int len);
1626
1627int hfi1_pcie_init(struct pci_dev *, const struct pci_device_id *);
1628void hfi1_pcie_cleanup(struct pci_dev *);
1629int hfi1_pcie_ddinit(struct hfi1_devdata *, struct pci_dev *,
1630 const struct pci_device_id *);
1631void hfi1_pcie_ddcleanup(struct hfi1_devdata *);
1632void hfi1_pcie_flr(struct hfi1_devdata *);
1633int pcie_speeds(struct hfi1_devdata *);
1634void request_msix(struct hfi1_devdata *, u32 *, struct hfi1_msix_entry *);
1635void hfi1_enable_intx(struct pci_dev *);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001636void restore_pci_variables(struct hfi1_devdata *dd);
1637int do_pcie_gen3_transition(struct hfi1_devdata *dd);
1638int parse_platform_config(struct hfi1_devdata *dd);
1639int get_platform_config_field(struct hfi1_devdata *dd,
1640 enum platform_config_table_type_encoding table_type,
1641 int table_index, int field_index, u32 *data, u32 len);
1642
1643dma_addr_t hfi1_map_page(struct pci_dev *, struct page *, unsigned long,
1644 size_t, int);
1645const char *get_unit_name(int unit);
1646
1647/*
1648 * Flush write combining store buffers (if present) and perform a write
1649 * barrier.
1650 */
1651static inline void flush_wc(void)
1652{
1653 asm volatile("sfence" : : : "memory");
1654}
1655
1656void handle_eflags(struct hfi1_packet *packet);
1657int process_receive_ib(struct hfi1_packet *packet);
1658int process_receive_bypass(struct hfi1_packet *packet);
1659int process_receive_error(struct hfi1_packet *packet);
1660int kdeth_process_expected(struct hfi1_packet *packet);
1661int kdeth_process_eager(struct hfi1_packet *packet);
1662int process_receive_invalid(struct hfi1_packet *packet);
1663
1664extern rhf_rcv_function_ptr snoop_rhf_rcv_functions[8];
1665
1666void update_sge(struct hfi1_sge_state *ss, u32 length);
1667
1668/* global module parameter variables */
1669extern unsigned int hfi1_max_mtu;
1670extern unsigned int hfi1_cu;
1671extern unsigned int user_credit_return_threshold;
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -05001672extern int num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001673extern unsigned n_krcvqs;
1674extern u8 krcvqs[];
1675extern int krcvqsset;
1676extern uint kdeth_qp;
1677extern uint loopback;
1678extern uint quick_linkup;
1679extern uint rcv_intr_timeout;
1680extern uint rcv_intr_count;
1681extern uint rcv_intr_dynamic;
1682extern ushort link_crc_mask;
1683
1684extern struct mutex hfi1_mutex;
1685
1686/* Number of seconds before our card status check... */
1687#define STATUS_TIMEOUT 60
1688
1689#define DRIVER_NAME "hfi1"
1690#define HFI1_USER_MINOR_BASE 0
1691#define HFI1_TRACE_MINOR 127
1692#define HFI1_DIAGPKT_MINOR 128
1693#define HFI1_DIAG_MINOR_BASE 129
1694#define HFI1_SNOOP_CAPTURE_BASE 200
1695#define HFI1_NMINORS 255
1696
1697#define PCI_VENDOR_ID_INTEL 0x8086
1698#define PCI_DEVICE_ID_INTEL0 0x24f0
1699#define PCI_DEVICE_ID_INTEL1 0x24f1
1700
1701#define HFI1_PKT_USER_SC_INTEGRITY \
1702 (SEND_CTXT_CHECK_ENABLE_DISALLOW_NON_KDETH_PACKETS_SMASK \
1703 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_SMASK \
1704 | SEND_CTXT_CHECK_ENABLE_DISALLOW_GRH_SMASK)
1705
1706#define HFI1_PKT_KERNEL_SC_INTEGRITY \
1707 (SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK)
1708
1709static inline u64 hfi1_pkt_default_send_ctxt_mask(struct hfi1_devdata *dd,
1710 u16 ctxt_type)
1711{
1712 u64 base_sc_integrity =
1713 SEND_CTXT_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1714 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1715 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1716 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1717 | SEND_CTXT_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1718 | SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_TEST_SMASK
1719 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1720 | SEND_CTXT_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1721 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1722 | SEND_CTXT_CHECK_ENABLE_DISALLOW_RAW_SMASK
1723 | SEND_CTXT_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1724 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1725 | SEND_CTXT_CHECK_ENABLE_CHECK_OPCODE_SMASK
1726 | SEND_CTXT_CHECK_ENABLE_CHECK_SLID_SMASK
1727 | SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1728 | SEND_CTXT_CHECK_ENABLE_CHECK_VL_SMASK
1729 | SEND_CTXT_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1730
1731 if (ctxt_type == SC_USER)
1732 base_sc_integrity |= HFI1_PKT_USER_SC_INTEGRITY;
1733 else
1734 base_sc_integrity |= HFI1_PKT_KERNEL_SC_INTEGRITY;
1735
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001736 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001737 /* turn off send-side job key checks - A0 erratum */
1738 return base_sc_integrity &
1739 ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1740 return base_sc_integrity;
1741}
1742
1743static inline u64 hfi1_pkt_base_sdma_integrity(struct hfi1_devdata *dd)
1744{
1745 u64 base_sdma_integrity =
1746 SEND_DMA_CHECK_ENABLE_DISALLOW_BYPASS_BAD_PKT_LEN_SMASK
1747 | SEND_DMA_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK
1748 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_BYPASS_PACKETS_SMASK
1749 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_LONG_IB_PACKETS_SMASK
1750 | SEND_DMA_CHECK_ENABLE_DISALLOW_BAD_PKT_LEN_SMASK
1751 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_BYPASS_PACKETS_SMASK
1752 | SEND_DMA_CHECK_ENABLE_DISALLOW_TOO_SMALL_IB_PACKETS_SMASK
1753 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_IPV6_SMASK
1754 | SEND_DMA_CHECK_ENABLE_DISALLOW_RAW_SMASK
1755 | SEND_DMA_CHECK_ENABLE_CHECK_BYPASS_VL_MAPPING_SMASK
1756 | SEND_DMA_CHECK_ENABLE_CHECK_VL_MAPPING_SMASK
1757 | SEND_DMA_CHECK_ENABLE_CHECK_OPCODE_SMASK
1758 | SEND_DMA_CHECK_ENABLE_CHECK_SLID_SMASK
1759 | SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK
1760 | SEND_DMA_CHECK_ENABLE_CHECK_VL_SMASK
1761 | SEND_DMA_CHECK_ENABLE_CHECK_ENABLE_SMASK;
1762
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05001763 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001764 /* turn off send-side job key checks - A0 erratum */
1765 return base_sdma_integrity &
1766 ~SEND_DMA_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
1767 return base_sdma_integrity;
1768}
1769
1770/*
1771 * hfi1_early_err is used (only!) to print early errors before devdata is
1772 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1773 * cleanup when devdata may have been freed, etc. hfi1_dev_porterr is
1774 * the same as dd_dev_err, but is used when the message really needs
1775 * the IB port# to be definitive as to what's happening..
1776 */
1777#define hfi1_early_err(dev, fmt, ...) \
1778 dev_err(dev, fmt, ##__VA_ARGS__)
1779
1780#define hfi1_early_info(dev, fmt, ...) \
1781 dev_info(dev, fmt, ##__VA_ARGS__)
1782
1783#define dd_dev_emerg(dd, fmt, ...) \
1784 dev_emerg(&(dd)->pcidev->dev, "%s: " fmt, \
1785 get_unit_name((dd)->unit), ##__VA_ARGS__)
1786#define dd_dev_err(dd, fmt, ...) \
1787 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1788 get_unit_name((dd)->unit), ##__VA_ARGS__)
1789#define dd_dev_warn(dd, fmt, ...) \
1790 dev_warn(&(dd)->pcidev->dev, "%s: " fmt, \
1791 get_unit_name((dd)->unit), ##__VA_ARGS__)
1792
1793#define dd_dev_warn_ratelimited(dd, fmt, ...) \
1794 dev_warn_ratelimited(&(dd)->pcidev->dev, "%s: " fmt, \
1795 get_unit_name((dd)->unit), ##__VA_ARGS__)
1796
1797#define dd_dev_info(dd, fmt, ...) \
1798 dev_info(&(dd)->pcidev->dev, "%s: " fmt, \
1799 get_unit_name((dd)->unit), ##__VA_ARGS__)
1800
1801#define hfi1_dev_porterr(dd, port, fmt, ...) \
1802 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1803 get_unit_name((dd)->unit), (dd)->unit, (port), \
1804 ##__VA_ARGS__)
1805
1806/*
1807 * this is used for formatting hw error messages...
1808 */
1809struct hfi1_hwerror_msgs {
1810 u64 mask;
1811 const char *msg;
1812 size_t sz;
1813};
1814
1815/* in intr.c... */
1816void hfi1_format_hwerrors(u64 hwerrs,
1817 const struct hfi1_hwerror_msgs *hwerrmsgs,
1818 size_t nhwerrmsgs, char *msg, size_t lmsg);
1819
1820#define USER_OPCODE_CHECK_VAL 0xC0
1821#define USER_OPCODE_CHECK_MASK 0xC0
1822#define OPCODE_CHECK_VAL_DISABLED 0x0
1823#define OPCODE_CHECK_MASK_DISABLED 0x0
1824
1825static inline void hfi1_reset_cpu_counters(struct hfi1_devdata *dd)
1826{
1827 struct hfi1_pportdata *ppd;
1828 int i;
1829
1830 dd->z_int_counter = get_all_cpu_total(dd->int_counter);
1831 dd->z_rcv_limit = get_all_cpu_total(dd->rcv_limit);
1832
1833 ppd = (struct hfi1_pportdata *)(dd + 1);
1834 for (i = 0; i < dd->num_pports; i++, ppd++) {
1835 ppd->ibport_data.z_rc_acks =
1836 get_all_cpu_total(ppd->ibport_data.rc_acks);
1837 ppd->ibport_data.z_rc_qacks =
1838 get_all_cpu_total(ppd->ibport_data.rc_qacks);
1839 }
1840}
1841
1842/* Control LED state */
1843static inline void setextled(struct hfi1_devdata *dd, u32 on)
1844{
1845 if (on)
1846 write_csr(dd, DCC_CFG_LED_CNTRL, 0x1F);
1847 else
1848 write_csr(dd, DCC_CFG_LED_CNTRL, 0x10);
1849}
1850
1851int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp);
1852
1853#endif /* _HFI1_KERNEL_H */