blob: 410522fdd4c91e55e902d8add6adaab274e3cdea [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
59#define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070060struct spi_imx_config {
61 unsigned int speed_hz;
62 unsigned int bpw;
63 unsigned int mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +020064 u8 cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070065};
66
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020067enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080068 IMX1_CSPI,
69 IMX21_CSPI,
70 IMX27_CSPI,
71 IMX31_CSPI,
72 IMX35_CSPI, /* CSPI on all i.mx except above */
73 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020074};
75
76struct spi_imx_data;
77
78struct spi_imx_devtype_data {
79 void (*intctrl)(struct spi_imx_data *, int);
80 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
81 void (*trigger)(struct spi_imx_data *);
82 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020083 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080084 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020085};
86
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070087struct spi_imx_data {
88 struct spi_bitbang bitbang;
89
90 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020091 void __iomem *base;
Sascha Haueraa29d842012-03-07 09:30:22 +010092 struct clk *clk_per;
93 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070094 unsigned long spi_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070095
96 unsigned int count;
97 void (*tx)(struct spi_imx_data *);
98 void (*rx)(struct spi_imx_data *);
99 void *rx_buf;
100 const void *tx_buf;
101 unsigned int txfifo; /* number of words pushed in tx FIFO */
102
Robin Gongf62cacc2014-09-11 09:18:44 +0800103 /* DMA */
104 unsigned int dma_is_inited;
105 unsigned int dma_finished;
106 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100107 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800108 struct completion dma_rx_completion;
109 struct completion dma_tx_completion;
110
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200111 const struct spi_imx_devtype_data *devtype_data;
Shawn Guoc2387cb2011-07-10 01:16:40 +0800112 int chipselect[0];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700113};
114
Shawn Guo04ee5852011-07-10 01:16:39 +0800115static inline int is_imx27_cspi(struct spi_imx_data *d)
116{
117 return d->devtype_data->devtype == IMX27_CSPI;
118}
119
120static inline int is_imx35_cspi(struct spi_imx_data *d)
121{
122 return d->devtype_data->devtype == IMX35_CSPI;
123}
124
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100125static inline int is_imx51_ecspi(struct spi_imx_data *d)
126{
127 return d->devtype_data->devtype == IMX51_ECSPI;
128}
129
Shawn Guo04ee5852011-07-10 01:16:39 +0800130static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
131{
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100132 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800133}
134
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700135#define MXC_SPI_BUF_RX(type) \
136static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
137{ \
138 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
139 \
140 if (spi_imx->rx_buf) { \
141 *(type *)spi_imx->rx_buf = val; \
142 spi_imx->rx_buf += sizeof(type); \
143 } \
144}
145
146#define MXC_SPI_BUF_TX(type) \
147static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
148{ \
149 type val = 0; \
150 \
151 if (spi_imx->tx_buf) { \
152 val = *(type *)spi_imx->tx_buf; \
153 spi_imx->tx_buf += sizeof(type); \
154 } \
155 \
156 spi_imx->count -= sizeof(type); \
157 \
158 writel(val, spi_imx->base + MXC_CSPITXDATA); \
159}
160
161MXC_SPI_BUF_RX(u8)
162MXC_SPI_BUF_TX(u8)
163MXC_SPI_BUF_RX(u16)
164MXC_SPI_BUF_TX(u16)
165MXC_SPI_BUF_RX(u32)
166MXC_SPI_BUF_TX(u32)
167
168/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
169 * (which is currently not the case in this driver)
170 */
171static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
172 256, 384, 512, 768, 1024};
173
174/* MX21, MX27 */
175static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Shawn Guo04ee5852011-07-10 01:16:39 +0800176 unsigned int fspi, unsigned int max)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700177{
Shawn Guo04ee5852011-07-10 01:16:39 +0800178 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700179
180 for (i = 2; i < max; i++)
181 if (fspi * mxc_clkdivs[i] >= fin)
182 return i;
183
184 return max;
185}
186
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200187/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700188static unsigned int spi_imx_clkdiv_2(unsigned int fin,
189 unsigned int fspi)
190{
191 int i, div = 4;
192
193 for (i = 0; i < 7; i++) {
194 if (fspi * div >= fin)
195 return i;
196 div <<= 1;
197 }
198
199 return 7;
200}
201
Robin Gongf62cacc2014-09-11 09:18:44 +0800202static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
203 struct spi_transfer *transfer)
204{
205 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
206
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100207 if (spi_imx->dma_is_inited &&
208 transfer->len > spi_imx->wml * sizeof(u32))
Robin Gongf62cacc2014-09-11 09:18:44 +0800209 return true;
210 return false;
211}
212
Shawn Guo66de7572011-07-10 01:16:37 +0800213#define MX51_ECSPI_CTRL 0x08
214#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
215#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800216#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800217#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
218#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
219#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
220#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
221#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200222
Shawn Guo66de7572011-07-10 01:16:37 +0800223#define MX51_ECSPI_CONFIG 0x0c
224#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
225#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
226#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
227#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200228#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200229
Shawn Guo66de7572011-07-10 01:16:37 +0800230#define MX51_ECSPI_INT 0x10
231#define MX51_ECSPI_INT_TEEN (1 << 0)
232#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200233
Robin Gongf62cacc2014-09-11 09:18:44 +0800234#define MX51_ECSPI_DMA 0x14
235#define MX51_ECSPI_DMA_TX_WML_OFFSET 0
236#define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
237#define MX51_ECSPI_DMA_RX_WML_OFFSET 16
238#define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
239#define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
240#define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
241
242#define MX51_ECSPI_DMA_TEDEN_OFFSET 7
243#define MX51_ECSPI_DMA_RXDEN_OFFSET 23
244#define MX51_ECSPI_DMA_RXTDEN_OFFSET 31
245
Shawn Guo66de7572011-07-10 01:16:37 +0800246#define MX51_ECSPI_STAT 0x18
247#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200248
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200249#define MX51_ECSPI_TESTREG 0x20
250#define MX51_ECSPI_TESTREG_LBC BIT(31)
251
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200252/* MX51 eCSPI */
Marek Vasut6fd8b852013-12-18 18:31:47 +0100253static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
254 unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200255{
256 /*
257 * there are two 4-bit dividers, the pre-divider divides by
258 * $pre, the post-divider by 2^$post
259 */
260 unsigned int pre, post;
261
262 if (unlikely(fspi > fin))
263 return 0;
264
265 post = fls(fin) - fls(fspi);
266 if (fin > fspi << post)
267 post++;
268
269 /* now we have: (fin <= fspi << post) with post being minimal */
270
271 post = max(4U, post) - 4;
272 if (unlikely(post > 0xf)) {
273 pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
274 __func__, fspi, fin);
275 return 0xff;
276 }
277
278 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
279
280 pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
281 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100282
283 /* Resulting frequency for the SCLK line. */
284 *fres = (fin / (pre + 1)) >> post;
285
Shawn Guo66de7572011-07-10 01:16:37 +0800286 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
287 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200288}
289
Shawn Guo66de7572011-07-10 01:16:37 +0800290static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200291{
292 unsigned val = 0;
293
294 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800295 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200296
297 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800298 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200299
Shawn Guo66de7572011-07-10 01:16:37 +0800300 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200301}
302
Shawn Guo66de7572011-07-10 01:16:37 +0800303static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200304{
Robin Gongf62cacc2014-09-11 09:18:44 +0800305 u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200306
Robin Gongf62cacc2014-09-11 09:18:44 +0800307 if (!spi_imx->usedma)
308 reg |= MX51_ECSPI_CTRL_XCH;
309 else if (!spi_imx->dma_finished)
310 reg |= MX51_ECSPI_CTRL_SMC;
311 else
312 reg &= ~MX51_ECSPI_CTRL_SMC;
Shawn Guo66de7572011-07-10 01:16:37 +0800313 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200314}
315
Shawn Guo66de7572011-07-10 01:16:37 +0800316static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200317 struct spi_imx_config *config)
318{
Robin Gongf62cacc2014-09-11 09:18:44 +0800319 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
320 u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200321 u32 clk = config->speed_hz, delay, reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200322
Sascha Hauerf020c392011-02-08 21:08:59 +0100323 /*
324 * The hardware seems to have a race condition when changing modes. The
325 * current assumption is that the selection of the channel arrives
326 * earlier in the hardware than the mode bits when they are written at
327 * the same time.
328 * So set master mode for all channels as we do not support slave mode.
329 */
Shawn Guo66de7572011-07-10 01:16:37 +0800330 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200331
332 /* set clock speed */
Marek Vasut6fd8b852013-12-18 18:31:47 +0100333 ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200334
335 /* set chip select to use */
Shawn Guo66de7572011-07-10 01:16:37 +0800336 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200337
Shawn Guo66de7572011-07-10 01:16:37 +0800338 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200339
Shawn Guo66de7572011-07-10 01:16:37 +0800340 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200341
342 if (config->mode & SPI_CPHA)
Shawn Guo66de7572011-07-10 01:16:37 +0800343 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300344 else
345 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200346
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200347 if (config->mode & SPI_CPOL) {
Shawn Guo66de7572011-07-10 01:16:37 +0800348 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200349 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300350 } else {
351 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
352 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200353 }
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200354 if (config->mode & SPI_CS_HIGH)
Shawn Guo66de7572011-07-10 01:16:37 +0800355 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Andrew Y. Kuksov14762532015-07-14 16:23:25 +0300356 else
357 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200358
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200359 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
360 if (config->mode & SPI_LOOP)
361 reg |= MX51_ECSPI_TESTREG_LBC;
362 else
363 reg &= ~MX51_ECSPI_TESTREG_LBC;
364 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
365
Shawn Guo66de7572011-07-10 01:16:37 +0800366 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
367 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200368
Marek Vasut6fd8b852013-12-18 18:31:47 +0100369 /*
370 * Wait until the changes in the configuration register CONFIGREG
371 * propagate into the hardware. It takes exactly one tick of the
372 * SCLK clock, but we will wait two SCLK clock just to be sure. The
373 * effect of the delay it takes for the hardware to apply changes
374 * is noticable if the SCLK clock run very slow. In such a case, if
375 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
376 * be asserted before the SCLK polarity changes, which would disrupt
377 * the SPI communication as the device on the other end would consider
378 * the change of SCLK polarity as a clock tick already.
379 */
380 delay = (2 * 1000000) / clk;
381 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
382 udelay(delay);
383 else /* SCLK is _very_ slow */
384 usleep_range(delay, delay + 10);
385
Robin Gongf62cacc2014-09-11 09:18:44 +0800386 /*
387 * Configure the DMA register: setup the watermark
388 * and enable DMA request.
389 */
390 if (spi_imx->dma_is_inited) {
391 dma = readl(spi_imx->base + MX51_ECSPI_DMA);
392
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100393 rx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
394 tx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
395 rxt_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
Robin Gongf62cacc2014-09-11 09:18:44 +0800396 dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
397 & ~MX51_ECSPI_DMA_RX_WML_MASK
398 & ~MX51_ECSPI_DMA_RXT_WML_MASK)
399 | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
400 |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
401 |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
402 |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);
403
404 writel(dma, spi_imx->base + MX51_ECSPI_DMA);
405 }
406
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200407 return 0;
408}
409
Shawn Guo66de7572011-07-10 01:16:37 +0800410static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200411{
Shawn Guo66de7572011-07-10 01:16:37 +0800412 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200413}
414
Shawn Guo66de7572011-07-10 01:16:37 +0800415static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200416{
417 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800418 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200419 readl(spi_imx->base + MXC_CSPIRXDATA);
420}
421
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700422#define MX31_INTREG_TEEN (1 << 0)
423#define MX31_INTREG_RREN (1 << 3)
424
425#define MX31_CSPICTRL_ENABLE (1 << 0)
426#define MX31_CSPICTRL_MASTER (1 << 1)
427#define MX31_CSPICTRL_XCH (1 << 2)
428#define MX31_CSPICTRL_POL (1 << 4)
429#define MX31_CSPICTRL_PHA (1 << 5)
430#define MX31_CSPICTRL_SSCTL (1 << 6)
431#define MX31_CSPICTRL_SSPOL (1 << 7)
432#define MX31_CSPICTRL_BC_SHIFT 8
433#define MX35_CSPICTRL_BL_SHIFT 20
434#define MX31_CSPICTRL_CS_SHIFT 24
435#define MX35_CSPICTRL_CS_SHIFT 12
436#define MX31_CSPICTRL_DR_SHIFT 16
437
438#define MX31_CSPISTATUS 0x14
439#define MX31_STATUS_RR (1 << 3)
440
441/* These functions also work for the i.MX35, but be aware that
442 * the i.MX35 has a slightly different register layout for bits
443 * we do not use here.
444 */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200445static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700446{
447 unsigned int val = 0;
448
449 if (enable & MXC_INT_TE)
450 val |= MX31_INTREG_TEEN;
451 if (enable & MXC_INT_RR)
452 val |= MX31_INTREG_RREN;
453
454 writel(val, spi_imx->base + MXC_CSPIINT);
455}
456
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200457static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700458{
459 unsigned int reg;
460
461 reg = readl(spi_imx->base + MXC_CSPICTRL);
462 reg |= MX31_CSPICTRL_XCH;
463 writel(reg, spi_imx->base + MXC_CSPICTRL);
464}
465
Shawn Guo2a64a902011-07-10 01:16:38 +0800466static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700467 struct spi_imx_config *config)
468{
469 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200470 int cs = spi_imx->chipselect[config->cs];
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700471
472 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
473 MX31_CSPICTRL_DR_SHIFT;
474
Shawn Guo04ee5852011-07-10 01:16:39 +0800475 if (is_imx35_cspi(spi_imx)) {
Shawn Guo2a64a902011-07-10 01:16:38 +0800476 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
477 reg |= MX31_CSPICTRL_SSCTL;
478 } else {
479 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
480 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700481
482 if (config->mode & SPI_CPHA)
483 reg |= MX31_CSPICTRL_PHA;
484 if (config->mode & SPI_CPOL)
485 reg |= MX31_CSPICTRL_POL;
486 if (config->mode & SPI_CS_HIGH)
487 reg |= MX31_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200488 if (cs < 0)
Shawn Guo2a64a902011-07-10 01:16:38 +0800489 reg |= (cs + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800490 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
491 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200492
493 writel(reg, spi_imx->base + MXC_CSPICTRL);
494
495 return 0;
496}
497
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200498static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700499{
500 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
501}
502
Shawn Guo2a64a902011-07-10 01:16:38 +0800503static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200504{
505 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800506 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200507 readl(spi_imx->base + MXC_CSPIRXDATA);
508}
509
Shawn Guo3451fb12011-07-10 01:16:36 +0800510#define MX21_INTREG_RR (1 << 4)
511#define MX21_INTREG_TEEN (1 << 9)
512#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700513
Shawn Guo3451fb12011-07-10 01:16:36 +0800514#define MX21_CSPICTRL_POL (1 << 5)
515#define MX21_CSPICTRL_PHA (1 << 6)
516#define MX21_CSPICTRL_SSPOL (1 << 8)
517#define MX21_CSPICTRL_XCH (1 << 9)
518#define MX21_CSPICTRL_ENABLE (1 << 10)
519#define MX21_CSPICTRL_MASTER (1 << 11)
520#define MX21_CSPICTRL_DR_SHIFT 14
521#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700522
Shawn Guo3451fb12011-07-10 01:16:36 +0800523static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700524{
525 unsigned int val = 0;
526
527 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800528 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700529 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800530 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700531
532 writel(val, spi_imx->base + MXC_CSPIINT);
533}
534
Shawn Guo3451fb12011-07-10 01:16:36 +0800535static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700536{
537 unsigned int reg;
538
539 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800540 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700541 writel(reg, spi_imx->base + MXC_CSPICTRL);
542}
543
Shawn Guo3451fb12011-07-10 01:16:36 +0800544static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700545 struct spi_imx_config *config)
546{
Shawn Guo3451fb12011-07-10 01:16:36 +0800547 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200548 int cs = spi_imx->chipselect[config->cs];
Shawn Guo04ee5852011-07-10 01:16:39 +0800549 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700550
Shawn Guo04ee5852011-07-10 01:16:39 +0800551 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
Shawn Guo3451fb12011-07-10 01:16:36 +0800552 MX21_CSPICTRL_DR_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700553 reg |= config->bpw - 1;
554
555 if (config->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800556 reg |= MX21_CSPICTRL_PHA;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700557 if (config->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800558 reg |= MX21_CSPICTRL_POL;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700559 if (config->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800560 reg |= MX21_CSPICTRL_SSPOL;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200561 if (cs < 0)
Shawn Guo3451fb12011-07-10 01:16:36 +0800562 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700563
564 writel(reg, spi_imx->base + MXC_CSPICTRL);
565
566 return 0;
567}
568
Shawn Guo3451fb12011-07-10 01:16:36 +0800569static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700570{
Shawn Guo3451fb12011-07-10 01:16:36 +0800571 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700572}
573
Shawn Guo3451fb12011-07-10 01:16:36 +0800574static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200575{
576 writel(1, spi_imx->base + MXC_RESET);
577}
578
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700579#define MX1_INTREG_RR (1 << 3)
580#define MX1_INTREG_TEEN (1 << 8)
581#define MX1_INTREG_RREN (1 << 11)
582
583#define MX1_CSPICTRL_POL (1 << 4)
584#define MX1_CSPICTRL_PHA (1 << 5)
585#define MX1_CSPICTRL_XCH (1 << 8)
586#define MX1_CSPICTRL_ENABLE (1 << 9)
587#define MX1_CSPICTRL_MASTER (1 << 10)
588#define MX1_CSPICTRL_DR_SHIFT 13
589
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200590static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700591{
592 unsigned int val = 0;
593
594 if (enable & MXC_INT_TE)
595 val |= MX1_INTREG_TEEN;
596 if (enable & MXC_INT_RR)
597 val |= MX1_INTREG_RREN;
598
599 writel(val, spi_imx->base + MXC_CSPIINT);
600}
601
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200602static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700603{
604 unsigned int reg;
605
606 reg = readl(spi_imx->base + MXC_CSPICTRL);
607 reg |= MX1_CSPICTRL_XCH;
608 writel(reg, spi_imx->base + MXC_CSPICTRL);
609}
610
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200611static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700612 struct spi_imx_config *config)
613{
614 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
615
616 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
617 MX1_CSPICTRL_DR_SHIFT;
618 reg |= config->bpw - 1;
619
620 if (config->mode & SPI_CPHA)
621 reg |= MX1_CSPICTRL_PHA;
622 if (config->mode & SPI_CPOL)
623 reg |= MX1_CSPICTRL_POL;
624
625 writel(reg, spi_imx->base + MXC_CSPICTRL);
626
627 return 0;
628}
629
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200630static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700631{
632 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
633}
634
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200635static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
636{
637 writel(1, spi_imx->base + MXC_RESET);
638}
639
Shawn Guo04ee5852011-07-10 01:16:39 +0800640static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
641 .intctrl = mx1_intctrl,
642 .config = mx1_config,
643 .trigger = mx1_trigger,
644 .rx_available = mx1_rx_available,
645 .reset = mx1_reset,
646 .devtype = IMX1_CSPI,
647};
648
649static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
650 .intctrl = mx21_intctrl,
651 .config = mx21_config,
652 .trigger = mx21_trigger,
653 .rx_available = mx21_rx_available,
654 .reset = mx21_reset,
655 .devtype = IMX21_CSPI,
656};
657
658static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
659 /* i.mx27 cspi shares the functions with i.mx21 one */
660 .intctrl = mx21_intctrl,
661 .config = mx21_config,
662 .trigger = mx21_trigger,
663 .rx_available = mx21_rx_available,
664 .reset = mx21_reset,
665 .devtype = IMX27_CSPI,
666};
667
668static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
669 .intctrl = mx31_intctrl,
670 .config = mx31_config,
671 .trigger = mx31_trigger,
672 .rx_available = mx31_rx_available,
673 .reset = mx31_reset,
674 .devtype = IMX31_CSPI,
675};
676
677static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
678 /* i.mx35 and later cspi shares the functions with i.mx31 one */
679 .intctrl = mx31_intctrl,
680 .config = mx31_config,
681 .trigger = mx31_trigger,
682 .rx_available = mx31_rx_available,
683 .reset = mx31_reset,
684 .devtype = IMX35_CSPI,
685};
686
687static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
688 .intctrl = mx51_ecspi_intctrl,
689 .config = mx51_ecspi_config,
690 .trigger = mx51_ecspi_trigger,
691 .rx_available = mx51_ecspi_rx_available,
692 .reset = mx51_ecspi_reset,
693 .devtype = IMX51_ECSPI,
694};
695
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900696static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800697 {
698 .name = "imx1-cspi",
699 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
700 }, {
701 .name = "imx21-cspi",
702 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
703 }, {
704 .name = "imx27-cspi",
705 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
706 }, {
707 .name = "imx31-cspi",
708 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
709 }, {
710 .name = "imx35-cspi",
711 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
712 }, {
713 .name = "imx51-ecspi",
714 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
715 }, {
716 /* sentinel */
717 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200718};
719
Shawn Guo22a85e42011-07-10 01:16:41 +0800720static const struct of_device_id spi_imx_dt_ids[] = {
721 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
722 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
723 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
724 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
725 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
726 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
727 { /* sentinel */ }
728};
Niels de Vos27743e02013-07-29 09:38:05 +0200729MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800730
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700731static void spi_imx_chipselect(struct spi_device *spi, int is_active)
732{
733 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700734 int gpio = spi_imx->chipselect[spi->chip_select];
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700735 int active = is_active != BITBANG_CS_INACTIVE;
736 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700737
Hui Wang8b17e052012-07-13 10:51:29 +0800738 if (!gpio_is_valid(gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700739 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700740
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700741 gpio_set_value(gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700742}
743
744static void spi_imx_push(struct spi_imx_data *spi_imx)
745{
Shawn Guo04ee5852011-07-10 01:16:39 +0800746 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700747 if (!spi_imx->count)
748 break;
749 spi_imx->tx(spi_imx);
750 spi_imx->txfifo++;
751 }
752
Shawn Guoedd501bb2011-07-10 01:16:35 +0800753 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700754}
755
756static irqreturn_t spi_imx_isr(int irq, void *dev_id)
757{
758 struct spi_imx_data *spi_imx = dev_id;
759
Shawn Guoedd501bb2011-07-10 01:16:35 +0800760 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700761 spi_imx->rx(spi_imx);
762 spi_imx->txfifo--;
763 }
764
765 if (spi_imx->count) {
766 spi_imx_push(spi_imx);
767 return IRQ_HANDLED;
768 }
769
770 if (spi_imx->txfifo) {
771 /* No data left to push, but still waiting for rx data,
772 * enable receive data available interrupt.
773 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800774 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200775 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700776 return IRQ_HANDLED;
777 }
778
Shawn Guoedd501bb2011-07-10 01:16:35 +0800779 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700780 complete(&spi_imx->xfer_done);
781
782 return IRQ_HANDLED;
783}
784
785static int spi_imx_setupxfer(struct spi_device *spi,
786 struct spi_transfer *t)
787{
788 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
789 struct spi_imx_config config;
790
791 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
792 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
793 config.mode = spi->mode;
Uwe Kleine-König3b2aa892010-09-10 09:42:29 +0200794 config.cs = spi->chip_select;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700795
Sascha Hauer462d26b2009-10-01 15:44:29 -0700796 if (!config.speed_hz)
797 config.speed_hz = spi->max_speed_hz;
798 if (!config.bpw)
799 config.bpw = spi->bits_per_word;
Sascha Hauer462d26b2009-10-01 15:44:29 -0700800
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700801 /* Initialize the functions for transfer */
802 if (config.bpw <= 8) {
803 spi_imx->rx = spi_imx_buf_rx_u8;
804 spi_imx->tx = spi_imx_buf_tx_u8;
805 } else if (config.bpw <= 16) {
806 spi_imx->rx = spi_imx_buf_rx_u16;
807 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530808 } else {
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700809 spi_imx->rx = spi_imx_buf_rx_u32;
810 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600811 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700812
Shawn Guoedd501bb2011-07-10 01:16:35 +0800813 spi_imx->devtype_data->config(spi_imx, &config);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700814
815 return 0;
816}
817
Robin Gongf62cacc2014-09-11 09:18:44 +0800818static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
819{
820 struct spi_master *master = spi_imx->bitbang.master;
821
822 if (master->dma_rx) {
823 dma_release_channel(master->dma_rx);
824 master->dma_rx = NULL;
825 }
826
827 if (master->dma_tx) {
828 dma_release_channel(master->dma_tx);
829 master->dma_tx = NULL;
830 }
831
832 spi_imx->dma_is_inited = 0;
833}
834
835static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
836 struct spi_master *master,
837 const struct resource *res)
838{
839 struct dma_slave_config slave_config = {};
840 int ret;
841
Robin Gonga02bb402015-02-03 10:25:53 +0800842 /* use pio mode for i.mx6dl chip TKT238285 */
843 if (of_machine_is_compatible("fsl,imx6dl"))
844 return 0;
845
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100846 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
847
Robin Gongf62cacc2014-09-11 09:18:44 +0800848 /* Prepare for TX DMA: */
849 master->dma_tx = dma_request_slave_channel(dev, "tx");
850 if (!master->dma_tx) {
851 dev_err(dev, "cannot get the TX DMA channel!\n");
852 ret = -EINVAL;
853 goto err;
854 }
855
856 slave_config.direction = DMA_MEM_TO_DEV;
857 slave_config.dst_addr = res->start + MXC_CSPITXDATA;
858 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100859 slave_config.dst_maxburst = spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800860 ret = dmaengine_slave_config(master->dma_tx, &slave_config);
861 if (ret) {
862 dev_err(dev, "error in TX dma configuration.\n");
863 goto err;
864 }
865
866 /* Prepare for RX : */
867 master->dma_rx = dma_request_slave_channel(dev, "rx");
868 if (!master->dma_rx) {
869 dev_dbg(dev, "cannot get the DMA channel.\n");
870 ret = -EINVAL;
871 goto err;
872 }
873
874 slave_config.direction = DMA_DEV_TO_MEM;
875 slave_config.src_addr = res->start + MXC_CSPIRXDATA;
876 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100877 slave_config.src_maxburst = spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800878 ret = dmaengine_slave_config(master->dma_rx, &slave_config);
879 if (ret) {
880 dev_err(dev, "error in RX dma configuration.\n");
881 goto err;
882 }
883
884 init_completion(&spi_imx->dma_rx_completion);
885 init_completion(&spi_imx->dma_tx_completion);
886 master->can_dma = spi_imx_can_dma;
887 master->max_dma_len = MAX_SDMA_BD_BYTES;
888 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
889 SPI_MASTER_MUST_TX;
890 spi_imx->dma_is_inited = 1;
891
892 return 0;
893err:
894 spi_imx_sdma_exit(spi_imx);
895 return ret;
896}
897
898static void spi_imx_dma_rx_callback(void *cookie)
899{
900 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
901
902 complete(&spi_imx->dma_rx_completion);
903}
904
905static void spi_imx_dma_tx_callback(void *cookie)
906{
907 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
908
909 complete(&spi_imx->dma_tx_completion);
910}
911
912static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
913 struct spi_transfer *transfer)
914{
915 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
916 int ret;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500917 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +0800918 u32 dma;
919 int left;
920 struct spi_master *master = spi_imx->bitbang.master;
921 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
922
923 if (tx) {
924 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
Stefan Agnere8361f72015-03-03 00:28:31 +0100925 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
Robin Gongf62cacc2014-09-11 09:18:44 +0800926 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
927 if (!desc_tx)
928 goto no_dma;
929
930 desc_tx->callback = spi_imx_dma_tx_callback;
931 desc_tx->callback_param = (void *)spi_imx;
932 dmaengine_submit(desc_tx);
933 }
934
935 if (rx) {
936 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
Stefan Agnere8361f72015-03-03 00:28:31 +0100937 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
Robin Gongf62cacc2014-09-11 09:18:44 +0800938 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
939 if (!desc_rx)
940 goto no_dma;
941
942 desc_rx->callback = spi_imx_dma_rx_callback;
943 desc_rx->callback_param = (void *)spi_imx;
944 dmaengine_submit(desc_rx);
945 }
946
947 reinit_completion(&spi_imx->dma_rx_completion);
948 reinit_completion(&spi_imx->dma_tx_completion);
949
950 /* Trigger the cspi module. */
951 spi_imx->dma_finished = 0;
952
953 dma = readl(spi_imx->base + MX51_ECSPI_DMA);
954 dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
955 /* Change RX_DMA_LENGTH trigger dma fetch tail data */
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100956 left = transfer->len % spi_imx->wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800957 if (left)
958 writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
959 spi_imx->base + MX51_ECSPI_DMA);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +0100960 /*
961 * Set these order to avoid potential RX overflow. The overflow may
962 * happen if we enable SPI HW before starting RX DMA due to rescheduling
963 * for another task and/or interrupt.
964 * So RX DMA enabled first to make sure data would be read out from FIFO
965 * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
966 * And finaly SPI HW enabled to start actual data transfer.
967 */
968 dma_async_issue_pending(master->dma_rx);
969 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +0800970 spi_imx->devtype_data->trigger(spi_imx);
971
Robin Gongf62cacc2014-09-11 09:18:44 +0800972 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500973 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Robin Gongf62cacc2014-09-11 09:18:44 +0800974 IMX_DMA_TIMEOUT);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500975 if (!timeout) {
Robin Gongf62cacc2014-09-11 09:18:44 +0800976 pr_warn("%s %s: I/O Error in DMA TX\n",
977 dev_driver_string(&master->dev),
978 dev_name(&master->dev));
979 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +0100980 dmaengine_terminate_all(master->dma_rx);
Robin Gongf62cacc2014-09-11 09:18:44 +0800981 } else {
Nicholas Mc Guire56536a72015-02-02 03:30:35 -0500982 timeout = wait_for_completion_timeout(
983 &spi_imx->dma_rx_completion, IMX_DMA_TIMEOUT);
984 if (!timeout) {
Robin Gongf62cacc2014-09-11 09:18:44 +0800985 pr_warn("%s %s: I/O Error in DMA RX\n",
986 dev_driver_string(&master->dev),
987 dev_name(&master->dev));
988 spi_imx->devtype_data->reset(spi_imx);
989 dmaengine_terminate_all(master->dma_rx);
990 }
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100991 dma &= ~MX51_ECSPI_DMA_RXT_WML_MASK;
Robin Gongf62cacc2014-09-11 09:18:44 +0800992 writel(dma |
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100993 spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
Robin Gongf62cacc2014-09-11 09:18:44 +0800994 spi_imx->base + MX51_ECSPI_DMA);
995 }
996
997 spi_imx->dma_finished = 1;
998 spi_imx->devtype_data->trigger(spi_imx);
999
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001000 if (!timeout)
Robin Gongf62cacc2014-09-11 09:18:44 +08001001 ret = -ETIMEDOUT;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001002 else
Robin Gongf62cacc2014-09-11 09:18:44 +08001003 ret = transfer->len;
1004
1005 return ret;
1006
1007no_dma:
1008 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
1009 dev_driver_string(&master->dev),
1010 dev_name(&master->dev));
1011 return -EAGAIN;
1012}
1013
1014static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001015 struct spi_transfer *transfer)
1016{
1017 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1018
1019 spi_imx->tx_buf = transfer->tx_buf;
1020 spi_imx->rx_buf = transfer->rx_buf;
1021 spi_imx->count = transfer->len;
1022 spi_imx->txfifo = 0;
1023
Axel Linaa0fe822014-02-09 11:06:04 +08001024 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001025
1026 spi_imx_push(spi_imx);
1027
Shawn Guoedd501bb2011-07-10 01:16:35 +08001028 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001029
1030 wait_for_completion(&spi_imx->xfer_done);
1031
1032 return transfer->len;
1033}
1034
Robin Gongf62cacc2014-09-11 09:18:44 +08001035static int spi_imx_transfer(struct spi_device *spi,
1036 struct spi_transfer *transfer)
1037{
1038 int ret;
1039 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1040
1041 if (spi_imx->bitbang.master->can_dma &&
1042 spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
1043 spi_imx->usedma = true;
1044 ret = spi_imx_dma_transfer(spi_imx, transfer);
1045 if (ret != -EAGAIN)
1046 return ret;
1047 }
1048 spi_imx->usedma = false;
1049
1050 return spi_imx_pio_transfer(spi, transfer);
1051}
1052
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001053static int spi_imx_setup(struct spi_device *spi)
1054{
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001055 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1056 int gpio = spi_imx->chipselect[spi->chip_select];
1057
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001058 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001059 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1060
Hui Wang8b17e052012-07-13 10:51:29 +08001061 if (gpio_is_valid(gpio))
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001062 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
1063
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001064 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1065
1066 return 0;
1067}
1068
1069static void spi_imx_cleanup(struct spi_device *spi)
1070{
1071}
1072
Huang Shijie9e556dc2013-10-23 16:31:50 +08001073static int
1074spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1075{
1076 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1077 int ret;
1078
1079 ret = clk_enable(spi_imx->clk_per);
1080 if (ret)
1081 return ret;
1082
1083 ret = clk_enable(spi_imx->clk_ipg);
1084 if (ret) {
1085 clk_disable(spi_imx->clk_per);
1086 return ret;
1087 }
1088
1089 return 0;
1090}
1091
1092static int
1093spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1094{
1095 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1096
1097 clk_disable(spi_imx->clk_ipg);
1098 clk_disable(spi_imx->clk_per);
1099 return 0;
1100}
1101
Grant Likelyfd4a3192012-12-07 16:57:14 +00001102static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001103{
Shawn Guo22a85e42011-07-10 01:16:41 +08001104 struct device_node *np = pdev->dev.of_node;
1105 const struct of_device_id *of_id =
1106 of_match_device(spi_imx_dt_ids, &pdev->dev);
1107 struct spi_imx_master *mxc_platform_info =
1108 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001109 struct spi_master *master;
1110 struct spi_imx_data *spi_imx;
1111 struct resource *res;
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001112 int i, ret, num_cs, irq;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001113
Shawn Guo22a85e42011-07-10 01:16:41 +08001114 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001115 dev_err(&pdev->dev, "can't get the platform data\n");
1116 return -EINVAL;
1117 }
1118
Shawn Guo22a85e42011-07-10 01:16:41 +08001119 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
Lothar Waßmann39ec0d32012-04-03 15:03:44 +02001120 if (ret < 0) {
1121 if (mxc_platform_info)
1122 num_cs = mxc_platform_info->num_chipselect;
1123 else
1124 return ret;
1125 }
Shawn Guo22a85e42011-07-10 01:16:41 +08001126
Shawn Guoc2387cb2011-07-10 01:16:40 +08001127 master = spi_alloc_master(&pdev->dev,
1128 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001129 if (!master)
1130 return -ENOMEM;
1131
1132 platform_set_drvdata(pdev, master);
1133
Stephen Warren24778be2013-05-21 20:36:35 -06001134 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001135 master->bus_num = pdev->id;
Shawn Guoc2387cb2011-07-10 01:16:40 +08001136 master->num_chipselect = num_cs;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001137
1138 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001139 spi_imx->bitbang.master = master;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001140
1141 for (i = 0; i < master->num_chipselect; i++) {
Shawn Guo22a85e42011-07-10 01:16:41 +08001142 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
Hui Wang8b17e052012-07-13 10:51:29 +08001143 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
Shawn Guo22a85e42011-07-10 01:16:41 +08001144 cs_gpio = mxc_platform_info->chipselect[i];
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001145
1146 spi_imx->chipselect[i] = cs_gpio;
Hui Wang8b17e052012-07-13 10:51:29 +08001147 if (!gpio_is_valid(cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001148 continue;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001149
Fabio Estevam130b82c2013-07-11 01:26:48 -03001150 ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
1151 DRIVER_NAME);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001152 if (ret) {
John Ognessbbd050a2009-11-24 16:53:07 +00001153 dev_err(&pdev->dev, "can't get cs gpios\n");
Fabio Estevam130b82c2013-07-11 01:26:48 -03001154 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001155 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001156 }
1157
1158 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1159 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1160 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1161 spi_imx->bitbang.master->setup = spi_imx_setup;
1162 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001163 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1164 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Fabio Estevam9f6aa422015-12-03 23:23:24 -02001165 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH |
1166 SPI_LOOP;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001167
1168 init_completion(&spi_imx->xfer_done);
1169
Shawn Guo22a85e42011-07-10 01:16:41 +08001170 spi_imx->devtype_data = of_id ? of_id->data :
Shawn Guo04ee5852011-07-10 01:16:39 +08001171 (struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001172
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001173 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001174 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1175 if (IS_ERR(spi_imx->base)) {
1176 ret = PTR_ERR(spi_imx->base);
1177 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001178 }
1179
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001180 irq = platform_get_irq(pdev, 0);
1181 if (irq < 0) {
1182 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001183 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001184 }
1185
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001186 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001187 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001188 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001189 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001190 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001191 }
1192
Sascha Haueraa29d842012-03-07 09:30:22 +01001193 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1194 if (IS_ERR(spi_imx->clk_ipg)) {
1195 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001196 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001197 }
1198
Sascha Haueraa29d842012-03-07 09:30:22 +01001199 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1200 if (IS_ERR(spi_imx->clk_per)) {
1201 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001202 goto out_master_put;
Sascha Haueraa29d842012-03-07 09:30:22 +01001203 }
1204
Fabio Estevam83174622013-07-11 01:26:49 -03001205 ret = clk_prepare_enable(spi_imx->clk_per);
1206 if (ret)
1207 goto out_master_put;
1208
1209 ret = clk_prepare_enable(spi_imx->clk_ipg);
1210 if (ret)
1211 goto out_put_per;
Sascha Haueraa29d842012-03-07 09:30:22 +01001212
1213 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001214 /*
1215 * Only validated on i.mx6 now, can remove the constrain if validated on
1216 * other chips.
1217 */
Anton Bondarenkof8a87612015-12-05 17:57:02 +01001218 if (is_imx51_ecspi(spi_imx) &&
1219 spi_imx_sdma_init(&pdev->dev, spi_imx, master, res))
Robin Gongf62cacc2014-09-11 09:18:44 +08001220 dev_err(&pdev->dev, "dma setup error,use pio instead\n");
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001221
Shawn Guoedd501bb2011-07-10 01:16:35 +08001222 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001223
Shawn Guoedd501bb2011-07-10 01:16:35 +08001224 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001225
Shawn Guo22a85e42011-07-10 01:16:41 +08001226 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001227 ret = spi_bitbang_start(&spi_imx->bitbang);
1228 if (ret) {
1229 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1230 goto out_clk_put;
1231 }
1232
1233 dev_info(&pdev->dev, "probed\n");
1234
Huang Shijie9e556dc2013-10-23 16:31:50 +08001235 clk_disable(spi_imx->clk_ipg);
1236 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001237 return ret;
1238
1239out_clk_put:
Sascha Haueraa29d842012-03-07 09:30:22 +01001240 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001241out_put_per:
1242 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001243out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001244 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001245
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001246 return ret;
1247}
1248
Grant Likelyfd4a3192012-12-07 16:57:14 +00001249static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001250{
1251 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001252 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001253
1254 spi_bitbang_stop(&spi_imx->bitbang);
1255
1256 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001257 clk_unprepare(spi_imx->clk_ipg);
1258 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001259 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001260 spi_master_put(master);
1261
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001262 return 0;
1263}
1264
1265static struct platform_driver spi_imx_driver = {
1266 .driver = {
1267 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001268 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001269 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001270 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001271 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001272 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001273};
Grant Likely940ab882011-10-05 11:29:49 -06001274module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001275
1276MODULE_DESCRIPTION("SPI Master Controller driver");
1277MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1278MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001279MODULE_ALIAS("platform:" DRIVER_NAME);