Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/vfp/vfphw.S |
| 3 | * |
| 4 | * Copyright (C) 2004 ARM Limited. |
| 5 | * Written by Deep Blue Solutions Limited. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * This code is called from the kernel's undefined instruction trap. |
| 12 | * r9 holds the return address for successful handling. |
| 13 | * lr holds the return address for unrecognised instructions. |
| 14 | * r10 points at the start of the private FP workspace in the thread structure |
| 15 | * sp points to a struct pt_regs (as defined in include/asm/proc/ptrace.h) |
| 16 | */ |
| 17 | #include <asm/thread_info.h> |
| 18 | #include <asm/vfpmacros.h> |
| 19 | #include "../kernel/entry-header.S" |
| 20 | |
| 21 | .macro DBGSTR, str |
| 22 | #ifdef DEBUG |
| 23 | stmfd sp!, {r0-r3, ip, lr} |
| 24 | add r0, pc, #4 |
| 25 | bl printk |
| 26 | b 1f |
| 27 | .asciz "<7>VFP: \str\n" |
| 28 | .balign 4 |
| 29 | 1: ldmfd sp!, {r0-r3, ip, lr} |
| 30 | #endif |
| 31 | .endm |
| 32 | |
| 33 | .macro DBGSTR1, str, arg |
| 34 | #ifdef DEBUG |
| 35 | stmfd sp!, {r0-r3, ip, lr} |
| 36 | mov r1, \arg |
| 37 | add r0, pc, #4 |
| 38 | bl printk |
| 39 | b 1f |
| 40 | .asciz "<7>VFP: \str\n" |
| 41 | .balign 4 |
| 42 | 1: ldmfd sp!, {r0-r3, ip, lr} |
| 43 | #endif |
| 44 | .endm |
| 45 | |
| 46 | .macro DBGSTR3, str, arg1, arg2, arg3 |
| 47 | #ifdef DEBUG |
| 48 | stmfd sp!, {r0-r3, ip, lr} |
| 49 | mov r3, \arg3 |
| 50 | mov r2, \arg2 |
| 51 | mov r1, \arg1 |
| 52 | add r0, pc, #4 |
| 53 | bl printk |
| 54 | b 1f |
| 55 | .asciz "<7>VFP: \str\n" |
| 56 | .balign 4 |
| 57 | 1: ldmfd sp!, {r0-r3, ip, lr} |
| 58 | #endif |
| 59 | .endm |
| 60 | |
| 61 | |
| 62 | @ VFP hardware support entry point. |
| 63 | @ |
| 64 | @ r0 = faulted instruction |
| 65 | @ r2 = faulted PC+4 |
| 66 | @ r9 = successful return |
| 67 | @ r10 = vfp_state union |
Catalin Marinas | c642846 | 2007-01-24 18:47:08 +0100 | [diff] [blame] | 68 | @ r11 = CPU number |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | @ lr = failure return |
| 70 | |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 71 | ENTRY(vfp_support_entry) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | DBGSTR3 "instr %08x pc %08x state %p", r0, r2, r10 |
| 73 | |
| 74 | VFPFMRX r1, FPEXC @ Is the VFP enabled? |
| 75 | DBGSTR1 "fpexc %08x", r1 |
Russell King | 228adef | 2007-07-18 09:37:10 +0100 | [diff] [blame] | 76 | tst r1, #FPEXC_EN |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | bne look_for_VFP_exceptions @ VFP is already enabled |
| 78 | |
| 79 | DBGSTR1 "enable %x", r10 |
Russell King | af61bdf | 2011-07-09 13:44:04 +0100 | [diff] [blame] | 80 | ldr r3, vfp_current_hw_state_address |
Russell King | 228adef | 2007-07-18 09:37:10 +0100 | [diff] [blame] | 81 | orr r1, r1, #FPEXC_EN @ user FPEXC has the enable bit set |
Russell King | af61bdf | 2011-07-09 13:44:04 +0100 | [diff] [blame] | 82 | ldr r4, [r3, r11, lsl #2] @ vfp_current_hw_state pointer |
Russell King | 228adef | 2007-07-18 09:37:10 +0100 | [diff] [blame] | 83 | bic r5, r1, #FPEXC_EX @ make sure exceptions are disabled |
Russell King | 08409c3 | 2011-07-09 14:24:36 +0100 | [diff] [blame] | 84 | cmp r4, r10 @ this thread owns the hw context? |
Russell King | f8f2a85 | 2011-07-09 16:09:43 +0100 | [diff] [blame^] | 85 | #ifndef CONFIG_SMP |
| 86 | @ For UP, checking that this thread owns the hw context is |
| 87 | @ sufficient to determine that the hardware state is valid. |
Russell King | 08409c3 | 2011-07-09 14:24:36 +0100 | [diff] [blame] | 88 | beq vfp_hw_state_valid |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | |
Russell King | f8f2a85 | 2011-07-09 16:09:43 +0100 | [diff] [blame^] | 90 | @ On UP, we lazily save the VFP context. As a different |
| 91 | @ thread wants ownership of the VFP hardware, save the old |
| 92 | @ state if there was a previous (valid) owner. |
| 93 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | VFPFMXR FPEXC, r5 @ enable VFP, disable any pending |
| 95 | @ exceptions, so we can get at the |
| 96 | @ rest of it |
| 97 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | DBGSTR1 "save old state %p", r4 |
Russell King | f8f2a85 | 2011-07-09 16:09:43 +0100 | [diff] [blame^] | 99 | cmp r4, #0 @ if the vfp_current_hw_state is NULL |
| 100 | beq vfp_reload_hw @ then the hw state needs reloading |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 101 | VFPFSTMIA r4, r5 @ save the working registers |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | VFPFMRX r5, FPSCR @ current status |
Catalin Marinas | 85d6943 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 103 | #ifndef CONFIG_CPU_FEROCEON |
Catalin Marinas | c98929c | 2007-11-22 18:32:01 +0100 | [diff] [blame] | 104 | tst r1, #FPEXC_EX @ is there additional state to save? |
Catalin Marinas | 24b647a | 2008-11-06 13:23:08 +0000 | [diff] [blame] | 105 | beq 1f |
| 106 | VFPFMRX r6, FPINST @ FPINST (only if FPEXC.EX is set) |
| 107 | tst r1, #FPEXC_FP2V @ is there an FPINST2 to read? |
| 108 | beq 1f |
| 109 | VFPFMRX r8, FPINST2 @ FPINST2 if needed (and present) |
| 110 | 1: |
Catalin Marinas | 85d6943 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 111 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | stmia r4, {r1, r5, r6, r8} @ save FPEXC, FPSCR, FPINST, FPINST2 |
Russell King | f8f2a85 | 2011-07-09 16:09:43 +0100 | [diff] [blame^] | 113 | vfp_reload_hw: |
| 114 | |
| 115 | #else |
| 116 | @ For SMP, if this thread does not own the hw context, then we |
| 117 | @ need to reload it. No need to save the old state as on SMP, |
| 118 | @ we always save the state when we switch away from a thread. |
| 119 | bne vfp_reload_hw |
| 120 | |
| 121 | @ This thread has ownership of the current hardware context. |
| 122 | @ However, it may have been migrated to another CPU, in which |
| 123 | @ case the saved state is newer than the hardware context. |
| 124 | @ Check this by looking at the CPU number which the state was |
| 125 | @ last loaded onto. |
| 126 | ldr ip, [r10, #VFP_CPU] |
| 127 | teq ip, r11 |
| 128 | beq vfp_hw_state_valid |
| 129 | |
| 130 | vfp_reload_hw: |
| 131 | @ We're loading this threads state into the VFP hardware. Update |
| 132 | @ the CPU number which contains the most up to date VFP context. |
| 133 | str r11, [r10, #VFP_CPU] |
| 134 | |
| 135 | VFPFMXR FPEXC, r5 @ enable VFP, disable any pending |
| 136 | @ exceptions, so we can get at the |
| 137 | @ rest of it |
Catalin Marinas | c642846 | 2007-01-24 18:47:08 +0100 | [diff] [blame] | 138 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | DBGSTR1 "load state %p", r10 |
Russell King | af61bdf | 2011-07-09 13:44:04 +0100 | [diff] [blame] | 141 | str r10, [r3, r11, lsl #2] @ update the vfp_current_hw_state pointer |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 142 | @ Load the saved state back into the VFP |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 143 | VFPFLDMIA r10, r5 @ reload the working registers while |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 144 | @ FPEXC is in a safe state |
Catalin Marinas | 80ed3547 | 2006-03-25 21:58:00 +0000 | [diff] [blame] | 145 | ldmia r10, {r1, r5, r6, r8} @ load FPEXC, FPSCR, FPINST, FPINST2 |
Catalin Marinas | 85d6943 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 146 | #ifndef CONFIG_CPU_FEROCEON |
Catalin Marinas | c98929c | 2007-11-22 18:32:01 +0100 | [diff] [blame] | 147 | tst r1, #FPEXC_EX @ is there additional state to restore? |
Catalin Marinas | 24b647a | 2008-11-06 13:23:08 +0000 | [diff] [blame] | 148 | beq 1f |
| 149 | VFPFMXR FPINST, r6 @ restore FPINST (only if FPEXC.EX is set) |
| 150 | tst r1, #FPEXC_FP2V @ is there an FPINST2 to write? |
| 151 | beq 1f |
| 152 | VFPFMXR FPINST2, r8 @ FPINST2 if needed (and present) |
| 153 | 1: |
Catalin Marinas | 85d6943 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 154 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | VFPFMXR FPSCR, r5 @ restore status |
| 156 | |
Russell King | 08409c3 | 2011-07-09 14:24:36 +0100 | [diff] [blame] | 157 | @ The context stored in the VFP hardware is up to date with this thread |
| 158 | vfp_hw_state_valid: |
Russell King | 228adef | 2007-07-18 09:37:10 +0100 | [diff] [blame] | 159 | tst r1, #FPEXC_EX |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | bne process_exception @ might as well handle the pending |
| 161 | @ exception before retrying branch |
| 162 | @ out before setting an FPEXC that |
| 163 | @ stops us reading stuff |
| 164 | VFPFMXR FPEXC, r1 @ restore FPEXC last |
| 165 | sub r2, r2, #4 |
| 166 | str r2, [sp, #S_PC] @ retry the instruction |
George G. Davis | f2255be | 2009-04-01 20:27:18 +0100 | [diff] [blame] | 167 | #ifdef CONFIG_PREEMPT |
| 168 | get_thread_info r10 |
| 169 | ldr r4, [r10, #TI_PREEMPT] @ get preempt count |
| 170 | sub r11, r4, #1 @ decrement it |
| 171 | str r11, [r10, #TI_PREEMPT] |
| 172 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | mov pc, r9 @ we think we have handled things |
| 174 | |
| 175 | |
| 176 | look_for_VFP_exceptions: |
Catalin Marinas | c98929c | 2007-11-22 18:32:01 +0100 | [diff] [blame] | 177 | @ Check for synchronous or asynchronous exception |
| 178 | tst r1, #FPEXC_EX | FPEXC_DEX |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | bne process_exception |
Catalin Marinas | c98929c | 2007-11-22 18:32:01 +0100 | [diff] [blame] | 180 | @ On some implementations of the VFP subarch 1, setting FPSCR.IXE |
| 181 | @ causes all the CDP instructions to be bounced synchronously without |
| 182 | @ setting the FPEXC.EX bit |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | VFPFMRX r5, FPSCR |
Catalin Marinas | c98929c | 2007-11-22 18:32:01 +0100 | [diff] [blame] | 184 | tst r5, #FPSCR_IXE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 185 | bne process_exception |
| 186 | |
| 187 | @ Fall into hand on to next handler - appropriate coproc instr |
| 188 | @ not recognised by VFP |
| 189 | |
| 190 | DBGSTR "not VFP" |
George G. Davis | f2255be | 2009-04-01 20:27:18 +0100 | [diff] [blame] | 191 | #ifdef CONFIG_PREEMPT |
| 192 | get_thread_info r10 |
| 193 | ldr r4, [r10, #TI_PREEMPT] @ get preempt count |
| 194 | sub r11, r4, #1 @ decrement it |
| 195 | str r11, [r10, #TI_PREEMPT] |
| 196 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | mov pc, lr |
| 198 | |
| 199 | process_exception: |
| 200 | DBGSTR "bounce" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | mov r2, sp @ nothing stacked - regdump is at TOS |
| 202 | mov lr, r9 @ setup for a return to the user code. |
| 203 | |
| 204 | @ Now call the C code to package up the bounce to the support code |
| 205 | @ r0 holds the trigger instruction |
| 206 | @ r1 holds the FPEXC value |
| 207 | @ r2 pointer to register dump |
Catalin Marinas | c98929c | 2007-11-22 18:32:01 +0100 | [diff] [blame] | 208 | b VFP_bounce @ we have handled this - the support |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | @ code will raise an exception if |
| 210 | @ required. If not, the user code will |
| 211 | @ retry the faulted instruction |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 212 | ENDPROC(vfp_support_entry) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 214 | ENTRY(vfp_save_state) |
Catalin Marinas | c642846 | 2007-01-24 18:47:08 +0100 | [diff] [blame] | 215 | @ Save the current VFP state |
| 216 | @ r0 - save location |
| 217 | @ r1 - FPEXC |
| 218 | DBGSTR1 "save VFP state %p", r0 |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 219 | VFPFSTMIA r0, r2 @ save the working registers |
Catalin Marinas | c642846 | 2007-01-24 18:47:08 +0100 | [diff] [blame] | 220 | VFPFMRX r2, FPSCR @ current status |
Catalin Marinas | c98929c | 2007-11-22 18:32:01 +0100 | [diff] [blame] | 221 | tst r1, #FPEXC_EX @ is there additional state to save? |
Catalin Marinas | 24b647a | 2008-11-06 13:23:08 +0000 | [diff] [blame] | 222 | beq 1f |
| 223 | VFPFMRX r3, FPINST @ FPINST (only if FPEXC.EX is set) |
| 224 | tst r1, #FPEXC_FP2V @ is there an FPINST2 to read? |
| 225 | beq 1f |
| 226 | VFPFMRX r12, FPINST2 @ FPINST2 if needed (and present) |
| 227 | 1: |
Catalin Marinas | c642846 | 2007-01-24 18:47:08 +0100 | [diff] [blame] | 228 | stmia r0, {r1, r2, r3, r12} @ save FPEXC, FPSCR, FPINST, FPINST2 |
| 229 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 230 | ENDPROC(vfp_save_state) |
Catalin Marinas | c642846 | 2007-01-24 18:47:08 +0100 | [diff] [blame] | 231 | |
Dave Martin | 7eb25eb | 2010-11-29 19:43:22 +0100 | [diff] [blame] | 232 | .align |
Russell King | af61bdf | 2011-07-09 13:44:04 +0100 | [diff] [blame] | 233 | vfp_current_hw_state_address: |
| 234 | .word vfp_current_hw_state |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 236 | .macro tbl_branch, base, tmp, shift |
| 237 | #ifdef CONFIG_THUMB2_KERNEL |
| 238 | adr \tmp, 1f |
| 239 | add \tmp, \tmp, \base, lsl \shift |
| 240 | mov pc, \tmp |
| 241 | #else |
| 242 | add pc, pc, \base, lsl \shift |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | mov r0, r0 |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 244 | #endif |
| 245 | 1: |
| 246 | .endm |
| 247 | |
| 248 | ENTRY(vfp_get_float) |
| 249 | tbl_branch r0, r3, #3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15 |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 251 | 1: mrc p10, 0, r0, c\dr, c0, 0 @ fmrs r0, s0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 253 | .org 1b + 8 |
| 254 | 1: mrc p10, 0, r0, c\dr, c0, 4 @ fmrs r0, s1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 256 | .org 1b + 8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 257 | .endr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 258 | ENDPROC(vfp_get_float) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 260 | ENTRY(vfp_put_float) |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 261 | tbl_branch r1, r3, #3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15 |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 263 | 1: mcr p10, 0, r0, c\dr, c0, 0 @ fmsr r0, s0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 264 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 265 | .org 1b + 8 |
| 266 | 1: mcr p10, 0, r0, c\dr, c0, 4 @ fmsr r0, s1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 268 | .org 1b + 8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | .endr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 270 | ENDPROC(vfp_put_float) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 272 | ENTRY(vfp_get_double) |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 273 | tbl_branch r0, r3, #3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 274 | .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15 |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 275 | 1: fmrrd r0, r1, d\dr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 277 | .org 1b + 8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | .endr |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 279 | #ifdef CONFIG_VFPv3 |
| 280 | @ d16 - d31 registers |
| 281 | .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15 |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 282 | 1: mrrc p11, 3, r0, r1, c\dr @ fmrrd r0, r1, d\dr |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 283 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 284 | .org 1b + 8 |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 285 | .endr |
| 286 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 288 | @ virtual register 16 (or 32 if VFPv3) for compare with zero |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | mov r0, #0 |
| 290 | mov r1, #0 |
| 291 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 292 | ENDPROC(vfp_get_double) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 294 | ENTRY(vfp_put_double) |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 295 | tbl_branch r2, r3, #3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15 |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 297 | 1: fmdrr d\dr, r0, r1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 299 | .org 1b + 8 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | .endr |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 301 | #ifdef CONFIG_VFPv3 |
| 302 | @ d16 - d31 registers |
| 303 | .irp dr,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15 |
Russell King | 138de1c | 2010-05-27 08:23:29 +0100 | [diff] [blame] | 304 | 1: mcrr p11, 3, r0, r1, c\dr @ fmdrr r0, r1, d\dr |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 305 | mov pc, lr |
Catalin Marinas | 07f33a0 | 2009-07-24 12:32:57 +0100 | [diff] [blame] | 306 | .org 1b + 8 |
Catalin Marinas | 25ebee0 | 2007-09-25 15:22:24 +0100 | [diff] [blame] | 307 | .endr |
| 308 | #endif |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 309 | ENDPROC(vfp_put_double) |