blob: c5102ebdcbd99f0d75d804ae83a6d0bb2ca90566 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedelb6c02712008-06-26 21:27:53 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010031#include <asm/amd_iommu_proto.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020033#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020034
35#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
36
Joerg Roedel136f78a2008-07-11 17:14:27 +020037#define EXIT_LOOP_COUNT 10000000
38
Joerg Roedelb6c02712008-06-26 21:27:53 +020039static DEFINE_RWLOCK(amd_iommu_devtable_lock);
40
Joerg Roedelbd60b732008-09-11 10:24:48 +020041/* A list of preallocated protection domains */
42static LIST_HEAD(iommu_pd_list);
43static DEFINE_SPINLOCK(iommu_pd_list_lock);
44
Joerg Roedel0feae532009-08-26 15:26:30 +020045/*
46 * Domain for untranslated devices - only allocated
47 * if iommu=pt passed on kernel cmd line.
48 */
49static struct protection_domain *pt_domain;
50
Joerg Roedel26961ef2008-12-03 17:00:17 +010051static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010052
Joerg Roedel431b2a22008-07-11 17:14:22 +020053/*
54 * general struct to manage commands send to an IOMMU
55 */
Joerg Roedeld6449532008-07-11 17:14:28 +020056struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020057 u32 data[4];
58};
59
Joerg Roedelbd0e5212008-06-26 21:27:56 +020060static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
61 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010062static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bc3e122009-09-02 16:48:40 +020063static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +020064 unsigned long address, int end_lvl,
65 u64 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020066static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
67 unsigned long start_page,
68 unsigned int pages);
Joerg Roedela345b232009-09-03 15:01:43 +020069static void reset_iommu_command_buffer(struct amd_iommu *iommu);
Joerg Roedel9355a082009-09-02 14:24:08 +020070static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +020071 unsigned long address, int map_size);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020072static void update_domain(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -070073
Joerg Roedel7f265082008-12-12 13:50:21 +010074#ifdef CONFIG_AMD_IOMMU_STATS
75
76/*
77 * Initialization code for statistics collection
78 */
79
Joerg Roedelda49f6d2008-12-12 14:59:58 +010080DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010081DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010082DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +010083DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010084DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010085DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010086DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010087DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010088DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010089DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010090DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010091DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010092
Joerg Roedel7f265082008-12-12 13:50:21 +010093static struct dentry *stats_dir;
94static struct dentry *de_isolate;
95static struct dentry *de_fflush;
96
97static void amd_iommu_stats_add(struct __iommu_counter *cnt)
98{
99 if (stats_dir == NULL)
100 return;
101
102 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
103 &cnt->value);
104}
105
106static void amd_iommu_stats_init(void)
107{
108 stats_dir = debugfs_create_dir("amd-iommu", NULL);
109 if (stats_dir == NULL)
110 return;
111
112 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
113 (u32 *)&amd_iommu_isolate);
114
115 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
116 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100117
118 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100119 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100120 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100121 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100122 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100123 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100124 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100125 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100126 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100127 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100128 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100129 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100130}
131
132#endif
133
Joerg Roedel431b2a22008-07-11 17:14:22 +0200134/****************************************************************************
135 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200136 * Interrupt handling functions
137 *
138 ****************************************************************************/
139
Joerg Roedele3e59872009-09-03 14:02:10 +0200140static void dump_dte_entry(u16 devid)
141{
142 int i;
143
144 for (i = 0; i < 8; ++i)
145 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
146 amd_iommu_dev_table[devid].data[i]);
147}
148
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200149static void dump_command(unsigned long phys_addr)
150{
151 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
152 int i;
153
154 for (i = 0; i < 4; ++i)
155 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
156}
157
Joerg Roedela345b232009-09-03 15:01:43 +0200158static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200159{
160 u32 *event = __evt;
161 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
162 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
163 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
164 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
165 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
166
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200167 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200168
169 switch (type) {
170 case EVENT_TYPE_ILL_DEV:
171 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
172 "address=0x%016llx flags=0x%04x]\n",
173 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
174 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200175 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200176 break;
177 case EVENT_TYPE_IO_FAULT:
178 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
179 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
180 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
181 domid, address, flags);
182 break;
183 case EVENT_TYPE_DEV_TAB_ERR:
184 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
185 "address=0x%016llx flags=0x%04x]\n",
186 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
187 address, flags);
188 break;
189 case EVENT_TYPE_PAGE_TAB_ERR:
190 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
191 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
192 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
193 domid, address, flags);
194 break;
195 case EVENT_TYPE_ILL_CMD:
196 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedela345b232009-09-03 15:01:43 +0200197 reset_iommu_command_buffer(iommu);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200198 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200199 break;
200 case EVENT_TYPE_CMD_HARD_ERR:
201 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
202 "flags=0x%04x]\n", address, flags);
203 break;
204 case EVENT_TYPE_IOTLB_INV_TO:
205 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
206 "address=0x%016llx]\n",
207 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
208 address);
209 break;
210 case EVENT_TYPE_INV_DEV_REQ:
211 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
212 "address=0x%016llx flags=0x%04x]\n",
213 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
214 address, flags);
215 break;
216 default:
217 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
218 }
219}
220
221static void iommu_poll_events(struct amd_iommu *iommu)
222{
223 u32 head, tail;
224 unsigned long flags;
225
226 spin_lock_irqsave(&iommu->lock, flags);
227
228 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
229 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
230
231 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200232 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200233 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
234 }
235
236 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
237
238 spin_unlock_irqrestore(&iommu->lock, flags);
239}
240
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200241irqreturn_t amd_iommu_int_handler(int irq, void *data)
242{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200243 struct amd_iommu *iommu;
244
Joerg Roedel3bd22172009-05-04 15:06:20 +0200245 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200246 iommu_poll_events(iommu);
247
248 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200249}
250
251/****************************************************************************
252 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200253 * IOMMU command queuing functions
254 *
255 ****************************************************************************/
256
257/*
258 * Writes the command to the IOMMUs command buffer and informs the
259 * hardware about the new command. Must be called with iommu->lock held.
260 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200261static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200262{
263 u32 tail, head;
264 u8 *target;
265
266 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200267 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200268 memcpy_toio(target, cmd, sizeof(*cmd));
269 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
270 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
271 if (tail == head)
272 return -ENOMEM;
273 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
274
275 return 0;
276}
277
Joerg Roedel431b2a22008-07-11 17:14:22 +0200278/*
279 * General queuing function for commands. Takes iommu->lock and calls
280 * __iommu_queue_command().
281 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200282static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200283{
284 unsigned long flags;
285 int ret;
286
287 spin_lock_irqsave(&iommu->lock, flags);
288 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100289 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100290 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200291 spin_unlock_irqrestore(&iommu->lock, flags);
292
293 return ret;
294}
295
Joerg Roedel431b2a22008-07-11 17:14:22 +0200296/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100297 * This function waits until an IOMMU has completed a completion
298 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200299 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100300static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200301{
Joerg Roedel8d201962008-12-02 20:34:41 +0100302 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200303 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100304 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200305
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100306 INC_STATS_COUNTER(compl_wait);
307
Joerg Roedel136f78a2008-07-11 17:14:27 +0200308 while (!ready && (i < EXIT_LOOP_COUNT)) {
309 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200310 /* wait for the bit to become one */
311 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
312 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200313 }
314
Joerg Roedel519c31b2008-08-14 19:55:15 +0200315 /* set bit back to zero */
316 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
317 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
318
Joerg Roedel6a1eddd2009-09-03 15:15:10 +0200319 if (unlikely(i == EXIT_LOOP_COUNT)) {
320 spin_unlock(&iommu->lock);
321 reset_iommu_command_buffer(iommu);
322 spin_lock(&iommu->lock);
323 }
Joerg Roedel8d201962008-12-02 20:34:41 +0100324}
325
326/*
327 * This function queues a completion wait command into the command
328 * buffer of an IOMMU
329 */
330static int __iommu_completion_wait(struct amd_iommu *iommu)
331{
332 struct iommu_cmd cmd;
333
334 memset(&cmd, 0, sizeof(cmd));
335 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
336 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
337
338 return __iommu_queue_command(iommu, &cmd);
339}
340
341/*
342 * This function is called whenever we need to ensure that the IOMMU has
343 * completed execution of all commands we sent. It sends a
344 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
345 * us about that by writing a value to a physical address we pass with
346 * the command.
347 */
348static int iommu_completion_wait(struct amd_iommu *iommu)
349{
350 int ret = 0;
351 unsigned long flags;
352
353 spin_lock_irqsave(&iommu->lock, flags);
354
355 if (!iommu->need_sync)
356 goto out;
357
358 ret = __iommu_completion_wait(iommu);
359
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100360 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100361
362 if (ret)
363 goto out;
364
365 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100366
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200367out:
368 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200369
370 return 0;
371}
372
Joerg Roedel0518a3a2009-11-20 16:00:05 +0100373static void iommu_flush_complete(struct protection_domain *domain)
374{
375 int i;
376
377 for (i = 0; i < amd_iommus_present; ++i) {
378 if (!domain->dev_iommu[i])
379 continue;
380
381 /*
382 * Devices of this domain are behind this IOMMU
383 * We need to wait for completion of all commands.
384 */
385 iommu_completion_wait(amd_iommus[i]);
386 }
387}
388
Joerg Roedel431b2a22008-07-11 17:14:22 +0200389/*
390 * Command send function for invalidating a device table entry
391 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200392static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
393{
Joerg Roedeld6449532008-07-11 17:14:28 +0200394 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200395 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200396
397 BUG_ON(iommu == NULL);
398
399 memset(&cmd, 0, sizeof(cmd));
400 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
401 cmd.data[0] = devid;
402
Joerg Roedelee2fa742008-09-17 13:47:25 +0200403 ret = iommu_queue_command(iommu, &cmd);
404
Joerg Roedelee2fa742008-09-17 13:47:25 +0200405 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200406}
407
Joerg Roedel237b6f32008-12-02 20:54:37 +0100408static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
409 u16 domid, int pde, int s)
410{
411 memset(cmd, 0, sizeof(*cmd));
412 address &= PAGE_MASK;
413 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
414 cmd->data[1] |= domid;
415 cmd->data[2] = lower_32_bits(address);
416 cmd->data[3] = upper_32_bits(address);
417 if (s) /* size bit - we flush more than one 4kb page */
418 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
419 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
420 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
421}
422
Joerg Roedel431b2a22008-07-11 17:14:22 +0200423/*
424 * Generic command send function for invalidaing TLB entries
425 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200426static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
427 u64 address, u16 domid, int pde, int s)
428{
Joerg Roedeld6449532008-07-11 17:14:28 +0200429 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200430 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200431
Joerg Roedel237b6f32008-12-02 20:54:37 +0100432 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200433
Joerg Roedelee2fa742008-09-17 13:47:25 +0200434 ret = iommu_queue_command(iommu, &cmd);
435
Joerg Roedelee2fa742008-09-17 13:47:25 +0200436 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200437}
438
Joerg Roedel431b2a22008-07-11 17:14:22 +0200439/*
440 * TLB invalidation function which is called from the mapping functions.
441 * It invalidates a single PTE if the range to flush is within a single
442 * page. Otherwise it flushes the whole TLB of the IOMMU.
443 */
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100444static void __iommu_flush_pages(struct protection_domain *domain,
445 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200446{
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100447 int s = 0, i;
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100448 unsigned long pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200449
450 address &= PAGE_MASK;
451
Joerg Roedel999ba412008-07-03 19:35:08 +0200452 if (pages > 1) {
453 /*
454 * If we have to flush more than one page, flush all
455 * TLB entries for this domain
456 */
457 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
458 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200459 }
460
Joerg Roedel999ba412008-07-03 19:35:08 +0200461
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100462 for (i = 0; i < amd_iommus_present; ++i) {
463 if (!domain->dev_iommu[i])
464 continue;
465
466 /*
467 * Devices of this domain are behind this IOMMU
468 * We need a TLB flush
469 */
470 iommu_queue_inv_iommu_pages(amd_iommus[i], address,
471 domain->id, pde, s);
472 }
473
474 return;
475}
476
477static void iommu_flush_pages(struct protection_domain *domain,
478 u64 address, size_t size)
479{
480 __iommu_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200481}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200482
Joerg Roedel1c655772008-09-04 18:40:05 +0200483/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100484static void iommu_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +0200485{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100486 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200487}
488
Chris Wright42a49f92009-06-15 15:42:00 +0200489/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100490static void iommu_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +0200491{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100492 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
Chris Wright42a49f92009-06-15 15:42:00 +0200493}
494
Joerg Roedel43f49602008-12-02 21:01:12 +0100495/*
Joerg Roedel09b42802009-11-20 17:02:44 +0100496 * This function flushes all domains that have devices on the given IOMMU
Joerg Roedel43f49602008-12-02 21:01:12 +0100497 */
Joerg Roedele394d722009-09-03 15:28:33 +0200498static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200499{
Joerg Roedel09b42802009-11-20 17:02:44 +0100500 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
501 struct protection_domain *domain;
502 unsigned long flags;
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200503
Joerg Roedel09b42802009-11-20 17:02:44 +0100504 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
505
506 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
507 if (domain->dev_iommu[iommu->index] == 0)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200508 continue;
Joerg Roedel09b42802009-11-20 17:02:44 +0100509
510 spin_lock(&domain->lock);
511 iommu_queue_inv_iommu_pages(iommu, address, domain->id, 1, 1);
512 iommu_flush_complete(domain);
513 spin_unlock(&domain->lock);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200514 }
Joerg Roedele394d722009-09-03 15:28:33 +0200515
Joerg Roedel09b42802009-11-20 17:02:44 +0100516 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
Joerg Roedele394d722009-09-03 15:28:33 +0200517}
518
Joerg Roedel09b42802009-11-20 17:02:44 +0100519/*
520 * This function uses heavy locking and may disable irqs for some time. But
521 * this is no issue because it is only called during resume.
522 */
Joerg Roedele394d722009-09-03 15:28:33 +0200523void amd_iommu_flush_all_domains(void)
524{
Joerg Roedele3306662009-11-20 16:48:58 +0100525 struct protection_domain *domain;
Joerg Roedel09b42802009-11-20 17:02:44 +0100526 unsigned long flags;
527
528 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
Joerg Roedele394d722009-09-03 15:28:33 +0200529
Joerg Roedele3306662009-11-20 16:48:58 +0100530 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
Joerg Roedel09b42802009-11-20 17:02:44 +0100531 spin_lock(&domain->lock);
Joerg Roedele3306662009-11-20 16:48:58 +0100532 iommu_flush_tlb_pde(domain);
533 iommu_flush_complete(domain);
Joerg Roedel09b42802009-11-20 17:02:44 +0100534 spin_unlock(&domain->lock);
Joerg Roedele3306662009-11-20 16:48:58 +0100535 }
Joerg Roedel09b42802009-11-20 17:02:44 +0100536
537 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200538}
539
Joerg Roedeld586d782009-09-03 15:39:23 +0200540static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
541{
542 int i;
543
544 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
545 if (iommu != amd_iommu_rlookup_table[i])
546 continue;
547
548 iommu_queue_inv_dev_entry(iommu, i);
549 iommu_completion_wait(iommu);
Joerg Roedel431b2a22008-07-11 17:14:22 +0200550 }
551}
552
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200553static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200554{
555 struct amd_iommu *iommu;
556 int i;
557
558 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200559 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
560 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200561 continue;
562
563 iommu = amd_iommu_rlookup_table[i];
564 if (!iommu)
565 continue;
566
567 iommu_queue_inv_dev_entry(iommu, i);
568 iommu_completion_wait(iommu);
569 }
570}
571
Joerg Roedela345b232009-09-03 15:01:43 +0200572static void reset_iommu_command_buffer(struct amd_iommu *iommu)
573{
574 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
575
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200576 if (iommu->reset_in_progress)
577 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
578
579 iommu->reset_in_progress = true;
580
Joerg Roedela345b232009-09-03 15:01:43 +0200581 amd_iommu_reset_cmd_buffer(iommu);
582 flush_all_devices_for_iommu(iommu);
583 flush_all_domains_on_iommu(iommu);
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200584
585 iommu->reset_in_progress = false;
Joerg Roedela345b232009-09-03 15:01:43 +0200586}
587
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200588void amd_iommu_flush_all_devices(void)
589{
590 flush_devices_by_domain(NULL);
591}
592
Joerg Roedel431b2a22008-07-11 17:14:22 +0200593/****************************************************************************
594 *
595 * The functions below are used the create the page table mappings for
596 * unity mapped regions.
597 *
598 ****************************************************************************/
599
600/*
601 * Generic mapping functions. It maps a physical address into a DMA
602 * address space. It allocates the page table pages if necessary.
603 * In the future it can be extended to a generic mapping function
604 * supporting all features of AMD IOMMU page tables like level skipping
605 * and full 64 bit address spaces.
606 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100607static int iommu_map_page(struct protection_domain *dom,
608 unsigned long bus_addr,
609 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200610 int prot,
611 int map_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200612{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200613 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200614
615 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100616 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200617
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200618 BUG_ON(!PM_ALIGNED(map_size, bus_addr));
619 BUG_ON(!PM_ALIGNED(map_size, phys_addr));
620
Joerg Roedelbad1cac2009-09-02 16:52:23 +0200621 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200622 return -EINVAL;
623
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200624 pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200625
626 if (IOMMU_PTE_PRESENT(*pte))
627 return -EBUSY;
628
629 __pte = phys_addr | IOMMU_PTE_P;
630 if (prot & IOMMU_PROT_IR)
631 __pte |= IOMMU_PTE_IR;
632 if (prot & IOMMU_PROT_IW)
633 __pte |= IOMMU_PTE_IW;
634
635 *pte = __pte;
636
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200637 update_domain(dom);
638
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200639 return 0;
640}
641
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100642static void iommu_unmap_page(struct protection_domain *dom,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200643 unsigned long bus_addr, int map_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100644{
Joerg Roedela6b256b2009-09-03 12:21:31 +0200645 u64 *pte = fetch_pte(dom, bus_addr, map_size);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100646
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200647 if (pte)
648 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100649}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100650
Joerg Roedel431b2a22008-07-11 17:14:22 +0200651/*
652 * This function checks if a specific unity mapping entry is needed for
653 * this specific IOMMU.
654 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200655static int iommu_for_unity_map(struct amd_iommu *iommu,
656 struct unity_map_entry *entry)
657{
658 u16 bdf, i;
659
660 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
661 bdf = amd_iommu_alias_table[i];
662 if (amd_iommu_rlookup_table[bdf] == iommu)
663 return 1;
664 }
665
666 return 0;
667}
668
Joerg Roedel431b2a22008-07-11 17:14:22 +0200669/*
670 * Init the unity mappings for a specific IOMMU in the system
671 *
672 * Basically iterates over all unity mapping entries and applies them to
673 * the default domain DMA of that IOMMU if necessary.
674 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200675static int iommu_init_unity_mappings(struct amd_iommu *iommu)
676{
677 struct unity_map_entry *entry;
678 int ret;
679
680 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
681 if (!iommu_for_unity_map(iommu, entry))
682 continue;
683 ret = dma_ops_unity_map(iommu->default_dom, entry);
684 if (ret)
685 return ret;
686 }
687
688 return 0;
689}
690
Joerg Roedel431b2a22008-07-11 17:14:22 +0200691/*
692 * This function actually applies the mapping to the page table of the
693 * dma_ops domain.
694 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200695static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
696 struct unity_map_entry *e)
697{
698 u64 addr;
699 int ret;
700
701 for (addr = e->address_start; addr < e->address_end;
702 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200703 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
704 PM_MAP_4k);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200705 if (ret)
706 return ret;
707 /*
708 * if unity mapping is in aperture range mark the page
709 * as allocated in the aperture
710 */
711 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200712 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200713 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200714 }
715
716 return 0;
717}
718
Joerg Roedel431b2a22008-07-11 17:14:22 +0200719/*
720 * Inits the unity mappings required for a specific device
721 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200722static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
723 u16 devid)
724{
725 struct unity_map_entry *e;
726 int ret;
727
728 list_for_each_entry(e, &amd_iommu_unity_map, list) {
729 if (!(devid >= e->devid_start && devid <= e->devid_end))
730 continue;
731 ret = dma_ops_unity_map(dma_dom, e);
732 if (ret)
733 return ret;
734 }
735
736 return 0;
737}
738
Joerg Roedel431b2a22008-07-11 17:14:22 +0200739/****************************************************************************
740 *
741 * The next functions belong to the address allocator for the dma_ops
742 * interface functions. They work like the allocators in the other IOMMU
743 * drivers. Its basically a bitmap which marks the allocated pages in
744 * the aperture. Maybe it could be enhanced in the future to a more
745 * efficient allocator.
746 *
747 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200748
Joerg Roedel431b2a22008-07-11 17:14:22 +0200749/*
Joerg Roedel384de722009-05-15 12:30:05 +0200750 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200751 *
752 * called with domain->lock held
753 */
Joerg Roedel384de722009-05-15 12:30:05 +0200754
Joerg Roedel9cabe892009-05-18 16:38:55 +0200755/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200756 * This function checks if there is a PTE for a given dma address. If
757 * there is one, it returns the pointer to it.
758 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200759static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200760 unsigned long address, int map_size)
Joerg Roedel00cd1222009-05-19 09:52:40 +0200761{
Joerg Roedel9355a082009-09-02 14:24:08 +0200762 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200763 u64 *pte;
764
Joerg Roedel9355a082009-09-02 14:24:08 +0200765 level = domain->mode - 1;
766 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200767
Joerg Roedela6b256b2009-09-03 12:21:31 +0200768 while (level > map_size) {
Joerg Roedel9355a082009-09-02 14:24:08 +0200769 if (!IOMMU_PTE_PRESENT(*pte))
770 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200771
Joerg Roedel9355a082009-09-02 14:24:08 +0200772 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200773
Joerg Roedel9355a082009-09-02 14:24:08 +0200774 pte = IOMMU_PTE_PAGE(*pte);
775 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200776
Joerg Roedela6b256b2009-09-03 12:21:31 +0200777 if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
778 pte = NULL;
779 break;
780 }
Joerg Roedel9355a082009-09-02 14:24:08 +0200781 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200782
783 return pte;
784}
785
786/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200787 * This function is used to add a new aperture range to an existing
788 * aperture in case of dma_ops domain allocation or address allocation
789 * failure.
790 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200791static int alloc_new_range(struct amd_iommu *iommu,
792 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200793 bool populate, gfp_t gfp)
794{
795 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200796 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200797
Joerg Roedelf5e97052009-05-22 12:31:53 +0200798#ifdef CONFIG_IOMMU_STRESS
799 populate = false;
800#endif
801
Joerg Roedel9cabe892009-05-18 16:38:55 +0200802 if (index >= APERTURE_MAX_RANGES)
803 return -ENOMEM;
804
805 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
806 if (!dma_dom->aperture[index])
807 return -ENOMEM;
808
809 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
810 if (!dma_dom->aperture[index]->bitmap)
811 goto out_free;
812
813 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
814
815 if (populate) {
816 unsigned long address = dma_dom->aperture_size;
817 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
818 u64 *pte, *pte_page;
819
820 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200821 pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200822 &pte_page, gfp);
823 if (!pte)
824 goto out_free;
825
826 dma_dom->aperture[index]->pte_pages[i] = pte_page;
827
828 address += APERTURE_RANGE_SIZE / 64;
829 }
830 }
831
832 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
833
Joerg Roedel00cd1222009-05-19 09:52:40 +0200834 /* Intialize the exclusion range if necessary */
835 if (iommu->exclusion_start &&
836 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
837 iommu->exclusion_start < dma_dom->aperture_size) {
838 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
839 int pages = iommu_num_pages(iommu->exclusion_start,
840 iommu->exclusion_length,
841 PAGE_SIZE);
842 dma_ops_reserve_addresses(dma_dom, startpage, pages);
843 }
844
845 /*
846 * Check for areas already mapped as present in the new aperture
847 * range and mark those pages as reserved in the allocator. Such
848 * mappings may already exist as a result of requested unity
849 * mappings for devices.
850 */
851 for (i = dma_dom->aperture[index]->offset;
852 i < dma_dom->aperture_size;
853 i += PAGE_SIZE) {
Joerg Roedela6b256b2009-09-03 12:21:31 +0200854 u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
Joerg Roedel00cd1222009-05-19 09:52:40 +0200855 if (!pte || !IOMMU_PTE_PRESENT(*pte))
856 continue;
857
858 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
859 }
860
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200861 update_domain(&dma_dom->domain);
862
Joerg Roedel9cabe892009-05-18 16:38:55 +0200863 return 0;
864
865out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200866 update_domain(&dma_dom->domain);
867
Joerg Roedel9cabe892009-05-18 16:38:55 +0200868 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
869
870 kfree(dma_dom->aperture[index]);
871 dma_dom->aperture[index] = NULL;
872
873 return -ENOMEM;
874}
875
Joerg Roedel384de722009-05-15 12:30:05 +0200876static unsigned long dma_ops_area_alloc(struct device *dev,
877 struct dma_ops_domain *dom,
878 unsigned int pages,
879 unsigned long align_mask,
880 u64 dma_mask,
881 unsigned long start)
882{
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200883 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200884 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
885 int i = start >> APERTURE_RANGE_SHIFT;
886 unsigned long boundary_size;
887 unsigned long address = -1;
888 unsigned long limit;
889
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200890 next_bit >>= PAGE_SHIFT;
891
Joerg Roedel384de722009-05-15 12:30:05 +0200892 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
893 PAGE_SIZE) >> PAGE_SHIFT;
894
895 for (;i < max_index; ++i) {
896 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
897
898 if (dom->aperture[i]->offset >= dma_mask)
899 break;
900
901 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
902 dma_mask >> PAGE_SHIFT);
903
904 address = iommu_area_alloc(dom->aperture[i]->bitmap,
905 limit, next_bit, pages, 0,
906 boundary_size, align_mask);
907 if (address != -1) {
908 address = dom->aperture[i]->offset +
909 (address << PAGE_SHIFT);
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200910 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200911 break;
912 }
913
914 next_bit = 0;
915 }
916
917 return address;
918}
919
Joerg Roedeld3086442008-06-26 21:27:57 +0200920static unsigned long dma_ops_alloc_addresses(struct device *dev,
921 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200922 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200923 unsigned long align_mask,
924 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200925{
Joerg Roedeld3086442008-06-26 21:27:57 +0200926 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200927
Joerg Roedelfe16f082009-05-22 12:27:53 +0200928#ifdef CONFIG_IOMMU_STRESS
929 dom->next_address = 0;
930 dom->need_flush = true;
931#endif
Joerg Roedeld3086442008-06-26 21:27:57 +0200932
Joerg Roedel384de722009-05-15 12:30:05 +0200933 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200934 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200935
Joerg Roedel1c655772008-09-04 18:40:05 +0200936 if (address == -1) {
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200937 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200938 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
939 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200940 dom->need_flush = true;
941 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200942
Joerg Roedel384de722009-05-15 12:30:05 +0200943 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900944 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +0200945
946 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
947
948 return address;
949}
950
Joerg Roedel431b2a22008-07-11 17:14:22 +0200951/*
952 * The address free function.
953 *
954 * called with domain->lock held
955 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200956static void dma_ops_free_addresses(struct dma_ops_domain *dom,
957 unsigned long address,
958 unsigned int pages)
959{
Joerg Roedel384de722009-05-15 12:30:05 +0200960 unsigned i = address >> APERTURE_RANGE_SHIFT;
961 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100962
Joerg Roedel384de722009-05-15 12:30:05 +0200963 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
964
Joerg Roedel47bccd62009-05-22 12:40:54 +0200965#ifdef CONFIG_IOMMU_STRESS
966 if (i < 4)
967 return;
968#endif
969
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200970 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100971 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200972
973 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200974
Joerg Roedel384de722009-05-15 12:30:05 +0200975 iommu_area_free(range->bitmap, address, pages);
976
Joerg Roedeld3086442008-06-26 21:27:57 +0200977}
978
Joerg Roedel431b2a22008-07-11 17:14:22 +0200979/****************************************************************************
980 *
981 * The next functions belong to the domain allocation. A domain is
982 * allocated for every IOMMU as the default domain. If device isolation
983 * is enabled, every device get its own domain. The most important thing
984 * about domains is the page table mapping the DMA address space they
985 * contain.
986 *
987 ****************************************************************************/
988
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100989/*
990 * This function adds a protection domain to the global protection domain list
991 */
992static void add_domain_to_list(struct protection_domain *domain)
993{
994 unsigned long flags;
995
996 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
997 list_add(&domain->list, &amd_iommu_pd_list);
998 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
999}
1000
1001/*
1002 * This function removes a protection domain to the global
1003 * protection domain list
1004 */
1005static void del_domain_from_list(struct protection_domain *domain)
1006{
1007 unsigned long flags;
1008
1009 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1010 list_del(&domain->list);
1011 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1012}
1013
Joerg Roedelec487d12008-06-26 21:27:58 +02001014static u16 domain_id_alloc(void)
1015{
1016 unsigned long flags;
1017 int id;
1018
1019 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1020 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1021 BUG_ON(id == 0);
1022 if (id > 0 && id < MAX_DOMAIN_ID)
1023 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1024 else
1025 id = 0;
1026 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1027
1028 return id;
1029}
1030
Joerg Roedela2acfb72008-12-02 18:28:53 +01001031static void domain_id_free(int id)
1032{
1033 unsigned long flags;
1034
1035 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1036 if (id > 0 && id < MAX_DOMAIN_ID)
1037 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1038 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1039}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001040
Joerg Roedel431b2a22008-07-11 17:14:22 +02001041/*
1042 * Used to reserve address ranges in the aperture (e.g. for exclusion
1043 * ranges.
1044 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001045static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1046 unsigned long start_page,
1047 unsigned int pages)
1048{
Joerg Roedel384de722009-05-15 12:30:05 +02001049 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +02001050
1051 if (start_page + pages > last_page)
1052 pages = last_page - start_page;
1053
Joerg Roedel384de722009-05-15 12:30:05 +02001054 for (i = start_page; i < start_page + pages; ++i) {
1055 int index = i / APERTURE_RANGE_PAGES;
1056 int page = i % APERTURE_RANGE_PAGES;
1057 __set_bit(page, dom->aperture[index]->bitmap);
1058 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001059}
1060
Joerg Roedel86db2e52008-12-02 18:20:21 +01001061static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001062{
1063 int i, j;
1064 u64 *p1, *p2, *p3;
1065
Joerg Roedel86db2e52008-12-02 18:20:21 +01001066 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001067
1068 if (!p1)
1069 return;
1070
1071 for (i = 0; i < 512; ++i) {
1072 if (!IOMMU_PTE_PRESENT(p1[i]))
1073 continue;
1074
1075 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001076 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001077 if (!IOMMU_PTE_PRESENT(p2[j]))
1078 continue;
1079 p3 = IOMMU_PTE_PAGE(p2[j]);
1080 free_page((unsigned long)p3);
1081 }
1082
1083 free_page((unsigned long)p2);
1084 }
1085
1086 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001087
1088 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001089}
1090
Joerg Roedel431b2a22008-07-11 17:14:22 +02001091/*
1092 * Free a domain, only used if something went wrong in the
1093 * allocation path and we need to free an already allocated page table
1094 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001095static void dma_ops_domain_free(struct dma_ops_domain *dom)
1096{
Joerg Roedel384de722009-05-15 12:30:05 +02001097 int i;
1098
Joerg Roedelec487d12008-06-26 21:27:58 +02001099 if (!dom)
1100 return;
1101
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001102 del_domain_from_list(&dom->domain);
1103
Joerg Roedel86db2e52008-12-02 18:20:21 +01001104 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001105
Joerg Roedel384de722009-05-15 12:30:05 +02001106 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1107 if (!dom->aperture[i])
1108 continue;
1109 free_page((unsigned long)dom->aperture[i]->bitmap);
1110 kfree(dom->aperture[i]);
1111 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001112
1113 kfree(dom);
1114}
1115
Joerg Roedel431b2a22008-07-11 17:14:22 +02001116/*
1117 * Allocates a new protection domain usable for the dma_ops functions.
1118 * It also intializes the page table and the address allocator data
1119 * structures required for the dma_ops interface
1120 */
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001121static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
Joerg Roedelec487d12008-06-26 21:27:58 +02001122{
1123 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001124
1125 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1126 if (!dma_dom)
1127 return NULL;
1128
1129 spin_lock_init(&dma_dom->domain.lock);
1130
1131 dma_dom->domain.id = domain_id_alloc();
1132 if (dma_dom->domain.id == 0)
1133 goto free_dma_dom;
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001134 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001135 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001136 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001137 dma_dom->domain.priv = dma_dom;
1138 if (!dma_dom->domain.pt_root)
1139 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001140
Joerg Roedel1c655772008-09-04 18:40:05 +02001141 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001142 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001143
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001144 add_domain_to_list(&dma_dom->domain);
1145
Joerg Roedel00cd1222009-05-19 09:52:40 +02001146 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001147 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001148
Joerg Roedel431b2a22008-07-11 17:14:22 +02001149 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001150 * mark the first page as allocated so we never return 0 as
1151 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001152 */
Joerg Roedel384de722009-05-15 12:30:05 +02001153 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001154 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001155
Joerg Roedelec487d12008-06-26 21:27:58 +02001156
1157 return dma_dom;
1158
1159free_dma_dom:
1160 dma_ops_domain_free(dma_dom);
1161
1162 return NULL;
1163}
1164
Joerg Roedel431b2a22008-07-11 17:14:22 +02001165/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001166 * little helper function to check whether a given protection domain is a
1167 * dma_ops domain
1168 */
1169static bool dma_ops_domain(struct protection_domain *domain)
1170{
1171 return domain->flags & PD_DMA_OPS_MASK;
1172}
1173
1174/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001175 * Find out the protection domain structure for a given PCI device. This
1176 * will give us the pointer to the page table root for example.
1177 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001178static struct protection_domain *domain_for_device(u16 devid)
1179{
1180 struct protection_domain *dom;
1181 unsigned long flags;
1182
1183 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1184 dom = amd_iommu_pd_table[devid];
1185 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1186
1187 return dom;
1188}
1189
Joerg Roedel407d7332009-09-02 16:07:00 +02001190static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001191{
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001192 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel863c74e2008-12-02 17:56:36 +01001193
Joerg Roedel38ddf412008-09-11 10:38:32 +02001194 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1195 << DEV_ENTRY_MODE_SHIFT;
1196 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001197
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001198 amd_iommu_dev_table[devid].data[2] = domain->id;
Joerg Roedelaa879ff2009-08-31 16:01:48 +02001199 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1200 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001201
1202 amd_iommu_pd_table[devid] = domain;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001203}
1204
1205/*
1206 * If a device is not yet associated with a domain, this function does
1207 * assigns it visible for the hardware
1208 */
1209static void __attach_device(struct amd_iommu *iommu,
1210 struct protection_domain *domain,
1211 u16 devid)
1212{
1213 /* lock domain */
1214 spin_lock(&domain->lock);
1215
1216 /* update DTE entry */
1217 set_dte_entry(devid, domain);
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001218
Joerg Roedelc4596112009-11-20 14:57:32 +01001219 /* Do reference counting */
1220 domain->dev_iommu[iommu->index] += 1;
1221 domain->dev_cnt += 1;
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001222
1223 /* ready */
1224 spin_unlock(&domain->lock);
Joerg Roedel0feae532009-08-26 15:26:30 +02001225}
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001226
Joerg Roedel407d7332009-09-02 16:07:00 +02001227/*
1228 * If a device is not yet associated with a domain, this function does
1229 * assigns it visible for the hardware
1230 */
Joerg Roedel0feae532009-08-26 15:26:30 +02001231static void attach_device(struct amd_iommu *iommu,
1232 struct protection_domain *domain,
1233 u16 devid)
1234{
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001235 unsigned long flags;
1236
1237 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel0feae532009-08-26 15:26:30 +02001238 __attach_device(iommu, domain, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001239 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1240
Joerg Roedel0feae532009-08-26 15:26:30 +02001241 /*
1242 * We might boot into a crash-kernel here. The crashed kernel
1243 * left the caches in the IOMMU dirty. So we have to flush
1244 * here to evict all dirty stuff.
1245 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001246 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedeldcd1e922009-11-20 15:30:58 +01001247 iommu_flush_tlb_pde(domain);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001248}
1249
Joerg Roedel355bf552008-12-08 12:02:41 +01001250/*
1251 * Removes a device from a protection domain (unlocked)
1252 */
1253static void __detach_device(struct protection_domain *domain, u16 devid)
1254{
Joerg Roedelc4596112009-11-20 14:57:32 +01001255 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1256
1257 BUG_ON(!iommu);
Joerg Roedel355bf552008-12-08 12:02:41 +01001258
1259 /* lock domain */
1260 spin_lock(&domain->lock);
1261
1262 /* remove domain from the lookup table */
1263 amd_iommu_pd_table[devid] = NULL;
1264
1265 /* remove entry from the device table seen by the hardware */
1266 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1267 amd_iommu_dev_table[devid].data[1] = 0;
1268 amd_iommu_dev_table[devid].data[2] = 0;
1269
Joerg Roedelc5cca142009-10-09 18:31:20 +02001270 amd_iommu_apply_erratum_63(devid);
1271
Joerg Roedelc4596112009-11-20 14:57:32 +01001272 /* decrease reference counters */
1273 domain->dev_iommu[iommu->index] -= 1;
1274 domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001275
1276 /* ready */
1277 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001278
1279 /*
1280 * If we run in passthrough mode the device must be assigned to the
1281 * passthrough domain if it is detached from any other domain
1282 */
1283 if (iommu_pass_through) {
1284 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1285 __attach_device(iommu, pt_domain, devid);
1286 }
Joerg Roedel355bf552008-12-08 12:02:41 +01001287}
1288
1289/*
1290 * Removes a device from a protection domain (with devtable_lock held)
1291 */
1292static void detach_device(struct protection_domain *domain, u16 devid)
1293{
1294 unsigned long flags;
1295
1296 /* lock device table */
1297 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1298 __detach_device(domain, devid);
1299 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1300}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001301
1302static int device_change_notifier(struct notifier_block *nb,
1303 unsigned long action, void *data)
1304{
1305 struct device *dev = data;
1306 struct pci_dev *pdev = to_pci_dev(dev);
1307 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1308 struct protection_domain *domain;
1309 struct dma_ops_domain *dma_domain;
1310 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001311 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001312
1313 if (devid > amd_iommu_last_bdf)
1314 goto out;
1315
1316 devid = amd_iommu_alias_table[devid];
1317
1318 iommu = amd_iommu_rlookup_table[devid];
1319 if (iommu == NULL)
1320 goto out;
1321
1322 domain = domain_for_device(devid);
1323
1324 if (domain && !dma_ops_domain(domain))
1325 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1326 "to a non-dma-ops domain\n", dev_name(dev));
1327
1328 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001329 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001330 if (!domain)
1331 goto out;
Joerg Roedela1ca3312009-09-01 12:22:22 +02001332 if (iommu_pass_through)
1333 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001334 detach_device(domain, devid);
1335 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001336 case BUS_NOTIFY_ADD_DEVICE:
1337 /* allocate a protection domain if a device is added */
1338 dma_domain = find_protection_domain(devid);
1339 if (dma_domain)
1340 goto out;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001341 dma_domain = dma_ops_domain_alloc(iommu);
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001342 if (!dma_domain)
1343 goto out;
1344 dma_domain->target_dev = devid;
1345
1346 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1347 list_add_tail(&dma_domain->list, &iommu_pd_list);
1348 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1349
1350 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001351 default:
1352 goto out;
1353 }
1354
1355 iommu_queue_inv_dev_entry(iommu, devid);
1356 iommu_completion_wait(iommu);
1357
1358out:
1359 return 0;
1360}
1361
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301362static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001363 .notifier_call = device_change_notifier,
1364};
Joerg Roedel355bf552008-12-08 12:02:41 +01001365
Joerg Roedel431b2a22008-07-11 17:14:22 +02001366/*****************************************************************************
1367 *
1368 * The next functions belong to the dma_ops mapping/unmapping code.
1369 *
1370 *****************************************************************************/
1371
1372/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001373 * This function checks if the driver got a valid device from the caller to
1374 * avoid dereferencing invalid pointers.
1375 */
1376static bool check_device(struct device *dev)
1377{
Joerg Roedel420aef82009-11-23 16:14:57 +01001378 u16 bdf;
1379 struct pci_dev *pcidev;
1380
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001381 if (!dev || !dev->dma_mask)
1382 return false;
1383
Joerg Roedel420aef82009-11-23 16:14:57 +01001384 /* No device or no PCI device */
1385 if (!dev || dev->bus != &pci_bus_type)
1386 return false;
1387
1388 pcidev = to_pci_dev(dev);
1389
1390 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1391
1392 /* Out of our scope? */
1393 if (bdf > amd_iommu_last_bdf)
1394 return false;
1395
1396 if (amd_iommu_rlookup_table[bdf] == NULL)
1397 return false;
1398
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001399 return true;
1400}
1401
1402/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001403 * In this function the list of preallocated protection domains is traversed to
1404 * find the domain for a specific device
1405 */
1406static struct dma_ops_domain *find_protection_domain(u16 devid)
1407{
1408 struct dma_ops_domain *entry, *ret = NULL;
1409 unsigned long flags;
1410
1411 if (list_empty(&iommu_pd_list))
1412 return NULL;
1413
1414 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1415
1416 list_for_each_entry(entry, &iommu_pd_list, list) {
1417 if (entry->target_dev == devid) {
1418 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001419 break;
1420 }
1421 }
1422
1423 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1424
1425 return ret;
1426}
1427
1428/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001429 * In the dma_ops path we only have the struct device. This function
1430 * finds the corresponding IOMMU, the protection domain and the
1431 * requestor id for a given device.
1432 * If the device is not yet associated with a domain this is also done
1433 * in this function.
1434 */
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001435static bool get_device_resources(struct device *dev,
1436 struct amd_iommu **iommu,
1437 struct protection_domain **domain,
1438 u16 *bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001439{
1440 struct dma_ops_domain *dma_dom;
1441 struct pci_dev *pcidev;
1442 u16 _bdf;
1443
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001444 if (!check_device(dev))
1445 return false;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001446
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001447 pcidev = to_pci_dev(dev);
1448 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1449 *bdf = amd_iommu_alias_table[_bdf];
1450 *iommu = amd_iommu_rlookup_table[*bdf];
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001451 *domain = domain_for_device(*bdf);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001452
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001453 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001454 dma_dom = find_protection_domain(*bdf);
1455 if (!dma_dom)
1456 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001457 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001458 attach_device(*iommu, *domain, *bdf);
Joerg Roedele9a22a12009-06-09 12:00:37 +02001459 DUMP_printk("Using protection domain %d for device %s\n",
1460 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001461 }
1462
Joerg Roedelf91ba192008-11-25 12:56:12 +01001463 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001464 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001465
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001466 return true;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001467}
1468
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001469static void update_device_table(struct protection_domain *domain)
1470{
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001471 unsigned long flags;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001472 int i;
1473
1474 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1475 if (amd_iommu_pd_table[i] != domain)
1476 continue;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001477 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001478 set_dte_entry(i, domain);
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001479 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001480 }
1481}
1482
1483static void update_domain(struct protection_domain *domain)
1484{
1485 if (!domain->updated)
1486 return;
1487
1488 update_device_table(domain);
1489 flush_devices_by_domain(domain);
Joerg Roedel601367d2009-11-20 16:08:55 +01001490 iommu_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001491
1492 domain->updated = false;
1493}
1494
Joerg Roedel431b2a22008-07-11 17:14:22 +02001495/*
Joerg Roedel50020fb2009-09-02 15:38:40 +02001496 * This function is used to add another level to an IO page table. Adding
1497 * another level increases the size of the address space by 9 bits to a size up
1498 * to 64 bits.
Joerg Roedel8bda3092009-05-12 12:02:46 +02001499 */
Joerg Roedel50020fb2009-09-02 15:38:40 +02001500static bool increase_address_space(struct protection_domain *domain,
1501 gfp_t gfp)
1502{
1503 u64 *pte;
1504
1505 if (domain->mode == PAGE_MODE_6_LEVEL)
1506 /* address space already 64 bit large */
1507 return false;
1508
1509 pte = (void *)get_zeroed_page(gfp);
1510 if (!pte)
1511 return false;
1512
1513 *pte = PM_LEVEL_PDE(domain->mode,
1514 virt_to_phys(domain->pt_root));
1515 domain->pt_root = pte;
1516 domain->mode += 1;
1517 domain->updated = true;
1518
1519 return true;
1520}
1521
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001522static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001523 unsigned long address,
1524 int end_lvl,
1525 u64 **pte_page,
1526 gfp_t gfp)
Joerg Roedel8bda3092009-05-12 12:02:46 +02001527{
1528 u64 *pte, *page;
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001529 int level;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001530
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001531 while (address > PM_LEVEL_SIZE(domain->mode))
1532 increase_address_space(domain, gfp);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001533
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001534 level = domain->mode - 1;
1535 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1536
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001537 while (level > end_lvl) {
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001538 if (!IOMMU_PTE_PRESENT(*pte)) {
1539 page = (u64 *)get_zeroed_page(gfp);
1540 if (!page)
1541 return NULL;
1542 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1543 }
1544
1545 level -= 1;
1546
1547 pte = IOMMU_PTE_PAGE(*pte);
1548
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001549 if (pte_page && level == end_lvl)
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001550 *pte_page = pte;
1551
1552 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001553 }
1554
Joerg Roedel8bda3092009-05-12 12:02:46 +02001555 return pte;
1556}
1557
1558/*
1559 * This function fetches the PTE for a given address in the aperture
1560 */
1561static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1562 unsigned long address)
1563{
Joerg Roedel384de722009-05-15 12:30:05 +02001564 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001565 u64 *pte, *pte_page;
1566
Joerg Roedel384de722009-05-15 12:30:05 +02001567 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1568 if (!aperture)
1569 return NULL;
1570
1571 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001572 if (!pte) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001573 pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
1574 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001575 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1576 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001577 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001578
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001579 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001580
1581 return pte;
1582}
1583
1584/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001585 * This is the generic map function. It maps one 4kb page at paddr to
1586 * the given address in the DMA address space for the domain.
1587 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001588static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1589 struct dma_ops_domain *dom,
1590 unsigned long address,
1591 phys_addr_t paddr,
1592 int direction)
1593{
1594 u64 *pte, __pte;
1595
1596 WARN_ON(address > dom->aperture_size);
1597
1598 paddr &= PAGE_MASK;
1599
Joerg Roedel8bda3092009-05-12 12:02:46 +02001600 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001601 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001602 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001603
1604 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1605
1606 if (direction == DMA_TO_DEVICE)
1607 __pte |= IOMMU_PTE_IR;
1608 else if (direction == DMA_FROM_DEVICE)
1609 __pte |= IOMMU_PTE_IW;
1610 else if (direction == DMA_BIDIRECTIONAL)
1611 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1612
1613 WARN_ON(*pte);
1614
1615 *pte = __pte;
1616
1617 return (dma_addr_t)address;
1618}
1619
Joerg Roedel431b2a22008-07-11 17:14:22 +02001620/*
1621 * The generic unmapping function for on page in the DMA address space.
1622 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001623static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1624 struct dma_ops_domain *dom,
1625 unsigned long address)
1626{
Joerg Roedel384de722009-05-15 12:30:05 +02001627 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001628 u64 *pte;
1629
1630 if (address >= dom->aperture_size)
1631 return;
1632
Joerg Roedel384de722009-05-15 12:30:05 +02001633 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1634 if (!aperture)
1635 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001636
Joerg Roedel384de722009-05-15 12:30:05 +02001637 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1638 if (!pte)
1639 return;
1640
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001641 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001642
1643 WARN_ON(!*pte);
1644
1645 *pte = 0ULL;
1646}
1647
Joerg Roedel431b2a22008-07-11 17:14:22 +02001648/*
1649 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001650 * contiguous memory region into DMA address space. It is used by all
1651 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001652 * Must be called with the domain lock held.
1653 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001654static dma_addr_t __map_single(struct device *dev,
1655 struct amd_iommu *iommu,
1656 struct dma_ops_domain *dma_dom,
1657 phys_addr_t paddr,
1658 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001659 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001660 bool align,
1661 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001662{
1663 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001664 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001665 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001666 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001667 int i;
1668
Joerg Roedele3c449f2008-10-15 22:02:11 -07001669 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001670 paddr &= PAGE_MASK;
1671
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001672 INC_STATS_COUNTER(total_map_requests);
1673
Joerg Roedelc1858972008-12-12 15:42:39 +01001674 if (pages > 1)
1675 INC_STATS_COUNTER(cross_page);
1676
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001677 if (align)
1678 align_mask = (1UL << get_order(size)) - 1;
1679
Joerg Roedel11b83882009-05-19 10:23:15 +02001680retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001681 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1682 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001683 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02001684 /*
1685 * setting next_address here will let the address
1686 * allocator only scan the new allocated range in the
1687 * first run. This is a small optimization.
1688 */
1689 dma_dom->next_address = dma_dom->aperture_size;
1690
1691 if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
1692 goto out;
1693
1694 /*
1695 * aperture was sucessfully enlarged by 128 MB, try
1696 * allocation again
1697 */
1698 goto retry;
1699 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001700
1701 start = address;
1702 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001703 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001704 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02001705 goto out_unmap;
1706
Joerg Roedelcb76c322008-06-26 21:28:00 +02001707 paddr += PAGE_SIZE;
1708 start += PAGE_SIZE;
1709 }
1710 address += offset;
1711
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001712 ADD_STATS_COUNTER(alloced_io_mem, size);
1713
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001714 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedeldcd1e922009-11-20 15:30:58 +01001715 iommu_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02001716 dma_dom->need_flush = false;
Joerg Roedel318afd42009-11-23 18:32:38 +01001717 } else if (unlikely(amd_iommu_np_cache))
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001718 iommu_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02001719
Joerg Roedelcb76c322008-06-26 21:28:00 +02001720out:
1721 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001722
1723out_unmap:
1724
1725 for (--i; i >= 0; --i) {
1726 start -= PAGE_SIZE;
1727 dma_ops_domain_unmap(iommu, dma_dom, start);
1728 }
1729
1730 dma_ops_free_addresses(dma_dom, address, pages);
1731
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001732 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001733}
1734
Joerg Roedel431b2a22008-07-11 17:14:22 +02001735/*
1736 * Does the reverse of the __map_single function. Must be called with
1737 * the domain lock held too
1738 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001739static void __unmap_single(struct amd_iommu *iommu,
1740 struct dma_ops_domain *dma_dom,
1741 dma_addr_t dma_addr,
1742 size_t size,
1743 int dir)
1744{
1745 dma_addr_t i, start;
1746 unsigned int pages;
1747
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001748 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01001749 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001750 return;
1751
Joerg Roedele3c449f2008-10-15 22:02:11 -07001752 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001753 dma_addr &= PAGE_MASK;
1754 start = dma_addr;
1755
1756 for (i = 0; i < pages; ++i) {
1757 dma_ops_domain_unmap(iommu, dma_dom, start);
1758 start += PAGE_SIZE;
1759 }
1760
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001761 SUB_STATS_COUNTER(alloced_io_mem, size);
1762
Joerg Roedelcb76c322008-06-26 21:28:00 +02001763 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001764
Joerg Roedel80be3082008-11-06 14:59:05 +01001765 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001766 iommu_flush_pages(&dma_dom->domain, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001767 dma_dom->need_flush = false;
1768 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001769}
1770
Joerg Roedel431b2a22008-07-11 17:14:22 +02001771/*
1772 * The exported map_single function for dma_ops.
1773 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001774static dma_addr_t map_page(struct device *dev, struct page *page,
1775 unsigned long offset, size_t size,
1776 enum dma_data_direction dir,
1777 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001778{
1779 unsigned long flags;
1780 struct amd_iommu *iommu;
1781 struct protection_domain *domain;
1782 u16 devid;
1783 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001784 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001785 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001786
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001787 INC_STATS_COUNTER(cnt_map_single);
1788
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001789 if (!get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001790 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001791 return (dma_addr_t)paddr;
1792
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001793 dma_mask = *dev->dma_mask;
1794
Joerg Roedel5b28df62008-12-02 17:49:42 +01001795 if (!dma_ops_domain(domain))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001796 return DMA_ERROR_CODE;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001797
Joerg Roedel4da70b92008-06-26 21:28:01 +02001798 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001799 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1800 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001801 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001802 goto out;
1803
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001804 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001805
1806out:
1807 spin_unlock_irqrestore(&domain->lock, flags);
1808
1809 return addr;
1810}
1811
Joerg Roedel431b2a22008-07-11 17:14:22 +02001812/*
1813 * The exported unmap_single function for dma_ops.
1814 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001815static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1816 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001817{
1818 unsigned long flags;
1819 struct amd_iommu *iommu;
1820 struct protection_domain *domain;
1821 u16 devid;
1822
Joerg Roedel146a6912008-12-12 15:07:12 +01001823 INC_STATS_COUNTER(cnt_unmap_single);
1824
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001825 if (!get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001826 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001827 return;
1828
Joerg Roedel5b28df62008-12-02 17:49:42 +01001829 if (!dma_ops_domain(domain))
1830 return;
1831
Joerg Roedel4da70b92008-06-26 21:28:01 +02001832 spin_lock_irqsave(&domain->lock, flags);
1833
1834 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1835
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001836 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001837
1838 spin_unlock_irqrestore(&domain->lock, flags);
1839}
1840
Joerg Roedel431b2a22008-07-11 17:14:22 +02001841/*
1842 * This is a special map_sg function which is used if we should map a
1843 * device which is not handled by an AMD IOMMU in the system.
1844 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001845static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1846 int nelems, int dir)
1847{
1848 struct scatterlist *s;
1849 int i;
1850
1851 for_each_sg(sglist, s, nelems, i) {
1852 s->dma_address = (dma_addr_t)sg_phys(s);
1853 s->dma_length = s->length;
1854 }
1855
1856 return nelems;
1857}
1858
Joerg Roedel431b2a22008-07-11 17:14:22 +02001859/*
1860 * The exported map_sg function for dma_ops (handles scatter-gather
1861 * lists).
1862 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001863static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001864 int nelems, enum dma_data_direction dir,
1865 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001866{
1867 unsigned long flags;
1868 struct amd_iommu *iommu;
1869 struct protection_domain *domain;
1870 u16 devid;
1871 int i;
1872 struct scatterlist *s;
1873 phys_addr_t paddr;
1874 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001875 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001876
Joerg Roedeld03f067a2008-12-12 15:09:48 +01001877 INC_STATS_COUNTER(cnt_map_sg);
1878
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001879 if (!get_device_resources(dev, &iommu, &domain, &devid))
1880 return map_sg_no_iommu(dev, sglist, nelems, dir);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001881
Joerg Roedel832a90c2008-09-18 15:54:23 +02001882 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001883
Joerg Roedel5b28df62008-12-02 17:49:42 +01001884 if (!dma_ops_domain(domain))
1885 return 0;
1886
Joerg Roedel65b050a2008-06-26 21:28:02 +02001887 spin_lock_irqsave(&domain->lock, flags);
1888
1889 for_each_sg(sglist, s, nelems, i) {
1890 paddr = sg_phys(s);
1891
1892 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001893 paddr, s->length, dir, false,
1894 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001895
1896 if (s->dma_address) {
1897 s->dma_length = s->length;
1898 mapped_elems++;
1899 } else
1900 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001901 }
1902
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001903 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001904
1905out:
1906 spin_unlock_irqrestore(&domain->lock, flags);
1907
1908 return mapped_elems;
1909unmap:
1910 for_each_sg(sglist, s, mapped_elems, i) {
1911 if (s->dma_address)
1912 __unmap_single(iommu, domain->priv, s->dma_address,
1913 s->dma_length, dir);
1914 s->dma_address = s->dma_length = 0;
1915 }
1916
1917 mapped_elems = 0;
1918
1919 goto out;
1920}
1921
Joerg Roedel431b2a22008-07-11 17:14:22 +02001922/*
1923 * The exported map_sg function for dma_ops (handles scatter-gather
1924 * lists).
1925 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001926static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001927 int nelems, enum dma_data_direction dir,
1928 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001929{
1930 unsigned long flags;
1931 struct amd_iommu *iommu;
1932 struct protection_domain *domain;
1933 struct scatterlist *s;
1934 u16 devid;
1935 int i;
1936
Joerg Roedel55877a62008-12-12 15:12:14 +01001937 INC_STATS_COUNTER(cnt_unmap_sg);
1938
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001939 if (!get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001940 return;
1941
Joerg Roedel5b28df62008-12-02 17:49:42 +01001942 if (!dma_ops_domain(domain))
1943 return;
1944
Joerg Roedel65b050a2008-06-26 21:28:02 +02001945 spin_lock_irqsave(&domain->lock, flags);
1946
1947 for_each_sg(sglist, s, nelems, i) {
1948 __unmap_single(iommu, domain->priv, s->dma_address,
1949 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001950 s->dma_address = s->dma_length = 0;
1951 }
1952
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001953 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001954
1955 spin_unlock_irqrestore(&domain->lock, flags);
1956}
1957
Joerg Roedel431b2a22008-07-11 17:14:22 +02001958/*
1959 * The exported alloc_coherent function for dma_ops.
1960 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001961static void *alloc_coherent(struct device *dev, size_t size,
1962 dma_addr_t *dma_addr, gfp_t flag)
1963{
1964 unsigned long flags;
1965 void *virt_addr;
1966 struct amd_iommu *iommu;
1967 struct protection_domain *domain;
1968 u16 devid;
1969 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001970 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001971
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001972 INC_STATS_COUNTER(cnt_alloc_coherent);
1973
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001974 if (!get_device_resources(dev, &iommu, &domain, &devid)) {
1975 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1976 *dma_addr = __pa(virt_addr);
1977 return virt_addr;
1978 }
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001979
Joerg Roedelf99c0f12009-11-23 16:52:56 +01001980 dma_mask = dev->coherent_dma_mask;
1981 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1982 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001983
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001984 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1985 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301986 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001987
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001988 paddr = virt_to_phys(virt_addr);
1989
Joerg Roedel5b28df62008-12-02 17:49:42 +01001990 if (!dma_ops_domain(domain))
1991 goto out_free;
1992
Joerg Roedel832a90c2008-09-18 15:54:23 +02001993 if (!dma_mask)
1994 dma_mask = *dev->dma_mask;
1995
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001996 spin_lock_irqsave(&domain->lock, flags);
1997
1998 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001999 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002000
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002001 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002002 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002003 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002004 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002005
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002006 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002007
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002008 spin_unlock_irqrestore(&domain->lock, flags);
2009
2010 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002011
2012out_free:
2013
2014 free_pages((unsigned long)virt_addr, get_order(size));
2015
2016 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002017}
2018
Joerg Roedel431b2a22008-07-11 17:14:22 +02002019/*
2020 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002021 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002022static void free_coherent(struct device *dev, size_t size,
2023 void *virt_addr, dma_addr_t dma_addr)
2024{
2025 unsigned long flags;
2026 struct amd_iommu *iommu;
2027 struct protection_domain *domain;
2028 u16 devid;
2029
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002030 INC_STATS_COUNTER(cnt_free_coherent);
2031
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002032 if (!get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002033 goto free_mem;
2034
Joerg Roedel5b28df62008-12-02 17:49:42 +01002035 if (!dma_ops_domain(domain))
2036 goto free_mem;
2037
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002038 spin_lock_irqsave(&domain->lock, flags);
2039
2040 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002041
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002042 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002043
2044 spin_unlock_irqrestore(&domain->lock, flags);
2045
2046free_mem:
2047 free_pages((unsigned long)virt_addr, get_order(size));
2048}
2049
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002050/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002051 * This function is called by the DMA layer to find out if we can handle a
2052 * particular device. It is part of the dma_ops.
2053 */
2054static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2055{
Joerg Roedel420aef82009-11-23 16:14:57 +01002056 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002057}
2058
2059/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002060 * The function for pre-allocating protection domains.
2061 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002062 * If the driver core informs the DMA layer if a driver grabs a device
2063 * we don't need to preallocate the protection domains anymore.
2064 * For now we have to.
2065 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05302066static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002067{
2068 struct pci_dev *dev = NULL;
2069 struct dma_ops_domain *dma_dom;
2070 struct amd_iommu *iommu;
Joerg Roedelbe831292009-11-23 12:50:00 +01002071 u16 devid, __devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002072
2073 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedelbe831292009-11-23 12:50:00 +01002074 __devid = devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02002075 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002076 continue;
2077 devid = amd_iommu_alias_table[devid];
2078 if (domain_for_device(devid))
2079 continue;
2080 iommu = amd_iommu_rlookup_table[devid];
2081 if (!iommu)
2082 continue;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002083 dma_dom = dma_ops_domain_alloc(iommu);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002084 if (!dma_dom)
2085 continue;
2086 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02002087 dma_dom->target_dev = devid;
2088
Joerg Roedelbe831292009-11-23 12:50:00 +01002089 attach_device(iommu, &dma_dom->domain, devid);
2090 if (__devid != devid)
2091 attach_device(iommu, &dma_dom->domain, __devid);
2092
Joerg Roedelbd60b732008-09-11 10:24:48 +02002093 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002094 }
2095}
2096
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002097static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002098 .alloc_coherent = alloc_coherent,
2099 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002100 .map_page = map_page,
2101 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002102 .map_sg = map_sg,
2103 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002104 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002105};
2106
Joerg Roedel431b2a22008-07-11 17:14:22 +02002107/*
2108 * The function which clues the AMD IOMMU driver into dma_ops.
2109 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002110int __init amd_iommu_init_dma_ops(void)
2111{
2112 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002113 int ret;
2114
Joerg Roedel431b2a22008-07-11 17:14:22 +02002115 /*
2116 * first allocate a default protection domain for every IOMMU we
2117 * found in the system. Devices not assigned to any other
2118 * protection domain will be assigned to the default one.
2119 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02002120 for_each_iommu(iommu) {
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002121 iommu->default_dom = dma_ops_domain_alloc(iommu);
Joerg Roedel6631ee92008-06-26 21:28:05 +02002122 if (iommu->default_dom == NULL)
2123 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01002124 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002125 ret = iommu_init_unity_mappings(iommu);
2126 if (ret)
2127 goto free_domains;
2128 }
2129
Joerg Roedel431b2a22008-07-11 17:14:22 +02002130 /*
2131 * If device isolation is enabled, pre-allocate the protection
2132 * domains for each device.
2133 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002134 if (amd_iommu_isolate)
2135 prealloc_protection_domains();
2136
2137 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002138 swiotlb = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002139#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02002140 gart_iommu_aperture_disabled = 1;
2141 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002142#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02002143
Joerg Roedel431b2a22008-07-11 17:14:22 +02002144 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002145 dma_ops = &amd_iommu_dma_ops;
2146
Joerg Roedel26961ef2008-12-03 17:00:17 +01002147 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01002148
Joerg Roedele275a2a2008-12-10 18:27:25 +01002149 bus_register_notifier(&pci_bus_type, &device_nb);
2150
Joerg Roedel7f265082008-12-12 13:50:21 +01002151 amd_iommu_stats_init();
2152
Joerg Roedel6631ee92008-06-26 21:28:05 +02002153 return 0;
2154
2155free_domains:
2156
Joerg Roedel3bd22172009-05-04 15:06:20 +02002157 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002158 if (iommu->default_dom)
2159 dma_ops_domain_free(iommu->default_dom);
2160 }
2161
2162 return ret;
2163}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002164
2165/*****************************************************************************
2166 *
2167 * The following functions belong to the exported interface of AMD IOMMU
2168 *
2169 * This interface allows access to lower level functions of the IOMMU
2170 * like protection domain handling and assignement of devices to domains
2171 * which is not possible with the dma_ops interface.
2172 *
2173 *****************************************************************************/
2174
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002175static void cleanup_domain(struct protection_domain *domain)
2176{
2177 unsigned long flags;
2178 u16 devid;
2179
2180 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2181
2182 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2183 if (amd_iommu_pd_table[devid] == domain)
2184 __detach_device(domain, devid);
2185
2186 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2187}
2188
Joerg Roedel26508152009-08-26 16:52:40 +02002189static void protection_domain_free(struct protection_domain *domain)
2190{
2191 if (!domain)
2192 return;
2193
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002194 del_domain_from_list(domain);
2195
Joerg Roedel26508152009-08-26 16:52:40 +02002196 if (domain->id)
2197 domain_id_free(domain->id);
2198
2199 kfree(domain);
2200}
2201
2202static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002203{
2204 struct protection_domain *domain;
2205
2206 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2207 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002208 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002209
2210 spin_lock_init(&domain->lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01002211 domain->id = domain_id_alloc();
2212 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02002213 goto out_err;
2214
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002215 add_domain_to_list(domain);
2216
Joerg Roedel26508152009-08-26 16:52:40 +02002217 return domain;
2218
2219out_err:
2220 kfree(domain);
2221
2222 return NULL;
2223}
2224
2225static int amd_iommu_domain_init(struct iommu_domain *dom)
2226{
2227 struct protection_domain *domain;
2228
2229 domain = protection_domain_alloc();
2230 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01002231 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02002232
2233 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002234 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2235 if (!domain->pt_root)
2236 goto out_free;
2237
2238 dom->priv = domain;
2239
2240 return 0;
2241
2242out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02002243 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01002244
2245 return -ENOMEM;
2246}
2247
Joerg Roedel98383fc2008-12-02 18:34:12 +01002248static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2249{
2250 struct protection_domain *domain = dom->priv;
2251
2252 if (!domain)
2253 return;
2254
2255 if (domain->dev_cnt > 0)
2256 cleanup_domain(domain);
2257
2258 BUG_ON(domain->dev_cnt != 0);
2259
2260 free_pagetable(domain);
2261
2262 domain_id_free(domain->id);
2263
2264 kfree(domain);
2265
2266 dom->priv = NULL;
2267}
2268
Joerg Roedel684f2882008-12-08 12:07:44 +01002269static void amd_iommu_detach_device(struct iommu_domain *dom,
2270 struct device *dev)
2271{
2272 struct protection_domain *domain = dom->priv;
2273 struct amd_iommu *iommu;
2274 struct pci_dev *pdev;
2275 u16 devid;
2276
2277 if (dev->bus != &pci_bus_type)
2278 return;
2279
2280 pdev = to_pci_dev(dev);
2281
2282 devid = calc_devid(pdev->bus->number, pdev->devfn);
2283
2284 if (devid > 0)
2285 detach_device(domain, devid);
2286
2287 iommu = amd_iommu_rlookup_table[devid];
2288 if (!iommu)
2289 return;
2290
2291 iommu_queue_inv_dev_entry(iommu, devid);
2292 iommu_completion_wait(iommu);
2293}
2294
Joerg Roedel01106062008-12-02 19:34:11 +01002295static int amd_iommu_attach_device(struct iommu_domain *dom,
2296 struct device *dev)
2297{
2298 struct protection_domain *domain = dom->priv;
2299 struct protection_domain *old_domain;
2300 struct amd_iommu *iommu;
2301 struct pci_dev *pdev;
2302 u16 devid;
2303
2304 if (dev->bus != &pci_bus_type)
2305 return -EINVAL;
2306
2307 pdev = to_pci_dev(dev);
2308
2309 devid = calc_devid(pdev->bus->number, pdev->devfn);
2310
2311 if (devid >= amd_iommu_last_bdf ||
2312 devid != amd_iommu_alias_table[devid])
2313 return -EINVAL;
2314
2315 iommu = amd_iommu_rlookup_table[devid];
2316 if (!iommu)
2317 return -EINVAL;
2318
2319 old_domain = domain_for_device(devid);
2320 if (old_domain)
Joerg Roedel71ff3bc2009-06-08 13:47:33 -07002321 detach_device(old_domain, devid);
Joerg Roedel01106062008-12-02 19:34:11 +01002322
2323 attach_device(iommu, domain, devid);
2324
2325 iommu_completion_wait(iommu);
2326
2327 return 0;
2328}
2329
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002330static int amd_iommu_map_range(struct iommu_domain *dom,
2331 unsigned long iova, phys_addr_t paddr,
2332 size_t size, int iommu_prot)
2333{
2334 struct protection_domain *domain = dom->priv;
2335 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2336 int prot = 0;
2337 int ret;
2338
2339 if (iommu_prot & IOMMU_READ)
2340 prot |= IOMMU_PROT_IR;
2341 if (iommu_prot & IOMMU_WRITE)
2342 prot |= IOMMU_PROT_IW;
2343
2344 iova &= PAGE_MASK;
2345 paddr &= PAGE_MASK;
2346
2347 for (i = 0; i < npages; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002348 ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002349 if (ret)
2350 return ret;
2351
2352 iova += PAGE_SIZE;
2353 paddr += PAGE_SIZE;
2354 }
2355
2356 return 0;
2357}
2358
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002359static void amd_iommu_unmap_range(struct iommu_domain *dom,
2360 unsigned long iova, size_t size)
2361{
2362
2363 struct protection_domain *domain = dom->priv;
2364 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2365
2366 iova &= PAGE_MASK;
2367
2368 for (i = 0; i < npages; ++i) {
Joerg Roedela6b256b2009-09-03 12:21:31 +02002369 iommu_unmap_page(domain, iova, PM_MAP_4k);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002370 iova += PAGE_SIZE;
2371 }
2372
Joerg Roedel601367d2009-11-20 16:08:55 +01002373 iommu_flush_tlb_pde(domain);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002374}
2375
Joerg Roedel645c4c82008-12-02 20:05:50 +01002376static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2377 unsigned long iova)
2378{
2379 struct protection_domain *domain = dom->priv;
2380 unsigned long offset = iova & ~PAGE_MASK;
2381 phys_addr_t paddr;
2382 u64 *pte;
2383
Joerg Roedela6b256b2009-09-03 12:21:31 +02002384 pte = fetch_pte(domain, iova, PM_MAP_4k);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002385
Joerg Roedela6d41a42009-09-02 17:08:55 +02002386 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002387 return 0;
2388
2389 paddr = *pte & IOMMU_PAGE_MASK;
2390 paddr |= offset;
2391
2392 return paddr;
2393}
2394
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002395static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2396 unsigned long cap)
2397{
2398 return 0;
2399}
2400
Joerg Roedel26961ef2008-12-03 17:00:17 +01002401static struct iommu_ops amd_iommu_ops = {
2402 .domain_init = amd_iommu_domain_init,
2403 .domain_destroy = amd_iommu_domain_destroy,
2404 .attach_dev = amd_iommu_attach_device,
2405 .detach_dev = amd_iommu_detach_device,
2406 .map = amd_iommu_map_range,
2407 .unmap = amd_iommu_unmap_range,
2408 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002409 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002410};
2411
Joerg Roedel0feae532009-08-26 15:26:30 +02002412/*****************************************************************************
2413 *
2414 * The next functions do a basic initialization of IOMMU for pass through
2415 * mode
2416 *
2417 * In passthrough mode the IOMMU is initialized and enabled but not used for
2418 * DMA-API translation.
2419 *
2420 *****************************************************************************/
2421
2422int __init amd_iommu_init_passthrough(void)
2423{
2424 struct pci_dev *dev = NULL;
2425 u16 devid, devid2;
2426
2427 /* allocate passthroug domain */
2428 pt_domain = protection_domain_alloc();
2429 if (!pt_domain)
2430 return -ENOMEM;
2431
2432 pt_domain->mode |= PAGE_MODE_NONE;
2433
2434 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2435 struct amd_iommu *iommu;
2436
2437 devid = calc_devid(dev->bus->number, dev->devfn);
2438 if (devid > amd_iommu_last_bdf)
2439 continue;
2440
2441 devid2 = amd_iommu_alias_table[devid];
2442
2443 iommu = amd_iommu_rlookup_table[devid2];
2444 if (!iommu)
2445 continue;
2446
2447 __attach_device(iommu, pt_domain, devid);
2448 __attach_device(iommu, pt_domain, devid2);
2449 }
2450
2451 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2452
2453 return 0;
2454}