blob: b787a669a1e27fbb27375a41b9c06abf133d3529 [file] [log] [blame]
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001/*
2 * Support PCI/PCIe on PowerNV platforms
3 *
4 * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +000012#undef DEBUG
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000013
14#include <linux/kernel.h>
15#include <linux/pci.h>
Gavin Shan361f2a22014-04-24 18:00:25 +100016#include <linux/crash_dump.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080017#include <linux/debugfs.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
22#include <linux/irq.h>
23#include <linux/io.h>
24#include <linux/msi.h>
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +110025#include <linux/memblock.h>
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +100026#include <linux/iommu.h>
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +100027#include <linux/rculist.h>
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +100028#include <linux/sizes.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000029
30#include <asm/sections.h>
31#include <asm/io.h>
32#include <asm/prom.h>
33#include <asm/pci-bridge.h>
34#include <asm/machdep.h>
Gavin Shanfb1b55d2013-03-05 21:12:37 +000035#include <asm/msi_bitmap.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000036#include <asm/ppc-pci.h>
37#include <asm/opal.h>
38#include <asm/iommu.h>
39#include <asm/tce.h>
Gavin Shan137436c2013-04-25 19:20:59 +000040#include <asm/xics.h>
Gavin Shan37c367f2013-06-20 18:13:25 +080041#include <asm/debug.h>
Guo Chao262af552014-07-21 14:42:30 +100042#include <asm/firmware.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110043#include <asm/pnv-pci.h>
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100044#include <asm/mmzone.h>
Ian Munsie80c49c72014-10-08 19:54:57 +110045
Michael Neulingec249dd2015-05-27 16:07:16 +100046#include <misc/cxl-base.h>
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000047
48#include "powernv.h"
49#include "pci.h"
50
Gavin Shan99451552016-05-05 12:02:13 +100051#define PNV_IODA1_M64_NUM 16 /* Number of M64 BARs */
52#define PNV_IODA1_M64_SEGS 8 /* Segments per M64 BAR */
Gavin Shanacce9712016-05-03 15:41:33 +100053#define PNV_IODA1_DMA32_SEGSIZE 0x10000000
Wei Yang781a8682015-03-25 16:23:57 +080054
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +100055#define POWERNV_IOMMU_DEFAULT_LEVELS 1
56#define POWERNV_IOMMU_MAX_LEVELS 5
57
Gavin Shan9497a1c2016-06-21 12:35:56 +100058static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +100059static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
60
Alexey Kardashevskiy7d623e42016-04-29 18:55:21 +100061void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
Joe Perches6d31c2f2014-09-21 10:55:06 -070062 const char *fmt, ...)
63{
64 struct va_format vaf;
65 va_list args;
66 char pfix[32];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +000067
Joe Perches6d31c2f2014-09-21 10:55:06 -070068 va_start(args, fmt);
69
70 vaf.fmt = fmt;
71 vaf.va = &args;
72
Wei Yang781a8682015-03-25 16:23:57 +080073 if (pe->flags & PNV_IODA_PE_DEV)
Joe Perches6d31c2f2014-09-21 10:55:06 -070074 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
Wei Yang781a8682015-03-25 16:23:57 +080075 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Joe Perches6d31c2f2014-09-21 10:55:06 -070076 sprintf(pfix, "%04x:%02x ",
77 pci_domain_nr(pe->pbus), pe->pbus->number);
Wei Yang781a8682015-03-25 16:23:57 +080078#ifdef CONFIG_PCI_IOV
79 else if (pe->flags & PNV_IODA_PE_VF)
80 sprintf(pfix, "%04x:%02x:%2x.%d",
81 pci_domain_nr(pe->parent_dev->bus),
82 (pe->rid & 0xff00) >> 8,
83 PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
84#endif /* CONFIG_PCI_IOV*/
Joe Perches6d31c2f2014-09-21 10:55:06 -070085
86 printk("%spci %s: [PE# %.3d] %pV",
87 level, pfix, pe->pe_number, &vaf);
88
89 va_end(args);
90}
91
Thadeu Lima de Souza Cascardo4e287842014-10-23 19:19:35 -020092static bool pnv_iommu_bypass_disabled __read_mostly;
93
94static int __init iommu_setup(char *str)
95{
96 if (!str)
97 return -EINVAL;
98
99 while (*str) {
100 if (!strncmp(str, "nobypass", 8)) {
101 pnv_iommu_bypass_disabled = true;
102 pr_info("PowerNV: IOMMU bypass window disabled.\n");
103 break;
104 }
105 str += strcspn(str, ",");
106 if (*str == ',')
107 str++;
108 }
109
110 return 0;
111}
112early_param("iommu", iommu_setup);
113
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000114static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
Guo Chao262af552014-07-21 14:42:30 +1000115{
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000116 /*
117 * WARNING: We cannot rely on the resource flags. The Linux PCI
118 * allocation code sometimes decides to put a 64-bit prefetchable
119 * BAR in the 32-bit window, so we have to compare the addresses.
120 *
121 * For simplicity we only test resource start.
122 */
123 return (r->start >= phb->ioda.m64_base &&
124 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
Guo Chao262af552014-07-21 14:42:30 +1000125}
126
Russell Curreyb79331a2016-09-14 16:37:17 +1000127static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
128{
129 unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
130
131 return (resource_flags & flags) == flags;
132}
133
Gavin Shan1e916772016-05-03 15:41:36 +1000134static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
135{
Gavin Shan313483d2016-09-28 14:34:56 +1000136 s64 rc;
137
Gavin Shan1e916772016-05-03 15:41:36 +1000138 phb->ioda.pe_array[pe_no].phb = phb;
139 phb->ioda.pe_array[pe_no].pe_number = pe_no;
140
Gavin Shan313483d2016-09-28 14:34:56 +1000141 /*
142 * Clear the PE frozen state as it might be put into frozen state
143 * in the last PCI remove path. It's not harmful to do so when the
144 * PE is already in unfrozen state.
145 */
146 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
147 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
Russell Currey30835932016-11-16 12:12:26 +1100148 if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
Gavin Shan313483d2016-09-28 14:34:56 +1000149 pr_warn("%s: Error %lld unfreezing PHB#%d-PE#%d\n",
150 __func__, rc, phb->hose->global_number, pe_no);
151
Gavin Shan1e916772016-05-03 15:41:36 +1000152 return &phb->ioda.pe_array[pe_no];
153}
154
Gavin Shan4b82ab12014-11-12 13:36:07 +1100155static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
156{
Gavin Shan92b8f132016-05-03 15:41:24 +1000157 if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
Gavin Shan4b82ab12014-11-12 13:36:07 +1100158 pr_warn("%s: Invalid PE %d on PHB#%x\n",
159 __func__, pe_no, phb->hose->global_number);
160 return;
161 }
162
Gavin Shane9dc4d72015-06-19 12:26:16 +1000163 if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
164 pr_debug("%s: PE %d was reserved on PHB#%x\n",
165 __func__, pe_no, phb->hose->global_number);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100166
Gavin Shan1e916772016-05-03 15:41:36 +1000167 pnv_ioda_init_pe(phb, pe_no);
Gavin Shan4b82ab12014-11-12 13:36:07 +1100168}
169
Gavin Shan1e916772016-05-03 15:41:36 +1000170static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000171{
Andrzej Hajda60964812016-08-17 12:03:05 +0200172 long pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000173
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000174 for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
175 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
176 return pnv_ioda_init_pe(phb, pe);
177 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000178
Gavin Shan9fcd6f42016-05-20 16:41:30 +1000179 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000180}
181
Gavin Shan1e916772016-05-03 15:41:36 +1000182static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000183{
Gavin Shan1e916772016-05-03 15:41:36 +1000184 struct pnv_phb *phb = pe->phb;
Gavin Shancaa58f82016-09-06 14:17:18 +1000185 unsigned int pe_num = pe->pe_number;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000186
Gavin Shan1e916772016-05-03 15:41:36 +1000187 WARN_ON(pe->pdev);
188
189 memset(pe, 0, sizeof(struct pnv_ioda_pe));
Gavin Shancaa58f82016-09-06 14:17:18 +1000190 clear_bit(pe_num, phb->ioda.pe_alloc);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000191}
192
Guo Chao262af552014-07-21 14:42:30 +1000193/* The default M64 BAR is shared by all PEs */
194static int pnv_ioda2_init_m64(struct pnv_phb *phb)
195{
196 const char *desc;
197 struct resource *r;
198 s64 rc;
199
200 /* Configure the default M64 BAR */
201 rc = opal_pci_set_phb_mem_window(phb->opal_id,
202 OPAL_M64_WINDOW_TYPE,
203 phb->ioda.m64_bar_idx,
204 phb->ioda.m64_base,
205 0, /* unused */
206 phb->ioda.m64_size);
207 if (rc != OPAL_SUCCESS) {
208 desc = "configuring";
209 goto fail;
210 }
211
212 /* Enable the default M64 BAR */
213 rc = opal_pci_phb_mmio_enable(phb->opal_id,
214 OPAL_M64_WINDOW_TYPE,
215 phb->ioda.m64_bar_idx,
216 OPAL_ENABLE_M64_SPLIT);
217 if (rc != OPAL_SUCCESS) {
218 desc = "enabling";
219 goto fail;
220 }
221
Guo Chao262af552014-07-21 14:42:30 +1000222 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000223 * Exclude the segments for reserved and root bus PE, which
224 * are first or last two PEs.
Guo Chao262af552014-07-21 14:42:30 +1000225 */
226 r = &phb->hose->mem_resources[1];
Gavin Shan92b8f132016-05-03 15:41:24 +1000227 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000228 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan92b8f132016-05-03 15:41:24 +1000229 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000230 r->end -= (2 * phb->ioda.m64_segsize);
Guo Chao262af552014-07-21 14:42:30 +1000231 else
232 pr_warn(" Cannot strip M64 segment for reserved PE#%d\n",
Gavin Shan92b8f132016-05-03 15:41:24 +1000233 phb->ioda.reserved_pe_idx);
Guo Chao262af552014-07-21 14:42:30 +1000234
235 return 0;
236
237fail:
238 pr_warn(" Failure %lld %s M64 BAR#%d\n",
239 rc, desc, phb->ioda.m64_bar_idx);
240 opal_pci_phb_mmio_enable(phb->opal_id,
241 OPAL_M64_WINDOW_TYPE,
242 phb->ioda.m64_bar_idx,
243 OPAL_DISABLE_M64);
244 return -EIO;
245}
246
Gavin Shanc4306702016-05-03 15:41:30 +1000247static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
Gavin Shan96a2f922015-06-19 12:26:17 +1000248 unsigned long *pe_bitmap)
Guo Chao262af552014-07-21 14:42:30 +1000249{
Gavin Shan96a2f922015-06-19 12:26:17 +1000250 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
251 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000252 struct resource *r;
Gavin Shan96a2f922015-06-19 12:26:17 +1000253 resource_size_t base, sgsz, start, end;
254 int segno, i;
Guo Chao262af552014-07-21 14:42:30 +1000255
Gavin Shan96a2f922015-06-19 12:26:17 +1000256 base = phb->ioda.m64_base;
257 sgsz = phb->ioda.m64_segsize;
258 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
259 r = &pdev->resource[i];
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +1000260 if (!r->parent || !pnv_pci_is_m64(phb, r))
Gavin Shan96a2f922015-06-19 12:26:17 +1000261 continue;
Guo Chao262af552014-07-21 14:42:30 +1000262
Gavin Shan96a2f922015-06-19 12:26:17 +1000263 start = _ALIGN_DOWN(r->start - base, sgsz);
264 end = _ALIGN_UP(r->end - base, sgsz);
265 for (segno = start / sgsz; segno < end / sgsz; segno++) {
266 if (pe_bitmap)
267 set_bit(segno, pe_bitmap);
268 else
269 pnv_ioda_reserve_pe(phb, segno);
Guo Chao262af552014-07-21 14:42:30 +1000270 }
271 }
272}
273
Gavin Shan99451552016-05-05 12:02:13 +1000274static int pnv_ioda1_init_m64(struct pnv_phb *phb)
275{
276 struct resource *r;
277 int index;
278
279 /*
280 * There are 16 M64 BARs, each of which has 8 segments. So
281 * there are as many M64 segments as the maximum number of
282 * PEs, which is 128.
283 */
284 for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
285 unsigned long base, segsz = phb->ioda.m64_segsize;
286 int64_t rc;
287
288 base = phb->ioda.m64_base +
289 index * PNV_IODA1_M64_SEGS * segsz;
290 rc = opal_pci_set_phb_mem_window(phb->opal_id,
291 OPAL_M64_WINDOW_TYPE, index, base, 0,
292 PNV_IODA1_M64_SEGS * segsz);
293 if (rc != OPAL_SUCCESS) {
294 pr_warn(" Error %lld setting M64 PHB#%d-BAR#%d\n",
295 rc, phb->hose->global_number, index);
296 goto fail;
297 }
298
299 rc = opal_pci_phb_mmio_enable(phb->opal_id,
300 OPAL_M64_WINDOW_TYPE, index,
301 OPAL_ENABLE_M64_SPLIT);
302 if (rc != OPAL_SUCCESS) {
303 pr_warn(" Error %lld enabling M64 PHB#%d-BAR#%d\n",
304 rc, phb->hose->global_number, index);
305 goto fail;
306 }
307 }
308
309 /*
Gavin Shan63803c32016-05-20 16:41:32 +1000310 * Exclude the segments for reserved and root bus PE, which
311 * are first or last two PEs.
Gavin Shan99451552016-05-05 12:02:13 +1000312 */
313 r = &phb->hose->mem_resources[1];
314 if (phb->ioda.reserved_pe_idx == 0)
Gavin Shan63803c32016-05-20 16:41:32 +1000315 r->start += (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000316 else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
Gavin Shan63803c32016-05-20 16:41:32 +1000317 r->end -= (2 * phb->ioda.m64_segsize);
Gavin Shan99451552016-05-05 12:02:13 +1000318 else
319 WARN(1, "Wrong reserved PE#%d on PHB#%d\n",
320 phb->ioda.reserved_pe_idx, phb->hose->global_number);
321
322 return 0;
323
324fail:
325 for ( ; index >= 0; index--)
326 opal_pci_phb_mmio_enable(phb->opal_id,
327 OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
328
329 return -EIO;
330}
331
Gavin Shanc4306702016-05-03 15:41:30 +1000332static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
333 unsigned long *pe_bitmap,
334 bool all)
Guo Chao262af552014-07-21 14:42:30 +1000335{
Guo Chao262af552014-07-21 14:42:30 +1000336 struct pci_dev *pdev;
Gavin Shan96a2f922015-06-19 12:26:17 +1000337
338 list_for_each_entry(pdev, &bus->devices, bus_list) {
Gavin Shanc4306702016-05-03 15:41:30 +1000339 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
Gavin Shan96a2f922015-06-19 12:26:17 +1000340
341 if (all && pdev->subordinate)
Gavin Shanc4306702016-05-03 15:41:30 +1000342 pnv_ioda_reserve_m64_pe(pdev->subordinate,
343 pe_bitmap, all);
Gavin Shan96a2f922015-06-19 12:26:17 +1000344 }
345}
346
Gavin Shan1e916772016-05-03 15:41:36 +1000347static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
Guo Chao262af552014-07-21 14:42:30 +1000348{
Gavin Shan26ba2482015-06-19 12:26:19 +1000349 struct pci_controller *hose = pci_bus_to_host(bus);
350 struct pnv_phb *phb = hose->private_data;
Guo Chao262af552014-07-21 14:42:30 +1000351 struct pnv_ioda_pe *master_pe, *pe;
352 unsigned long size, *pe_alloc;
Gavin Shan26ba2482015-06-19 12:26:19 +1000353 int i;
Guo Chao262af552014-07-21 14:42:30 +1000354
355 /* Root bus shouldn't use M64 */
356 if (pci_is_root_bus(bus))
Gavin Shan1e916772016-05-03 15:41:36 +1000357 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000358
Guo Chao262af552014-07-21 14:42:30 +1000359 /* Allocate bitmap */
Gavin Shan92b8f132016-05-03 15:41:24 +1000360 size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
Guo Chao262af552014-07-21 14:42:30 +1000361 pe_alloc = kzalloc(size, GFP_KERNEL);
362 if (!pe_alloc) {
363 pr_warn("%s: Out of memory !\n",
364 __func__);
Gavin Shan1e916772016-05-03 15:41:36 +1000365 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000366 }
367
Gavin Shan26ba2482015-06-19 12:26:19 +1000368 /* Figure out reserved PE numbers by the PE */
Gavin Shanc4306702016-05-03 15:41:30 +1000369 pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
Guo Chao262af552014-07-21 14:42:30 +1000370
371 /*
372 * the current bus might not own M64 window and that's all
373 * contributed by its child buses. For the case, we needn't
374 * pick M64 dependent PE#.
375 */
Gavin Shan92b8f132016-05-03 15:41:24 +1000376 if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
Guo Chao262af552014-07-21 14:42:30 +1000377 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000378 return NULL;
Guo Chao262af552014-07-21 14:42:30 +1000379 }
380
381 /*
382 * Figure out the master PE and put all slave PEs to master
383 * PE's list to form compound PE.
384 */
Guo Chao262af552014-07-21 14:42:30 +1000385 master_pe = NULL;
386 i = -1;
Gavin Shan92b8f132016-05-03 15:41:24 +1000387 while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
388 phb->ioda.total_pe_num) {
Guo Chao262af552014-07-21 14:42:30 +1000389 pe = &phb->ioda.pe_array[i];
Guo Chao262af552014-07-21 14:42:30 +1000390
Gavin Shan93289d82016-05-03 15:41:29 +1000391 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
Guo Chao262af552014-07-21 14:42:30 +1000392 if (!master_pe) {
393 pe->flags |= PNV_IODA_PE_MASTER;
394 INIT_LIST_HEAD(&pe->slaves);
395 master_pe = pe;
396 } else {
397 pe->flags |= PNV_IODA_PE_SLAVE;
398 pe->master = master_pe;
399 list_add_tail(&pe->list, &master_pe->slaves);
400 }
Gavin Shan99451552016-05-05 12:02:13 +1000401
402 /*
403 * P7IOC supports M64DT, which helps mapping M64 segment
404 * to one particular PE#. However, PHB3 has fixed mapping
405 * between M64 segment and PE#. In order to have same logic
406 * for P7IOC and PHB3, we enforce fixed mapping between M64
407 * segment and PE# on P7IOC.
408 */
409 if (phb->type == PNV_PHB_IODA1) {
410 int64_t rc;
411
412 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
413 pe->pe_number, OPAL_M64_WINDOW_TYPE,
414 pe->pe_number / PNV_IODA1_M64_SEGS,
415 pe->pe_number % PNV_IODA1_M64_SEGS);
416 if (rc != OPAL_SUCCESS)
417 pr_warn("%s: Error %lld mapping M64 for PHB#%d-PE#%d\n",
418 __func__, rc, phb->hose->global_number,
419 pe->pe_number);
420 }
Guo Chao262af552014-07-21 14:42:30 +1000421 }
422
423 kfree(pe_alloc);
Gavin Shan1e916772016-05-03 15:41:36 +1000424 return master_pe;
Guo Chao262af552014-07-21 14:42:30 +1000425}
426
427static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
428{
429 struct pci_controller *hose = phb->hose;
430 struct device_node *dn = hose->dn;
431 struct resource *res;
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000432 u32 m64_range[2], i;
Gavin Shan0e7736c2016-08-02 14:10:35 +1000433 const __be32 *r;
Guo Chao262af552014-07-21 14:42:30 +1000434 u64 pci_addr;
435
Gavin Shan99451552016-05-05 12:02:13 +1000436 if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
Gavin Shan1665c4a2014-11-12 13:36:04 +1100437 pr_info(" Not support M64 window\n");
438 return;
439 }
440
Stewart Smithe4d54f72015-12-09 17:18:20 +1100441 if (!firmware_has_feature(FW_FEATURE_OPAL)) {
Guo Chao262af552014-07-21 14:42:30 +1000442 pr_info(" Firmware too old to support M64 window\n");
443 return;
444 }
445
446 r = of_get_property(dn, "ibm,opal-m64-window", NULL);
447 if (!r) {
448 pr_info(" No <ibm,opal-m64-window> on %s\n",
449 dn->full_name);
450 return;
451 }
452
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000453 /*
454 * Find the available M64 BAR range and pickup the last one for
455 * covering the whole 64-bits space. We support only one range.
456 */
457 if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
458 m64_range, 2)) {
459 /* In absence of the property, assume 0..15 */
460 m64_range[0] = 0;
461 m64_range[1] = 16;
462 }
463 /* We only support 64 bits in our allocator */
464 if (m64_range[1] > 63) {
465 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
466 __func__, m64_range[1], phb->hose->global_number);
467 m64_range[1] = 63;
468 }
469 /* Empty range, no m64 */
470 if (m64_range[1] <= m64_range[0]) {
471 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
472 __func__, phb->hose->global_number);
473 return;
474 }
475
476 /* Configure M64 informations */
Guo Chao262af552014-07-21 14:42:30 +1000477 res = &hose->mem_resources[1];
Gavin Shane80c4e72015-10-22 12:03:08 +1100478 res->name = dn->full_name;
Guo Chao262af552014-07-21 14:42:30 +1000479 res->start = of_translate_address(dn, r + 2);
480 res->end = res->start + of_read_number(r + 4, 2) - 1;
481 res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
482 pci_addr = of_read_number(r, 2);
483 hose->mem_offset[1] = res->start - pci_addr;
484
485 phb->ioda.m64_size = resource_size(res);
Gavin Shan92b8f132016-05-03 15:41:24 +1000486 phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
Guo Chao262af552014-07-21 14:42:30 +1000487 phb->ioda.m64_base = pci_addr;
488
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000489 /* This lines up nicely with the display from processing OF ranges */
490 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
491 res->start, res->end, pci_addr, m64_range[0],
492 m64_range[0] + m64_range[1] - 1);
493
494 /* Mark all M64 used up by default */
495 phb->ioda.m64_bar_alloc = (unsigned long)-1;
Wei Yange9863e62014-12-12 12:39:37 +0800496
Guo Chao262af552014-07-21 14:42:30 +1000497 /* Use last M64 BAR to cover M64 window */
Benjamin Herrenschmidta1339fa2016-07-08 16:37:16 +1000498 m64_range[1]--;
499 phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
500
501 pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
502
503 /* Mark remaining ones free */
504 for (i = m64_range[0]; i < m64_range[1]; i++)
505 clear_bit(i, &phb->ioda.m64_bar_alloc);
506
507 /*
508 * Setup init functions for M64 based on IODA version, IODA3 uses
509 * the IODA2 code.
510 */
Gavin Shan99451552016-05-05 12:02:13 +1000511 if (phb->type == PNV_PHB_IODA1)
512 phb->init_m64 = pnv_ioda1_init_m64;
513 else
514 phb->init_m64 = pnv_ioda2_init_m64;
Gavin Shanc4306702016-05-03 15:41:30 +1000515 phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
516 phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
Guo Chao262af552014-07-21 14:42:30 +1000517}
518
Gavin Shan49dec922014-07-21 14:42:33 +1000519static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
520{
521 struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
522 struct pnv_ioda_pe *slave;
523 s64 rc;
524
525 /* Fetch master PE */
526 if (pe->flags & PNV_IODA_PE_SLAVE) {
527 pe = pe->master;
Gavin Shanec8e4e92014-11-12 13:36:10 +1100528 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
529 return;
530
Gavin Shan49dec922014-07-21 14:42:33 +1000531 pe_no = pe->pe_number;
532 }
533
534 /* Freeze master PE */
535 rc = opal_pci_eeh_freeze_set(phb->opal_id,
536 pe_no,
537 OPAL_EEH_ACTION_SET_FREEZE_ALL);
538 if (rc != OPAL_SUCCESS) {
539 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
540 __func__, rc, phb->hose->global_number, pe_no);
541 return;
542 }
543
544 /* Freeze slave PEs */
545 if (!(pe->flags & PNV_IODA_PE_MASTER))
546 return;
547
548 list_for_each_entry(slave, &pe->slaves, list) {
549 rc = opal_pci_eeh_freeze_set(phb->opal_id,
550 slave->pe_number,
551 OPAL_EEH_ACTION_SET_FREEZE_ALL);
552 if (rc != OPAL_SUCCESS)
553 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
554 __func__, rc, phb->hose->global_number,
555 slave->pe_number);
556 }
557}
558
Anton Blancharde51df2c2014-08-20 08:55:18 +1000559static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
Gavin Shan49dec922014-07-21 14:42:33 +1000560{
561 struct pnv_ioda_pe *pe, *slave;
562 s64 rc;
563
564 /* Find master PE */
565 pe = &phb->ioda.pe_array[pe_no];
566 if (pe->flags & PNV_IODA_PE_SLAVE) {
567 pe = pe->master;
568 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
569 pe_no = pe->pe_number;
570 }
571
572 /* Clear frozen state for master PE */
573 rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
574 if (rc != OPAL_SUCCESS) {
575 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
576 __func__, rc, opt, phb->hose->global_number, pe_no);
577 return -EIO;
578 }
579
580 if (!(pe->flags & PNV_IODA_PE_MASTER))
581 return 0;
582
583 /* Clear frozen state for slave PEs */
584 list_for_each_entry(slave, &pe->slaves, list) {
585 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
586 slave->pe_number,
587 opt);
588 if (rc != OPAL_SUCCESS) {
589 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
590 __func__, rc, opt, phb->hose->global_number,
591 slave->pe_number);
592 return -EIO;
593 }
594 }
595
596 return 0;
597}
598
599static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
600{
601 struct pnv_ioda_pe *slave, *pe;
Alexey Kardashevskiy43a27b32018-11-19 15:25:17 +1100602 u8 fstate = 0, state;
603 __be16 pcierr = 0;
Gavin Shan49dec922014-07-21 14:42:33 +1000604 s64 rc;
605
606 /* Sanity check on PE number */
Gavin Shan92b8f132016-05-03 15:41:24 +1000607 if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
Gavin Shan49dec922014-07-21 14:42:33 +1000608 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
609
610 /*
611 * Fetch the master PE and the PE instance might be
612 * not initialized yet.
613 */
614 pe = &phb->ioda.pe_array[pe_no];
615 if (pe->flags & PNV_IODA_PE_SLAVE) {
616 pe = pe->master;
617 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
618 pe_no = pe->pe_number;
619 }
620
621 /* Check the master PE */
622 rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
623 &state, &pcierr, NULL);
624 if (rc != OPAL_SUCCESS) {
625 pr_warn("%s: Failure %lld getting "
626 "PHB#%x-PE#%x state\n",
627 __func__, rc,
628 phb->hose->global_number, pe_no);
629 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
630 }
631
632 /* Check the slave PE */
633 if (!(pe->flags & PNV_IODA_PE_MASTER))
634 return state;
635
636 list_for_each_entry(slave, &pe->slaves, list) {
637 rc = opal_pci_eeh_freeze_status(phb->opal_id,
638 slave->pe_number,
639 &fstate,
640 &pcierr,
641 NULL);
642 if (rc != OPAL_SUCCESS) {
643 pr_warn("%s: Failure %lld getting "
644 "PHB#%x-PE#%x state\n",
645 __func__, rc,
646 phb->hose->global_number, slave->pe_number);
647 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
648 }
649
650 /*
651 * Override the result based on the ascending
652 * priority.
653 */
654 if (fstate > state)
655 state = fstate;
656 }
657
658 return state;
659}
660
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000661/* Currently those 2 are only used when MSIs are enabled, this will change
662 * but in the meantime, we need to protect them to avoid warnings
663 */
664#ifdef CONFIG_PCI_MSI
Ian Munsief4568342016-07-14 07:17:00 +1000665struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000666{
667 struct pci_controller *hose = pci_bus_to_host(dev->bus);
668 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000669 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000670
671 if (!pdn)
672 return NULL;
673 if (pdn->pe_number == IODA_INVALID_PE)
674 return NULL;
675 return &phb->ioda.pe_array[pdn->pe_number];
676}
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000677#endif /* CONFIG_PCI_MSI */
678
Gavin Shanb131a842014-11-12 13:36:08 +1100679static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
680 struct pnv_ioda_pe *parent,
681 struct pnv_ioda_pe *child,
682 bool is_add)
683{
684 const char *desc = is_add ? "adding" : "removing";
685 uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
686 OPAL_REMOVE_PE_FROM_DOMAIN;
687 struct pnv_ioda_pe *slave;
688 long rc;
689
690 /* Parent PE affects child PE */
691 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
692 child->pe_number, op);
693 if (rc != OPAL_SUCCESS) {
694 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
695 rc, desc);
696 return -ENXIO;
697 }
698
699 if (!(child->flags & PNV_IODA_PE_MASTER))
700 return 0;
701
702 /* Compound case: parent PE affects slave PEs */
703 list_for_each_entry(slave, &child->slaves, list) {
704 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
705 slave->pe_number, op);
706 if (rc != OPAL_SUCCESS) {
707 pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
708 rc, desc);
709 return -ENXIO;
710 }
711 }
712
713 return 0;
714}
715
716static int pnv_ioda_set_peltv(struct pnv_phb *phb,
717 struct pnv_ioda_pe *pe,
718 bool is_add)
719{
720 struct pnv_ioda_pe *slave;
Wei Yang781a8682015-03-25 16:23:57 +0800721 struct pci_dev *pdev = NULL;
Gavin Shanb131a842014-11-12 13:36:08 +1100722 int ret;
723
724 /*
725 * Clear PE frozen state. If it's master PE, we need
726 * clear slave PE frozen state as well.
727 */
728 if (is_add) {
729 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
730 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
731 if (pe->flags & PNV_IODA_PE_MASTER) {
732 list_for_each_entry(slave, &pe->slaves, list)
733 opal_pci_eeh_freeze_clear(phb->opal_id,
734 slave->pe_number,
735 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
736 }
737 }
738
739 /*
740 * Associate PE in PELT. We need add the PE into the
741 * corresponding PELT-V as well. Otherwise, the error
742 * originated from the PE might contribute to other
743 * PEs.
744 */
745 ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
746 if (ret)
747 return ret;
748
749 /* For compound PEs, any one affects all of them */
750 if (pe->flags & PNV_IODA_PE_MASTER) {
751 list_for_each_entry(slave, &pe->slaves, list) {
752 ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
753 if (ret)
754 return ret;
755 }
756 }
757
758 if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
759 pdev = pe->pbus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800760 else if (pe->flags & PNV_IODA_PE_DEV)
Gavin Shanb131a842014-11-12 13:36:08 +1100761 pdev = pe->pdev->bus->self;
Wei Yang781a8682015-03-25 16:23:57 +0800762#ifdef CONFIG_PCI_IOV
763 else if (pe->flags & PNV_IODA_PE_VF)
Gavin Shan283e2d82015-06-22 13:45:47 +1000764 pdev = pe->parent_dev;
Wei Yang781a8682015-03-25 16:23:57 +0800765#endif /* CONFIG_PCI_IOV */
Gavin Shanb131a842014-11-12 13:36:08 +1100766 while (pdev) {
767 struct pci_dn *pdn = pci_get_pdn(pdev);
768 struct pnv_ioda_pe *parent;
769
770 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
771 parent = &phb->ioda.pe_array[pdn->pe_number];
772 ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
773 if (ret)
774 return ret;
775 }
776
777 pdev = pdev->bus->self;
778 }
779
780 return 0;
781}
782
Wei Yang781a8682015-03-25 16:23:57 +0800783static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
784{
785 struct pci_dev *parent;
786 uint8_t bcomp, dcomp, fcomp;
787 int64_t rc;
788 long rid_end, rid;
789
790 /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
791 if (pe->pbus) {
792 int count;
793
794 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
795 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
796 parent = pe->pbus->self;
797 if (pe->flags & PNV_IODA_PE_BUS_ALL)
798 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
799 else
800 count = 1;
801
802 switch(count) {
803 case 1: bcomp = OpalPciBusAll; break;
804 case 2: bcomp = OpalPciBus7Bits; break;
805 case 4: bcomp = OpalPciBus6Bits; break;
806 case 8: bcomp = OpalPciBus5Bits; break;
807 case 16: bcomp = OpalPciBus4Bits; break;
808 case 32: bcomp = OpalPciBus3Bits; break;
809 default:
810 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
811 count);
812 /* Do an exact match only */
813 bcomp = OpalPciBusAll;
814 }
815 rid_end = pe->rid + (count << 8);
816 } else {
Gavin Shan93e01a52016-05-20 16:41:34 +1000817#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800818 if (pe->flags & PNV_IODA_PE_VF)
819 parent = pe->parent_dev;
820 else
Gavin Shan93e01a52016-05-20 16:41:34 +1000821#endif
Wei Yang781a8682015-03-25 16:23:57 +0800822 parent = pe->pdev->bus->self;
823 bcomp = OpalPciBusAll;
824 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
825 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
826 rid_end = pe->rid + 1;
827 }
828
829 /* Clear the reverse map */
830 for (rid = pe->rid; rid < rid_end; rid++)
Gavin Shanc1275622016-05-20 16:41:29 +1000831 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
Wei Yang781a8682015-03-25 16:23:57 +0800832
833 /* Release from all parents PELT-V */
834 while (parent) {
835 struct pci_dn *pdn = pci_get_pdn(parent);
836 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
837 rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
838 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
839 /* XXX What to do in case of error ? */
840 }
841 parent = parent->bus->self;
842 }
843
Gavin Shanf951e512015-06-23 17:01:13 +1000844 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
Wei Yang781a8682015-03-25 16:23:57 +0800845 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
846
847 /* Disassociate PE in PELT */
848 rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
849 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
850 if (rc)
851 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
852 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
853 bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
854 if (rc)
855 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
856
857 pe->pbus = NULL;
858 pe->pdev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000859#ifdef CONFIG_PCI_IOV
Wei Yang781a8682015-03-25 16:23:57 +0800860 pe->parent_dev = NULL;
Gavin Shan93e01a52016-05-20 16:41:34 +1000861#endif
Wei Yang781a8682015-03-25 16:23:57 +0800862
863 return 0;
864}
Wei Yang781a8682015-03-25 16:23:57 +0800865
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800866static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000867{
868 struct pci_dev *parent;
869 uint8_t bcomp, dcomp, fcomp;
870 long rc, rid_end, rid;
871
872 /* Bus validation ? */
873 if (pe->pbus) {
874 int count;
875
876 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
877 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
878 parent = pe->pbus->self;
Gavin Shanfb446ad2012-08-20 03:49:14 +0000879 if (pe->flags & PNV_IODA_PE_BUS_ALL)
880 count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
881 else
882 count = 1;
883
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000884 switch(count) {
885 case 1: bcomp = OpalPciBusAll; break;
886 case 2: bcomp = OpalPciBus7Bits; break;
887 case 4: bcomp = OpalPciBus6Bits; break;
888 case 8: bcomp = OpalPciBus5Bits; break;
889 case 16: bcomp = OpalPciBus4Bits; break;
890 case 32: bcomp = OpalPciBus3Bits; break;
891 default:
Wei Yang781a8682015-03-25 16:23:57 +0800892 dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
893 count);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000894 /* Do an exact match only */
895 bcomp = OpalPciBusAll;
896 }
897 rid_end = pe->rid + (count << 8);
898 } else {
Wei Yang781a8682015-03-25 16:23:57 +0800899#ifdef CONFIG_PCI_IOV
900 if (pe->flags & PNV_IODA_PE_VF)
901 parent = pe->parent_dev;
902 else
903#endif /* CONFIG_PCI_IOV */
904 parent = pe->pdev->bus->self;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000905 bcomp = OpalPciBusAll;
906 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
907 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
908 rid_end = pe->rid + 1;
909 }
910
Gavin Shan631ad692013-11-04 16:32:46 +0800911 /*
912 * Associate PE in PELT. We need add the PE into the
913 * corresponding PELT-V as well. Otherwise, the error
914 * originated from the PE might contribute to other
915 * PEs.
916 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000917 rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
918 bcomp, dcomp, fcomp, OPAL_MAP_PE);
919 if (rc) {
920 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
921 return -ENXIO;
922 }
Gavin Shan631ad692013-11-04 16:32:46 +0800923
Alistair Popple5d2aa712015-12-17 13:43:13 +1100924 /*
925 * Configure PELTV. NPUs don't have a PELTV table so skip
926 * configuration on them.
927 */
928 if (phb->type != PNV_PHB_NPU)
929 pnv_ioda_set_peltv(phb, pe, true);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000930
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000931 /* Setup reverse map */
932 for (rid = pe->rid; rid < rid_end; rid++)
933 phb->ioda.pe_rmap[rid] = pe->pe_number;
934
935 /* Setup one MVTs on IODA1 */
Gavin Shan4773f762014-11-12 13:36:09 +1100936 if (phb->type != PNV_PHB_IODA1) {
937 pe->mve_number = 0;
938 goto out;
939 }
940
941 pe->mve_number = pe->pe_number;
942 rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
943 if (rc != OPAL_SUCCESS) {
944 pe_err(pe, "OPAL error %ld setting up MVE %d\n",
945 rc, pe->mve_number);
946 pe->mve_number = -1;
947 } else {
948 rc = opal_pci_set_mve_enable(phb->opal_id,
949 pe->mve_number, OPAL_ENABLE_MVE);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000950 if (rc) {
Gavin Shan4773f762014-11-12 13:36:09 +1100951 pe_err(pe, "OPAL error %ld enabling MVE %d\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000952 rc, pe->mve_number);
953 pe->mve_number = -1;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000954 }
Gavin Shan4773f762014-11-12 13:36:09 +1100955 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000956
Gavin Shan4773f762014-11-12 13:36:09 +1100957out:
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000958 return 0;
959}
960
Wei Yang781a8682015-03-25 16:23:57 +0800961#ifdef CONFIG_PCI_IOV
962static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
963{
964 struct pci_dn *pdn = pci_get_pdn(dev);
965 int i;
966 struct resource *res, res2;
967 resource_size_t size;
968 u16 num_vfs;
969
970 if (!dev->is_physfn)
971 return -EINVAL;
972
973 /*
974 * "offset" is in VFs. The M64 windows are sized so that when they
975 * are segmented, each segment is the same size as the IOV BAR.
976 * Each segment is in a separate PE, and the high order bits of the
977 * address are the PE number. Therefore, each VF's BAR is in a
978 * separate PE, and changing the IOV BAR start address changes the
979 * range of PEs the VFs are in.
980 */
981 num_vfs = pdn->num_vfs;
982 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
983 res = &dev->resource[i + PCI_IOV_RESOURCES];
984 if (!res->flags || !res->parent)
985 continue;
986
Wei Yang781a8682015-03-25 16:23:57 +0800987 /*
988 * The actual IOV BAR range is determined by the start address
989 * and the actual size for num_vfs VFs BAR. This check is to
990 * make sure that after shifting, the range will not overlap
991 * with another device.
992 */
993 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
994 res2.flags = res->flags;
995 res2.start = res->start + (size * offset);
996 res2.end = res2.start + (size * num_vfs) - 1;
997
998 if (res2.end > res->end) {
999 dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
1000 i, &res2, res, num_vfs, offset);
1001 return -EBUSY;
1002 }
1003 }
1004
1005 /*
1006 * After doing so, there would be a "hole" in the /proc/iomem when
1007 * offset is a positive value. It looks like the device return some
1008 * mmio back to the system, which actually no one could use it.
1009 */
1010 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1011 res = &dev->resource[i + PCI_IOV_RESOURCES];
1012 if (!res->flags || !res->parent)
1013 continue;
1014
Wei Yang781a8682015-03-25 16:23:57 +08001015 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1016 res2 = *res;
1017 res->start += size * offset;
1018
Wei Yang74703cc2015-07-20 18:14:58 +08001019 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1020 i, &res2, res, (offset > 0) ? "En" : "Dis",
1021 num_vfs, offset);
Wei Yang781a8682015-03-25 16:23:57 +08001022 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1023 }
1024 return 0;
1025}
1026#endif /* CONFIG_PCI_IOV */
1027
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001028static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001029{
1030 struct pci_controller *hose = pci_bus_to_host(dev->bus);
1031 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001032 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001033 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001034
1035 if (!pdn) {
1036 pr_err("%s: Device tree node not associated properly\n",
1037 pci_name(dev));
1038 return NULL;
1039 }
1040 if (pdn->pe_number != IODA_INVALID_PE)
1041 return NULL;
1042
Gavin Shan1e916772016-05-03 15:41:36 +10001043 pe = pnv_ioda_alloc_pe(phb);
1044 if (!pe) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001045 pr_warning("%s: Not enough PE# available, disabling device\n",
1046 pci_name(dev));
1047 return NULL;
1048 }
1049
1050 /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1051 * pointer in the PE data structure, both should be destroyed at the
1052 * same time. However, this needs to be looked at more closely again
1053 * once we actually start removing things (Hotplug, SR-IOV, ...)
1054 *
1055 * At some point we want to remove the PDN completely anyways
1056 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001057 pci_dev_get(dev);
1058 pdn->pcidev = dev;
Gavin Shan1e916772016-05-03 15:41:36 +10001059 pdn->pe_number = pe->pe_number;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001060 pe->flags = PNV_IODA_PE_DEV;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001061 pe->pdev = dev;
1062 pe->pbus = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001063 pe->mve_number = -1;
1064 pe->rid = dev->bus->number << 8 | pdn->devfn;
1065
1066 pe_info(pe, "Associated device to PE\n");
1067
1068 if (pnv_ioda_configure_pe(phb, pe)) {
1069 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001070 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001071 pdn->pe_number = IODA_INVALID_PE;
1072 pe->pdev = NULL;
1073 pci_dev_put(dev);
1074 return NULL;
1075 }
1076
Alexey Kardashevskiy1d4e89c2016-05-12 15:47:10 +10001077 /* Put PE to the list */
1078 list_add_tail(&pe->list, &phb->ioda.pe_list);
1079
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001080 return pe;
1081}
1082
1083static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1084{
1085 struct pci_dev *dev;
1086
1087 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001088 struct pci_dn *pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001089
1090 if (pdn == NULL) {
1091 pr_warn("%s: No device node associated with device !\n",
1092 pci_name(dev));
1093 continue;
1094 }
Gavin Shanccd1c192016-05-20 16:41:31 +10001095
1096 /*
1097 * In partial hotplug case, the PCI device might be still
1098 * associated with the PE and needn't attach it to the PE
1099 * again.
1100 */
1101 if (pdn->pe_number != IODA_INVALID_PE)
1102 continue;
1103
Gavin Shanc5f77002016-05-20 16:41:35 +10001104 pe->device_count++;
Alistair Popple94973b22015-12-17 13:43:11 +11001105 pdn->pcidev = dev;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001106 pdn->pe_number = pe->pe_number;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001107 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001108 pnv_ioda_setup_same_PE(dev->subordinate, pe);
1109 }
1110}
1111
Gavin Shanfb446ad2012-08-20 03:49:14 +00001112/*
1113 * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1114 * single PCI bus. Another one that contains the primary PCI bus and its
1115 * subordinate PCI devices and buses. The second type of PE is normally
1116 * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1117 */
Gavin Shan1e916772016-05-03 15:41:36 +10001118static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001119{
Gavin Shanfb446ad2012-08-20 03:49:14 +00001120 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001121 struct pnv_phb *phb = hose->private_data;
Gavin Shan1e916772016-05-03 15:41:36 +10001122 struct pnv_ioda_pe *pe = NULL;
Gavin Shanccd1c192016-05-20 16:41:31 +10001123 unsigned int pe_num;
1124
1125 /*
1126 * In partial hotplug case, the PE instance might be still alive.
1127 * We should reuse it instead of allocating a new one.
1128 */
1129 pe_num = phb->ioda.pe_rmap[bus->number << 8];
1130 if (pe_num != IODA_INVALID_PE) {
1131 pe = &phb->ioda.pe_array[pe_num];
1132 pnv_ioda_setup_same_PE(bus, pe);
1133 return NULL;
1134 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001135
Gavin Shan63803c32016-05-20 16:41:32 +10001136 /* PE number for root bus should have been reserved */
1137 if (pci_is_root_bus(bus) &&
1138 phb->ioda.root_pe_idx != IODA_INVALID_PE)
1139 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1140
Guo Chao262af552014-07-21 14:42:30 +10001141 /* Check if PE is determined by M64 */
Gavin Shan63803c32016-05-20 16:41:32 +10001142 if (!pe && phb->pick_m64_pe)
Gavin Shan1e916772016-05-03 15:41:36 +10001143 pe = phb->pick_m64_pe(bus, all);
Guo Chao262af552014-07-21 14:42:30 +10001144
1145 /* The PE number isn't pinned by M64 */
Gavin Shan1e916772016-05-03 15:41:36 +10001146 if (!pe)
1147 pe = pnv_ioda_alloc_pe(phb);
Guo Chao262af552014-07-21 14:42:30 +10001148
Gavin Shan1e916772016-05-03 15:41:36 +10001149 if (!pe) {
Gavin Shanfb446ad2012-08-20 03:49:14 +00001150 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1151 __func__, pci_domain_nr(bus), bus->number);
Gavin Shan1e916772016-05-03 15:41:36 +10001152 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001153 }
1154
Guo Chao262af552014-07-21 14:42:30 +10001155 pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001156 pe->pbus = bus;
1157 pe->pdev = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001158 pe->mve_number = -1;
Yinghai Lub918c622012-05-17 18:51:11 -07001159 pe->rid = bus->busn_res.start << 8;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001160
Gavin Shanfb446ad2012-08-20 03:49:14 +00001161 if (all)
1162 pe_info(pe, "Secondary bus %d..%d associated with PE#%d\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001163 bus->busn_res.start, bus->busn_res.end, pe->pe_number);
Gavin Shanfb446ad2012-08-20 03:49:14 +00001164 else
1165 pe_info(pe, "Secondary bus %d associated with PE#%d\n",
Gavin Shan1e916772016-05-03 15:41:36 +10001166 bus->busn_res.start, pe->pe_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001167
1168 if (pnv_ioda_configure_pe(phb, pe)) {
1169 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001170 pnv_ioda_free_pe(pe);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001171 pe->pbus = NULL;
Gavin Shan1e916772016-05-03 15:41:36 +10001172 return NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001173 }
1174
1175 /* Associate it with all child devices */
1176 pnv_ioda_setup_same_PE(bus, pe);
1177
Gavin Shan7ebdf952012-08-20 03:49:15 +00001178 /* Put PE to the list */
1179 list_add_tail(&pe->list, &phb->ioda.pe_list);
Gavin Shan1e916772016-05-03 15:41:36 +10001180
1181 return pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001182}
1183
Alistair Poppleb5215492016-01-11 16:53:49 +11001184static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
Alistair Popple5d2aa712015-12-17 13:43:13 +11001185{
Alistair Poppleb5215492016-01-11 16:53:49 +11001186 int pe_num, found_pe = false, rc;
1187 long rid;
1188 struct pnv_ioda_pe *pe;
1189 struct pci_dev *gpu_pdev;
1190 struct pci_dn *npu_pdn;
1191 struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1192 struct pnv_phb *phb = hose->private_data;
1193
1194 /*
1195 * Due to a hardware errata PE#0 on the NPU is reserved for
1196 * error handling. This means we only have three PEs remaining
1197 * which need to be assigned to four links, implying some
1198 * links must share PEs.
1199 *
1200 * To achieve this we assign PEs such that NPUs linking the
1201 * same GPU get assigned the same PE.
1202 */
1203 gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10001204 for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
Alistair Poppleb5215492016-01-11 16:53:49 +11001205 pe = &phb->ioda.pe_array[pe_num];
1206 if (!pe->pdev)
1207 continue;
1208
1209 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1210 /*
1211 * This device has the same peer GPU so should
1212 * be assigned the same PE as the existing
1213 * peer NPU.
1214 */
1215 dev_info(&npu_pdev->dev,
1216 "Associating to existing PE %d\n", pe_num);
1217 pci_dev_get(npu_pdev);
1218 npu_pdn = pci_get_pdn(npu_pdev);
1219 rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1220 npu_pdn->pcidev = npu_pdev;
1221 npu_pdn->pe_number = pe_num;
Alistair Poppleb5215492016-01-11 16:53:49 +11001222 phb->ioda.pe_rmap[rid] = pe->pe_number;
1223
1224 /* Map the PE to this link */
1225 rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1226 OpalPciBusAll,
1227 OPAL_COMPARE_RID_DEVICE_NUMBER,
1228 OPAL_COMPARE_RID_FUNCTION_NUMBER,
1229 OPAL_MAP_PE);
1230 WARN_ON(rc != OPAL_SUCCESS);
1231 found_pe = true;
1232 break;
1233 }
1234 }
1235
1236 if (!found_pe)
1237 /*
1238 * Could not find an existing PE so allocate a new
1239 * one.
1240 */
1241 return pnv_ioda_setup_dev_PE(npu_pdev);
1242 else
1243 return pe;
1244}
1245
1246static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1247{
Alistair Popple5d2aa712015-12-17 13:43:13 +11001248 struct pci_dev *pdev;
1249
1250 list_for_each_entry(pdev, &bus->devices, bus_list)
Alistair Poppleb5215492016-01-11 16:53:49 +11001251 pnv_ioda_setup_npu_PE(pdev);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001252}
1253
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001254static void pnv_pci_ioda_setup_PEs(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00001255{
1256 struct pci_controller *hose, *tmp;
Guo Chao262af552014-07-21 14:42:30 +10001257 struct pnv_phb *phb;
Gavin Shanfb446ad2012-08-20 03:49:14 +00001258
1259 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
Guo Chao262af552014-07-21 14:42:30 +10001260 phb = hose->private_data;
Alistair Popple08f48f32016-01-11 16:53:50 +11001261 if (phb->type == PNV_PHB_NPU) {
1262 /* PE#0 is needed for error reporting */
1263 pnv_ioda_reserve_pe(phb, 0);
Alistair Poppleb5215492016-01-11 16:53:49 +11001264 pnv_ioda_setup_npu_PEs(hose->bus);
Gavin Shanccd1c192016-05-20 16:41:31 +10001265 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001266 }
1267}
1268
Gavin Shana8b2f822015-03-25 16:23:52 +08001269#ifdef CONFIG_PCI_IOV
Wei Yangee8222f2015-10-22 09:22:16 +08001270static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001271{
1272 struct pci_bus *bus;
1273 struct pci_controller *hose;
1274 struct pnv_phb *phb;
1275 struct pci_dn *pdn;
Wei Yang02639b02015-03-25 16:23:59 +08001276 int i, j;
Wei Yangee8222f2015-10-22 09:22:16 +08001277 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001278
1279 bus = pdev->bus;
1280 hose = pci_bus_to_host(bus);
1281 phb = hose->private_data;
1282 pdn = pci_get_pdn(pdev);
1283
Wei Yangee8222f2015-10-22 09:22:16 +08001284 if (pdn->m64_single_mode)
1285 m64_bars = num_vfs;
1286 else
1287 m64_bars = 1;
1288
Wei Yang02639b02015-03-25 16:23:59 +08001289 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
Wei Yangee8222f2015-10-22 09:22:16 +08001290 for (j = 0; j < m64_bars; j++) {
1291 if (pdn->m64_map[j][i] == IODA_INVALID_M64)
Wei Yang02639b02015-03-25 16:23:59 +08001292 continue;
1293 opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001294 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1295 clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1296 pdn->m64_map[j][i] = IODA_INVALID_M64;
Wei Yang02639b02015-03-25 16:23:59 +08001297 }
Wei Yang781a8682015-03-25 16:23:57 +08001298
Wei Yangee8222f2015-10-22 09:22:16 +08001299 kfree(pdn->m64_map);
Wei Yang781a8682015-03-25 16:23:57 +08001300 return 0;
1301}
1302
Wei Yang02639b02015-03-25 16:23:59 +08001303static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
Wei Yang781a8682015-03-25 16:23:57 +08001304{
1305 struct pci_bus *bus;
1306 struct pci_controller *hose;
1307 struct pnv_phb *phb;
1308 struct pci_dn *pdn;
1309 unsigned int win;
1310 struct resource *res;
Wei Yang02639b02015-03-25 16:23:59 +08001311 int i, j;
Wei Yang781a8682015-03-25 16:23:57 +08001312 int64_t rc;
Wei Yang02639b02015-03-25 16:23:59 +08001313 int total_vfs;
1314 resource_size_t size, start;
1315 int pe_num;
Wei Yangee8222f2015-10-22 09:22:16 +08001316 int m64_bars;
Wei Yang781a8682015-03-25 16:23:57 +08001317
1318 bus = pdev->bus;
1319 hose = pci_bus_to_host(bus);
1320 phb = hose->private_data;
1321 pdn = pci_get_pdn(pdev);
Wei Yang02639b02015-03-25 16:23:59 +08001322 total_vfs = pci_sriov_get_totalvfs(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001323
Wei Yangee8222f2015-10-22 09:22:16 +08001324 if (pdn->m64_single_mode)
1325 m64_bars = num_vfs;
1326 else
1327 m64_bars = 1;
Wei Yang02639b02015-03-25 16:23:59 +08001328
Wei Yangee8222f2015-10-22 09:22:16 +08001329 pdn->m64_map = kmalloc(sizeof(*pdn->m64_map) * m64_bars, GFP_KERNEL);
1330 if (!pdn->m64_map)
1331 return -ENOMEM;
1332 /* Initialize the m64_map to IODA_INVALID_M64 */
1333 for (i = 0; i < m64_bars ; i++)
1334 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1335 pdn->m64_map[i][j] = IODA_INVALID_M64;
1336
Wei Yang781a8682015-03-25 16:23:57 +08001337
1338 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1339 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1340 if (!res->flags || !res->parent)
1341 continue;
1342
Wei Yangee8222f2015-10-22 09:22:16 +08001343 for (j = 0; j < m64_bars; j++) {
Wei Yang02639b02015-03-25 16:23:59 +08001344 do {
1345 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1346 phb->ioda.m64_bar_idx + 1, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001347
Wei Yang02639b02015-03-25 16:23:59 +08001348 if (win >= phb->ioda.m64_bar_idx + 1)
1349 goto m64_failed;
1350 } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
Wei Yang781a8682015-03-25 16:23:57 +08001351
Wei Yangee8222f2015-10-22 09:22:16 +08001352 pdn->m64_map[j][i] = win;
Wei Yang781a8682015-03-25 16:23:57 +08001353
Wei Yangee8222f2015-10-22 09:22:16 +08001354 if (pdn->m64_single_mode) {
Wei Yang02639b02015-03-25 16:23:59 +08001355 size = pci_iov_resource_size(pdev,
1356 PCI_IOV_RESOURCES + i);
Wei Yang02639b02015-03-25 16:23:59 +08001357 start = res->start + size * j;
1358 } else {
1359 size = resource_size(res);
1360 start = res->start;
1361 }
1362
1363 /* Map the M64 here */
Wei Yangee8222f2015-10-22 09:22:16 +08001364 if (pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001365 pe_num = pdn->pe_num_map[j];
Wei Yang02639b02015-03-25 16:23:59 +08001366 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1367 pe_num, OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001368 pdn->m64_map[j][i], 0);
Wei Yang02639b02015-03-25 16:23:59 +08001369 }
1370
1371 rc = opal_pci_set_phb_mem_window(phb->opal_id,
Wei Yang781a8682015-03-25 16:23:57 +08001372 OPAL_M64_WINDOW_TYPE,
Wei Yangee8222f2015-10-22 09:22:16 +08001373 pdn->m64_map[j][i],
Wei Yang02639b02015-03-25 16:23:59 +08001374 start,
Wei Yang781a8682015-03-25 16:23:57 +08001375 0, /* unused */
Wei Yang02639b02015-03-25 16:23:59 +08001376 size);
Wei Yang781a8682015-03-25 16:23:57 +08001377
Wei Yang02639b02015-03-25 16:23:59 +08001378
1379 if (rc != OPAL_SUCCESS) {
1380 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1381 win, rc);
1382 goto m64_failed;
1383 }
1384
Wei Yangee8222f2015-10-22 09:22:16 +08001385 if (pdn->m64_single_mode)
Wei Yang02639b02015-03-25 16:23:59 +08001386 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001387 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
Wei Yang02639b02015-03-25 16:23:59 +08001388 else
1389 rc = opal_pci_phb_mmio_enable(phb->opal_id,
Wei Yangee8222f2015-10-22 09:22:16 +08001390 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
Wei Yang02639b02015-03-25 16:23:59 +08001391
1392 if (rc != OPAL_SUCCESS) {
1393 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1394 win, rc);
1395 goto m64_failed;
1396 }
Wei Yang781a8682015-03-25 16:23:57 +08001397 }
1398 }
1399 return 0;
1400
1401m64_failed:
Wei Yangee8222f2015-10-22 09:22:16 +08001402 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001403 return -EBUSY;
1404}
1405
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001406static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1407 int num);
1408static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1409
Wei Yang781a8682015-03-25 16:23:57 +08001410static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1411{
Wei Yang781a8682015-03-25 16:23:57 +08001412 struct iommu_table *tbl;
Wei Yang781a8682015-03-25 16:23:57 +08001413 int64_t rc;
1414
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001415 tbl = pe->table_group.tables[0];
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001416 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
Wei Yang781a8682015-03-25 16:23:57 +08001417 if (rc)
1418 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1419
Alexey Kardashevskiyc035e372015-06-05 16:35:21 +10001420 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001421 if (pe->table_group.group) {
1422 iommu_group_put(pe->table_group.group);
1423 BUG_ON(pe->table_group.group);
Alexey Kardashevskiyac9a5882015-06-05 16:34:56 +10001424 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10001425 pnv_pci_ioda2_table_free_pages(tbl);
Wei Yang781a8682015-03-25 16:23:57 +08001426 iommu_free_table(tbl, of_node_full_name(dev->dev.of_node));
Wei Yang781a8682015-03-25 16:23:57 +08001427}
1428
Wei Yangee8222f2015-10-22 09:22:16 +08001429static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
Wei Yang781a8682015-03-25 16:23:57 +08001430{
1431 struct pci_bus *bus;
1432 struct pci_controller *hose;
1433 struct pnv_phb *phb;
1434 struct pnv_ioda_pe *pe, *pe_n;
1435 struct pci_dn *pdn;
1436
1437 bus = pdev->bus;
1438 hose = pci_bus_to_host(bus);
1439 phb = hose->private_data;
Wei Yang02639b02015-03-25 16:23:59 +08001440 pdn = pci_get_pdn(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001441
1442 if (!pdev->is_physfn)
1443 return;
1444
Wei Yang781a8682015-03-25 16:23:57 +08001445 list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1446 if (pe->parent_dev != pdev)
1447 continue;
1448
1449 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1450
1451 /* Remove from list */
1452 mutex_lock(&phb->ioda.pe_list_mutex);
1453 list_del(&pe->list);
1454 mutex_unlock(&phb->ioda.pe_list_mutex);
1455
1456 pnv_ioda_deconfigure_pe(phb, pe);
1457
Gavin Shan1e916772016-05-03 15:41:36 +10001458 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001459 }
1460}
1461
1462void pnv_pci_sriov_disable(struct pci_dev *pdev)
1463{
1464 struct pci_bus *bus;
1465 struct pci_controller *hose;
1466 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001467 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001468 struct pci_dn *pdn;
1469 struct pci_sriov *iov;
Wei Yangbe283ee2015-10-22 09:22:19 +08001470 u16 num_vfs, i;
Wei Yang781a8682015-03-25 16:23:57 +08001471
1472 bus = pdev->bus;
1473 hose = pci_bus_to_host(bus);
1474 phb = hose->private_data;
1475 pdn = pci_get_pdn(pdev);
1476 iov = pdev->sriov;
1477 num_vfs = pdn->num_vfs;
1478
1479 /* Release VF PEs */
Wei Yangee8222f2015-10-22 09:22:16 +08001480 pnv_ioda_release_vf_PE(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001481
1482 if (phb->type == PNV_PHB_IODA2) {
Wei Yangee8222f2015-10-22 09:22:16 +08001483 if (!pdn->m64_single_mode)
Wei Yangbe283ee2015-10-22 09:22:19 +08001484 pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001485
1486 /* Release M64 windows */
Wei Yangee8222f2015-10-22 09:22:16 +08001487 pnv_pci_vf_release_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001488
1489 /* Release PE numbers */
Wei Yangbe283ee2015-10-22 09:22:19 +08001490 if (pdn->m64_single_mode) {
1491 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001492 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1493 continue;
1494
1495 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1496 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001497 }
1498 } else
1499 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1500 /* Releasing pe_num_map */
1501 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001502 }
1503}
1504
1505static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1506 struct pnv_ioda_pe *pe);
1507static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1508{
1509 struct pci_bus *bus;
1510 struct pci_controller *hose;
1511 struct pnv_phb *phb;
1512 struct pnv_ioda_pe *pe;
1513 int pe_num;
1514 u16 vf_index;
1515 struct pci_dn *pdn;
1516
1517 bus = pdev->bus;
1518 hose = pci_bus_to_host(bus);
1519 phb = hose->private_data;
1520 pdn = pci_get_pdn(pdev);
1521
1522 if (!pdev->is_physfn)
1523 return;
1524
1525 /* Reserve PE for each VF */
1526 for (vf_index = 0; vf_index < num_vfs; vf_index++) {
Oliver O'Halloranb25c67a2019-10-28 19:54:22 +11001527 int vf_devfn = pci_iov_virtfn_devfn(pdev, vf_index);
1528 int vf_bus = pci_iov_virtfn_bus(pdev, vf_index);
1529 struct pci_dn *vf_pdn;
1530
Wei Yangbe283ee2015-10-22 09:22:19 +08001531 if (pdn->m64_single_mode)
1532 pe_num = pdn->pe_num_map[vf_index];
1533 else
1534 pe_num = *pdn->pe_num_map + vf_index;
Wei Yang781a8682015-03-25 16:23:57 +08001535
1536 pe = &phb->ioda.pe_array[pe_num];
1537 pe->pe_number = pe_num;
1538 pe->phb = phb;
1539 pe->flags = PNV_IODA_PE_VF;
1540 pe->pbus = NULL;
1541 pe->parent_dev = pdev;
Wei Yang781a8682015-03-25 16:23:57 +08001542 pe->mve_number = -1;
Oliver O'Halloranb25c67a2019-10-28 19:54:22 +11001543 pe->rid = (vf_bus << 8) | vf_devfn;
Wei Yang781a8682015-03-25 16:23:57 +08001544
1545 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%d\n",
1546 hose->global_number, pdev->bus->number,
Oliver O'Halloranb25c67a2019-10-28 19:54:22 +11001547 PCI_SLOT(vf_devfn), PCI_FUNC(vf_devfn), pe_num);
Wei Yang781a8682015-03-25 16:23:57 +08001548
1549 if (pnv_ioda_configure_pe(phb, pe)) {
1550 /* XXX What do we do here ? */
Gavin Shan1e916772016-05-03 15:41:36 +10001551 pnv_ioda_free_pe(pe);
Wei Yang781a8682015-03-25 16:23:57 +08001552 pe->pdev = NULL;
1553 continue;
1554 }
1555
Wei Yang781a8682015-03-25 16:23:57 +08001556 /* Put PE to the list */
1557 mutex_lock(&phb->ioda.pe_list_mutex);
1558 list_add_tail(&pe->list, &phb->ioda.pe_list);
1559 mutex_unlock(&phb->ioda.pe_list_mutex);
1560
Oliver O'Halloranb25c67a2019-10-28 19:54:22 +11001561 /* associate this pe to it's pdn */
1562 list_for_each_entry(vf_pdn, &pdn->parent->child_list, list) {
1563 if (vf_pdn->busno == vf_bus &&
1564 vf_pdn->devfn == vf_devfn) {
1565 vf_pdn->pe_number = pe_num;
1566 break;
1567 }
1568 }
1569
Wei Yang781a8682015-03-25 16:23:57 +08001570 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1571 }
1572}
1573
1574int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1575{
1576 struct pci_bus *bus;
1577 struct pci_controller *hose;
1578 struct pnv_phb *phb;
Gavin Shan1e916772016-05-03 15:41:36 +10001579 struct pnv_ioda_pe *pe;
Wei Yang781a8682015-03-25 16:23:57 +08001580 struct pci_dn *pdn;
1581 int ret;
Wei Yangbe283ee2015-10-22 09:22:19 +08001582 u16 i;
Wei Yang781a8682015-03-25 16:23:57 +08001583
1584 bus = pdev->bus;
1585 hose = pci_bus_to_host(bus);
1586 phb = hose->private_data;
1587 pdn = pci_get_pdn(pdev);
1588
1589 if (phb->type == PNV_PHB_IODA2) {
Wei Yangb0331852015-10-22 09:22:14 +08001590 if (!pdn->vfs_expanded) {
1591 dev_info(&pdev->dev, "don't support this SRIOV device"
1592 " with non 64bit-prefetchable IOV BAR\n");
1593 return -ENOSPC;
1594 }
1595
Wei Yangee8222f2015-10-22 09:22:16 +08001596 /*
1597 * When M64 BARs functions in Single PE mode, the number of VFs
1598 * could be enabled must be less than the number of M64 BARs.
1599 */
1600 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1601 dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1602 return -EBUSY;
1603 }
1604
Wei Yangbe283ee2015-10-22 09:22:19 +08001605 /* Allocating pe_num_map */
1606 if (pdn->m64_single_mode)
1607 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map) * num_vfs,
1608 GFP_KERNEL);
1609 else
1610 pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1611
1612 if (!pdn->pe_num_map)
1613 return -ENOMEM;
1614
1615 if (pdn->m64_single_mode)
1616 for (i = 0; i < num_vfs; i++)
1617 pdn->pe_num_map[i] = IODA_INVALID_PE;
1618
Wei Yang781a8682015-03-25 16:23:57 +08001619 /* Calculate available PE for required VFs */
Wei Yangbe283ee2015-10-22 09:22:19 +08001620 if (pdn->m64_single_mode) {
1621 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001622 pe = pnv_ioda_alloc_pe(phb);
1623 if (!pe) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001624 ret = -EBUSY;
1625 goto m64_failed;
1626 }
Gavin Shan1e916772016-05-03 15:41:36 +10001627
1628 pdn->pe_num_map[i] = pe->pe_number;
Wei Yangbe283ee2015-10-22 09:22:19 +08001629 }
1630 } else {
1631 mutex_lock(&phb->ioda.pe_alloc_mutex);
1632 *pdn->pe_num_map = bitmap_find_next_zero_area(
Gavin Shan92b8f132016-05-03 15:41:24 +10001633 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
Wei Yangbe283ee2015-10-22 09:22:19 +08001634 0, num_vfs, 0);
Gavin Shan92b8f132016-05-03 15:41:24 +10001635 if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001636 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1637 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1638 kfree(pdn->pe_num_map);
1639 return -EBUSY;
1640 }
1641 bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001642 mutex_unlock(&phb->ioda.pe_alloc_mutex);
Wei Yang781a8682015-03-25 16:23:57 +08001643 }
Wei Yang781a8682015-03-25 16:23:57 +08001644 pdn->num_vfs = num_vfs;
Wei Yang781a8682015-03-25 16:23:57 +08001645
1646 /* Assign M64 window accordingly */
Wei Yang02639b02015-03-25 16:23:59 +08001647 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
Wei Yang781a8682015-03-25 16:23:57 +08001648 if (ret) {
1649 dev_info(&pdev->dev, "Not enough M64 window resources\n");
1650 goto m64_failed;
1651 }
1652
1653 /*
1654 * When using one M64 BAR to map one IOV BAR, we need to shift
1655 * the IOV BAR according to the PE# allocated to the VFs.
1656 * Otherwise, the PE# for the VF will conflict with others.
1657 */
Wei Yangee8222f2015-10-22 09:22:16 +08001658 if (!pdn->m64_single_mode) {
Wei Yangbe283ee2015-10-22 09:22:19 +08001659 ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
Wei Yang02639b02015-03-25 16:23:59 +08001660 if (ret)
1661 goto m64_failed;
1662 }
Wei Yang781a8682015-03-25 16:23:57 +08001663 }
1664
1665 /* Setup VF PEs */
1666 pnv_ioda_setup_vf_PE(pdev, num_vfs);
1667
1668 return 0;
1669
1670m64_failed:
Wei Yangbe283ee2015-10-22 09:22:19 +08001671 if (pdn->m64_single_mode) {
1672 for (i = 0; i < num_vfs; i++) {
Gavin Shan1e916772016-05-03 15:41:36 +10001673 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1674 continue;
1675
1676 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1677 pnv_ioda_free_pe(pe);
Wei Yangbe283ee2015-10-22 09:22:19 +08001678 }
1679 } else
1680 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1681
1682 /* Releasing pe_num_map */
1683 kfree(pdn->pe_num_map);
Wei Yang781a8682015-03-25 16:23:57 +08001684
1685 return ret;
1686}
1687
Gavin Shana8b2f822015-03-25 16:23:52 +08001688int pcibios_sriov_disable(struct pci_dev *pdev)
1689{
Wei Yang781a8682015-03-25 16:23:57 +08001690 pnv_pci_sriov_disable(pdev);
1691
Gavin Shana8b2f822015-03-25 16:23:52 +08001692 /* Release PCI data */
1693 remove_dev_pci_data(pdev);
1694 return 0;
1695}
1696
1697int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1698{
1699 /* Allocate PCI data */
1700 add_dev_pci_data(pdev);
Wei Yang781a8682015-03-25 16:23:57 +08001701
Wei Yangee8222f2015-10-22 09:22:16 +08001702 return pnv_pci_sriov_enable(pdev, num_vfs);
Gavin Shana8b2f822015-03-25 16:23:52 +08001703}
1704#endif /* CONFIG_PCI_IOV */
1705
Gavin Shan959c9bd2013-04-25 19:21:02 +00001706static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001707{
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00001708 struct pci_dn *pdn = pci_get_pdn(pdev);
Gavin Shan959c9bd2013-04-25 19:21:02 +00001709 struct pnv_ioda_pe *pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001710
Gavin Shan959c9bd2013-04-25 19:21:02 +00001711 /*
1712 * The function can be called while the PE#
1713 * hasn't been assigned. Do nothing for the
1714 * case.
1715 */
1716 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1717 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001718
Gavin Shan959c9bd2013-04-25 19:21:02 +00001719 pe = &phb->ioda.pe_array[pdn->pe_number];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001720 WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
Alexey Kardashevskiy0e1ffef2015-08-27 16:01:16 +10001721 set_dma_offset(&pdev->dev, pe->tce_bypass_base);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001722 set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001723 /*
1724 * Note: iommu_add_device() will fail here as
1725 * for physical PE: the device is already added by now;
1726 * for virtual PE: sysfs entries are not ready yet and
1727 * tce_iommu_bus_notifier will add the device to a group later.
1728 */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00001729}
1730
Daniel Axtens763d2d82015-04-28 15:12:07 +10001731static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001732{
Daniel Axtens763d2d82015-04-28 15:12:07 +10001733 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1734 struct pnv_phb *phb = hose->private_data;
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001735 struct pci_dn *pdn = pci_get_pdn(pdev);
1736 struct pnv_ioda_pe *pe;
1737 uint64_t top;
1738 bool bypass = false;
1739
1740 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1741 return -ENODEV;;
1742
1743 pe = &phb->ioda.pe_array[pdn->pe_number];
1744 if (pe->tce_bypass_enabled) {
1745 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1746 bypass = (dma_mask >= top);
1747 }
1748
1749 if (bypass) {
1750 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1751 set_dma_ops(&pdev->dev, &dma_direct_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001752 } else {
1753 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1754 set_dma_ops(&pdev->dev, &dma_iommu_ops);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001755 }
Brian W Harta32305b2014-07-31 14:24:37 -05001756 *pdev->dev.dma_mask = dma_mask;
Alistair Popple5d2aa712015-12-17 13:43:13 +11001757
1758 /* Update peer npu devices */
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10001759 pnv_npu_try_dma_set_bypass(pdev, bypass);
Alistair Popple5d2aa712015-12-17 13:43:13 +11001760
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11001761 return 0;
1762}
1763
Andrew Donnellan53522982015-08-07 13:45:54 +10001764static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001765{
Andrew Donnellan53522982015-08-07 13:45:54 +10001766 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1767 struct pnv_phb *phb = hose->private_data;
Gavin Shanfe7e85c2014-09-30 12:39:10 +10001768 struct pci_dn *pdn = pci_get_pdn(pdev);
1769 struct pnv_ioda_pe *pe;
1770 u64 end, mask;
1771
1772 if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1773 return 0;
1774
1775 pe = &phb->ioda.pe_array[pdn->pe_number];
1776 if (!pe->tce_bypass_enabled)
1777 return __dma_get_required_mask(&pdev->dev);
1778
1779
1780 end = pe->tce_bypass_base + memblock_end_of_DRAM();
1781 mask = 1ULL << (fls64(end) - 1);
1782 mask += mask - 1;
1783
1784 return mask;
1785}
1786
Gavin Shandff4a392014-07-15 17:00:55 +10001787static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001788 struct pci_bus *bus)
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001789{
1790 struct pci_dev *dev;
1791
1792 list_for_each_entry(dev, &bus->devices, bus_list) {
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001793 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
Benjamin Herrenschmidte91c2512015-06-24 15:25:27 +10001794 set_dma_offset(&dev->dev, pe->tce_bypass_base);
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10001795 iommu_add_device(&dev->dev);
Gavin Shandff4a392014-07-15 17:00:55 +10001796
Alexey Kardashevskiy5c89a872015-06-18 11:41:36 +10001797 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10001798 pnv_ioda_setup_bus_dma(pe, dev->subordinate);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10001799 }
1800}
1801
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001802static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1803 bool real_mode)
1804{
1805 return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1806 (phb->regs + 0x210);
1807}
1808
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001809static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001810 unsigned long index, unsigned long npages, bool rm)
Gavin Shan4cce9552013-04-25 19:21:00 +00001811{
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10001812 struct iommu_table_group_link *tgl = list_first_entry_or_null(
1813 &tbl->it_group_list, struct iommu_table_group_link,
1814 next);
1815 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10001816 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001817 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001818 unsigned long start, end, inc;
1819
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001820 start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1821 end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1822 npages - 1);
Gavin Shan4cce9552013-04-25 19:21:00 +00001823
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001824 /* p7ioc-style invalidation, 2 TCEs per write */
1825 start |= (1ull << 63);
1826 end |= (1ull << 63);
1827 inc = 16;
Gavin Shan4cce9552013-04-25 19:21:00 +00001828 end |= inc - 1; /* round up end to be different than start */
1829
1830 mb(); /* Ensure above stores are visible */
1831 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001832 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001833 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001834 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001835 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001836 start += inc;
1837 }
1838
1839 /*
1840 * The iommu layer will do another mb() for us on build()
1841 * and we don't care on free()
1842 */
1843}
1844
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001845static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1846 long npages, unsigned long uaddr,
1847 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001848 unsigned long attrs)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001849{
1850 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1851 attrs);
1852
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001853 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001854 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001855
1856 return ret;
1857}
1858
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001859#ifdef CONFIG_IOMMU_API
1860static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1861 unsigned long *hpa, enum dma_data_direction *direction)
1862{
1863 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1864
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001865 if (!ret)
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001866 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001867
1868 return ret;
1869}
1870#endif
1871
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001872static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1873 long npages)
1874{
1875 pnv_tce_free(tbl, index, npages);
1876
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001877 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001878}
1879
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001880static struct iommu_table_ops pnv_ioda1_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001881 .set = pnv_ioda1_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10001882#ifdef CONFIG_IOMMU_API
1883 .exchange = pnv_ioda1_tce_xchg,
1884#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001885 .clear = pnv_ioda1_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10001886 .get = pnv_tce_get,
1887};
1888
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001889#define PHB3_TCE_KILL_INVAL_ALL PPC_BIT(0)
1890#define PHB3_TCE_KILL_INVAL_PE PPC_BIT(1)
1891#define PHB3_TCE_KILL_INVAL_ONE PPC_BIT(2)
Alexey Kardashevskiybef92532016-04-29 18:55:17 +10001892
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001893void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001894{
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001895 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001896 const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001897
1898 mb(); /* Ensure previous TCE table stores are visible */
1899 if (rm)
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001900 __raw_rm_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001901 else
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001902 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001903}
1904
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001905static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001906{
1907 /* 01xb - invalidate TCEs that match the specified PE# */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001908 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001909 unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001910
1911 mb(); /* Ensure above stores are visible */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001912 __raw_writeq(cpu_to_be64(val), invalidate);
Alexey Kardashevskiy5780fb02015-06-05 16:35:12 +10001913}
1914
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001915static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
1916 unsigned shift, unsigned long index,
1917 unsigned long npages)
Gavin Shan4cce9552013-04-25 19:21:00 +00001918{
Alexey Kardashevskiy4d902192016-08-03 18:40:45 +10001919 __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
Gavin Shan4cce9552013-04-25 19:21:00 +00001920 unsigned long start, end, inc;
Gavin Shan4cce9552013-04-25 19:21:00 +00001921
1922 /* We'll invalidate DMA address in PE scope */
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10001923 start = PHB3_TCE_KILL_INVAL_ONE;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10001924 start |= (pe->pe_number & 0xFF);
Gavin Shan4cce9552013-04-25 19:21:00 +00001925 end = start;
1926
1927 /* Figure out the start, end and step */
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001928 start |= (index << shift);
1929 end |= ((index + npages - 1) << shift);
Alexey Kardashevskiyb0376c92014-06-06 18:44:01 +10001930 inc = (0x1ull << shift);
Gavin Shan4cce9552013-04-25 19:21:00 +00001931 mb();
1932
1933 while (start <= end) {
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001934 if (rm)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001935 __raw_rm_writeq(cpu_to_be64(start), invalidate);
Alexey Kardashevskiy8e0a1612013-08-28 18:37:43 +10001936 else
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +11001937 __raw_writeq(cpu_to_be64(start), invalidate);
Gavin Shan4cce9552013-04-25 19:21:00 +00001938 start += inc;
1939 }
1940}
1941
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001942static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
1943{
1944 struct pnv_phb *phb = pe->phb;
1945
1946 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1947 pnv_pci_phb3_tce_invalidate_pe(pe);
1948 else
1949 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
1950 pe->pe_number, 0, 0, 0);
1951}
1952
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001953static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1954 unsigned long index, unsigned long npages, bool rm)
1955{
1956 struct iommu_table_group_link *tgl;
1957
1958 list_for_each_entry_rcu(tgl, &tbl->it_group_list, next) {
1959 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1960 struct pnv_ioda_pe, table_group);
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001961 struct pnv_phb *phb = pe->phb;
1962 unsigned int shift = tbl->it_page_shift;
1963
1964 if (phb->type == PNV_PHB_NPU) {
Alexey Kardashevskiy0bbcdb42016-04-29 18:55:18 +10001965 /*
1966 * The NVLink hardware does not support TCE kill
1967 * per TCE entry so we have to invalidate
1968 * the entire cache for it.
1969 */
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001970 pnv_pci_phb3_tce_invalidate_entire(phb, rm);
Alexey Kardashevskiy85674862016-04-29 18:55:23 +10001971 continue;
1972 }
Benjamin Herrenschmidtf0228c42016-07-08 16:37:15 +10001973 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1974 pnv_pci_phb3_tce_invalidate(pe, rm, shift,
1975 index, npages);
1976 else if (rm)
1977 opal_rm_pci_tce_kill(phb->opal_id,
1978 OPAL_PCI_TCE_KILL_PAGES,
1979 pe->pe_number, 1u << shift,
1980 index << shift, npages);
1981 else
1982 opal_pci_tce_kill(phb->opal_id,
1983 OPAL_PCI_TCE_KILL_PAGES,
1984 pe->pe_number, 1u << shift,
1985 index << shift, npages);
Alexey Kardashevskiye57080f2015-06-05 16:35:13 +10001986 }
1987}
1988
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001989static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1990 long npages, unsigned long uaddr,
1991 enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001992 unsigned long attrs)
Gavin Shan4cce9552013-04-25 19:21:00 +00001993{
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001994 int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1995 attrs);
Gavin Shan4cce9552013-04-25 19:21:00 +00001996
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10001997 if (!ret)
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10001998 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
1999
2000 return ret;
2001}
2002
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002003#ifdef CONFIG_IOMMU_API
2004static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2005 unsigned long *hpa, enum dma_data_direction *direction)
2006{
2007 long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2008
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002009 if (!ret)
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002010 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2011
2012 return ret;
2013}
2014#endif
2015
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002016static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2017 long npages)
2018{
2019 pnv_tce_free(tbl, index, npages);
2020
Benjamin Herrenschmidt08acce12016-07-08 16:37:13 +10002021 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
Gavin Shan4cce9552013-04-25 19:21:00 +00002022}
2023
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002024static void pnv_ioda2_table_free(struct iommu_table *tbl)
2025{
2026 pnv_pci_ioda2_table_free_pages(tbl);
2027 iommu_free_table(tbl, "pnv");
2028}
2029
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002030static struct iommu_table_ops pnv_ioda2_iommu_ops = {
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002031 .set = pnv_ioda2_tce_build,
Alexey Kardashevskiy05c6cfb2015-06-05 16:35:15 +10002032#ifdef CONFIG_IOMMU_API
2033 .exchange = pnv_ioda2_tce_xchg,
2034#endif
Alexey Kardashevskiydecbda22015-06-05 16:35:07 +10002035 .clear = pnv_ioda2_tce_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002036 .get = pnv_tce_get,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002037 .free = pnv_ioda2_table_free,
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002038};
2039
Gavin Shan801846d2016-05-03 15:41:34 +10002040static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2041{
2042 unsigned int *weight = (unsigned int *)data;
2043
2044 /* This is quite simplistic. The "base" weight of a device
2045 * is 10. 0 means no DMA is to be accounted for it.
2046 */
2047 if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2048 return 0;
2049
2050 if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2051 dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2052 dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2053 *weight += 3;
2054 else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2055 *weight += 15;
2056 else
2057 *weight += 10;
2058
2059 return 0;
2060}
2061
2062static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2063{
2064 unsigned int weight = 0;
2065
2066 /* SRIOV VF has same DMA32 weight as its PF */
2067#ifdef CONFIG_PCI_IOV
2068 if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2069 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2070 return weight;
2071 }
2072#endif
2073
2074 if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2075 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2076 } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2077 struct pci_dev *pdev;
2078
2079 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2080 pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2081 } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2082 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2083 }
2084
2085 return weight;
2086}
2087
Gavin Shanb30d9362016-05-03 15:41:32 +10002088static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
Gavin Shan2b923ed2016-05-05 12:04:16 +10002089 struct pnv_ioda_pe *pe)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002090{
2091
2092 struct page *tce_mem = NULL;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002093 struct iommu_table *tbl;
Gavin Shan2b923ed2016-05-05 12:04:16 +10002094 unsigned int weight, total_weight = 0;
2095 unsigned int tce32_segsz, base, segs, avail, i;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002096 int64_t rc;
2097 void *addr;
2098
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002099 /* XXX FIXME: Handle 64-bit only DMA devices */
2100 /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2101 /* XXX FIXME: Allocate multi-level tables on PHB3 */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002102 weight = pnv_pci_ioda_pe_dma_weight(pe);
2103 if (!weight)
2104 return;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002105
Gavin Shan2b923ed2016-05-05 12:04:16 +10002106 pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2107 &total_weight);
2108 segs = (weight * phb->ioda.dma32_count) / total_weight;
2109 if (!segs)
2110 segs = 1;
2111
2112 /*
2113 * Allocate contiguous DMA32 segments. We begin with the expected
2114 * number of segments. With one more attempt, the number of DMA32
2115 * segments to be allocated is decreased by one until one segment
2116 * is allocated successfully.
2117 */
2118 do {
2119 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2120 for (avail = 0, i = base; i < base + segs; i++) {
2121 if (phb->ioda.dma32_segmap[i] ==
2122 IODA_INVALID_PE)
2123 avail++;
2124 }
2125
2126 if (avail == segs)
2127 goto found;
2128 }
2129 } while (--segs);
2130
2131 if (!segs) {
2132 pe_warn(pe, "No available DMA32 segments\n");
2133 return;
2134 }
2135
2136found:
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002137 tbl = pnv_pci_table_alloc(phb->hose->node);
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002138 iommu_register_group(&pe->table_group, phb->hose->global_number,
2139 pe->pe_number);
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002140 pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002141
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002142 /* Grab a 32-bit TCE table */
Gavin Shan2b923ed2016-05-05 12:04:16 +10002143 pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2144 weight, total_weight, base, segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002145 pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
Gavin Shanacce9712016-05-03 15:41:33 +10002146 base * PNV_IODA1_DMA32_SEGSIZE,
2147 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002148
2149 /* XXX Currently, we allocate one big contiguous table for the
2150 * TCEs. We only really need one chunk per 256M of TCE space
2151 * (ie per segment) but that's an optimization for later, it
2152 * requires some added smarts with our get/put_tce implementation
Gavin Shanacce9712016-05-03 15:41:33 +10002153 *
2154 * Each TCE page is 4KB in size and each TCE entry occupies 8
2155 * bytes
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002156 */
Gavin Shanacce9712016-05-03 15:41:33 +10002157 tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002158 tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
Gavin Shanacce9712016-05-03 15:41:33 +10002159 get_order(tce32_segsz * segs));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002160 if (!tce_mem) {
2161 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2162 goto fail;
2163 }
2164 addr = page_address(tce_mem);
Gavin Shanacce9712016-05-03 15:41:33 +10002165 memset(addr, 0, tce32_segsz * segs);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002166
2167 /* Configure HW */
2168 for (i = 0; i < segs; i++) {
2169 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2170 pe->pe_number,
2171 base + i, 1,
Gavin Shanacce9712016-05-03 15:41:33 +10002172 __pa(addr) + tce32_segsz * i,
2173 tce32_segsz, IOMMU_PAGE_SIZE_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002174 if (rc) {
2175 pe_err(pe, " Failed to configure 32-bit TCE table,"
2176 " err %ld\n", rc);
2177 goto fail;
2178 }
2179 }
2180
Gavin Shan2b923ed2016-05-05 12:04:16 +10002181 /* Setup DMA32 segment mapping */
2182 for (i = base; i < base + segs; i++)
2183 phb->ioda.dma32_segmap[i] = pe->pe_number;
2184
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002185 /* Setup linux iommu table */
Gavin Shanacce9712016-05-03 15:41:33 +10002186 pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2187 base * PNV_IODA1_DMA32_SEGSIZE,
2188 IOMMU_PAGE_SHIFT_4K);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002189
Alexey Kardashevskiyda004c32015-06-05 16:35:06 +10002190 tbl->it_ops = &pnv_ioda1_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002191 pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2192 pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002193 iommu_init_table(tbl, phb->hose->node);
2194
Wei Yang781a8682015-03-25 16:23:57 +08002195 if (pe->flags & PNV_IODA_PE_DEV) {
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002196 /*
2197 * Setting table base here only for carrying iommu_group
2198 * further down to let iommu_add_device() do the job.
2199 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2200 */
2201 set_iommu_table_base(&pe->pdev->dev, tbl);
2202 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002203 } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002204 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Benjamin Herrenschmidt74251fe2013-07-01 17:54:09 +10002205
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002206 return;
2207 fail:
2208 /* XXX Failure: Try to fallback to 64-bit only ? */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002209 if (tce_mem)
Gavin Shanacce9712016-05-03 15:41:33 +10002210 __free_pages(tce_mem, get_order(tce32_segsz * segs));
Alexey Kardashevskiy0eaf4de2015-06-05 16:35:09 +10002211 if (tbl) {
2212 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2213 iommu_free_table(tbl, "pnv");
2214 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002215}
2216
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002217static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2218 int num, struct iommu_table *tbl)
2219{
2220 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2221 table_group);
2222 struct pnv_phb *phb = pe->phb;
2223 int64_t rc;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002224 const unsigned long size = tbl->it_indirect_levels ?
2225 tbl->it_level_size : tbl->it_size;
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002226 const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2227 const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2228
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002229 pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002230 start_addr, start_addr + win_size - 1,
2231 IOMMU_PAGE_SIZE(tbl));
2232
2233 /*
2234 * Map TCE table through TVT. The TVE index is the PE number
2235 * shifted by 1 bit for 32-bits DMA space.
2236 */
2237 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2238 pe->pe_number,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002239 (pe->pe_number << 1) + num,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002240 tbl->it_indirect_levels + 1,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002241 __pa(tbl->it_base),
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002242 size << 3,
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002243 IOMMU_PAGE_SIZE(tbl));
2244 if (rc) {
2245 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2246 return rc;
2247 }
2248
2249 pnv_pci_link_table_and_group(phb->hose->node, num,
2250 tbl, &pe->table_group);
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002251 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiy43cb60a2015-06-05 16:35:18 +10002252
2253 return 0;
2254}
2255
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002256static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002257{
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002258 uint16_t window_id = (pe->pe_number << 1 ) + 1;
2259 int64_t rc;
2260
2261 pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2262 if (enable) {
2263 phys_addr_t top = memblock_end_of_DRAM();
2264
2265 top = roundup_pow_of_two(top);
2266 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2267 pe->pe_number,
2268 window_id,
2269 pe->tce_bypass_base,
2270 top);
2271 } else {
2272 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2273 pe->pe_number,
2274 window_id,
2275 pe->tce_bypass_base,
2276 0);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002277 }
2278 if (rc)
2279 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2280 else
2281 pe->tce_bypass_enabled = enable;
2282}
2283
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002284static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2285 __u32 page_shift, __u64 window_size, __u32 levels,
2286 struct iommu_table *tbl);
2287
2288static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2289 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2290 struct iommu_table **ptbl)
2291{
2292 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2293 table_group);
2294 int nid = pe->phb->hose->node;
2295 __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2296 long ret;
2297 struct iommu_table *tbl;
2298
2299 tbl = pnv_pci_table_alloc(nid);
2300 if (!tbl)
2301 return -ENOMEM;
2302
2303 ret = pnv_pci_ioda2_table_alloc_pages(nid,
2304 bus_offset, page_shift, window_size,
2305 levels, tbl);
2306 if (ret) {
2307 iommu_free_table(tbl, "pnv");
2308 return ret;
2309 }
2310
2311 tbl->it_ops = &pnv_ioda2_iommu_ops;
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002312
2313 *ptbl = tbl;
2314
2315 return 0;
2316}
2317
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002318static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2319{
2320 struct iommu_table *tbl = NULL;
2321 long rc;
2322
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002323 /*
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002324 * crashkernel= specifies the kdump kernel's maximum memory at
2325 * some offset and there is no guaranteed the result is a power
2326 * of 2, which will cause errors later.
2327 */
2328 const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2329
2330 /*
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002331 * In memory constrained environments, e.g. kdump kernel, the
2332 * DMA window can be larger than available memory, which will
2333 * cause errors later.
2334 */
Nishanth Aravamudanfa144862015-09-04 11:22:52 -07002335 const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002336
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002337 rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2338 IOMMU_PAGE_SHIFT_4K,
Nishanth Aravamudanbb005452015-09-02 08:39:28 -07002339 window_size,
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002340 POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2341 if (rc) {
2342 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2343 rc);
2344 return rc;
2345 }
2346
2347 iommu_init_table(tbl, pe->phb->hose->node);
2348
2349 rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2350 if (rc) {
2351 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2352 rc);
2353 pnv_ioda2_table_free(tbl);
2354 return rc;
2355 }
2356
2357 if (!pnv_iommu_bypass_disabled)
2358 pnv_pci_ioda2_set_bypass(pe, true);
2359
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002360 /*
2361 * Setting table base here only for carrying iommu_group
2362 * further down to let iommu_add_device() do the job.
2363 * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2364 */
2365 if (pe->flags & PNV_IODA_PE_DEV)
2366 set_iommu_table_base(&pe->pdev->dev, tbl);
2367
2368 return 0;
2369}
2370
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002371#if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2372static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2373 int num)
2374{
2375 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2376 table_group);
2377 struct pnv_phb *phb = pe->phb;
2378 long ret;
2379
2380 pe_info(pe, "Removing DMA window #%d\n", num);
2381
2382 ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2383 (pe->pe_number << 1) + num,
2384 0/* levels */, 0/* table address */,
2385 0/* table size */, 0/* page size */);
2386 if (ret)
2387 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2388 else
Michael Ellermaned7d9a12016-09-15 17:03:06 +10002389 pnv_pci_ioda2_tce_invalidate_pe(pe);
Alexey Kardashevskiyb5926432015-06-15 17:49:59 +10002390
2391 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2392
2393 return ret;
2394}
2395#endif
2396
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002397#ifdef CONFIG_IOMMU_API
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002398static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2399 __u64 window_size, __u32 levels)
2400{
2401 unsigned long bytes = 0;
2402 const unsigned window_shift = ilog2(window_size);
2403 unsigned entries_shift = window_shift - page_shift;
2404 unsigned table_shift = entries_shift + 3;
2405 unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2406 unsigned long direct_table_size;
2407
2408 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2409 (window_size > memory_hotplug_max()) ||
2410 !is_power_of_2(window_size))
2411 return 0;
2412
2413 /* Calculate a direct table size from window_size and levels */
2414 entries_shift = (entries_shift + levels - 1) / levels;
2415 table_shift = entries_shift + 3;
2416 table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2417 direct_table_size = 1UL << table_shift;
2418
2419 for ( ; levels; --levels) {
2420 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2421
2422 tce_table_size /= direct_table_size;
2423 tce_table_size <<= 3;
2424 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2425 }
2426
2427 return bytes;
2428}
2429
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002430static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002431{
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002432 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2433 table_group);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002434 /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2435 struct iommu_table *tbl = pe->table_group.tables[0];
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002436
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002437 pnv_pci_ioda2_set_bypass(pe, false);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002438 pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2439 pnv_ioda2_table_free(tbl);
Benjamin Herrenschmidtcd15b042014-02-11 11:32:38 +11002440}
2441
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002442static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2443{
2444 struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2445 table_group);
2446
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002447 pnv_pci_ioda2_setup_default_config(pe);
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002448}
2449
2450static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
Alexey Kardashevskiy00547192015-06-05 16:35:22 +10002451 .get_table_size = pnv_pci_ioda2_get_table_size,
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002452 .create_table = pnv_pci_ioda2_create_table,
2453 .set_window = pnv_pci_ioda2_set_window,
2454 .unset_window = pnv_pci_ioda2_unset_window,
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002455 .take_ownership = pnv_ioda2_take_ownership,
2456 .release_ownership = pnv_ioda2_release_ownership,
2457};
Alexey Kardashevskiyb5cb9ab2016-04-29 18:55:24 +10002458
2459static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2460{
2461 struct pci_controller *hose;
2462 struct pnv_phb *phb;
2463 struct pnv_ioda_pe **ptmppe = opaque;
2464 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2465 struct pci_dn *pdn = pci_get_pdn(pdev);
2466
2467 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2468 return 0;
2469
2470 hose = pci_bus_to_host(pdev->bus);
2471 phb = hose->private_data;
2472 if (phb->type != PNV_PHB_NPU)
2473 return 0;
2474
2475 *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2476
2477 return 1;
2478}
2479
2480/*
2481 * This returns PE of associated NPU.
2482 * This assumes that NPU is in the same IOMMU group with GPU and there is
2483 * no other PEs.
2484 */
2485static struct pnv_ioda_pe *gpe_table_group_to_npe(
2486 struct iommu_table_group *table_group)
2487{
2488 struct pnv_ioda_pe *npe = NULL;
2489 int ret = iommu_group_for_each_dev(table_group->group, &npe,
2490 gpe_table_group_to_npe_cb);
2491
2492 BUG_ON(!ret || !npe);
2493
2494 return npe;
2495}
2496
2497static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2498 int num, struct iommu_table *tbl)
2499{
2500 long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2501
2502 if (ret)
2503 return ret;
2504
2505 ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2506 if (ret)
2507 pnv_pci_ioda2_unset_window(table_group, num);
2508
2509 return ret;
2510}
2511
2512static long pnv_pci_ioda2_npu_unset_window(
2513 struct iommu_table_group *table_group,
2514 int num)
2515{
2516 long ret = pnv_pci_ioda2_unset_window(table_group, num);
2517
2518 if (ret)
2519 return ret;
2520
2521 return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2522}
2523
2524static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2525{
2526 /*
2527 * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2528 * the iommu_table if 32bit DMA is enabled.
2529 */
2530 pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2531 pnv_ioda2_take_ownership(table_group);
2532}
2533
2534static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2535 .get_table_size = pnv_pci_ioda2_get_table_size,
2536 .create_table = pnv_pci_ioda2_create_table,
2537 .set_window = pnv_pci_ioda2_npu_set_window,
2538 .unset_window = pnv_pci_ioda2_npu_unset_window,
2539 .take_ownership = pnv_ioda2_npu_take_ownership,
2540 .release_ownership = pnv_ioda2_release_ownership,
2541};
2542
2543static void pnv_pci_ioda_setup_iommu_api(void)
2544{
2545 struct pci_controller *hose, *tmp;
2546 struct pnv_phb *phb;
2547 struct pnv_ioda_pe *pe, *gpe;
2548
2549 /*
2550 * Now we have all PHBs discovered, time to add NPU devices to
2551 * the corresponding IOMMU groups.
2552 */
2553 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2554 phb = hose->private_data;
2555
2556 if (phb->type != PNV_PHB_NPU)
2557 continue;
2558
2559 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2560 gpe = pnv_pci_npu_setup_iommu(pe);
2561 if (gpe)
2562 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2563 }
2564 }
2565}
2566#else /* !CONFIG_IOMMU_API */
2567static void pnv_pci_ioda_setup_iommu_api(void) { };
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002568#endif
2569
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002570static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2571 unsigned levels, unsigned long limit,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002572 unsigned long *current_offset, unsigned long *total_allocated)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002573{
2574 struct page *tce_mem = NULL;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002575 __be64 *addr, *tmp;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002576 unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002577 unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2578 unsigned entries = 1UL << (shift - 3);
2579 long i;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002580
2581 tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2582 if (!tce_mem) {
2583 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2584 return NULL;
2585 }
2586 addr = page_address(tce_mem);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002587 memset(addr, 0, allocated);
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002588 *total_allocated += allocated;
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002589
2590 --levels;
2591 if (!levels) {
2592 *current_offset += allocated;
2593 return addr;
2594 }
2595
2596 for (i = 0; i < entries; ++i) {
2597 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002598 levels, limit, current_offset, total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002599 if (!tmp)
2600 break;
2601
2602 addr[i] = cpu_to_be64(__pa(tmp) |
2603 TCE_PCI_READ | TCE_PCI_WRITE);
2604
2605 if (*current_offset >= limit)
2606 break;
2607 }
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002608
2609 return addr;
2610}
2611
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002612static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2613 unsigned long size, unsigned level);
2614
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002615static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002616 __u32 page_shift, __u64 window_size, __u32 levels,
2617 struct iommu_table *tbl)
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002618{
2619 void *addr;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002620 unsigned long offset = 0, level_shift, total_allocated = 0;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002621 const unsigned window_shift = ilog2(window_size);
2622 unsigned entries_shift = window_shift - page_shift;
2623 unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2624 const unsigned long tce_table_size = 1UL << table_shift;
2625
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002626 if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2627 return -EINVAL;
2628
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002629 if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2630 return -EINVAL;
2631
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002632 /* Adjust direct table size from window_size and levels */
2633 entries_shift = (entries_shift + levels - 1) / levels;
2634 level_shift = entries_shift + 3;
2635 level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2636
Alexey Kardashevskiy47dd0662018-06-01 18:06:16 +10002637 if ((level_shift - 3) * levels + page_shift >= 55)
Alexey Kardashevskiyd28faeb2017-02-22 15:43:59 +11002638 return -EINVAL;
2639
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002640 /* Allocate TCE table */
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002641 addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002642 levels, tce_table_size, &offset, &total_allocated);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002643
2644 /* addr==NULL means that the first level allocation failed */
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002645 if (!addr)
2646 return -ENOMEM;
2647
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002648 /*
2649 * First level was allocated but some lower level failed as
2650 * we did not allocate as much as we wanted,
2651 * release partially allocated table.
2652 */
2653 if (offset < tce_table_size) {
2654 pnv_pci_ioda2_table_do_free_pages(addr,
2655 1ULL << (level_shift - 3), levels - 1);
2656 return -ENOMEM;
2657 }
2658
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002659 /* Setup linux iommu table */
2660 pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2661 page_shift);
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002662 tbl->it_level_size = 1ULL << (level_shift - 3);
2663 tbl->it_indirect_levels = levels - 1;
Alexey Kardashevskiy3ba3a732015-07-20 20:45:51 +10002664 tbl->it_allocated_size = total_allocated;
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002665
2666 pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2667 window_size, tce_table_size, bus_offset);
2668
2669 return 0;
2670}
2671
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002672static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2673 unsigned long size, unsigned level)
2674{
2675 const unsigned long addr_ul = (unsigned long) addr &
2676 ~(TCE_PCI_READ | TCE_PCI_WRITE);
2677
2678 if (level) {
2679 long i;
2680 u64 *tmp = (u64 *) addr_ul;
2681
2682 for (i = 0; i < size; ++i) {
2683 unsigned long hpa = be64_to_cpu(tmp[i]);
2684
2685 if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2686 continue;
2687
2688 pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2689 level - 1);
2690 }
2691 }
2692
2693 free_pages(addr_ul, get_order(size << 3));
2694}
2695
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002696static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2697{
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002698 const unsigned long size = tbl->it_indirect_levels ?
2699 tbl->it_level_size : tbl->it_size;
2700
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002701 if (!tbl->it_size)
2702 return;
2703
Alexey Kardashevskiybbb845c2015-06-05 16:35:19 +10002704 pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2705 tbl->it_indirect_levels);
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002706}
2707
Gavin Shan373f5652013-04-25 19:21:01 +00002708static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2709 struct pnv_ioda_pe *pe)
2710{
Gavin Shan373f5652013-04-25 19:21:01 +00002711 int64_t rc;
2712
Gavin Shanccd1c192016-05-20 16:41:31 +10002713 if (!pnv_pci_ioda_pe_dma_weight(pe))
2714 return;
2715
Alexey Kardashevskiyf87a8862015-06-05 16:35:10 +10002716 /* TVE #1 is selected by PCI address bit 59 */
2717 pe->tce_bypass_base = 1ull << 59;
2718
Alexey Kardashevskiyb348aa62015-06-05 16:35:08 +10002719 iommu_register_group(&pe->table_group, phb->hose->global_number,
2720 pe->pe_number);
Alexey Kardashevskiyc5773822015-06-05 16:34:55 +10002721
Gavin Shan373f5652013-04-25 19:21:01 +00002722 /* The PE will reserve all possible 32-bits space */
Gavin Shan373f5652013-04-25 19:21:01 +00002723 pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
Alexey Kardashevskiyaca69132015-06-05 16:35:17 +10002724 phb->ioda.m32_pci_base);
Gavin Shan373f5652013-04-25 19:21:01 +00002725
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002726 /* Setup linux iommu table */
Alexey Kardashevskiy4793d652015-06-05 16:35:20 +10002727 pe->table_group.tce32_start = 0;
2728 pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2729 pe->table_group.max_dynamic_windows_supported =
2730 IOMMU_TABLE_GROUP_MAX_TABLES;
2731 pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2732 pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
Alexey Kardashevskiye5aad1e2015-06-05 16:35:16 +10002733#ifdef CONFIG_IOMMU_API
2734 pe->table_group.ops = &pnv_pci_ioda2_ops;
2735#endif
2736
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002737 rc = pnv_pci_ioda2_setup_default_config(pe);
Gavin Shan801846d2016-05-03 15:41:34 +10002738 if (rc)
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002739 return;
Gavin Shan373f5652013-04-25 19:21:01 +00002740
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002741 if (pe->flags & PNV_IODA_PE_DEV)
Alexey Kardashevskiy46170822015-06-05 16:34:54 +10002742 iommu_add_device(&pe->pdev->dev);
Alexey Kardashevskiy46d3e1e2015-06-05 16:35:23 +10002743 else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
Alexey Kardashevskiyea30e992015-06-05 16:34:53 +10002744 pnv_ioda_setup_bus_dma(pe, pe->pbus);
Gavin Shan373f5652013-04-25 19:21:01 +00002745}
2746
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002747#ifdef CONFIG_PCI_MSI
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002748int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
Gavin Shan137436c2013-04-25 19:20:59 +00002749{
Gavin Shan137436c2013-04-25 19:20:59 +00002750 struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2751 ioda.irq_chip);
Gavin Shan137436c2013-04-25 19:20:59 +00002752
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002753 return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2754}
2755
2756static void pnv_ioda2_msi_eoi(struct irq_data *d)
2757{
2758 int64_t rc;
2759 unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2760 struct irq_chip *chip = irq_data_get_irq_chip(d);
2761
2762 rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
Gavin Shan137436c2013-04-25 19:20:59 +00002763 WARN_ON_ONCE(rc);
2764
2765 icp_native_eoi(d);
2766}
2767
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002768
Ian Munsief4568342016-07-14 07:17:00 +10002769void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002770{
2771 struct irq_data *idata;
2772 struct irq_chip *ichip;
2773
Benjamin Herrenschmidtfb111332016-07-08 16:37:09 +10002774 /* The MSI EOI OPAL call is only needed on PHB3 */
2775 if (phb->model != PNV_PHB_MODEL_PHB3)
Ian Munsiefd9a1c22014-10-08 19:54:55 +11002776 return;
2777
2778 if (!phb->ioda.irq_chip_init) {
2779 /*
2780 * First time we setup an MSI IRQ, we need to setup the
2781 * corresponding IRQ chip to route correctly.
2782 */
2783 idata = irq_get_irq_data(virq);
2784 ichip = irq_data_get_irq_chip(idata);
2785 phb->ioda.irq_chip_init = 1;
2786 phb->ioda.irq_chip = *ichip;
2787 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2788 }
2789 irq_set_chip(virq, &phb->ioda.irq_chip);
2790}
2791
Suresh Warrier4ee11c12016-08-19 15:35:49 +10002792/*
2793 * Returns true iff chip is something that we could call
2794 * pnv_opal_pci_msi_eoi for.
2795 */
2796bool is_pnv_opal_msi(struct irq_chip *chip)
2797{
2798 return chip->irq_eoi == pnv_ioda2_msi_eoi;
2799}
2800EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2801
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002802static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
Gavin Shan137436c2013-04-25 19:20:59 +00002803 unsigned int hwirq, unsigned int virq,
2804 unsigned int is_64, struct msi_msg *msg)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002805{
2806 struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2807 unsigned int xive_num = hwirq - phb->msi_base;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002808 __be32 data;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002809 int rc;
2810
2811 /* No PE assigned ? bail out ... no MSI for you ! */
2812 if (pe == NULL)
2813 return -ENXIO;
2814
2815 /* Check if we have an MVE */
2816 if (pe->mve_number < 0)
2817 return -ENXIO;
2818
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002819 /* Force 32-bit MSI on some broken devices */
Benjamin Herrenschmidt36074382014-10-07 16:12:36 +11002820 if (dev->no_64bit_msi)
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00002821 is_64 = 0;
2822
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002823 /* Assign XIVE to PE */
2824 rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2825 if (rc) {
2826 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2827 pci_name(dev), rc, xive_num);
2828 return -EIO;
2829 }
2830
2831 if (is_64) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002832 __be64 addr64;
2833
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002834 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2835 &addr64, &data);
2836 if (rc) {
2837 pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2838 pci_name(dev), rc);
2839 return -EIO;
2840 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002841 msg->address_hi = be64_to_cpu(addr64) >> 32;
2842 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002843 } else {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002844 __be32 addr32;
2845
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002846 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2847 &addr32, &data);
2848 if (rc) {
2849 pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2850 pci_name(dev), rc);
2851 return -EIO;
2852 }
2853 msg->address_hi = 0;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002854 msg->address_lo = be32_to_cpu(addr32);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002855 }
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10002856 msg->data = be32_to_cpu(data);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002857
Ian Munsief4568342016-07-14 07:17:00 +10002858 pnv_set_msi_irq_chip(phb, virq);
Gavin Shan137436c2013-04-25 19:20:59 +00002859
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002860 pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
2861 " address=%x_%08x data=%x PE# %d\n",
2862 pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2863 msg->address_hi, msg->address_lo, data, pe->pe_number);
2864
2865 return 0;
2866}
2867
2868static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2869{
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002870 unsigned int count;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002871 const __be32 *prop = of_get_property(phb->hose->dn,
2872 "ibm,opal-msi-ranges", NULL);
2873 if (!prop) {
2874 /* BML Fallback */
2875 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2876 }
2877 if (!prop)
2878 return;
2879
2880 phb->msi_base = be32_to_cpup(prop);
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002881 count = be32_to_cpup(prop + 1);
2882 if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002883 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2884 phb->hose->global_number);
2885 return;
2886 }
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002887
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002888 phb->msi_setup = pnv_pci_ioda_msi_setup;
2889 phb->msi32_support = 1;
2890 pr_info(" Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
Gavin Shanfb1b55d2013-03-05 21:12:37 +00002891 count, phb->msi_base);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00002892}
2893#else
2894static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2895#endif /* CONFIG_PCI_MSI */
2896
Wei Yang6e628c72015-03-25 16:23:55 +08002897#ifdef CONFIG_PCI_IOV
2898static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
2899{
Wei Yangf2dd0af2015-10-22 09:22:17 +08002900 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2901 struct pnv_phb *phb = hose->private_data;
2902 const resource_size_t gate = phb->ioda.m64_segsize >> 2;
Wei Yang6e628c72015-03-25 16:23:55 +08002903 struct resource *res;
2904 int i;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002905 resource_size_t size, total_vf_bar_sz;
Wei Yang6e628c72015-03-25 16:23:55 +08002906 struct pci_dn *pdn;
Wei Yang5b88ec22015-03-25 16:23:58 +08002907 int mul, total_vfs;
Wei Yang6e628c72015-03-25 16:23:55 +08002908
2909 if (!pdev->is_physfn || pdev->is_added)
2910 return;
2911
Wei Yang6e628c72015-03-25 16:23:55 +08002912 pdn = pci_get_pdn(pdev);
2913 pdn->vfs_expanded = 0;
Wei Yangee8222f2015-10-22 09:22:16 +08002914 pdn->m64_single_mode = false;
Wei Yang6e628c72015-03-25 16:23:55 +08002915
Wei Yang5b88ec22015-03-25 16:23:58 +08002916 total_vfs = pci_sriov_get_totalvfs(pdev);
Gavin Shan92b8f132016-05-03 15:41:24 +10002917 mul = phb->ioda.total_pe_num;
Wei Yangdfcc8d42015-10-22 09:22:18 +08002918 total_vf_bar_sz = 0;
Wei Yang5b88ec22015-03-25 16:23:58 +08002919
2920 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2921 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2922 if (!res->flags || res->parent)
2923 continue;
Russell Curreyb79331a2016-09-14 16:37:17 +10002924 if (!pnv_pci_is_m64_flags(res->flags)) {
Wei Yangb0331852015-10-22 09:22:14 +08002925 dev_warn(&pdev->dev, "Don't support SR-IOV with"
2926 " non M64 VF BAR%d: %pR. \n",
Wei Yang5b88ec22015-03-25 16:23:58 +08002927 i, res);
Wei Yangb0331852015-10-22 09:22:14 +08002928 goto truncate_iov;
Wei Yang5b88ec22015-03-25 16:23:58 +08002929 }
2930
Wei Yangdfcc8d42015-10-22 09:22:18 +08002931 total_vf_bar_sz += pci_iov_resource_size(pdev,
2932 i + PCI_IOV_RESOURCES);
Wei Yang5b88ec22015-03-25 16:23:58 +08002933
Wei Yangf2dd0af2015-10-22 09:22:17 +08002934 /*
2935 * If bigger than quarter of M64 segment size, just round up
2936 * power of two.
2937 *
2938 * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2939 * with other devices, IOV BAR size is expanded to be
2940 * (total_pe * VF_BAR_size). When VF_BAR_size is half of M64
2941 * segment size , the expanded size would equal to half of the
2942 * whole M64 space size, which will exhaust the M64 Space and
2943 * limit the system flexibility. This is a design decision to
2944 * set the boundary to quarter of the M64 segment size.
2945 */
Wei Yangdfcc8d42015-10-22 09:22:18 +08002946 if (total_vf_bar_sz > gate) {
Wei Yang5b88ec22015-03-25 16:23:58 +08002947 mul = roundup_pow_of_two(total_vfs);
Wei Yangdfcc8d42015-10-22 09:22:18 +08002948 dev_info(&pdev->dev,
2949 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2950 total_vf_bar_sz, gate, mul);
Wei Yangee8222f2015-10-22 09:22:16 +08002951 pdn->m64_single_mode = true;
Wei Yang5b88ec22015-03-25 16:23:58 +08002952 break;
2953 }
2954 }
2955
Wei Yang6e628c72015-03-25 16:23:55 +08002956 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2957 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2958 if (!res->flags || res->parent)
2959 continue;
Wei Yang6e628c72015-03-25 16:23:55 +08002960
Wei Yang6e628c72015-03-25 16:23:55 +08002961 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
Wei Yangee8222f2015-10-22 09:22:16 +08002962 /*
2963 * On PHB3, the minimum size alignment of M64 BAR in single
2964 * mode is 32MB.
2965 */
2966 if (pdn->m64_single_mode && (size < SZ_32M))
2967 goto truncate_iov;
2968 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
Wei Yang5b88ec22015-03-25 16:23:58 +08002969 res->end = res->start + size * mul - 1;
Wei Yang6e628c72015-03-25 16:23:55 +08002970 dev_dbg(&pdev->dev, " %pR\n", res);
2971 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
Wei Yang5b88ec22015-03-25 16:23:58 +08002972 i, res, mul);
Wei Yang6e628c72015-03-25 16:23:55 +08002973 }
Wei Yang5b88ec22015-03-25 16:23:58 +08002974 pdn->vfs_expanded = mul;
Wei Yangb0331852015-10-22 09:22:14 +08002975
2976 return;
2977
2978truncate_iov:
2979 /* To save MMIO space, IOV BAR is truncated. */
2980 for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2981 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2982 res->flags = 0;
2983 res->end = res->start - 1;
2984 }
Wei Yang6e628c72015-03-25 16:23:55 +08002985}
2986#endif /* CONFIG_PCI_IOV */
2987
Gavin Shan23e79422016-05-03 15:41:27 +10002988static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
2989 struct resource *res)
2990{
2991 struct pnv_phb *phb = pe->phb;
2992 struct pci_bus_region region;
2993 int index;
2994 int64_t rc;
2995
2996 if (!res || !res->flags || res->start > res->end)
2997 return;
2998
2999 if (res->flags & IORESOURCE_IO) {
3000 region.start = res->start - phb->ioda.io_pci_base;
3001 region.end = res->end - phb->ioda.io_pci_base;
3002 index = region.start / phb->ioda.io_segsize;
3003
3004 while (index < phb->ioda.total_pe_num &&
3005 region.start <= region.end) {
3006 phb->ioda.io_segmap[index] = pe->pe_number;
3007 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3008 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3009 if (rc != OPAL_SUCCESS) {
3010 pr_err("%s: Error %lld mapping IO segment#%d to PE#%d\n",
3011 __func__, rc, index, pe->pe_number);
3012 break;
3013 }
3014
3015 region.start += phb->ioda.io_segsize;
3016 index++;
3017 }
3018 } else if ((res->flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003019 !pnv_pci_is_m64(phb, res)) {
Gavin Shan23e79422016-05-03 15:41:27 +10003020 region.start = res->start -
3021 phb->hose->mem_offset[0] -
3022 phb->ioda.m32_pci_base;
3023 region.end = res->end -
3024 phb->hose->mem_offset[0] -
3025 phb->ioda.m32_pci_base;
3026 index = region.start / phb->ioda.m32_segsize;
3027
3028 while (index < phb->ioda.total_pe_num &&
3029 region.start <= region.end) {
3030 phb->ioda.m32_segmap[index] = pe->pe_number;
3031 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3032 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3033 if (rc != OPAL_SUCCESS) {
3034 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%d",
3035 __func__, rc, index, pe->pe_number);
3036 break;
3037 }
3038
3039 region.start += phb->ioda.m32_segsize;
3040 index++;
3041 }
3042 }
3043}
3044
Gavin Shan11685be2012-08-20 03:49:16 +00003045/*
3046 * This function is supposed to be called on basis of PE from top
3047 * to bottom style. So the the I/O or MMIO segment assigned to
3048 * parent PE could be overrided by its child PEs if necessary.
3049 */
Gavin Shan23e79422016-05-03 15:41:27 +10003050static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
Gavin Shan11685be2012-08-20 03:49:16 +00003051{
Gavin Shan69d733e2016-05-03 15:41:28 +10003052 struct pci_dev *pdev;
Gavin Shan23e79422016-05-03 15:41:27 +10003053 int i;
Gavin Shan11685be2012-08-20 03:49:16 +00003054
3055 /*
3056 * NOTE: We only care PCI bus based PE for now. For PCI
3057 * device based PE, for example SRIOV sensitive VF should
3058 * be figured out later.
3059 */
3060 BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3061
Gavin Shan69d733e2016-05-03 15:41:28 +10003062 list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3063 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3064 pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3065
3066 /*
3067 * If the PE contains all subordinate PCI buses, the
3068 * windows of the child bridges should be mapped to
3069 * the PE as well.
3070 */
3071 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3072 continue;
3073 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3074 pnv_ioda_setup_pe_res(pe,
3075 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3076 }
Gavin Shan11685be2012-08-20 03:49:16 +00003077}
3078
Russell Currey98b665d2016-07-28 15:05:03 +10003079#ifdef CONFIG_DEBUG_FS
3080static int pnv_pci_diag_data_set(void *data, u64 val)
3081{
3082 struct pci_controller *hose;
3083 struct pnv_phb *phb;
3084 s64 ret;
3085
3086 if (val != 1ULL)
3087 return -EINVAL;
3088
3089 hose = (struct pci_controller *)data;
3090 if (!hose || !hose->private_data)
3091 return -ENODEV;
3092
3093 phb = hose->private_data;
3094
3095 /* Retrieve the diag data from firmware */
3096 ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag.blob,
3097 PNV_PCI_DIAG_BUF_SIZE);
3098 if (ret != OPAL_SUCCESS)
3099 return -EIO;
3100
3101 /* Print the diag data to the kernel log */
3102 pnv_pci_dump_phb_diag_data(phb->hose, phb->diag.blob);
3103 return 0;
3104}
3105
3106DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3107 pnv_pci_diag_data_set, "%llu\n");
3108
3109#endif /* CONFIG_DEBUG_FS */
3110
Gavin Shan37c367f2013-06-20 18:13:25 +08003111static void pnv_pci_ioda_create_dbgfs(void)
3112{
3113#ifdef CONFIG_DEBUG_FS
3114 struct pci_controller *hose, *tmp;
3115 struct pnv_phb *phb;
3116 char name[16];
3117
3118 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3119 phb = hose->private_data;
3120
Gavin Shanccd1c192016-05-20 16:41:31 +10003121 /* Notify initialization of PHB done */
3122 phb->initialized = 1;
3123
Gavin Shan37c367f2013-06-20 18:13:25 +08003124 sprintf(name, "PCI%04x", hose->global_number);
3125 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
Russell Currey98b665d2016-07-28 15:05:03 +10003126 if (!phb->dbgfs) {
Gavin Shan37c367f2013-06-20 18:13:25 +08003127 pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3128 __func__, hose->global_number);
Russell Currey98b665d2016-07-28 15:05:03 +10003129 continue;
3130 }
3131
3132 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3133 &pnv_pci_diag_data_fops);
Gavin Shan37c367f2013-06-20 18:13:25 +08003134 }
3135#endif /* CONFIG_DEBUG_FS */
3136}
3137
Benjamin Herrenschmidtf8700e02018-08-17 17:30:39 +10003138static void pnv_pci_enable_bridge(struct pci_bus *bus)
3139{
3140 struct pci_dev *dev = bus->self;
3141 struct pci_bus *child;
3142
3143 /* Empty bus ? bail */
3144 if (list_empty(&bus->devices))
3145 return;
3146
3147 /*
3148 * If there's a bridge associated with that bus enable it. This works
3149 * around races in the generic code if the enabling is done during
3150 * parallel probing. This can be removed once those races have been
3151 * fixed.
3152 */
3153 if (dev) {
3154 int rc = pci_enable_device(dev);
3155 if (rc)
3156 pci_err(dev, "Error enabling bridge (%d)\n", rc);
3157 pci_set_master(dev);
3158 }
3159
3160 /* Perform the same to child busses */
3161 list_for_each_entry(child, &bus->children, node)
3162 pnv_pci_enable_bridge(child);
3163}
3164
3165static void pnv_pci_enable_bridges(void)
3166{
3167 struct pci_controller *hose;
3168
3169 list_for_each_entry(hose, &hose_list, list_node)
3170 pnv_pci_enable_bridge(hose->bus);
3171}
3172
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08003173static void pnv_pci_ioda_fixup(void)
Gavin Shanfb446ad2012-08-20 03:49:14 +00003174{
3175 pnv_pci_ioda_setup_PEs();
Gavin Shanccd1c192016-05-20 16:41:31 +10003176 pnv_pci_ioda_setup_iommu_api();
Gavin Shan37c367f2013-06-20 18:13:25 +08003177 pnv_pci_ioda_create_dbgfs();
3178
Benjamin Herrenschmidtf8700e02018-08-17 17:30:39 +10003179 pnv_pci_enable_bridges();
3180
Gavin Shane9cc17d2013-06-20 13:21:14 +08003181#ifdef CONFIG_EEH
Gavin Shane9cc17d2013-06-20 13:21:14 +08003182 eeh_init();
Mike Qiudadcd6d2014-06-26 02:58:47 -04003183 eeh_addr_cache_build();
Gavin Shane9cc17d2013-06-20 13:21:14 +08003184#endif
Gavin Shanfb446ad2012-08-20 03:49:14 +00003185}
3186
Gavin Shan271fd032012-09-11 16:59:47 -06003187/*
3188 * Returns the alignment for I/O or memory windows for P2P
3189 * bridges. That actually depends on how PEs are segmented.
3190 * For now, we return I/O or M32 segment size for PE sensitive
3191 * P2P bridges. Otherwise, the default values (4KiB for I/O,
3192 * 1MiB for memory) will be returned.
3193 *
3194 * The current PCI bus might be put into one PE, which was
3195 * create against the parent PCI bridge. For that case, we
3196 * needn't enlarge the alignment so that we can save some
3197 * resources.
3198 */
3199static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3200 unsigned long type)
3201{
3202 struct pci_dev *bridge;
3203 struct pci_controller *hose = pci_bus_to_host(bus);
3204 struct pnv_phb *phb = hose->private_data;
3205 int num_pci_bridges = 0;
3206
3207 bridge = bus->self;
3208 while (bridge) {
3209 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3210 num_pci_bridges++;
3211 if (num_pci_bridges >= 2)
3212 return 1;
3213 }
3214
3215 bridge = bridge->bus->self;
3216 }
3217
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003218 /*
3219 * We fall back to M32 if M64 isn't supported. We enforce the M64
3220 * alignment for any 64-bit resource, PCIe doesn't care and
3221 * bridges only do 64-bit prefetchable anyway.
3222 */
Russell Curreyb79331a2016-09-14 16:37:17 +10003223 if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
Guo Chao262af552014-07-21 14:42:30 +10003224 return phb->ioda.m64_segsize;
Gavin Shan271fd032012-09-11 16:59:47 -06003225 if (type & IORESOURCE_MEM)
3226 return phb->ioda.m32_segsize;
3227
3228 return phb->ioda.io_segsize;
3229}
3230
Gavin Shan40e2a472016-05-20 16:41:33 +10003231/*
3232 * We are updating root port or the upstream port of the
3233 * bridge behind the root port with PHB's windows in order
3234 * to accommodate the changes on required resources during
3235 * PCI (slot) hotplug, which is connected to either root
3236 * port or the downstream ports of PCIe switch behind the
3237 * root port.
3238 */
3239static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3240 unsigned long type)
3241{
3242 struct pci_controller *hose = pci_bus_to_host(bus);
3243 struct pnv_phb *phb = hose->private_data;
3244 struct pci_dev *bridge = bus->self;
3245 struct resource *r, *w;
3246 bool msi_region = false;
3247 int i;
3248
3249 /* Check if we need apply fixup to the bridge's windows */
3250 if (!pci_is_root_bus(bridge->bus) &&
3251 !pci_is_root_bus(bridge->bus->self->bus))
3252 return;
3253
3254 /* Fixup the resources */
3255 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3256 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3257 if (!r->flags || !r->parent)
3258 continue;
3259
3260 w = NULL;
3261 if (r->flags & type & IORESOURCE_IO)
3262 w = &hose->io_resource;
Benjamin Herrenschmidt5958d192016-07-08 15:55:43 +10003263 else if (pnv_pci_is_m64(phb, r) &&
Gavin Shan40e2a472016-05-20 16:41:33 +10003264 (type & IORESOURCE_PREFETCH) &&
3265 phb->ioda.m64_segsize)
3266 w = &hose->mem_resources[1];
3267 else if (r->flags & type & IORESOURCE_MEM) {
3268 w = &hose->mem_resources[0];
3269 msi_region = true;
3270 }
3271
3272 r->start = w->start;
3273 r->end = w->end;
3274
3275 /* The 64KB 32-bits MSI region shouldn't be included in
3276 * the 32-bits bridge window. Otherwise, we can see strange
3277 * issues. One of them is EEH error observed on Garrison.
3278 *
3279 * Exclude top 1MB region which is the minimal alignment of
3280 * 32-bits bridge window.
3281 */
3282 if (msi_region) {
3283 r->end += 0x10000;
3284 r->end -= 0x100000;
3285 }
3286 }
3287}
3288
Gavin Shanccd1c192016-05-20 16:41:31 +10003289static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3290{
3291 struct pci_controller *hose = pci_bus_to_host(bus);
3292 struct pnv_phb *phb = hose->private_data;
3293 struct pci_dev *bridge = bus->self;
3294 struct pnv_ioda_pe *pe;
3295 bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3296
Gavin Shan40e2a472016-05-20 16:41:33 +10003297 /* Extend bridge's windows if necessary */
3298 pnv_pci_fixup_bridge_resources(bus, type);
3299
Gavin Shan63803c32016-05-20 16:41:32 +10003300 /* The PE for root bus should be realized before any one else */
3301 if (!phb->ioda.root_pe_populated) {
3302 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3303 if (pe) {
3304 phb->ioda.root_pe_idx = pe->pe_number;
3305 phb->ioda.root_pe_populated = true;
3306 }
3307 }
3308
Gavin Shanccd1c192016-05-20 16:41:31 +10003309 /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3310 if (list_empty(&bus->devices))
3311 return;
3312
3313 /* Reserve PEs according to used M64 resources */
3314 if (phb->reserve_m64_pe)
3315 phb->reserve_m64_pe(bus, NULL, all);
3316
3317 /*
3318 * Assign PE. We might run here because of partial hotplug.
3319 * For the case, we just pick up the existing PE and should
3320 * not allocate resources again.
3321 */
3322 pe = pnv_ioda_setup_bus_PE(bus, all);
3323 if (!pe)
3324 return;
3325
3326 pnv_ioda_setup_pe_seg(pe);
3327 switch (phb->type) {
3328 case PNV_PHB_IODA1:
3329 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3330 break;
3331 case PNV_PHB_IODA2:
3332 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3333 break;
3334 default:
3335 pr_warn("%s: No DMA for PHB#%d (type %d)\n",
3336 __func__, phb->hose->global_number, phb->type);
3337 }
3338}
3339
Wei Yang5350ab32015-03-25 16:23:56 +08003340#ifdef CONFIG_PCI_IOV
3341static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3342 int resno)
3343{
Wei Yangee8222f2015-10-22 09:22:16 +08003344 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3345 struct pnv_phb *phb = hose->private_data;
Wei Yang5350ab32015-03-25 16:23:56 +08003346 struct pci_dn *pdn = pci_get_pdn(pdev);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003347 resource_size_t align;
Wei Yang5350ab32015-03-25 16:23:56 +08003348
Wei Yang7fbe7a92015-10-22 09:22:15 +08003349 /*
3350 * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3351 * SR-IOV. While from hardware perspective, the range mapped by M64
3352 * BAR should be size aligned.
3353 *
Wei Yangee8222f2015-10-22 09:22:16 +08003354 * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3355 * powernv-specific hardware restriction is gone. But if just use the
3356 * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3357 * in one segment of M64 #15, which introduces the PE conflict between
3358 * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3359 * m64_segsize.
3360 *
Wei Yang7fbe7a92015-10-22 09:22:15 +08003361 * This function returns the total IOV BAR size if M64 BAR is in
3362 * Shared PE mode or just VF BAR size if not.
Wei Yangee8222f2015-10-22 09:22:16 +08003363 * If the M64 BAR is in Single PE mode, return the VF BAR size or
3364 * M64 segment size if IOV BAR size is less.
Wei Yang7fbe7a92015-10-22 09:22:15 +08003365 */
Wei Yang5350ab32015-03-25 16:23:56 +08003366 align = pci_iov_resource_size(pdev, resno);
Wei Yang7fbe7a92015-10-22 09:22:15 +08003367 if (!pdn->vfs_expanded)
3368 return align;
Wei Yangee8222f2015-10-22 09:22:16 +08003369 if (pdn->m64_single_mode)
3370 return max(align, (resource_size_t)phb->ioda.m64_segsize);
Wei Yang5350ab32015-03-25 16:23:56 +08003371
Wei Yang7fbe7a92015-10-22 09:22:15 +08003372 return pdn->vfs_expanded * align;
Wei Yang5350ab32015-03-25 16:23:56 +08003373}
3374#endif /* CONFIG_PCI_IOV */
3375
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003376/* Prevent enabling devices for which we couldn't properly
3377 * assign a PE
3378 */
Ian Munsie4361b032016-07-14 07:17:06 +10003379bool pnv_pci_enable_device_hook(struct pci_dev *dev)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003380{
Gavin Shandb1266c2012-08-20 03:49:18 +00003381 struct pci_controller *hose = pci_bus_to_host(dev->bus);
3382 struct pnv_phb *phb = hose->private_data;
3383 struct pci_dn *pdn;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003384
Gavin Shandb1266c2012-08-20 03:49:18 +00003385 /* The function is probably called while the PEs have
3386 * not be created yet. For example, resource reassignment
3387 * during PCI probe period. We just skip the check if
3388 * PEs isn't ready.
3389 */
3390 if (!phb->initialized)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003391 return true;
Gavin Shandb1266c2012-08-20 03:49:18 +00003392
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +00003393 pdn = pci_get_pdn(dev);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003394 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003395 return false;
Gavin Shandb1266c2012-08-20 03:49:18 +00003396
Daniel Axtensc88c2a12015-03-31 16:00:41 +11003397 return true;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003398}
3399
Gavin Shanc5f77002016-05-20 16:41:35 +10003400static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3401 int num)
3402{
3403 struct pnv_ioda_pe *pe = container_of(table_group,
3404 struct pnv_ioda_pe, table_group);
3405 struct pnv_phb *phb = pe->phb;
3406 unsigned int idx;
3407 long rc;
3408
3409 pe_info(pe, "Removing DMA window #%d\n", num);
3410 for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3411 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3412 continue;
3413
3414 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3415 idx, 0, 0ul, 0ul, 0ul);
3416 if (rc != OPAL_SUCCESS) {
3417 pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3418 rc, idx);
3419 return rc;
3420 }
3421
3422 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3423 }
3424
3425 pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3426 return OPAL_SUCCESS;
3427}
3428
3429static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3430{
3431 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3432 struct iommu_table *tbl = pe->table_group.tables[0];
3433 int64_t rc;
3434
3435 if (!weight)
3436 return;
3437
3438 rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3439 if (rc != OPAL_SUCCESS)
3440 return;
3441
Benjamin Herrenschmidta34ab7c2016-07-08 16:37:12 +10003442 pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
Gavin Shanc5f77002016-05-20 16:41:35 +10003443 if (pe->table_group.group) {
3444 iommu_group_put(pe->table_group.group);
3445 WARN_ON(pe->table_group.group);
3446 }
3447
3448 free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3449 iommu_free_table(tbl, "pnv");
3450}
3451
3452static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3453{
3454 struct iommu_table *tbl = pe->table_group.tables[0];
3455 unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3456#ifdef CONFIG_IOMMU_API
3457 int64_t rc;
3458#endif
3459
3460 if (!weight)
3461 return;
3462
3463#ifdef CONFIG_IOMMU_API
3464 rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3465 if (rc)
3466 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3467#endif
3468
3469 pnv_pci_ioda2_set_bypass(pe, false);
3470 if (pe->table_group.group) {
3471 iommu_group_put(pe->table_group.group);
3472 WARN_ON(pe->table_group.group);
3473 }
3474
Gavin Shanc5f77002016-05-20 16:41:35 +10003475 iommu_free_table(tbl, "pnv");
3476}
3477
3478static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3479 unsigned short win,
3480 unsigned int *map)
3481{
3482 struct pnv_phb *phb = pe->phb;
3483 int idx;
3484 int64_t rc;
3485
3486 for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3487 if (map[idx] != pe->pe_number)
3488 continue;
3489
3490 if (win == OPAL_M64_WINDOW_TYPE)
3491 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3492 phb->ioda.reserved_pe_idx, win,
3493 idx / PNV_IODA1_M64_SEGS,
3494 idx % PNV_IODA1_M64_SEGS);
3495 else
3496 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3497 phb->ioda.reserved_pe_idx, win, 0, idx);
3498
3499 if (rc != OPAL_SUCCESS)
3500 pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3501 rc, win, idx);
3502
3503 map[idx] = IODA_INVALID_PE;
3504 }
3505}
3506
3507static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3508{
3509 struct pnv_phb *phb = pe->phb;
3510
3511 if (phb->type == PNV_PHB_IODA1) {
3512 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3513 phb->ioda.io_segmap);
3514 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3515 phb->ioda.m32_segmap);
3516 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3517 phb->ioda.m64_segmap);
3518 } else if (phb->type == PNV_PHB_IODA2) {
3519 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3520 phb->ioda.m32_segmap);
3521 }
3522}
3523
3524static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3525{
3526 struct pnv_phb *phb = pe->phb;
3527 struct pnv_ioda_pe *slave, *tmp;
3528
Gavin Shanc5f77002016-05-20 16:41:35 +10003529 list_del(&pe->list);
3530 switch (phb->type) {
3531 case PNV_PHB_IODA1:
3532 pnv_pci_ioda1_release_pe_dma(pe);
3533 break;
3534 case PNV_PHB_IODA2:
3535 pnv_pci_ioda2_release_pe_dma(pe);
3536 break;
3537 default:
3538 WARN_ON(1);
3539 }
3540
3541 pnv_ioda_release_pe_seg(pe);
3542 pnv_ioda_deconfigure_pe(pe->phb, pe);
Gavin Shanb3144272016-09-06 14:16:44 +10003543
3544 /* Release slave PEs in the compound PE */
3545 if (pe->flags & PNV_IODA_PE_MASTER) {
3546 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3547 list_del(&slave->list);
3548 pnv_ioda_free_pe(slave);
3549 }
3550 }
3551
Gavin Shan6eaed162016-09-13 16:40:24 +10003552 /*
3553 * The PE for root bus can be removed because of hotplug in EEH
3554 * recovery for fenced PHB error. We need to mark the PE dead so
3555 * that it can be populated again in PCI hot add path. The PE
3556 * shouldn't be destroyed as it's the global reserved resource.
3557 */
3558 if (phb->ioda.root_pe_populated &&
3559 phb->ioda.root_pe_idx == pe->pe_number)
3560 phb->ioda.root_pe_populated = false;
3561 else
3562 pnv_ioda_free_pe(pe);
Gavin Shanc5f77002016-05-20 16:41:35 +10003563}
3564
3565static void pnv_pci_release_device(struct pci_dev *pdev)
3566{
3567 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3568 struct pnv_phb *phb = hose->private_data;
3569 struct pci_dn *pdn = pci_get_pdn(pdev);
3570 struct pnv_ioda_pe *pe;
3571
3572 if (pdev->is_virtfn)
3573 return;
3574
3575 if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3576 return;
3577
Gavin Shan29bf2822016-09-06 16:34:01 +10003578 /*
3579 * PCI hotplug can happen as part of EEH error recovery. The @pdn
3580 * isn't removed and added afterwards in this scenario. We should
3581 * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3582 * device count is decreased on removing devices while failing to
3583 * be increased on adding devices. It leads to unbalanced PE's device
3584 * count and eventually make normal PCI hotplug path broken.
3585 */
Gavin Shanc5f77002016-05-20 16:41:35 +10003586 pe = &phb->ioda.pe_array[pdn->pe_number];
Gavin Shan29bf2822016-09-06 16:34:01 +10003587 pdn->pe_number = IODA_INVALID_PE;
3588
Gavin Shanc5f77002016-05-20 16:41:35 +10003589 WARN_ON(--pe->device_count < 0);
3590 if (pe->device_count == 0)
3591 pnv_ioda_release_pe(pe);
3592}
3593
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003594static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003595{
Michael Neuling7a8e6bb2015-05-27 16:06:59 +10003596 struct pnv_phb *phb = hose->private_data;
3597
Gavin Shand1a85ee2014-09-30 12:39:05 +10003598 opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
Benjamin Herrenschmidt73ed1482013-05-10 16:59:18 +10003599 OPAL_ASSERT_RESET);
3600}
3601
Daniel Axtens92ae0352015-04-28 15:12:05 +10003602static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003603 .dma_dev_setup = pnv_pci_dma_dev_setup,
3604 .dma_bus_setup = pnv_pci_dma_bus_setup,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003605#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003606 .setup_msi_irqs = pnv_setup_msi_irqs,
3607 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003608#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003609 .enable_device_hook = pnv_pci_enable_device_hook,
Gavin Shanc5f77002016-05-20 16:41:35 +10003610 .release_device = pnv_pci_release_device,
Gavin Shancb4224c2016-05-03 15:41:21 +10003611 .window_alignment = pnv_pci_window_alignment,
Gavin Shanccd1c192016-05-20 16:41:31 +10003612 .setup_bridge = pnv_pci_setup_bridge,
Gavin Shancb4224c2016-05-03 15:41:21 +10003613 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3614 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3615 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3616 .shutdown = pnv_pci_ioda_shutdown,
Daniel Axtens92ae0352015-04-28 15:12:05 +10003617};
3618
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003619static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3620{
3621 dev_err_once(&npdev->dev,
3622 "%s operation unsupported for NVLink devices\n",
3623 __func__);
3624 return -EPERM;
3625}
3626
Alistair Popple5d2aa712015-12-17 13:43:13 +11003627static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
Gavin Shancb4224c2016-05-03 15:41:21 +10003628 .dma_dev_setup = pnv_pci_dma_dev_setup,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003629#ifdef CONFIG_PCI_MSI
Gavin Shancb4224c2016-05-03 15:41:21 +10003630 .setup_msi_irqs = pnv_setup_msi_irqs,
3631 .teardown_msi_irqs = pnv_teardown_msi_irqs,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003632#endif
Gavin Shancb4224c2016-05-03 15:41:21 +10003633 .enable_device_hook = pnv_pci_enable_device_hook,
3634 .window_alignment = pnv_pci_window_alignment,
3635 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3636 .dma_set_mask = pnv_npu_dma_set_mask,
3637 .shutdown = pnv_pci_ioda_shutdown,
Alistair Popple5d2aa712015-12-17 13:43:13 +11003638};
3639
Ian Munsie4361b032016-07-14 07:17:06 +10003640#ifdef CONFIG_CXL_BASE
3641const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3642 .dma_dev_setup = pnv_pci_dma_dev_setup,
3643 .dma_bus_setup = pnv_pci_dma_bus_setup,
Ian Munsiea2f67d52016-07-14 07:17:10 +10003644#ifdef CONFIG_PCI_MSI
3645 .setup_msi_irqs = pnv_cxl_cx4_setup_msi_irqs,
3646 .teardown_msi_irqs = pnv_cxl_cx4_teardown_msi_irqs,
3647#endif
Ian Munsie4361b032016-07-14 07:17:06 +10003648 .enable_device_hook = pnv_cxl_enable_device_hook,
3649 .disable_device = pnv_cxl_disable_device,
3650 .release_device = pnv_pci_release_device,
3651 .window_alignment = pnv_pci_window_alignment,
3652 .setup_bridge = pnv_pci_setup_bridge,
3653 .reset_secondary_bus = pnv_pci_reset_secondary_bus,
3654 .dma_set_mask = pnv_pci_ioda_dma_set_mask,
3655 .dma_get_required_mask = pnv_pci_ioda_dma_get_required_mask,
3656 .shutdown = pnv_pci_ioda_shutdown,
3657};
3658#endif
3659
Anton Blancharde51df2c2014-08-20 08:55:18 +10003660static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3661 u64 hub_id, int ioda_type)
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003662{
3663 struct pci_controller *hose;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003664 struct pnv_phb *phb;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003665 unsigned long size, m64map_off, m32map_off, pemap_off;
3666 unsigned long iomap_off = 0, dma32map_off = 0;
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003667 struct resource r;
Alistair Popplec681b932013-09-23 12:04:57 +10003668 const __be64 *prop64;
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003669 const __be32 *prop32;
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003670 int len;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003671 unsigned int segno;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003672 u64 phb_id;
3673 void *aux;
3674 long rc;
3675
Benjamin Herrenschmidt08a45b32016-07-08 16:37:17 +10003676 if (!of_device_is_available(np))
3677 return;
3678
Gavin Shan9497a1c2016-06-21 12:35:56 +10003679 pr_info("Initializing %s PHB (%s)\n",
3680 pnv_phb_names[ioda_type], of_node_full_name(np));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003681
3682 prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3683 if (!prop64) {
3684 pr_err(" Missing \"ibm,opal-phbid\" property !\n");
3685 return;
3686 }
3687 phb_id = be64_to_cpup(prop64);
3688 pr_debug(" PHB-ID : 0x%016llx\n", phb_id);
3689
Michael Ellermane39f223f2014-11-18 16:47:35 +11003690 phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
Gavin Shan58d714e2013-07-31 16:47:00 +08003691
3692 /* Allocate PCI controller */
Gavin Shan58d714e2013-07-31 16:47:00 +08003693 phb->hose = hose = pcibios_alloc_controller(np);
3694 if (!phb->hose) {
3695 pr_err(" Can't allocate PCI controller for %s\n",
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003696 np->full_name);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003697 memblock_free(__pa(phb), sizeof(struct pnv_phb));
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003698 return;
3699 }
3700
3701 spin_lock_init(&phb->lock);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003702 prop32 = of_get_property(np, "bus-range", &len);
3703 if (prop32 && len == 8) {
Benjamin Herrenschmidt3a1a4662013-09-23 12:05:01 +10003704 hose->first_busno = be32_to_cpu(prop32[0]);
3705 hose->last_busno = be32_to_cpu(prop32[1]);
Gavin Shanf1b7cc32013-07-31 16:47:01 +08003706 } else {
3707 pr_warn(" Broken <bus-range> on %s\n", np->full_name);
3708 hose->first_busno = 0;
3709 hose->last_busno = 0xff;
3710 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003711 hose->private_data = phb;
Gavin Shane9cc17d2013-06-20 13:21:14 +08003712 phb->hub_id = hub_id;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003713 phb->opal_id = phb_id;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003714 phb->type = ioda_type;
Wei Yang781a8682015-03-25 16:23:57 +08003715 mutex_init(&phb->ioda.pe_alloc_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003716
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003717 /* Detect specific models for error handling */
3718 if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3719 phb->model = PNV_PHB_MODEL_P7IOC;
Benjamin Herrenschmidtf3d40c22013-05-04 14:24:32 +00003720 else if (of_device_is_compatible(np, "ibm,power8-pciex"))
Gavin Shanaa0c0332013-04-25 19:20:57 +00003721 phb->model = PNV_PHB_MODEL_PHB3;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003722 else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3723 phb->model = PNV_PHB_MODEL_NPU;
Benjamin Herrenschmidtcee72d52011-11-29 18:22:53 +00003724 else
3725 phb->model = PNV_PHB_MODEL_UNKNOWN;
3726
Gavin Shanaa0c0332013-04-25 19:20:57 +00003727 /* Parse 32-bit and IO ranges (if any) */
Gavin Shan2f1ec022013-07-31 16:47:02 +08003728 pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003729
Gavin Shanaa0c0332013-04-25 19:20:57 +00003730 /* Get registers */
Benjamin Herrenschmidtfd141d1a2016-07-08 16:37:14 +10003731 if (!of_address_to_resource(np, 0, &r)) {
3732 phb->regs_phys = r.start;
3733 phb->regs = ioremap(r.start, resource_size(&r));
3734 if (phb->regs == NULL)
3735 pr_err(" Failed to map registers !\n");
3736 }
Gavin Shan577c8c82016-05-20 16:41:28 +10003737
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003738 /* Initialize more IODA stuff */
Gavin Shan92b8f132016-05-03 15:41:24 +10003739 phb->ioda.total_pe_num = 1;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003740 prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
Gavin Shan36954dc2013-11-04 16:32:47 +08003741 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003742 phb->ioda.total_pe_num = be32_to_cpup(prop32);
Gavin Shan36954dc2013-11-04 16:32:47 +08003743 prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3744 if (prop32)
Gavin Shan92b8f132016-05-03 15:41:24 +10003745 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
Guo Chao262af552014-07-21 14:42:30 +10003746
Gavin Shanc1275622016-05-20 16:41:29 +10003747 /* Invalidate RID to PE# mapping */
3748 for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3749 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3750
Guo Chao262af552014-07-21 14:42:30 +10003751 /* Parse 64-bit MMIO range */
3752 pnv_ioda_parse_m64_window(phb);
3753
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003754 phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
Gavin Shanaa0c0332013-04-25 19:20:57 +00003755 /* FW Has already off top 64k of M32 space (MSI space) */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003756 phb->ioda.m32_size += 0x10000;
3757
Gavin Shan92b8f132016-05-03 15:41:24 +10003758 phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10003759 phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003760 phb->ioda.io_size = hose->pci_io_size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003761 phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003762 phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3763
Gavin Shan2b923ed2016-05-05 12:04:16 +10003764 /* Calculate how many 32-bit TCE segments we have */
3765 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3766 PNV_IODA1_DMA32_SEGSIZE;
3767
Gavin Shanc35d2a82013-07-31 16:47:04 +08003768 /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
Alexey Kardashevskiy92a86752016-05-12 15:47:09 +10003769 size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3770 sizeof(unsigned long));
Gavin Shan93289d82016-05-03 15:41:29 +10003771 m64map_off = size;
3772 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003773 m32map_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003774 size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003775 if (phb->type == PNV_PHB_IODA1) {
3776 iomap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003777 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
Gavin Shan2b923ed2016-05-05 12:04:16 +10003778 dma32map_off = size;
3779 size += phb->ioda.dma32_count *
3780 sizeof(phb->ioda.dma32_segmap[0]);
Gavin Shanc35d2a82013-07-31 16:47:04 +08003781 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003782 pemap_off = size;
Gavin Shan92b8f132016-05-03 15:41:24 +10003783 size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
Michael Ellermane39f223f2014-11-18 16:47:35 +11003784 aux = memblock_virt_alloc(size, 0);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003785 phb->ioda.pe_alloc = aux;
Gavin Shan93289d82016-05-03 15:41:29 +10003786 phb->ioda.m64_segmap = aux + m64map_off;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003787 phb->ioda.m32_segmap = aux + m32map_off;
Gavin Shan93289d82016-05-03 15:41:29 +10003788 for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3789 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003790 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan93289d82016-05-03 15:41:29 +10003791 }
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003792 if (phb->type == PNV_PHB_IODA1) {
Gavin Shanc35d2a82013-07-31 16:47:04 +08003793 phb->ioda.io_segmap = aux + iomap_off;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003794 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3795 phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
Gavin Shan2b923ed2016-05-05 12:04:16 +10003796
3797 phb->ioda.dma32_segmap = aux + dma32map_off;
3798 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3799 phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
Gavin Shan3fa23ff2016-05-03 15:41:26 +10003800 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003801 phb->ioda.pe_array = aux + pemap_off;
Gavin Shan63803c32016-05-20 16:41:32 +10003802
3803 /*
3804 * Choose PE number for root bus, which shouldn't have
3805 * M64 resources consumed by its child devices. To pick
3806 * the PE number adjacent to the reserved one if possible.
3807 */
3808 pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3809 if (phb->ioda.reserved_pe_idx == 0) {
3810 phb->ioda.root_pe_idx = 1;
3811 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3812 } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3813 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3814 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3815 } else {
3816 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3817 }
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003818
3819 INIT_LIST_HEAD(&phb->ioda.pe_list);
Wei Yang781a8682015-03-25 16:23:57 +08003820 mutex_init(&phb->ioda.pe_list_mutex);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003821
3822 /* Calculate how many 32-bit TCE segments we have */
Gavin Shan2b923ed2016-05-05 12:04:16 +10003823 phb->ioda.dma32_count = phb->ioda.m32_pci_base /
Gavin Shanacce9712016-05-03 15:41:33 +10003824 PNV_IODA1_DMA32_SEGSIZE;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003825
Gavin Shanaa0c0332013-04-25 19:20:57 +00003826#if 0 /* We should really do that ... */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003827 rc = opal_pci_set_phb_mem_window(opal->phb_id,
3828 window_type,
3829 window_num,
3830 starting_real_address,
3831 starting_pci_address,
3832 segment_size);
3833#endif
3834
Guo Chao262af552014-07-21 14:42:30 +10003835 pr_info(" %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
Gavin Shan92b8f132016-05-03 15:41:24 +10003836 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
Guo Chao262af552014-07-21 14:42:30 +10003837 phb->ioda.m32_size, phb->ioda.m32_segsize);
3838 if (phb->ioda.m64_size)
3839 pr_info(" M64: 0x%lx [segment=0x%lx]\n",
3840 phb->ioda.m64_size, phb->ioda.m64_segsize);
3841 if (phb->ioda.io_size)
3842 pr_info(" IO: 0x%x [segment=0x%x]\n",
3843 phb->ioda.io_size, phb->ioda.io_segsize);
3844
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003845
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003846 phb->hose->ops = &pnv_pci_ops;
Gavin Shan49dec922014-07-21 14:42:33 +10003847 phb->get_pe_state = pnv_ioda_get_pe_state;
3848 phb->freeze_pe = pnv_ioda_freeze_pe;
3849 phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003850
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003851 /* Setup MSI support */
3852 pnv_pci_init_ioda_msis(phb);
3853
Gavin Shanc40a4212012-08-20 03:49:20 +00003854 /*
3855 * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3856 * to let the PCI core do resource assignment. It's supposed
3857 * that the PCI core will do correct I/O and MMIO alignment
3858 * for the P2P bridge bars so that each PCI bus (excluding
3859 * the child P2P bridges) can form individual PE.
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003860 */
Gavin Shanfb446ad2012-08-20 03:49:14 +00003861 ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003862
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003863 if (phb->type == PNV_PHB_NPU) {
Alistair Popple5d2aa712015-12-17 13:43:13 +11003864 hose->controller_ops = pnv_npu_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003865 } else {
3866 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
Alistair Popple5d2aa712015-12-17 13:43:13 +11003867 hose->controller_ops = pnv_pci_ioda_controller_ops;
Alexey Kardashevskiyf9f83452016-04-29 18:55:20 +10003868 }
Michael Ellermanad30cb92015-04-14 09:29:23 +10003869
Wei Yang6e628c72015-03-25 16:23:55 +08003870#ifdef CONFIG_PCI_IOV
3871 ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
Wei Yang5350ab32015-03-25 16:23:56 +08003872 ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
Michael Ellermanad30cb92015-04-14 09:29:23 +10003873#endif
3874
Gavin Shanc40a4212012-08-20 03:49:20 +00003875 pci_add_flags(PCI_REASSIGN_ALL_RSRC);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003876
3877 /* Reset IODA tables to a clean state */
Gavin Shand1a85ee2014-09-30 12:39:05 +10003878 rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003879 if (rc)
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +00003880 pr_warning(" OPAL Error %ld performing IODA table reset !\n", rc);
Gavin Shan361f2a22014-04-24 18:00:25 +10003881
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10003882 /*
3883 * If we're running in kdump kernel, the previous kernel never
Gavin Shan361f2a22014-04-24 18:00:25 +10003884 * shutdown PCI devices correctly. We already got IODA table
3885 * cleaned out. So we have to issue PHB reset to stop all PCI
Andrew Donnellan6060e9e2016-09-16 20:39:44 +10003886 * transactions from previous kernel.
Gavin Shan361f2a22014-04-24 18:00:25 +10003887 */
3888 if (is_kdump_kernel()) {
3889 pr_info(" Issue PHB reset ...\n");
Gavin Shancadf3642015-02-16 14:45:47 +11003890 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3891 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
Gavin Shan361f2a22014-04-24 18:00:25 +10003892 }
Guo Chao262af552014-07-21 14:42:30 +10003893
Gavin Shan9e9e8932014-11-12 13:36:05 +11003894 /* Remove M64 resource if we can't configure it successfully */
3895 if (!phb->init_m64 || phb->init_m64(phb))
Guo Chao262af552014-07-21 14:42:30 +10003896 hose->mem_resources[1].flags = 0;
Gavin Shanaa0c0332013-04-25 19:20:57 +00003897}
3898
Bjorn Helgaas67975002013-07-02 12:20:03 -06003899void __init pnv_pci_init_ioda2_phb(struct device_node *np)
Gavin Shanaa0c0332013-04-25 19:20:57 +00003900{
Gavin Shane9cc17d2013-06-20 13:21:14 +08003901 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003902}
3903
Alistair Popple5d2aa712015-12-17 13:43:13 +11003904void __init pnv_pci_init_npu_phb(struct device_node *np)
3905{
3906 pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3907}
3908
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003909void __init pnv_pci_init_ioda_hub(struct device_node *np)
3910{
3911 struct device_node *phbn;
Alistair Popplec681b932013-09-23 12:04:57 +10003912 const __be64 *prop64;
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003913 u64 hub_id;
3914
3915 pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3916
3917 prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3918 if (!prop64) {
3919 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3920 return;
3921 }
3922 hub_id = be64_to_cpup(prop64);
3923 pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3924
3925 /* Count child PHBs */
3926 for_each_child_of_node(np, phbn) {
3927 /* Look for IODA1 PHBs */
3928 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
Gavin Shane9cc17d2013-06-20 13:21:14 +08003929 pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +00003930 }
3931}