blob: adf21ac76e34789723e231901a6bd6a1bfcc6a57 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
Ben Hutchings7fc2a612011-04-25 16:54:28 +010024#include <linux/slab.h>
Paul Gortmaker6eb0de82011-07-03 16:09:31 -040025#include <linux/module.h>
Mathias Nymanc3c58192015-07-21 17:20:25 +030026#include <linux/acpi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070027
28#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030029#include "xhci-trace.h"
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
Lu Baolufa895372016-01-26 17:50:05 +020031#define SSIC_PORT_NUM 2
32#define SSIC_PORT_CFG2 0x880c
33#define SSIC_PORT_CFG2_OFFSET 0x30
Rajmohan Maniabce3292015-07-21 17:20:26 +030034#define PROG_DONE (1 << 30)
35#define SSIC_PORT_UNUSED (1 << 31)
36
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070037/* Device for a quirk */
38#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
39#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
Hans de Goeded95815b2016-06-01 21:01:29 +020040#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
Sarah Sharpbba18e32012-10-17 13:44:06 -070041#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070042
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020043#define PCI_VENDOR_ID_ETRON 0x1b6f
Hans de Goede170625e2014-07-25 22:01:19 +020044#define PCI_DEVICE_ID_EJ168 0x7023
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +020045
Takashi Iwai638298d2013-09-12 08:11:06 +020046#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
47#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
Mathias Nyman4c391352016-10-20 18:09:18 +030048#define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
Mathias Nymanb8cb91e2015-03-06 17:23:19 +020049#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
50#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
51#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
Lu Baoluccc04af2016-01-26 17:50:08 +020052#define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
Rafal Redzimski0d46fac2016-04-08 16:25:05 +030053#define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
Mathias Nyman346e99732016-10-20 18:09:19 +030054#define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
Mathias Nyman219628b2017-05-17 18:32:00 +030055#define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
Mathias Nyman1110a2d62020-02-10 15:45:53 +020056#define PCI_DEVICE_ID_INTEL_CML_XHCI 0xa3af
Takashi Iwai638298d2013-09-12 08:11:06 +020057
Jiahau Chang24a950e2017-07-20 14:48:27 +030058#define PCI_DEVICE_ID_ASMEDIA_1042A_XHCI 0x1142
59
Sarah Sharp66d4ead2009-04-27 19:52:28 -070060static const char hcd_name[] = "xhci_hcd";
61
Andrew Bresticker1885d9a2014-10-03 11:35:26 +030062static struct hc_driver __read_mostly xhci_pci_hc_driver;
63
Roger Quadroscd33a322015-05-29 17:01:46 +030064static int xhci_pci_setup(struct usb_hcd *hcd);
65
66static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
Roger Quadroscd33a322015-05-29 17:01:46 +030067 .reset = xhci_pci_setup,
68};
69
Sarah Sharp66d4ead2009-04-27 19:52:28 -070070/* called after powerup, by probe or system-pm "wakeup" */
71static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
72{
73 /*
74 * TODO: Implement finding debug ports later.
75 * TODO: see if there are any quirks that need to be added to handle
76 * new extended capabilities.
77 */
78
79 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
80 if (!pci_set_mwi(pdev))
81 xhci_dbg(xhci, "MWI active\n");
82
83 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
84 return 0;
85}
86
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -070087static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
88{
89 struct pci_dev *pdev = to_pci_dev(dev);
90
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070091 /* Look for vendor-specific quirks */
92 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
Sarah Sharpbba18e32012-10-17 13:44:06 -070093 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
94 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
95 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
96 pdev->revision == 0x0) {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -070097 xhci->quirks |= XHCI_RESET_EP_QUIRK;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030098 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
99 "QUIRK: Fresco Logic xHC needs configure"
100 " endpoint cmd after reset endpoint");
Sarah Sharpf5182b42011-06-02 11:33:02 -0700101 }
Oliver Neukum455f5892013-09-30 15:50:54 +0200102 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
103 pdev->revision == 0x4) {
104 xhci->quirks |= XHCI_SLOW_SUSPEND;
105 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
106 "QUIRK: Fresco Logic xHC revision %u"
107 "must be suspended extra slowly",
108 pdev->revision);
109 }
Hans de Goede7f5c4d62014-12-05 11:11:28 +0100110 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
111 xhci->quirks |= XHCI_BROKEN_STREAMS;
Sarah Sharpf5182b42011-06-02 11:33:02 -0700112 /* Fresco Logic confirms: all revisions of this chip do not
113 * support MSI, even though some of them claim to in their PCI
114 * capabilities.
115 */
116 xhci->quirks |= XHCI_BROKEN_MSI;
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300117 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
118 "QUIRK: Fresco Logic revision %u "
119 "has broken MSI implementation",
Sarah Sharpf5182b42011-06-02 11:33:02 -0700120 pdev->revision);
Sarah Sharp1530bbc62012-05-08 09:22:49 -0700121 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700122 }
Sarah Sharpf5182b42011-06-02 11:33:02 -0700123
Hans de Goeded95815b2016-06-01 21:01:29 +0200124 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
125 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
126 xhci->quirks |= XHCI_BROKEN_STREAMS;
127
Sarah Sharp02386342010-05-24 13:25:28 -0700128 if (pdev->vendor == PCI_VENDOR_ID_NEC)
129 xhci->quirks |= XHCI_NEC_HOST;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700130
Andiry Xu7e393a82011-09-23 14:19:54 -0700131 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
132 xhci->quirks |= XHCI_AMD_0x96_HOST;
133
Andiry Xuc41136b2011-03-22 17:08:14 +0800134 /* AMD PLL quirk */
135 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
136 xhci->quirks |= XHCI_AMD_PLL_FIX;
Huang Rui2597fe92014-08-19 15:17:57 +0300137
138 if (pdev->vendor == PCI_VENDOR_ID_AMD)
139 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
140
Sarah Sharpe3567d22012-05-16 13:36:24 -0700141 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
142 xhci->quirks |= XHCI_LPM_SUPPORT;
143 xhci->quirks |= XHCI_INTEL_HOST;
Lu Baolu227a4fd2015-03-23 18:27:42 +0200144 xhci->quirks |= XHCI_AVOID_BEI;
Sarah Sharpe3567d22012-05-16 13:36:24 -0700145 }
Sarah Sharpad808332011-05-25 10:43:56 -0700146 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
147 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
Sarah Sharp2cf95c12011-05-11 16:14:58 -0700148 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
149 xhci->limit_active_eps = 64;
Sarah Sharp86cc5582011-09-02 11:05:54 -0700150 xhci->quirks |= XHCI_SW_BW_CHECKING;
Sarah Sharpe95829f2012-07-23 18:59:30 +0300151 /*
152 * PPT desktop boards DH77EB and DH77DF will power back on after
153 * a few seconds of being shutdown. The fix for this is to
154 * switch the ports from xHCI to EHCI on shutdown. We can't use
155 * DMI information to find those particular boards (since each
156 * vendor will change the board name), so we have to key off all
157 * PPT chipsets.
158 */
159 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Sarah Sharpad808332011-05-25 10:43:56 -0700160 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200161 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
Mathias Nyman4c391352016-10-20 18:09:18 +0300162 (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
163 pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
Denis Turischevc09ec252014-04-25 19:20:14 +0300164 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
Laura Abbottfd7cd062015-10-12 11:30:13 +0300165 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
Takashi Iwai638298d2013-09-12 08:11:06 +0200166 }
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200167 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
168 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
169 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Lu Baoluccc04af2016-01-26 17:50:08 +0200170 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Rafal Redzimski0d46fac2016-04-08 16:25:05 +0300171 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
Wan Ahmad Zainie40359f92017-01-03 18:28:52 +0200172 pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
Mathias Nyman219628b2017-05-17 18:32:00 +0300173 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
Mathias Nyman1110a2d62020-02-10 15:45:53 +0200174 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI ||
175 pdev->device == PCI_DEVICE_ID_INTEL_CML_XHCI)) {
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200176 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
177 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200178 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
179 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
180 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
181 }
Mathias Nyman346e99732016-10-20 18:09:19 +0300182 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
183 (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
Mathias Nyman90a7afb2018-10-01 18:36:07 +0300184 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
185 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
Mathias Nyman219628b2017-05-17 18:32:00 +0300186 pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
187 pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
Mathias Nyman346e99732016-10-20 18:09:19 +0300188 xhci->quirks |= XHCI_MISSING_CAS;
189
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200190 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
Hans de Goede170625e2014-07-25 22:01:19 +0200191 pdev->device == PCI_DEVICE_ID_EJ168) {
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200192 xhci->quirks |= XHCI_RESET_ON_RESUME;
Sarah Sharp5cb7df22012-07-02 13:36:23 -0700193 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede8f873c12014-07-25 22:01:18 +0200194 xhci->quirks |= XHCI_BROKEN_STREAMS;
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200195 }
Sarah Sharp1aa95782014-01-17 15:38:12 -0800196 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
zhaochen2e036f02019-06-20 14:42:29 +0800197 pdev->device == 0x0014) {
Daniel Thompson09d3e692017-12-21 15:06:15 +0200198 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
zhaochen2e036f02019-06-20 14:42:29 +0800199 upd720x_finish_download(pdev);
200 }
Daniel Thompson09d3e692017-12-21 15:06:15 +0200201 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
Igor Gnatenko6db249e2014-04-25 19:20:15 +0300202 pdev->device == 0x0015)
Sarah Sharp1aa95782014-01-17 15:38:12 -0800203 xhci->quirks |= XHCI_RESET_ON_RESUME;
Elric Fu457a4f62012-03-29 15:47:50 +0800204 if (pdev->vendor == PCI_VENDOR_ID_VIA)
205 xhci->quirks |= XHCI_RESET_ON_RESUME;
Oliver Neukum85f4e452014-05-14 14:00:23 +0200206
Hans de Goedee21eba02014-08-25 12:21:56 +0200207 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
208 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
209 pdev->device == 0x3432)
210 xhci->quirks |= XHCI_BROKEN_STREAMS;
211
Hans de Goede2391eac2014-10-28 11:05:29 +0100212 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
213 pdev->device == 0x1042)
214 xhci->quirks |= XHCI_BROKEN_STREAMS;
Corentin Labbe06178662017-06-09 14:48:41 +0300215 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
216 pdev->device == 0x1142)
217 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
Hans de Goede2391eac2014-10-28 11:05:29 +0100218
Jiahau Chang24a950e2017-07-20 14:48:27 +0300219 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
220 pdev->device == PCI_DEVICE_ID_ASMEDIA_1042A_XHCI)
221 xhci->quirks |= XHCI_ASMEDIA_MODIFY_FLOWCONTROL;
222
Roger Quadros853469d2017-04-07 17:57:12 +0300223 if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
224 xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
225
Oliver Neukum85f4e452014-05-14 14:00:23 +0200226 if (xhci->quirks & XHCI_RESET_ON_RESUME)
227 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
228 "QUIRK: Resetting on resume");
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700229}
Andiry Xuc41136b2011-03-22 17:08:14 +0800230
Mathias Nymanc3c58192015-07-21 17:20:25 +0300231#ifdef CONFIG_ACPI
232static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
233{
234 static const u8 intel_dsm_uuid[] = {
235 0xb7, 0x0c, 0x34, 0xac, 0x01, 0xe9, 0xbf, 0x45,
236 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23,
237 };
Mika Westerberg84ed9152015-12-04 15:53:42 +0200238 union acpi_object *obj;
239
240 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), intel_dsm_uuid, 3, 1,
241 NULL);
242 ACPI_FREE(obj);
Mathias Nymanc3c58192015-07-21 17:20:25 +0300243}
244#else
Mika Westerberg84ed9152015-12-04 15:53:42 +0200245static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
Mathias Nymanc3c58192015-07-21 17:20:25 +0300246#endif /* CONFIG_ACPI */
247
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700248/* called during probe() after chip reset completes */
249static int xhci_pci_setup(struct usb_hcd *hcd)
250{
251 struct xhci_hcd *xhci;
252 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
253 int retval;
254
Mathias Nymanb50107b2015-10-01 18:40:38 +0300255 xhci = hcd_to_xhci(hcd);
256 if (!xhci->sbrn)
257 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
258
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700259 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700260 if (retval)
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700261 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700262
Sebastian Andrzej Siewiorda3c9c42011-09-23 14:20:00 -0700263 if (!usb_hcd_is_primary_hcd(hcd))
264 return 0;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700265
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700266 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
267
268 /* Find any debug ports */
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700269 retval = xhci_pci_reinit(xhci, pdev);
270 if (!retval)
271 return retval;
272
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700273 return retval;
274}
275
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800276/*
277 * We need to register our own PCI probe function (instead of the USB core's
278 * function) in order to create a second roothub under xHCI.
279 */
280static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
281{
282 int retval;
283 struct xhci_hcd *xhci;
284 struct hc_driver *driver;
285 struct usb_hcd *hcd;
286
287 driver = (struct hc_driver *)id->driver_data;
Mathias Nymanbcffae72014-03-03 19:30:17 +0200288
289 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
290 pm_runtime_get_noresume(&dev->dev);
291
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800292 /* Register the USB 2.0 roothub.
293 * FIXME: USB core must know to register the USB 2.0 roothub first.
294 * This is sort of silly, because we could just set the HCD driver flags
295 * to say USB 2.0, but I'm not sure what the implications would be in
296 * the other parts of the HCD code.
297 */
298 retval = usb_hcd_pci_probe(dev, id);
299
300 if (retval)
Mathias Nymanbcffae72014-03-03 19:30:17 +0200301 goto put_runtime_pm;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800302
303 /* USB 2.0 roothub is stored in the PCI device now. */
304 hcd = dev_get_drvdata(&dev->dev);
305 xhci = hcd_to_xhci(hcd);
306 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
307 pci_name(dev), hcd);
308 if (!xhci->shared_hcd) {
309 retval = -ENOMEM;
310 goto dealloc_usb2_hcd;
311 }
312
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800313 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
Yong Zhangb5dd18d2011-09-07 16:10:52 +0800314 IRQF_SHARED);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800315 if (retval)
316 goto put_usb3_hcd;
317 /* Roothub already marked as USB 3.0 speed */
Sarah Sharp3b3db022012-05-09 10:55:03 -0700318
Hans de Goede8f873c12014-07-25 22:01:18 +0200319 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
320 HCC_MAX_PSA(xhci->hcc_params) >= 4)
Oliver Neukum14aec582014-02-11 20:36:04 +0100321 xhci->shared_hcd->can_do_streams = 1;
322
Mathias Nymanc3c58192015-07-21 17:20:25 +0300323 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
324 xhci_pme_acpi_rtd3_enable(dev);
325
Mathias Nymanbcffae72014-03-03 19:30:17 +0200326 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
327 pm_runtime_put_noidle(&dev->dev);
328
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800329 return 0;
330
331put_usb3_hcd:
332 usb_put_hcd(xhci->shared_hcd);
333dealloc_usb2_hcd:
334 usb_hcd_pci_remove(dev);
Mathias Nymanbcffae72014-03-03 19:30:17 +0200335put_runtime_pm:
336 pm_runtime_put_noidle(&dev->dev);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800337 return retval;
338}
339
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700340static void xhci_pci_remove(struct pci_dev *dev)
341{
342 struct xhci_hcd *xhci;
343
344 xhci = hcd_to_xhci(pci_get_drvdata(dev));
Mathias Nyman98d74f92016-04-08 16:25:10 +0300345 xhci->xhc_state |= XHCI_STATE_REMOVING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800346 if (xhci->shared_hcd) {
347 usb_remove_hcd(xhci->shared_hcd);
348 usb_put_hcd(xhci->shared_hcd);
349 }
Takashi Iwai638298d2013-09-12 08:11:06 +0200350
351 /* Workaround for spurious wakeups at shutdown with HSW */
352 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
353 pci_set_power_state(dev, PCI_D3hot);
Mathias Nymanf1f6d9a2016-08-16 10:18:06 +0300354
355 usb_hcd_pci_remove(dev);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700356}
357
Andiry Xu5535b1d2010-10-14 07:23:06 -0700358#ifdef CONFIG_PM
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300359/*
360 * In some Intel xHCI controllers, in order to get D3 working,
361 * through a vendor specific SSIC CONFIG register at offset 0x883c,
362 * SSIC PORT need to be marked as "unused" before putting xHCI
363 * into D3. After D3 exit, the SSIC port need to be marked as "used".
364 * Without this change, xHCI might not enter D3 state.
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300365 */
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200366static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300367{
368 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300369 u32 val;
370 void __iomem *reg;
Lu Baolufa895372016-01-26 17:50:05 +0200371 int i;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300372
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200373 for (i = 0; i < SSIC_PORT_NUM; i++) {
374 reg = (void __iomem *) xhci->cap_regs +
375 SSIC_PORT_CFG2 +
376 i * SSIC_PORT_CFG2_OFFSET;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300377
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200378 /* Notify SSIC that SSIC profile programming is not done. */
379 val = readl(reg) & ~PROG_DONE;
380 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300381
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200382 /* Mark SSIC port as unused(suspend) or used(resume) */
383 val = readl(reg);
384 if (suspend)
385 val |= SSIC_PORT_UNUSED;
386 else
387 val &= ~SSIC_PORT_UNUSED;
388 writel(val, reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300389
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200390 /* Notify SSIC that SSIC profile programming is done */
391 val = readl(reg) | PROG_DONE;
392 writel(val, reg);
393 readl(reg);
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300394 }
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200395}
396
397/*
398 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
399 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
400 */
401static void xhci_pme_quirk(struct usb_hcd *hcd)
402{
403 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
404 void __iomem *reg;
405 u32 val;
Tomer Barletz2b7627b2015-09-21 17:46:11 +0300406
407 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
408 val = readl(reg);
409 writel(val | BIT(28), reg);
410 readl(reg);
411}
412
Andiry Xu5535b1d2010-10-14 07:23:06 -0700413static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
414{
415 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700416 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Lu Baolu92149c92016-01-26 17:50:07 +0200417 int ret;
Sarah Sharpc3897aa2013-04-18 10:02:03 -0700418
419 /*
420 * Systems with the TI redriver that loses port status change events
421 * need to have the registers polled during D3, so avoid D3cold.
422 */
Andrew Brestickere1cd9722014-10-03 11:35:27 +0300423 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300424 pci_d3cold_disable(pdev);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700425
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200426 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200427 xhci_pme_quirk(hcd);
428
429 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
430 xhci_ssic_port_unused_quirk(hcd, true);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200431
Lu Baolu92149c92016-01-26 17:50:07 +0200432 ret = xhci_suspend(xhci, do_wakeup);
433 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
434 xhci_ssic_port_unused_quirk(hcd, false);
435
436 return ret;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700437}
438
439static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
440{
441 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800442 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700443 int retval = 0;
444
Sarah Sharp69e848c2011-02-22 09:57:15 -0800445 /* The BIOS on systems with the Intel Panther Point chipset may or may
446 * not support xHCI natively. That means that during system resume, it
447 * may switch the ports back to EHCI so that users can use their
448 * keyboard to select a kernel from GRUB after resume from hibernate.
449 *
450 * The BIOS is supposed to remember whether the OS had xHCI ports
451 * enabled before resume, and switch the ports back to xHCI when the
452 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
453 * writers.
454 *
455 * Unconditionally switch the ports back to xHCI after a system resume.
Mathias Nyman26b76792013-07-23 11:35:47 +0300456 * It should not matter whether the EHCI or xHCI controller is
457 * resumed first. It's enough to do the switchover in xHCI because
458 * USB core won't notice anything as the hub driver doesn't start
459 * running again until after all the devices (including both EHCI and
460 * xHCI host controllers) have been resumed.
Sarah Sharp69e848c2011-02-22 09:57:15 -0800461 */
Mathias Nyman26b76792013-07-23 11:35:47 +0300462
463 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
464 usb_enable_intel_xhci_ports(pdev);
Sarah Sharp69e848c2011-02-22 09:57:15 -0800465
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200466 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
467 xhci_ssic_port_unused_quirk(hcd, false);
468
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200469 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
Lu Baolu7e70cbf2016-01-26 17:50:06 +0200470 xhci_pme_quirk(hcd);
Mathias Nymanb8cb91e2015-03-06 17:23:19 +0200471
Andiry Xu5535b1d2010-10-14 07:23:06 -0700472 retval = xhci_resume(xhci, hibernated);
473 return retval;
474}
Andiry Xu5535b1d2010-10-14 07:23:06 -0700475
Henry Lin0b7da9a2019-12-11 16:20:04 +0200476static void xhci_pci_shutdown(struct usb_hcd *hcd)
477{
478 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
479 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
480
481 xhci_shutdown(hcd);
482
483 /* Yet another workaround for spurious wakeups at shutdown with HSW */
484 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
485 pci_set_power_state(pdev, PCI_D3hot);
486}
Guenter Roeck795b4ef2019-12-17 17:19:11 -0800487#endif /* CONFIG_PM */
Henry Lin0b7da9a2019-12-11 16:20:04 +0200488
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700489/*-------------------------------------------------------------------------*/
490
491/* PCI driver selection metadata; PCI hotplugging uses this */
492static const struct pci_device_id pci_ids[] = { {
493 /* handle any USB 3.0 xHCI controller */
494 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
495 .driver_data = (unsigned long) &xhci_pci_hc_driver,
496 },
497 { /* end: all zeroes */ }
498};
499MODULE_DEVICE_TABLE(pci, pci_ids);
500
501/* pci driver glue; this is a "new style" PCI driver module */
502static struct pci_driver xhci_pci_driver = {
503 .name = (char *) hcd_name,
504 .id_table = pci_ids,
505
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800506 .probe = xhci_pci_probe,
Sarah Sharpb02d0ed2010-10-26 11:03:44 -0700507 .remove = xhci_pci_remove,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700508 /* suspend and resume implemented later */
509
510 .shutdown = usb_hcd_pci_shutdown,
Alan Sternf875fdb2013-09-24 15:45:25 -0400511#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700512 .driver = {
513 .pm = &usb_hcd_pci_pm_ops
514 },
515#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700516};
517
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300518static int __init xhci_pci_init(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700519{
Roger Quadroscd33a322015-05-29 17:01:46 +0300520 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300521#ifdef CONFIG_PM
522 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
523 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
Henry Lin0b7da9a2019-12-11 16:20:04 +0200524 xhci_pci_hc_driver.shutdown = xhci_pci_shutdown;
Andrew Bresticker1885d9a2014-10-03 11:35:26 +0300525#endif
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700526 return pci_register_driver(&xhci_pci_driver);
527}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300528module_init(xhci_pci_init);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700529
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300530static void __exit xhci_pci_exit(void)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700531{
532 pci_unregister_driver(&xhci_pci_driver);
533}
Andrew Bresticker29e409f2014-10-03 11:35:29 +0300534module_exit(xhci_pci_exit);
535
536MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
537MODULE_LICENSE("GPL");