blob: 7161f9f86c9f1247c6b100e2d91a6a438516a8ae [file] [log] [blame]
Jingoo Hane9474be2012-02-03 18:01:55 +09001/*
2 * Samsung SoC DP (Display Port) interface driver.
3 *
4 * Copyright (C) 2012 Samsung Electronics Co., Ltd.
5 * Author: Jingoo Han <jg1.han@samsung.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 */
12
13#include <linux/module.h>
14#include <linux/platform_device.h>
15#include <linux/slab.h>
16#include <linux/err.h>
17#include <linux/clk.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
Ajay Kumarc4e235c2012-10-13 05:48:00 +090021#include <linux/of.h>
Jingoo Hane9474be2012-02-03 18:01:55 +090022
23#include <video/exynos_dp.h>
24
Jingoo Hane9474be2012-02-03 18:01:55 +090025#include "exynos_dp_core.h"
26
27static int exynos_dp_init_dp(struct exynos_dp_device *dp)
28{
29 exynos_dp_reset(dp);
30
Jingoo Han24db03a2012-05-25 16:21:08 +090031 exynos_dp_swreset(dp);
32
Jingoo Han75435c72012-08-23 19:55:13 +090033 exynos_dp_init_analog_param(dp);
34 exynos_dp_init_interrupt(dp);
35
Jingoo Hane9474be2012-02-03 18:01:55 +090036 /* SW defined function Normal operation */
37 exynos_dp_enable_sw_function(dp);
38
39 exynos_dp_config_interrupt(dp);
40 exynos_dp_init_analog_func(dp);
41
42 exynos_dp_init_hpd(dp);
43 exynos_dp_init_aux(dp);
44
45 return 0;
46}
47
48static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
49{
50 int timeout_loop = 0;
51
52 exynos_dp_init_hpd(dp);
53
Jingoo Hana2c81bc2012-07-18 18:50:59 +090054 usleep_range(200, 210);
Jingoo Hane9474be2012-02-03 18:01:55 +090055
56 while (exynos_dp_get_plug_in_status(dp) != 0) {
57 timeout_loop++;
58 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
59 dev_err(dp->dev, "failed to get hpd plug status\n");
60 return -ETIMEDOUT;
61 }
Jingoo Hana2c81bc2012-07-18 18:50:59 +090062 usleep_range(10, 11);
Jingoo Hane9474be2012-02-03 18:01:55 +090063 }
64
65 return 0;
66}
67
68static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
69{
70 int i;
71 unsigned char sum = 0;
72
73 for (i = 0; i < EDID_BLOCK_LENGTH; i++)
74 sum = sum + edid_data[i];
75
76 return sum;
77}
78
79static int exynos_dp_read_edid(struct exynos_dp_device *dp)
80{
81 unsigned char edid[EDID_BLOCK_LENGTH * 2];
82 unsigned int extend_block = 0;
83 unsigned char sum;
84 unsigned char test_vector;
85 int retval;
86
87 /*
88 * EDID device address is 0x50.
89 * However, if necessary, you must have set upper address
90 * into E-EDID in I2C device, 0x30.
91 */
92
93 /* Read Extension Flag, Number of 128-byte EDID extension blocks */
94 exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
95 EDID_EXTENSION_FLAG,
96 &extend_block);
97
98 if (extend_block > 0) {
99 dev_dbg(dp->dev, "EDID data includes a single extension!\n");
100
101 /* Read EDID data */
102 retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
103 EDID_HEADER_PATTERN,
104 EDID_BLOCK_LENGTH,
105 &edid[EDID_HEADER_PATTERN]);
106 if (retval != 0) {
107 dev_err(dp->dev, "EDID Read failed!\n");
108 return -EIO;
109 }
110 sum = exynos_dp_calc_edid_check_sum(edid);
111 if (sum != 0) {
112 dev_err(dp->dev, "EDID bad checksum!\n");
113 return -EIO;
114 }
115
116 /* Read additional EDID data */
117 retval = exynos_dp_read_bytes_from_i2c(dp,
118 I2C_EDID_DEVICE_ADDR,
119 EDID_BLOCK_LENGTH,
120 EDID_BLOCK_LENGTH,
121 &edid[EDID_BLOCK_LENGTH]);
122 if (retval != 0) {
123 dev_err(dp->dev, "EDID Read failed!\n");
124 return -EIO;
125 }
126 sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
127 if (sum != 0) {
128 dev_err(dp->dev, "EDID bad checksum!\n");
129 return -EIO;
130 }
131
132 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
133 &test_vector);
134 if (test_vector & DPCD_TEST_EDID_READ) {
135 exynos_dp_write_byte_to_dpcd(dp,
136 DPCD_ADDR_TEST_EDID_CHECKSUM,
137 edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
138 exynos_dp_write_byte_to_dpcd(dp,
139 DPCD_ADDR_TEST_RESPONSE,
140 DPCD_TEST_EDID_CHECKSUM_WRITE);
141 }
142 } else {
143 dev_info(dp->dev, "EDID data does not include any extensions.\n");
144
145 /* Read EDID data */
146 retval = exynos_dp_read_bytes_from_i2c(dp,
147 I2C_EDID_DEVICE_ADDR,
148 EDID_HEADER_PATTERN,
149 EDID_BLOCK_LENGTH,
150 &edid[EDID_HEADER_PATTERN]);
151 if (retval != 0) {
152 dev_err(dp->dev, "EDID Read failed!\n");
153 return -EIO;
154 }
155 sum = exynos_dp_calc_edid_check_sum(edid);
156 if (sum != 0) {
157 dev_err(dp->dev, "EDID bad checksum!\n");
158 return -EIO;
159 }
160
161 exynos_dp_read_byte_from_dpcd(dp,
162 DPCD_ADDR_TEST_REQUEST,
163 &test_vector);
164 if (test_vector & DPCD_TEST_EDID_READ) {
165 exynos_dp_write_byte_to_dpcd(dp,
166 DPCD_ADDR_TEST_EDID_CHECKSUM,
167 edid[EDID_CHECKSUM]);
168 exynos_dp_write_byte_to_dpcd(dp,
169 DPCD_ADDR_TEST_RESPONSE,
170 DPCD_TEST_EDID_CHECKSUM_WRITE);
171 }
172 }
173
174 dev_err(dp->dev, "EDID Read success!\n");
175 return 0;
176}
177
178static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
179{
180 u8 buf[12];
181 int i;
182 int retval;
183
184 /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
185 exynos_dp_read_bytes_from_dpcd(dp,
186 DPCD_ADDR_DPCD_REV,
187 12, buf);
188
189 /* Read EDID */
190 for (i = 0; i < 3; i++) {
191 retval = exynos_dp_read_edid(dp);
192 if (retval == 0)
193 break;
194 }
195
196 return retval;
197}
198
199static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
200 bool enable)
201{
202 u8 data;
203
204 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
205
206 if (enable)
207 exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
208 DPCD_ENHANCED_FRAME_EN |
209 DPCD_LANE_COUNT_SET(data));
210 else
211 exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
212 DPCD_LANE_COUNT_SET(data));
213}
214
215static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
216{
217 u8 data;
218 int retval;
219
220 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
221 retval = DPCD_ENHANCED_FRAME_CAP(data);
222
223 return retval;
224}
225
226static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
227{
228 u8 data;
229
230 data = exynos_dp_is_enhanced_mode_available(dp);
231 exynos_dp_enable_rx_to_enhanced_mode(dp, data);
232 exynos_dp_enable_enhanced_mode(dp, data);
233}
234
235static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
236{
237 exynos_dp_set_training_pattern(dp, DP_NONE);
238
239 exynos_dp_write_byte_to_dpcd(dp,
240 DPCD_ADDR_TRAINING_PATTERN_SET,
241 DPCD_TRAINING_PATTERN_DISABLED);
242}
243
244static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
245 int pre_emphasis, int lane)
246{
247 switch (lane) {
248 case 0:
249 exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
250 break;
251 case 1:
252 exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
253 break;
254
255 case 2:
256 exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
257 break;
258
259 case 3:
260 exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
261 break;
262 }
263}
264
Sean Paulace2d7f2012-10-31 23:21:00 +0000265static int exynos_dp_link_start(struct exynos_dp_device *dp)
Jingoo Hane9474be2012-02-03 18:01:55 +0900266{
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900267 u8 buf[4];
Sean Paulace2d7f2012-10-31 23:21:00 +0000268 int lane, lane_count, retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900269
270 lane_count = dp->link_train.lane_count;
271
272 dp->link_train.lt_state = CLOCK_RECOVERY;
273 dp->link_train.eq_loop = 0;
274
275 for (lane = 0; lane < lane_count; lane++)
276 dp->link_train.cr_loop[lane] = 0;
277
278 /* Set sink to D0 (Sink Not Ready) mode. */
Sean Paulace2d7f2012-10-31 23:21:00 +0000279 retval = exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
Sean Paulfadec4b2012-10-31 23:21:00 +0000280 DPCD_SET_POWER_STATE_D0);
Sean Paulace2d7f2012-10-31 23:21:00 +0000281 if (retval)
282 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900283
284 /* Set link rate and count as you want to establish*/
285 exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
286 exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
287
288 /* Setup RX configuration */
289 buf[0] = dp->link_train.link_rate;
290 buf[1] = dp->link_train.lane_count;
Sean Paulace2d7f2012-10-31 23:21:00 +0000291 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
Jingoo Hane9474be2012-02-03 18:01:55 +0900292 2, buf);
Sean Paulace2d7f2012-10-31 23:21:00 +0000293 if (retval)
294 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900295
296 /* Set TX pre-emphasis to minimum */
297 for (lane = 0; lane < lane_count; lane++)
298 exynos_dp_set_lane_lane_pre_emphasis(dp,
299 PRE_EMPHASIS_LEVEL_0, lane);
300
301 /* Set training pattern 1 */
302 exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
303
304 /* Set RX training pattern */
Sean Paulfadec4b2012-10-31 23:21:00 +0000305 retval = exynos_dp_write_byte_to_dpcd(dp,
306 DPCD_ADDR_TRAINING_PATTERN_SET,
307 DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
308 if (retval)
309 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900310
311 for (lane = 0; lane < lane_count; lane++)
312 buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
313 DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
Sean Paulfadec4b2012-10-31 23:21:00 +0000314
315 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
316 lane_count, buf);
Sean Paulace2d7f2012-10-31 23:21:00 +0000317
318 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900319}
320
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900321static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
Jingoo Hane9474be2012-02-03 18:01:55 +0900322{
323 int shift = (lane & 1) * 4;
324 u8 link_value = link_status[lane>>1];
325
326 return (link_value >> shift) & 0xf;
327}
328
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900329static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900330{
331 int lane;
332 u8 lane_status;
333
334 for (lane = 0; lane < lane_count; lane++) {
335 lane_status = exynos_dp_get_lane_status(link_status, lane);
336 if ((lane_status & DPCD_LANE_CR_DONE) == 0)
337 return -EINVAL;
338 }
339 return 0;
340}
341
Sean Paulfadec4b2012-10-31 23:21:00 +0000342static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
343 int lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900344{
345 int lane;
Jingoo Hane9474be2012-02-03 18:01:55 +0900346 u8 lane_status;
347
Sean Paulfadec4b2012-10-31 23:21:00 +0000348 if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
Jingoo Hane9474be2012-02-03 18:01:55 +0900349 return -EINVAL;
350
351 for (lane = 0; lane < lane_count; lane++) {
Sean Paulfadec4b2012-10-31 23:21:00 +0000352 lane_status = exynos_dp_get_lane_status(link_status, lane);
Jingoo Hane9474be2012-02-03 18:01:55 +0900353 lane_status &= DPCD_CHANNEL_EQ_BITS;
354 if (lane_status != DPCD_CHANNEL_EQ_BITS)
355 return -EINVAL;
356 }
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900357
Jingoo Hane9474be2012-02-03 18:01:55 +0900358 return 0;
359}
360
361static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
362 int lane)
363{
364 int shift = (lane & 1) * 4;
365 u8 link_value = adjust_request[lane>>1];
366
367 return (link_value >> shift) & 0x3;
368}
369
370static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
371 u8 adjust_request[2],
372 int lane)
373{
374 int shift = (lane & 1) * 4;
375 u8 link_value = adjust_request[lane>>1];
376
377 return ((link_value >> shift) & 0xc) >> 2;
378}
379
380static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
381 u8 training_lane_set, int lane)
382{
383 switch (lane) {
384 case 0:
385 exynos_dp_set_lane0_link_training(dp, training_lane_set);
386 break;
387 case 1:
388 exynos_dp_set_lane1_link_training(dp, training_lane_set);
389 break;
390
391 case 2:
392 exynos_dp_set_lane2_link_training(dp, training_lane_set);
393 break;
394
395 case 3:
396 exynos_dp_set_lane3_link_training(dp, training_lane_set);
397 break;
398 }
399}
400
401static unsigned int exynos_dp_get_lane_link_training(
402 struct exynos_dp_device *dp,
403 int lane)
404{
405 u32 reg;
406
407 switch (lane) {
408 case 0:
409 reg = exynos_dp_get_lane0_link_training(dp);
410 break;
411 case 1:
412 reg = exynos_dp_get_lane1_link_training(dp);
413 break;
414 case 2:
415 reg = exynos_dp_get_lane2_link_training(dp);
416 break;
417 case 3:
418 reg = exynos_dp_get_lane3_link_training(dp);
419 break;
Jingoo Han64c43df2012-06-20 10:25:48 +0900420 default:
421 WARN_ON(1);
422 return 0;
Jingoo Hane9474be2012-02-03 18:01:55 +0900423 }
424
425 return reg;
426}
427
428static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
429{
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900430 exynos_dp_training_pattern_dis(dp);
431 exynos_dp_set_enhanced_mode(dp);
Jingoo Hane9474be2012-02-03 18:01:55 +0900432
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900433 dp->link_train.lt_state = FAILED;
Jingoo Hane9474be2012-02-03 18:01:55 +0900434}
435
Sean Paulfadec4b2012-10-31 23:21:00 +0000436static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
437 u8 adjust_request[2])
438{
439 int lane, lane_count;
440 u8 voltage_swing, pre_emphasis, training_lane;
441
442 lane_count = dp->link_train.lane_count;
443 for (lane = 0; lane < lane_count; lane++) {
444 voltage_swing = exynos_dp_get_adjust_request_voltage(
445 adjust_request, lane);
446 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
447 adjust_request, lane);
448 training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
449 DPCD_PRE_EMPHASIS_SET(pre_emphasis);
450
451 if (voltage_swing == VOLTAGE_LEVEL_3)
452 training_lane |= DPCD_MAX_SWING_REACHED;
453 if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
454 training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
455
456 dp->link_train.training_lane[lane] = training_lane;
457 }
458}
459
Jingoo Hane9474be2012-02-03 18:01:55 +0900460static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
461{
Sean Paulace2d7f2012-10-31 23:21:00 +0000462 int lane, lane_count, retval;
Sean Paulfadec4b2012-10-31 23:21:00 +0000463 u8 voltage_swing, pre_emphasis, training_lane;
464 u8 link_status[2], adjust_request[2];
Jingoo Hane9474be2012-02-03 18:01:55 +0900465
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900466 usleep_range(100, 101);
Jingoo Hane9474be2012-02-03 18:01:55 +0900467
Jingoo Hane9474be2012-02-03 18:01:55 +0900468 lane_count = dp->link_train.lane_count;
469
Sean Paulfadec4b2012-10-31 23:21:00 +0000470 retval = exynos_dp_read_bytes_from_dpcd(dp,
471 DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
472 if (retval)
473 return retval;
474
475 retval = exynos_dp_read_bytes_from_dpcd(dp,
476 DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
Sean Paulace2d7f2012-10-31 23:21:00 +0000477 if (retval)
478 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900479
Jingoo Hane9474be2012-02-03 18:01:55 +0900480 if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
481 /* set training pattern 2 for EQ */
482 exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
483
Sean Paulace2d7f2012-10-31 23:21:00 +0000484 retval = exynos_dp_write_byte_to_dpcd(dp,
Sean Paulfadec4b2012-10-31 23:21:00 +0000485 DPCD_ADDR_TRAINING_PATTERN_SET,
486 DPCD_SCRAMBLING_DISABLED |
487 DPCD_TRAINING_PATTERN_2);
Sean Paulace2d7f2012-10-31 23:21:00 +0000488 if (retval)
489 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900490
491 dev_info(dp->dev, "Link Training Clock Recovery success\n");
492 dp->link_train.lt_state = EQUALIZER_TRAINING;
493 } else {
494 for (lane = 0; lane < lane_count; lane++) {
495 training_lane = exynos_dp_get_lane_link_training(
496 dp, lane);
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900497 voltage_swing = exynos_dp_get_adjust_request_voltage(
498 adjust_request, lane);
499 pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
500 adjust_request, lane);
501
Sean Paulfadec4b2012-10-31 23:21:00 +0000502 if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
503 voltage_swing &&
504 DPCD_PRE_EMPHASIS_GET(training_lane) ==
505 pre_emphasis)
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900506 dp->link_train.cr_loop[lane]++;
Sean Paulfadec4b2012-10-31 23:21:00 +0000507
508 if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
509 voltage_swing == VOLTAGE_LEVEL_3 ||
510 pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
511 dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
512 dp->link_train.cr_loop[lane],
513 voltage_swing, pre_emphasis);
514 exynos_dp_reduce_link_rate(dp);
515 return -EIO;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900516 }
Jingoo Hane9474be2012-02-03 18:01:55 +0900517 }
518 }
519
Sean Paulfadec4b2012-10-31 23:21:00 +0000520 exynos_dp_get_adjust_training_lane(dp, adjust_request);
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900521
Sean Paulfadec4b2012-10-31 23:21:00 +0000522 for (lane = 0; lane < lane_count; lane++)
523 exynos_dp_set_lane_link_training(dp,
524 dp->link_train.training_lane[lane], lane);
525
526 retval = exynos_dp_write_bytes_to_dpcd(dp,
527 DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
528 dp->link_train.training_lane);
529 if (retval)
530 return retval;
531
532 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900533}
534
535static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
536{
Sean Paulace2d7f2012-10-31 23:21:00 +0000537 int lane, lane_count, retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900538 u32 reg;
Sean Paulfadec4b2012-10-31 23:21:00 +0000539 u8 link_align, link_status[2], adjust_request[2];
Jingoo Hane9474be2012-02-03 18:01:55 +0900540
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900541 usleep_range(400, 401);
Jingoo Hane9474be2012-02-03 18:01:55 +0900542
Jingoo Hane9474be2012-02-03 18:01:55 +0900543 lane_count = dp->link_train.lane_count;
544
Sean Paulfadec4b2012-10-31 23:21:00 +0000545 retval = exynos_dp_read_bytes_from_dpcd(dp,
546 DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
Sean Paulace2d7f2012-10-31 23:21:00 +0000547 if (retval)
548 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900549
Sean Paulfadec4b2012-10-31 23:21:00 +0000550 if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
551 exynos_dp_reduce_link_rate(dp);
552 return -EIO;
Jingoo Hane9474be2012-02-03 18:01:55 +0900553 }
554
Sean Paulfadec4b2012-10-31 23:21:00 +0000555 retval = exynos_dp_read_bytes_from_dpcd(dp,
556 DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
557 if (retval)
558 return retval;
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900559
Sean Paulfadec4b2012-10-31 23:21:00 +0000560 retval = exynos_dp_read_byte_from_dpcd(dp,
561 DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
562 if (retval)
563 return retval;
564
565 exynos_dp_get_adjust_training_lane(dp, adjust_request);
566
567 if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
568 /* traing pattern Set to Normal */
569 exynos_dp_training_pattern_dis(dp);
570
571 dev_info(dp->dev, "Link Training success!\n");
572
573 exynos_dp_get_link_bandwidth(dp, &reg);
574 dp->link_train.link_rate = reg;
575 dev_dbg(dp->dev, "final bandwidth = %.2x\n",
576 dp->link_train.link_rate);
577
578 exynos_dp_get_lane_count(dp, &reg);
579 dp->link_train.lane_count = reg;
580 dev_dbg(dp->dev, "final lane count = %.2x\n",
581 dp->link_train.lane_count);
582
583 /* set enhanced mode if available */
584 exynos_dp_set_enhanced_mode(dp);
585 dp->link_train.lt_state = FINISHED;
586
587 return 0;
588 }
589
590 /* not all locked */
591 dp->link_train.eq_loop++;
592
593 if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
594 dev_err(dp->dev, "EQ Max loop\n");
595 exynos_dp_reduce_link_rate(dp);
596 return -EIO;
597 }
598
599 for (lane = 0; lane < lane_count; lane++)
600 exynos_dp_set_lane_link_training(dp,
601 dp->link_train.training_lane[lane], lane);
602
603 retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
604 lane_count, dp->link_train.training_lane);
605
606 return retval;
Jingoo Hane9474be2012-02-03 18:01:55 +0900607}
608
609static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900610 u8 *bandwidth)
Jingoo Hane9474be2012-02-03 18:01:55 +0900611{
612 u8 data;
613
614 /*
615 * For DP rev.1.1, Maximum link rate of Main Link lanes
616 * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
617 */
618 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
619 *bandwidth = data;
620}
621
622static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900623 u8 *lane_count)
Jingoo Hane9474be2012-02-03 18:01:55 +0900624{
625 u8 data;
626
627 /*
628 * For DP rev.1.1, Maximum number of Main Link lanes
629 * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
630 */
631 exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
632 *lane_count = DPCD_MAX_LANE_COUNT(data);
633}
634
635static void exynos_dp_init_training(struct exynos_dp_device *dp,
636 enum link_lane_count_type max_lane,
637 enum link_rate_type max_rate)
638{
639 /*
640 * MACRO_RST must be applied after the PLL_LOCK to avoid
641 * the DP inter pair skew issue for at least 10 us
642 */
643 exynos_dp_reset_macro(dp);
644
645 /* Initialize by reading RX's DPCD */
646 exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
647 exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
648
649 if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
650 (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
651 dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
652 dp->link_train.link_rate);
653 dp->link_train.link_rate = LINK_RATE_1_62GBPS;
654 }
655
656 if (dp->link_train.lane_count == 0) {
657 dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
658 dp->link_train.lane_count);
659 dp->link_train.lane_count = (u8)LANE_COUNT1;
660 }
661
662 /* Setup TX lane count & rate */
663 if (dp->link_train.lane_count > max_lane)
664 dp->link_train.lane_count = max_lane;
665 if (dp->link_train.link_rate > max_rate)
666 dp->link_train.link_rate = max_rate;
667
668 /* All DP analog module power up */
669 exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
670}
671
672static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
673{
Sean Paulace2d7f2012-10-31 23:21:00 +0000674 int retval = 0, training_finished = 0;
Jingoo Hane9474be2012-02-03 18:01:55 +0900675
676 dp->link_train.lt_state = START;
677
678 /* Process here */
Sean Paulace2d7f2012-10-31 23:21:00 +0000679 while (!retval && !training_finished) {
Jingoo Hane9474be2012-02-03 18:01:55 +0900680 switch (dp->link_train.lt_state) {
681 case START:
Sean Paulace2d7f2012-10-31 23:21:00 +0000682 retval = exynos_dp_link_start(dp);
683 if (retval)
684 dev_err(dp->dev, "LT link start failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900685 break;
686 case CLOCK_RECOVERY:
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900687 retval = exynos_dp_process_clock_recovery(dp);
688 if (retval)
689 dev_err(dp->dev, "LT CR failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900690 break;
691 case EQUALIZER_TRAINING:
Jingoo Hand5c0eed2012-07-19 13:52:59 +0900692 retval = exynos_dp_process_equalizer_training(dp);
693 if (retval)
694 dev_err(dp->dev, "LT EQ failed!\n");
Jingoo Hane9474be2012-02-03 18:01:55 +0900695 break;
696 case FINISHED:
697 training_finished = 1;
698 break;
699 case FAILED:
700 return -EREMOTEIO;
701 }
702 }
Sean Paulace2d7f2012-10-31 23:21:00 +0000703 if (retval)
704 dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
Jingoo Hane9474be2012-02-03 18:01:55 +0900705
706 return retval;
707}
708
709static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
710 u32 count,
711 u32 bwtype)
712{
713 int i;
714 int retval;
715
716 for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
717 exynos_dp_init_training(dp, count, bwtype);
718 retval = exynos_dp_sw_link_training(dp);
719 if (retval == 0)
720 break;
721
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900722 usleep_range(100, 110);
Jingoo Hane9474be2012-02-03 18:01:55 +0900723 }
724
725 return retval;
726}
727
728static int exynos_dp_config_video(struct exynos_dp_device *dp,
729 struct video_info *video_info)
730{
731 int retval = 0;
732 int timeout_loop = 0;
733 int done_count = 0;
734
735 exynos_dp_config_video_slave_mode(dp, video_info);
736
737 exynos_dp_set_video_color_format(dp, video_info->color_depth,
738 video_info->color_space,
739 video_info->dynamic_range,
740 video_info->ycbcr_coeff);
741
742 if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
743 dev_err(dp->dev, "PLL is not locked yet.\n");
744 return -EINVAL;
745 }
746
747 for (;;) {
748 timeout_loop++;
749 if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
750 break;
751 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
752 dev_err(dp->dev, "Timeout of video streamclk ok\n");
753 return -ETIMEDOUT;
754 }
755
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900756 usleep_range(1, 2);
Jingoo Hane9474be2012-02-03 18:01:55 +0900757 }
758
759 /* Set to use the register calculated M/N video */
760 exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
761
762 /* For video bist, Video timing must be generated by register */
763 exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
764
765 /* Disable video mute */
766 exynos_dp_enable_video_mute(dp, 0);
767
768 /* Configure video slave mode */
769 exynos_dp_enable_video_master(dp, 0);
770
771 /* Enable video */
772 exynos_dp_start_video(dp);
773
774 timeout_loop = 0;
775
776 for (;;) {
777 timeout_loop++;
778 if (exynos_dp_is_video_stream_on(dp) == 0) {
779 done_count++;
780 if (done_count > 10)
781 break;
782 } else if (done_count) {
783 done_count = 0;
784 }
785 if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
786 dev_err(dp->dev, "Timeout of video streamclk ok\n");
787 return -ETIMEDOUT;
788 }
789
Jingoo Hana2c81bc2012-07-18 18:50:59 +0900790 usleep_range(1000, 1001);
Jingoo Hane9474be2012-02-03 18:01:55 +0900791 }
792
793 if (retval != 0)
794 dev_err(dp->dev, "Video stream is not detected!\n");
795
796 return retval;
797}
798
799static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
800{
801 u8 data;
802
803 if (enable) {
804 exynos_dp_enable_scrambling(dp);
805
806 exynos_dp_read_byte_from_dpcd(dp,
807 DPCD_ADDR_TRAINING_PATTERN_SET,
808 &data);
809 exynos_dp_write_byte_to_dpcd(dp,
810 DPCD_ADDR_TRAINING_PATTERN_SET,
811 (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
812 } else {
813 exynos_dp_disable_scrambling(dp);
814
815 exynos_dp_read_byte_from_dpcd(dp,
816 DPCD_ADDR_TRAINING_PATTERN_SET,
817 &data);
818 exynos_dp_write_byte_to_dpcd(dp,
819 DPCD_ADDR_TRAINING_PATTERN_SET,
820 (u8)(data | DPCD_SCRAMBLING_DISABLED));
821 }
822}
823
824static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
825{
826 struct exynos_dp_device *dp = arg;
827
828 dev_err(dp->dev, "exynos_dp_irq_handler\n");
829 return IRQ_HANDLED;
830}
831
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900832#ifdef CONFIG_OF
833static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
834{
835 struct device_node *dp_node = dev->of_node;
836 struct exynos_dp_platdata *pd;
837 struct video_info *dp_video_config;
838
839 pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
840 if (!pd) {
841 dev_err(dev, "memory allocation for pdata failed\n");
842 return ERR_PTR(-ENOMEM);
843 }
844 dp_video_config = devm_kzalloc(dev,
845 sizeof(*dp_video_config), GFP_KERNEL);
846
847 if (!dp_video_config) {
848 dev_err(dev, "memory allocation for video config failed\n");
849 return ERR_PTR(-ENOMEM);
850 }
851 pd->video_info = dp_video_config;
852
853 dp_video_config->h_sync_polarity =
854 of_property_read_bool(dp_node, "hsync-active-high");
855
856 dp_video_config->v_sync_polarity =
857 of_property_read_bool(dp_node, "vsync-active-high");
858
859 dp_video_config->interlaced =
860 of_property_read_bool(dp_node, "interlaced");
861
862 if (of_property_read_u32(dp_node, "samsung,color-space",
863 &dp_video_config->color_space)) {
864 dev_err(dev, "failed to get color-space\n");
865 return ERR_PTR(-EINVAL);
866 }
867
868 if (of_property_read_u32(dp_node, "samsung,dynamic-range",
869 &dp_video_config->dynamic_range)) {
870 dev_err(dev, "failed to get dynamic-range\n");
871 return ERR_PTR(-EINVAL);
872 }
873
874 if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
875 &dp_video_config->ycbcr_coeff)) {
876 dev_err(dev, "failed to get ycbcr-coeff\n");
877 return ERR_PTR(-EINVAL);
878 }
879
880 if (of_property_read_u32(dp_node, "samsung,color-depth",
881 &dp_video_config->color_depth)) {
882 dev_err(dev, "failed to get color-depth\n");
883 return ERR_PTR(-EINVAL);
884 }
885
886 if (of_property_read_u32(dp_node, "samsung,link-rate",
887 &dp_video_config->link_rate)) {
888 dev_err(dev, "failed to get link-rate\n");
889 return ERR_PTR(-EINVAL);
890 }
891
892 if (of_property_read_u32(dp_node, "samsung,lane-count",
893 &dp_video_config->lane_count)) {
894 dev_err(dev, "failed to get lane-count\n");
895 return ERR_PTR(-EINVAL);
896 }
897
898 return pd;
899}
900
901static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
902{
903 struct device_node *dp_phy_node;
904 u32 phy_base;
905
906 dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
907 if (!dp_phy_node) {
908 dev_err(dp->dev, "could not find dptx-phy node\n");
909 return -ENODEV;
910 }
911
912 if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
913 dev_err(dp->dev, "faild to get reg for dptx-phy\n");
914 return -EINVAL;
915 }
916
917 if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
918 &dp->enable_mask)) {
919 dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
920 return -EINVAL;
921 }
922
923 dp->phy_addr = ioremap(phy_base, SZ_4);
924 if (!dp->phy_addr) {
925 dev_err(dp->dev, "failed to ioremap dp-phy\n");
926 return -ENOMEM;
927 }
928
929 return 0;
930}
931
932static void exynos_dp_phy_init(struct exynos_dp_device *dp)
933{
934 u32 reg;
935
936 reg = __raw_readl(dp->phy_addr);
937 reg |= dp->enable_mask;
938 __raw_writel(reg, dp->phy_addr);
939}
940
941static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
942{
943 u32 reg;
944
945 reg = __raw_readl(dp->phy_addr);
946 reg &= ~(dp->enable_mask);
947 __raw_writel(reg, dp->phy_addr);
948}
949#else
950static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
951{
952 return NULL;
953}
954
955static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
956{
957 return -EINVAL;
958}
959
960static void exynos_dp_phy_init(struct exynos_dp_device *dp)
961{
962 return;
963}
964
965static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
966{
967 return;
968}
969#endif /* CONFIG_OF */
970
Jingoo Hane9474be2012-02-03 18:01:55 +0900971static int __devinit exynos_dp_probe(struct platform_device *pdev)
972{
973 struct resource *res;
974 struct exynos_dp_device *dp;
975 struct exynos_dp_platdata *pdata;
976
977 int ret = 0;
978
Jingoo Han4d10ecf82012-05-25 16:20:45 +0900979 dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
980 GFP_KERNEL);
Jingoo Hane9474be2012-02-03 18:01:55 +0900981 if (!dp) {
982 dev_err(&pdev->dev, "no memory for device data\n");
983 return -ENOMEM;
984 }
985
986 dp->dev = &pdev->dev;
987
Ajay Kumarc4e235c2012-10-13 05:48:00 +0900988 if (pdev->dev.of_node) {
989 pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
990 if (IS_ERR(pdata))
991 return PTR_ERR(pdata);
992
993 ret = exynos_dp_dt_parse_phydata(dp);
994 if (ret)
995 return ret;
996 } else {
997 pdata = pdev->dev.platform_data;
998 if (!pdata) {
999 dev_err(&pdev->dev, "no platform data\n");
1000 return -EINVAL;
1001 }
1002 }
1003
Damien Cassoud913f362012-08-01 18:20:39 +02001004 dp->clock = devm_clk_get(&pdev->dev, "dp");
Jingoo Hane9474be2012-02-03 18:01:55 +09001005 if (IS_ERR(dp->clock)) {
1006 dev_err(&pdev->dev, "failed to get clock\n");
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001007 return PTR_ERR(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001008 }
1009
Jingoo Han37414fb2012-10-04 15:45:14 +09001010 clk_prepare_enable(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001011
1012 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Hane9474be2012-02-03 18:01:55 +09001013
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001014 dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
Jingoo Hane9474be2012-02-03 18:01:55 +09001015 if (!dp->reg_base) {
1016 dev_err(&pdev->dev, "failed to ioremap\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001017 return -ENOMEM;
Jingoo Hane9474be2012-02-03 18:01:55 +09001018 }
1019
1020 dp->irq = platform_get_irq(pdev, 0);
1021 if (!dp->irq) {
1022 dev_err(&pdev->dev, "failed to get irq\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001023 return -ENODEV;
Jingoo Hane9474be2012-02-03 18:01:55 +09001024 }
1025
Jingoo Han4d10ecf82012-05-25 16:20:45 +09001026 ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
1027 "exynos-dp", dp);
Jingoo Hane9474be2012-02-03 18:01:55 +09001028 if (ret) {
1029 dev_err(&pdev->dev, "failed to request irq\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001030 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001031 }
1032
1033 dp->video_info = pdata->video_info;
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001034
1035 if (pdev->dev.of_node) {
1036 if (dp->phy_addr)
1037 exynos_dp_phy_init(dp);
1038 } else {
1039 if (pdata->phy_init)
1040 pdata->phy_init();
1041 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001042
1043 exynos_dp_init_dp(dp);
1044
1045 ret = exynos_dp_detect_hpd(dp);
1046 if (ret) {
1047 dev_err(&pdev->dev, "unable to detect hpd\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001048 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001049 }
1050
1051 exynos_dp_handle_edid(dp);
1052
1053 ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
1054 dp->video_info->link_rate);
1055 if (ret) {
1056 dev_err(&pdev->dev, "unable to do link train\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001057 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001058 }
1059
1060 exynos_dp_enable_scramble(dp, 1);
1061 exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
1062 exynos_dp_enable_enhanced_mode(dp, 1);
1063
1064 exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
1065 exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
1066
1067 exynos_dp_init_video(dp);
1068 ret = exynos_dp_config_video(dp, dp->video_info);
1069 if (ret) {
1070 dev_err(&pdev->dev, "unable to config video\n");
Damien Cassoud913f362012-08-01 18:20:39 +02001071 return ret;
Jingoo Hane9474be2012-02-03 18:01:55 +09001072 }
1073
1074 platform_set_drvdata(pdev, dp);
1075
1076 return 0;
Jingoo Hane9474be2012-02-03 18:01:55 +09001077}
1078
1079static int __devexit exynos_dp_remove(struct platform_device *pdev)
1080{
1081 struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
1082 struct exynos_dp_device *dp = platform_get_drvdata(pdev);
1083
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001084 if (pdev->dev.of_node) {
1085 if (dp->phy_addr)
1086 exynos_dp_phy_exit(dp);
1087 } else {
1088 if (pdata->phy_exit)
1089 pdata->phy_exit();
1090 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001091
Jingoo Han37414fb2012-10-04 15:45:14 +09001092 clk_disable_unprepare(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001093
Jingoo Hane9474be2012-02-03 18:01:55 +09001094 return 0;
1095}
1096
1097#ifdef CONFIG_PM_SLEEP
1098static int exynos_dp_suspend(struct device *dev)
1099{
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001100 struct exynos_dp_platdata *pdata = dev->platform_data;
1101 struct exynos_dp_device *dp = dev_get_drvdata(dev);
Jingoo Hane9474be2012-02-03 18:01:55 +09001102
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001103 if (dev->of_node) {
1104 if (dp->phy_addr)
1105 exynos_dp_phy_exit(dp);
1106 } else {
1107 if (pdata->phy_exit)
1108 pdata->phy_exit();
1109 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001110
Jingoo Han37414fb2012-10-04 15:45:14 +09001111 clk_disable_unprepare(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001112
1113 return 0;
1114}
1115
1116static int exynos_dp_resume(struct device *dev)
1117{
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001118 struct exynos_dp_platdata *pdata = dev->platform_data;
1119 struct exynos_dp_device *dp = dev_get_drvdata(dev);
Jingoo Hane9474be2012-02-03 18:01:55 +09001120
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001121 if (dev->of_node) {
1122 if (dp->phy_addr)
1123 exynos_dp_phy_init(dp);
1124 } else {
1125 if (pdata->phy_init)
1126 pdata->phy_init();
1127 }
Jingoo Hane9474be2012-02-03 18:01:55 +09001128
Jingoo Han37414fb2012-10-04 15:45:14 +09001129 clk_prepare_enable(dp->clock);
Jingoo Hane9474be2012-02-03 18:01:55 +09001130
1131 exynos_dp_init_dp(dp);
1132
1133 exynos_dp_detect_hpd(dp);
1134 exynos_dp_handle_edid(dp);
1135
1136 exynos_dp_set_link_train(dp, dp->video_info->lane_count,
1137 dp->video_info->link_rate);
1138
1139 exynos_dp_enable_scramble(dp, 1);
1140 exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
1141 exynos_dp_enable_enhanced_mode(dp, 1);
1142
1143 exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
1144 exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
1145
1146 exynos_dp_init_video(dp);
1147 exynos_dp_config_video(dp, dp->video_info);
1148
1149 return 0;
1150}
1151#endif
1152
1153static const struct dev_pm_ops exynos_dp_pm_ops = {
1154 SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
1155};
1156
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001157static const struct of_device_id exynos_dp_match[] = {
1158 { .compatible = "samsung,exynos5-dp" },
1159 {},
1160};
1161MODULE_DEVICE_TABLE(of, exynos_dp_match);
1162
Jingoo Hane9474be2012-02-03 18:01:55 +09001163static struct platform_driver exynos_dp_driver = {
1164 .probe = exynos_dp_probe,
1165 .remove = __devexit_p(exynos_dp_remove),
1166 .driver = {
1167 .name = "exynos-dp",
1168 .owner = THIS_MODULE,
1169 .pm = &exynos_dp_pm_ops,
Ajay Kumarc4e235c2012-10-13 05:48:00 +09001170 .of_match_table = of_match_ptr(exynos_dp_match),
Jingoo Hane9474be2012-02-03 18:01:55 +09001171 },
1172};
1173
1174module_platform_driver(exynos_dp_driver);
1175
1176MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
1177MODULE_DESCRIPTION("Samsung SoC DP Driver");
1178MODULE_LICENSE("GPL");