blob: 804181aedd9e13164fe011ddfd51131d9f69b8fa [file] [log] [blame]
Andrew Victor62c16602006-11-30 12:27:38 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91sam9261.c
Andrew Victor62c16602006-11-30 12:27:38 +01003 *
4 * Copyright (C) 2005 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
Andrew Victor3ef2fb42008-04-02 21:36:06 +010014#include <linux/pm.h>
Andrew Victor62c16602006-11-30 12:27:38 +010015
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victor62c16602006-11-30 12:27:38 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
Nicolas Ferreb319ff82009-06-26 15:37:01 +010019#include <mach/cpu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/at91sam9261.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
23#include <mach/at91_shdwc.h>
Andrew Victor62c16602006-11-30 12:27:38 +010024
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080025#include "soc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010026#include "generic.h"
27#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080028#include "sam9_smc.h"
Andrew Victor62c16602006-11-30 12:27:38 +010029
Andrew Victor62c16602006-11-30 12:27:38 +010030/* --------------------------------------------------------------------
31 * Clocks
32 * -------------------------------------------------------------------- */
33
34/*
35 * The peripheral clocks.
36 */
37static struct clk pioA_clk = {
38 .name = "pioA_clk",
39 .pmc_mask = 1 << AT91SAM9261_ID_PIOA,
40 .type = CLK_TYPE_PERIPHERAL,
41};
42static struct clk pioB_clk = {
43 .name = "pioB_clk",
44 .pmc_mask = 1 << AT91SAM9261_ID_PIOB,
45 .type = CLK_TYPE_PERIPHERAL,
46};
47static struct clk pioC_clk = {
48 .name = "pioC_clk",
49 .pmc_mask = 1 << AT91SAM9261_ID_PIOC,
50 .type = CLK_TYPE_PERIPHERAL,
51};
52static struct clk usart0_clk = {
53 .name = "usart0_clk",
54 .pmc_mask = 1 << AT91SAM9261_ID_US0,
55 .type = CLK_TYPE_PERIPHERAL,
56};
57static struct clk usart1_clk = {
58 .name = "usart1_clk",
59 .pmc_mask = 1 << AT91SAM9261_ID_US1,
60 .type = CLK_TYPE_PERIPHERAL,
61};
62static struct clk usart2_clk = {
63 .name = "usart2_clk",
64 .pmc_mask = 1 << AT91SAM9261_ID_US2,
65 .type = CLK_TYPE_PERIPHERAL,
66};
67static struct clk mmc_clk = {
68 .name = "mci_clk",
69 .pmc_mask = 1 << AT91SAM9261_ID_MCI,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk udc_clk = {
73 .name = "udc_clk",
74 .pmc_mask = 1 << AT91SAM9261_ID_UDP,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk twi_clk = {
78 .name = "twi_clk",
79 .pmc_mask = 1 << AT91SAM9261_ID_TWI,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk spi0_clk = {
83 .name = "spi0_clk",
84 .pmc_mask = 1 << AT91SAM9261_ID_SPI0,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk spi1_clk = {
88 .name = "spi1_clk",
89 .pmc_mask = 1 << AT91SAM9261_ID_SPI1,
90 .type = CLK_TYPE_PERIPHERAL,
91};
Andrew Victore8788ba2007-05-02 17:14:57 +010092static struct clk ssc0_clk = {
93 .name = "ssc0_clk",
94 .pmc_mask = 1 << AT91SAM9261_ID_SSC0,
95 .type = CLK_TYPE_PERIPHERAL,
96};
97static struct clk ssc1_clk = {
98 .name = "ssc1_clk",
99 .pmc_mask = 1 << AT91SAM9261_ID_SSC1,
100 .type = CLK_TYPE_PERIPHERAL,
101};
102static struct clk ssc2_clk = {
103 .name = "ssc2_clk",
104 .pmc_mask = 1 << AT91SAM9261_ID_SSC2,
105 .type = CLK_TYPE_PERIPHERAL,
106};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100107static struct clk tc0_clk = {
108 .name = "tc0_clk",
109 .pmc_mask = 1 << AT91SAM9261_ID_TC0,
110 .type = CLK_TYPE_PERIPHERAL,
111};
112static struct clk tc1_clk = {
113 .name = "tc1_clk",
114 .pmc_mask = 1 << AT91SAM9261_ID_TC1,
115 .type = CLK_TYPE_PERIPHERAL,
116};
117static struct clk tc2_clk = {
118 .name = "tc2_clk",
119 .pmc_mask = 1 << AT91SAM9261_ID_TC2,
120 .type = CLK_TYPE_PERIPHERAL,
121};
Andrew Victor62c16602006-11-30 12:27:38 +0100122static struct clk ohci_clk = {
123 .name = "ohci_clk",
124 .pmc_mask = 1 << AT91SAM9261_ID_UHP,
125 .type = CLK_TYPE_PERIPHERAL,
126};
127static struct clk lcdc_clk = {
128 .name = "lcdc_clk",
129 .pmc_mask = 1 << AT91SAM9261_ID_LCDC,
130 .type = CLK_TYPE_PERIPHERAL,
131};
132
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200133/* HClocks */
134static struct clk hck0 = {
135 .name = "hck0",
136 .pmc_mask = AT91_PMC_HCK0,
137 .type = CLK_TYPE_SYSTEM,
138 .id = 0,
139};
140static struct clk hck1 = {
141 .name = "hck1",
142 .pmc_mask = AT91_PMC_HCK1,
143 .type = CLK_TYPE_SYSTEM,
144 .id = 1,
145};
146
Andrew Victor62c16602006-11-30 12:27:38 +0100147static struct clk *periph_clocks[] __initdata = {
148 &pioA_clk,
149 &pioB_clk,
150 &pioC_clk,
151 &usart0_clk,
152 &usart1_clk,
153 &usart2_clk,
154 &mmc_clk,
155 &udc_clk,
156 &twi_clk,
157 &spi0_clk,
158 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100159 &ssc0_clk,
160 &ssc1_clk,
161 &ssc2_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100162 &tc0_clk,
163 &tc1_clk,
164 &tc2_clk,
Andrew Victor62c16602006-11-30 12:27:38 +0100165 &ohci_clk,
166 &lcdc_clk,
167 // irq0 .. irq2
168};
169
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100170static struct clk_lookup periph_clocks_lookups[] = {
171 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
172 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
173 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
174 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
Jean-Christophe PLAGNIOL-VILLARDc0764b22011-08-23 16:35:31 +0200175 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100176 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
177 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
178 CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200179 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &hck0),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100180};
181
182static struct clk_lookup usart_clocks_lookups[] = {
183 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
184 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
185 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
186 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
187};
188
Andrew Victor62c16602006-11-30 12:27:38 +0100189/*
190 * The four programmable clocks.
191 * You must configure pin multiplexing to bring these signals out.
192 */
193static struct clk pck0 = {
194 .name = "pck0",
195 .pmc_mask = AT91_PMC_PCK0,
196 .type = CLK_TYPE_PROGRAMMABLE,
197 .id = 0,
198};
199static struct clk pck1 = {
200 .name = "pck1",
201 .pmc_mask = AT91_PMC_PCK1,
202 .type = CLK_TYPE_PROGRAMMABLE,
203 .id = 1,
204};
205static struct clk pck2 = {
206 .name = "pck2",
207 .pmc_mask = AT91_PMC_PCK2,
208 .type = CLK_TYPE_PROGRAMMABLE,
209 .id = 2,
210};
211static struct clk pck3 = {
212 .name = "pck3",
213 .pmc_mask = AT91_PMC_PCK3,
214 .type = CLK_TYPE_PROGRAMMABLE,
215 .id = 3,
216};
217
Andrew Victor62c16602006-11-30 12:27:38 +0100218static void __init at91sam9261_register_clocks(void)
219{
220 int i;
221
222 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
223 clk_register(periph_clocks[i]);
224
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100225 clkdev_add_table(periph_clocks_lookups,
226 ARRAY_SIZE(periph_clocks_lookups));
227 clkdev_add_table(usart_clocks_lookups,
228 ARRAY_SIZE(usart_clocks_lookups));
229
Andrew Victor62c16602006-11-30 12:27:38 +0100230 clk_register(&pck0);
231 clk_register(&pck1);
232 clk_register(&pck2);
233 clk_register(&pck3);
234
235 clk_register(&hck0);
236 clk_register(&hck1);
237}
238
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100239static struct clk_lookup console_clock_lookup;
240
241void __init at91sam9261_set_console_clock(int id)
242{
243 if (id >= ARRAY_SIZE(usart_clocks_lookups))
244 return;
245
246 console_clock_lookup.con_id = "usart";
247 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
248 clkdev_add(&console_clock_lookup);
249}
250
Andrew Victor62c16602006-11-30 12:27:38 +0100251/* --------------------------------------------------------------------
252 * GPIO
253 * -------------------------------------------------------------------- */
254
255static struct at91_gpio_bank at91sam9261_gpio[] = {
256 {
257 .id = AT91SAM9261_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800258 .regbase = AT91SAM9261_BASE_PIOA,
Andrew Victor62c16602006-11-30 12:27:38 +0100259 .clock = &pioA_clk,
260 }, {
261 .id = AT91SAM9261_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800262 .regbase = AT91SAM9261_BASE_PIOB,
Andrew Victor62c16602006-11-30 12:27:38 +0100263 .clock = &pioB_clk,
264 }, {
265 .id = AT91SAM9261_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800266 .regbase = AT91SAM9261_BASE_PIOC,
Andrew Victor62c16602006-11-30 12:27:38 +0100267 .clock = &pioC_clk,
268 }
269};
270
Andrew Victor3ef2fb42008-04-02 21:36:06 +0100271static void at91sam9261_poweroff(void)
272{
273 at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
274}
275
Andrew Victor62c16602006-11-30 12:27:38 +0100276
277/* --------------------------------------------------------------------
278 * AT91SAM9261 processor initialization
279 * -------------------------------------------------------------------- */
280
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800281static void __init at91sam9261_map_io(void)
Andrew Victor62c16602006-11-30 12:27:38 +0100282{
Nicolas Ferreb319ff82009-06-26 15:37:01 +0100283 if (cpu_is_at91sam9g10())
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800284 at91_init_sram(0, AT91SAM9G10_SRAM_BASE, AT91SAM9G10_SRAM_SIZE);
Nicolas Ferreb319ff82009-06-26 15:37:01 +0100285 else
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800286 at91_init_sram(0, AT91SAM9261_SRAM_BASE, AT91SAM9261_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800287}
Nicolas Ferreb319ff82009-06-26 15:37:01 +0100288
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800289static void __init at91sam9261_ioremap_registers(void)
290{
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800291 at91sam926x_ioremap_pit(AT91SAM9261_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800292 at91sam9_ioremap_smc(0, AT91SAM9261_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800293}
294
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800295static void __init at91sam9261_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800296{
Nicolas Ferrebb413db2010-10-14 19:14:00 +0200297 at91_arch_reset = at91sam9_alt_reset;
Andrew Victor3ef2fb42008-04-02 21:36:06 +0100298 pm_power_off = at91sam9261_poweroff;
Andrew Victor62c16602006-11-30 12:27:38 +0100299 at91_extern_irq = (1 << AT91SAM9261_ID_IRQ0) | (1 << AT91SAM9261_ID_IRQ1)
300 | (1 << AT91SAM9261_ID_IRQ2);
301
Andrew Victor62c16602006-11-30 12:27:38 +0100302 /* Register GPIO subsystem */
303 at91_gpio_init(at91sam9261_gpio, 3);
304}
305
306/* --------------------------------------------------------------------
307 * Interrupt initialization
308 * -------------------------------------------------------------------- */
309
310/*
311 * The default interrupt priority levels (0 = lowest, 7 = highest).
312 */
313static unsigned int at91sam9261_default_irq_priority[NR_AIC_IRQS] __initdata = {
314 7, /* Advanced Interrupt Controller */
315 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100316 1, /* Parallel IO Controller A */
317 1, /* Parallel IO Controller B */
318 1, /* Parallel IO Controller C */
Andrew Victor62c16602006-11-30 12:27:38 +0100319 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100320 5, /* USART 0 */
321 5, /* USART 1 */
322 5, /* USART 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100323 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100324 2, /* USB Device Port */
325 6, /* Two-Wire Interface */
326 5, /* Serial Peripheral Interface 0 */
327 5, /* Serial Peripheral Interface 1 */
328 4, /* Serial Synchronous Controller 0 */
329 4, /* Serial Synchronous Controller 1 */
330 4, /* Serial Synchronous Controller 2 */
Andrew Victor62c16602006-11-30 12:27:38 +0100331 0, /* Timer Counter 0 */
332 0, /* Timer Counter 1 */
333 0, /* Timer Counter 2 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100334 2, /* USB Host port */
Andrew Victor62c16602006-11-30 12:27:38 +0100335 3, /* LCD Controller */
336 0,
337 0,
338 0,
339 0,
340 0,
341 0,
342 0,
343 0, /* Advanced Interrupt Controller */
344 0, /* Advanced Interrupt Controller */
345 0, /* Advanced Interrupt Controller */
346};
347
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800348struct at91_init_soc __initdata at91sam9261_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800349 .map_io = at91sam9261_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800350 .default_irq_priority = at91sam9261_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800351 .ioremap_registers = at91sam9261_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800352 .register_clocks = at91sam9261_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800353 .init = at91sam9261_initialize,
354};