blob: 2e4c10ab78bd1e370b2e51f5c7f13d2f89356147 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059
60/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062static int watchdog = TX_TIMEO;
63module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000068MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069
stephen hemminger47d1f712013-12-30 10:38:57 -080070static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071module_param(phyaddr, int, S_IRUGO);
72MODULE_PARM_DESC(phyaddr, "Physical device address");
73
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010074#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
77module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
78MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
81module_param(pause, int, S_IRUGO | S_IWUSR);
82MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
86module_param(tc, int, S_IRUGO | S_IWUSR);
87MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091module_param(buf_sz, int, S_IRUGO | S_IWUSR);
92MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000104/* By default the driver will use the ring mode to manage tx and rx descriptors
105 * but passing this value so user can force to use the chain instead of the ring
106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
142 * stmmac_clk_csr_set - dynamically set the MDC clock
143 * @priv: driver private structure
144 * Description: this is to dynamically set the MDC clock according to the csr
145 * clock input.
146 * Note:
147 * If a specific clk_csr value is passed from the platform
148 * this means that the CSR Clock Range selection cannot be
149 * changed at run-time and it is fixed (as reported in the driver
150 * documentation). Viceversa the driver will try to set the MDC
151 * clock dynamically according to the actual clock input.
152 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000153static void stmmac_clk_csr_set(struct stmmac_priv *priv)
154{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000155 u32 clk_rate;
156
157 clk_rate = clk_get_rate(priv->stmmac_clk);
158
159 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000160 * for all other cases except for the below mentioned ones.
161 * For values higher than the IEEE 802.3 specified frequency
162 * we can not estimate the proper divider as it is not known
163 * the frequency of clk_csr_i. So we do not change the default
164 * divider.
165 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000166 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
167 if (clk_rate < CSR_F_35M)
168 priv->clk_csr = STMMAC_CSR_20_35M;
169 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
170 priv->clk_csr = STMMAC_CSR_35_60M;
171 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
172 priv->clk_csr = STMMAC_CSR_60_100M;
173 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
174 priv->clk_csr = STMMAC_CSR_100_150M;
175 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
176 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800177 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000178 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000179 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000180}
181
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700182static void print_pkt(unsigned char *buf, int len)
183{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200184 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
185 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700187
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700188static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
189{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100190 unsigned avail;
191
192 if (priv->dirty_tx > priv->cur_tx)
193 avail = priv->dirty_tx - priv->cur_tx - 1;
194 else
195 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
196
197 return avail;
198}
199
200static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
201{
202 unsigned dirty;
203
204 if (priv->dirty_rx <= priv->cur_rx)
205 dirty = priv->cur_rx - priv->dirty_rx;
206 else
207 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
208
209 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700210}
211
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000212/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100213 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000214 * @priv: driver private structure
215 * Description: on some platforms (e.g. ST), some HW system configuraton
216 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000217 */
218static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
219{
220 struct phy_device *phydev = priv->phydev;
221
222 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000223 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000224}
225
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000226/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100227 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000228 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100229 * Description: this function is to verify and enter in LPI mode in case of
230 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000232static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
233{
234 /* Check and enter in LPI mode */
235 if ((priv->dirty_tx == priv->cur_tx) &&
236 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500237 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000238}
239
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000240/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100241 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000242 * @priv: driver private structure
243 * Description: this function is to exit and disable EEE in case of
244 * LPI state is true. This is called by the xmit.
245 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000246void stmmac_disable_eee_mode(struct stmmac_priv *priv)
247{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500248 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000249 del_timer_sync(&priv->eee_ctrl_timer);
250 priv->tx_path_in_lpi_mode = false;
251}
252
253/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100254 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000255 * @arg : data hook
256 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000257 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000258 * then MAC Transmitter can be moved to LPI state.
259 */
260static void stmmac_eee_ctrl_timer(unsigned long arg)
261{
262 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
263
264 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200265 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000266}
267
268/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100269 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000270 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000271 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100272 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
273 * can also manage EEE, this function enable the LPI state and start related
274 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 */
276bool stmmac_eee_init(struct stmmac_priv *priv)
277{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200278 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100279 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 bool ret = false;
281
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200282 /* Using PCS we cannot dial with the phy registers at this stage
283 * so we do not support extra feature like EEE.
284 */
285 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
286 (priv->pcs == STMMAC_PCS_RTBI))
287 goto out;
288
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200289 /* Never init EEE in case of a switch is attached */
290 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
291 goto out;
292
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000293 /* MAC core supports the EEE feature. */
294 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100295 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 /* Check if the PHY supports EEE */
298 if (phy_init_eee(priv->phydev, 1)) {
299 /* To manage at run-time if the EEE cannot be supported
300 * anymore (for example because the lp caps have been
301 * changed).
302 * In that case the driver disable own timers.
303 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100304 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100305 if (priv->eee_active) {
306 pr_debug("stmmac: disable EEE\n");
307 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500308 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 tx_lpi_timer);
310 }
311 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100312 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100313 goto out;
314 }
315 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100316 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200317 if (!priv->eee_active) {
318 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530319 setup_timer(&priv->eee_ctrl_timer,
320 stmmac_eee_ctrl_timer,
321 (unsigned long)priv);
322 mod_timer(&priv->eee_ctrl_timer,
323 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500325 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200326 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100327 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200328 }
329 /* Set HW EEE according to the speed */
330 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000331
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000332 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100333 spin_unlock_irqrestore(&priv->lock, flags);
334
335 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000336 }
337out:
338 return ret;
339}
340
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100341/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000342 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000343 * @entry : descriptor index to be used.
344 * @skb : the socket buffer
345 * Description :
346 * This function will read timestamp from the descriptor & pass it to stack.
347 * and also perform some sanity checks.
348 */
349static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000350 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000351{
352 struct skb_shared_hwtstamps shhwtstamp;
353 u64 ns;
354 void *desc = NULL;
355
356 if (!priv->hwts_tx_en)
357 return;
358
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000359 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800360 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000361 return;
362
363 if (priv->adv_ts)
364 desc = (priv->dma_etx + entry);
365 else
366 desc = (priv->dma_tx + entry);
367
368 /* check tx tstamp status */
369 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
370 return;
371
372 /* get the valid tstamp */
373 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
374
375 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
376 shhwtstamp.hwtstamp = ns_to_ktime(ns);
377 /* pass tstamp to stack */
378 skb_tstamp_tx(skb, &shhwtstamp);
379
380 return;
381}
382
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100383/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000384 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000385 * @entry : descriptor index to be used.
386 * @skb : the socket buffer
387 * Description :
388 * This function will read received packet's timestamp from the descriptor
389 * and pass it to stack. It also perform some sanity checks.
390 */
391static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000392 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000393{
394 struct skb_shared_hwtstamps *shhwtstamp = NULL;
395 u64 ns;
396 void *desc = NULL;
397
398 if (!priv->hwts_rx_en)
399 return;
400
401 if (priv->adv_ts)
402 desc = (priv->dma_erx + entry);
403 else
404 desc = (priv->dma_rx + entry);
405
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000406 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000407 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
408 return;
409
410 /* get valid tstamp */
411 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
412 shhwtstamp = skb_hwtstamps(skb);
413 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
414 shhwtstamp->hwtstamp = ns_to_ktime(ns);
415}
416
417/**
418 * stmmac_hwtstamp_ioctl - control hardware timestamping.
419 * @dev: device pointer.
420 * @ifr: An IOCTL specefic structure, that can contain a pointer to
421 * a proprietary structure used to pass information to the driver.
422 * Description:
423 * This function configures the MAC to enable/disable both outgoing(TX)
424 * and incoming(RX) packets time stamping based on user input.
425 * Return Value:
426 * 0 on success and an appropriate -ve integer on failure.
427 */
428static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
429{
430 struct stmmac_priv *priv = netdev_priv(dev);
431 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200432 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000433 u64 temp = 0;
434 u32 ptp_v2 = 0;
435 u32 tstamp_all = 0;
436 u32 ptp_over_ipv4_udp = 0;
437 u32 ptp_over_ipv6_udp = 0;
438 u32 ptp_over_ethernet = 0;
439 u32 snap_type_sel = 0;
440 u32 ts_master_en = 0;
441 u32 ts_event_en = 0;
442 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800443 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444
445 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
446 netdev_alert(priv->dev, "No support for HW time stamping\n");
447 priv->hwts_tx_en = 0;
448 priv->hwts_rx_en = 0;
449
450 return -EOPNOTSUPP;
451 }
452
453 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000454 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455 return -EFAULT;
456
457 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
458 __func__, config.flags, config.tx_type, config.rx_filter);
459
460 /* reserved for future extensions */
461 if (config.flags)
462 return -EINVAL;
463
Ben Hutchings5f3da322013-11-14 00:43:41 +0000464 if (config.tx_type != HWTSTAMP_TX_OFF &&
465 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467
468 if (priv->adv_ts) {
469 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000471 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 config.rx_filter = HWTSTAMP_FILTER_NONE;
473 break;
474
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000476 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
478 /* take time stamp for all event messages */
479 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
480
481 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
482 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
483 break;
484
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000485 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000486 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
488 /* take time stamp for SYNC messages only */
489 ts_event_en = PTP_TCR_TSEVNTENA;
490
491 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
492 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
493 break;
494
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000495 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000496 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
498 /* take time stamp for Delay_Req messages only */
499 ts_master_en = PTP_TCR_TSMSTRENA;
500 ts_event_en = PTP_TCR_TSEVNTENA;
501
502 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
503 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
504 break;
505
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000506 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000507 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
509 ptp_v2 = PTP_TCR_TSVER2ENA;
510 /* take time stamp for all event messages */
511 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
512
513 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
514 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
515 break;
516
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000517 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000518 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
520 ptp_v2 = PTP_TCR_TSVER2ENA;
521 /* take time stamp for SYNC messages only */
522 ts_event_en = PTP_TCR_TSEVNTENA;
523
524 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
525 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
526 break;
527
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000528 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000529 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
531 ptp_v2 = PTP_TCR_TSVER2ENA;
532 /* take time stamp for Delay_Req messages only */
533 ts_master_en = PTP_TCR_TSMSTRENA;
534 ts_event_en = PTP_TCR_TSEVNTENA;
535
536 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
537 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
538 break;
539
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000541 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
543 ptp_v2 = PTP_TCR_TSVER2ENA;
544 /* take time stamp for all event messages */
545 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
546
547 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
548 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
549 ptp_over_ethernet = PTP_TCR_TSIPENA;
550 break;
551
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
555 ptp_v2 = PTP_TCR_TSVER2ENA;
556 /* take time stamp for SYNC messages only */
557 ts_event_en = PTP_TCR_TSEVNTENA;
558
559 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
560 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
561 ptp_over_ethernet = PTP_TCR_TSIPENA;
562 break;
563
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000564 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000565 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
567 ptp_v2 = PTP_TCR_TSVER2ENA;
568 /* take time stamp for Delay_Req messages only */
569 ts_master_en = PTP_TCR_TSMSTRENA;
570 ts_event_en = PTP_TCR_TSEVNTENA;
571
572 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
573 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
574 ptp_over_ethernet = PTP_TCR_TSIPENA;
575 break;
576
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000578 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 config.rx_filter = HWTSTAMP_FILTER_ALL;
580 tstamp_all = PTP_TCR_TSENALL;
581 break;
582
583 default:
584 return -ERANGE;
585 }
586 } else {
587 switch (config.rx_filter) {
588 case HWTSTAMP_FILTER_NONE:
589 config.rx_filter = HWTSTAMP_FILTER_NONE;
590 break;
591 default:
592 /* PTP v1, UDP, any kind of event packet */
593 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
594 break;
595 }
596 }
597 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000598 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599
600 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
601 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
602 else {
603 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000604 tstamp_all | ptp_v2 | ptp_over_ethernet |
605 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
606 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000607 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
608
609 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800610 sec_inc = priv->hw->ptp->config_sub_second_increment(
611 priv->ioaddr, priv->clk_ptp_rate);
612 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000613
614 /* calculate default added value:
615 * formula is :
616 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800617 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618 */
Phil Reid19d857c2015-12-14 11:32:01 +0800619 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200620 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 priv->hw->ptp->config_addend(priv->ioaddr,
622 priv->default_addend);
623
624 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200625 ktime_get_real_ts64(&now);
626
627 /* lower 32 bits of tv_sec are safe until y2106 */
628 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000629 now.tv_nsec);
630 }
631
632 return copy_to_user(ifr->ifr_data, &config,
633 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
634}
635
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000636/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100637 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000643static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000644{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
646 return -EOPNOTSUPP;
647
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200648 /* Fall-back to main clock in case of no PTP ref is passed */
649 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
650 if (IS_ERR(priv->clk_ptp_ref)) {
651 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
652 priv->clk_ptp_ref = NULL;
653 } else {
654 clk_prepare_enable(priv->clk_ptp_ref);
655 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
656 }
657
Vince Bridgers7cd01392013-12-20 11:19:34 -0600658 priv->adv_ts = 0;
659 if (priv->dma_cap.atime_stamp && priv->extend_desc)
660 priv->adv_ts = 1;
661
662 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
663 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
664
665 if (netif_msg_hw(priv) && priv->adv_ts)
666 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000667
668 priv->hw->ptp = &stmmac_ptp;
669 priv->hwts_tx_en = 0;
670 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000671
672 return stmmac_ptp_register(priv);
673}
674
675static void stmmac_release_ptp(struct stmmac_priv *priv)
676{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200677 if (priv->clk_ptp_ref)
678 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000679 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000680}
681
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700682/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100683 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700684 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100685 * Description: this is the helper called by the physical abstraction layer
686 * drivers to communicate the phy link status. According the speed and duplex
687 * this driver can invoke registered glue-logic as well.
688 * It also invoke the eee initialization because it could happen when switch
689 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700690 */
691static void stmmac_adjust_link(struct net_device *dev)
692{
693 struct stmmac_priv *priv = netdev_priv(dev);
694 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 unsigned long flags;
696 int new_state = 0;
697 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
698
699 if (phydev == NULL)
700 return;
701
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700702 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000703
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700704 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000705 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706
707 /* Now we make sure that we can be in full duplex mode.
708 * If not, we operate in half-duplex mode. */
709 if (phydev->duplex != priv->oldduplex) {
710 new_state = 1;
711 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000712 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000714 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715 priv->oldduplex = phydev->duplex;
716 }
717 /* Flow Control operation */
718 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500719 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000720 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700721
722 if (phydev->speed != priv->speed) {
723 new_state = 1;
724 switch (phydev->speed) {
725 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000726 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000727 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000728 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700729 break;
730 case 100:
731 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000732 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000733 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700734 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000735 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700736 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000737 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700738 }
739 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000740 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000742 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 break;
744 default:
745 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000746 pr_warn("%s: Speed (%d) not 10/100\n",
747 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748 break;
749 }
750
751 priv->speed = phydev->speed;
752 }
753
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000754 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700755
756 if (!priv->oldlink) {
757 new_state = 1;
758 priv->oldlink = 1;
759 }
760 } else if (priv->oldlink) {
761 new_state = 1;
762 priv->oldlink = 0;
763 priv->speed = 0;
764 priv->oldduplex = -1;
765 }
766
767 if (new_state && netif_msg_link(priv))
768 phy_print_status(phydev);
769
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100770 spin_unlock_irqrestore(&priv->lock, flags);
771
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200772 /* At this stage, it could be needed to setup the EEE or adjust some
773 * MAC related HW registers.
774 */
775 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700776}
777
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000778/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100779 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000780 * @priv: driver private structure
781 * Description: this is to verify if the HW supports the PCS.
782 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
783 * configured for the TBI, RTBI, or SGMII PHY interface.
784 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000785static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
786{
787 int interface = priv->plat->interface;
788
789 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900790 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
791 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
792 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
793 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000794 pr_debug("STMMAC: PCS RGMII support enable\n");
795 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900796 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000797 pr_debug("STMMAC: PCS SGMII support enable\n");
798 priv->pcs = STMMAC_PCS_SGMII;
799 }
800 }
801}
802
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803/**
804 * stmmac_init_phy - PHY initialization
805 * @dev: net device structure
806 * Description: it initializes the driver's PHY state, and attaches the PHY
807 * to the mac driver.
808 * Return value:
809 * 0 on success
810 */
811static int stmmac_init_phy(struct net_device *dev)
812{
813 struct stmmac_priv *priv = netdev_priv(dev);
814 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000815 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000816 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000817 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000818 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700819 priv->oldlink = 0;
820 priv->speed = 0;
821 priv->oldduplex = -1;
822
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700823 if (priv->plat->phy_node) {
824 phydev = of_phy_connect(dev, priv->plat->phy_node,
825 &stmmac_adjust_link, 0, interface);
826 } else {
827 if (priv->plat->phy_bus_name)
828 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
829 priv->plat->phy_bus_name, priv->plat->bus_id);
830 else
831 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
832 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000833
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700834 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
835 priv->plat->phy_addr);
836 pr_debug("stmmac_init_phy: trying to attach to %s\n",
837 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700839 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
840 interface);
841 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300843 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700844 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300845 if (!phydev)
846 return -ENODEV;
847
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700848 return PTR_ERR(phydev);
849 }
850
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000851 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000852 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000853 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200854 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000855 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
856 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000857
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858 /*
859 * Broken HW is sometimes missing the pull-up resistor on the
860 * MDIO line, which results in reads to non-existent devices returning
861 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
862 * device as well.
863 * Note: phydev->phy_id is the result of reading the UID PHY registers.
864 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700865 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700866 phy_disconnect(phydev);
867 return -ENODEV;
868 }
869 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000870 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700871
872 priv->phydev = phydev;
873
874 return 0;
875}
876
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100878 * stmmac_display_ring - display ring
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000879 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700880 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000881 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000882 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700883 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000884static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700885{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700886 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000887 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
888 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000889
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700890 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000891 u64 x;
892 if (extend_desc) {
893 x = *(u64 *) ep;
894 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000895 i, (unsigned int)virt_to_phys(ep),
896 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000897 ep->basic.des2, ep->basic.des3);
898 ep++;
899 } else {
900 x = *(u64 *) p;
901 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000902 i, (unsigned int)virt_to_phys(p),
903 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000904 p->des2, p->des3);
905 p++;
906 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700907 pr_info("\n");
908 }
909}
910
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000911static void stmmac_display_rings(struct stmmac_priv *priv)
912{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000913 if (priv->extend_desc) {
914 pr_info("Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100915 stmmac_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000916 pr_info("Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100917 stmmac_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000918 } else {
919 pr_info("RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100920 stmmac_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000921 pr_info("TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100922 stmmac_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000923 }
924}
925
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000926static int stmmac_set_bfsize(int mtu, int bufsize)
927{
928 int ret = bufsize;
929
930 if (mtu >= BUF_SIZE_4KiB)
931 ret = BUF_SIZE_8KiB;
932 else if (mtu >= BUF_SIZE_2KiB)
933 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100934 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000935 ret = BUF_SIZE_2KiB;
936 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100937 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000938
939 return ret;
940}
941
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000942/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100943 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000944 * @priv: driver private structure
945 * Description: this function is called to clear the tx and rx descriptors
946 * in case of both basic and extended descriptors are used.
947 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000948static void stmmac_clear_descriptors(struct stmmac_priv *priv)
949{
950 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000951
952 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100953 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000954 if (priv->extend_desc)
955 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
956 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100957 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000958 else
959 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
960 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100961 (i == DMA_RX_SIZE - 1));
962 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000963 if (priv->extend_desc)
964 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
965 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100966 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000967 else
968 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
969 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100970 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000971}
972
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100973/**
974 * stmmac_init_rx_buffers - init the RX descriptor buffer.
975 * @priv: driver private structure
976 * @p: descriptor pointer
977 * @i: descriptor index
978 * @flags: gfp flag.
979 * Description: this function is called to allocate a receive buffer, perform
980 * the DMA mapping and init the descriptor.
981 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000982static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +0100983 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000984{
985 struct sk_buff *skb;
986
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530987 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200988 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000989 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200990 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000992 priv->rx_skbuff[i] = skb;
993 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
994 priv->dma_buf_sz,
995 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200996 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
997 pr_err("%s: DMA mapping error\n", __func__);
998 dev_kfree_skb_any(skb);
999 return -EINVAL;
1000 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001001
1002 p->des2 = priv->rx_skbuff_dma[i];
1003
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001004 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001005 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001006 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001007
1008 return 0;
1009}
1010
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001011static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1012{
1013 if (priv->rx_skbuff[i]) {
1014 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1015 priv->dma_buf_sz, DMA_FROM_DEVICE);
1016 dev_kfree_skb_any(priv->rx_skbuff[i]);
1017 }
1018 priv->rx_skbuff[i] = NULL;
1019}
1020
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001021/**
1022 * init_dma_desc_rings - init the RX/TX descriptor rings
1023 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001024 * @flags: gfp flag.
1025 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001026 * and allocates the socket buffers. It suppors the chained and ring
1027 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001028 */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001029static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001030{
1031 int i;
1032 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001033 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001034 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001035
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001036 if (priv->hw->mode->set_16kib_bfsize)
1037 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001038
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001039 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001040 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001041
Vince Bridgers2618abb2014-01-20 05:39:01 -06001042 priv->dma_buf_sz = bfsize;
1043
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001044 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001045 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1046 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001047
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001048 /* RX INITIALIZATION */
1049 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1050 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001051 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001052 struct dma_desc *p;
1053 if (priv->extend_desc)
1054 p = &((priv->dma_erx + i)->basic);
1055 else
1056 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001057
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001058 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001059 if (ret)
1060 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001061
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001062 if (netif_msg_probe(priv))
1063 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1064 priv->rx_skbuff[i]->data,
1065 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001066 }
1067 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001068 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001069 buf_sz = bfsize;
1070
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071 /* Setup the chained descriptor addresses */
1072 if (priv->mode == STMMAC_CHAIN_MODE) {
1073 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001074 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001075 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001076 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001077 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001078 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001079 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001080 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001081 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001082 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001083 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001084 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001085
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001086 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001087 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001088 struct dma_desc *p;
1089 if (priv->extend_desc)
1090 p = &((priv->dma_etx + i)->basic);
1091 else
1092 p = priv->dma_tx + i;
1093 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001094 priv->tx_skbuff_dma[i].buf = 0;
1095 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001096 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001097 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001098 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001099 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001100
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001101 priv->dirty_tx = 0;
1102 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001103 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001104
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001105 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001106
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001107 if (netif_msg_hw(priv))
1108 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001109
1110 return 0;
1111err_init_rx_buffers:
1112 while (--i >= 0)
1113 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001114 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001115}
1116
1117static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1118{
1119 int i;
1120
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001121 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001122 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001123}
1124
1125static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1126{
1127 int i;
1128
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001129 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001130 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001131
damuzi00075e43642014-01-17 23:47:59 +08001132 if (priv->extend_desc)
1133 p = &((priv->dma_etx + i)->basic);
1134 else
1135 p = priv->dma_tx + i;
1136
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001137 if (priv->tx_skbuff_dma[i].buf) {
1138 if (priv->tx_skbuff_dma[i].map_as_page)
1139 dma_unmap_page(priv->device,
1140 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001141 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001142 DMA_TO_DEVICE);
1143 else
1144 dma_unmap_single(priv->device,
1145 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001146 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001147 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001148 }
1149
1150 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001151 dev_kfree_skb_any(priv->tx_skbuff[i]);
1152 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001153 priv->tx_skbuff_dma[i].buf = 0;
1154 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001155 }
1156 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001157}
1158
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001159/**
1160 * alloc_dma_desc_resources - alloc TX/RX resources.
1161 * @priv: private structure
1162 * Description: according to which descriptor can be used (extend or basic)
1163 * this function allocates the resources for TX and RX paths. In case of
1164 * reception, for example, it pre-allocated the RX socket buffer in order to
1165 * allow zero-copy mechanism.
1166 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001167static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1168{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001169 int ret = -ENOMEM;
1170
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001171 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001172 GFP_KERNEL);
1173 if (!priv->rx_skbuff_dma)
1174 return -ENOMEM;
1175
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001176 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001177 GFP_KERNEL);
1178 if (!priv->rx_skbuff)
1179 goto err_rx_skbuff;
1180
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001181 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001182 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001183 GFP_KERNEL);
1184 if (!priv->tx_skbuff_dma)
1185 goto err_tx_skbuff_dma;
1186
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001187 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001188 GFP_KERNEL);
1189 if (!priv->tx_skbuff)
1190 goto err_tx_skbuff;
1191
1192 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001193 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001194 sizeof(struct
1195 dma_extended_desc),
1196 &priv->dma_rx_phy,
1197 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001198 if (!priv->dma_erx)
1199 goto err_dma;
1200
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001201 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001202 sizeof(struct
1203 dma_extended_desc),
1204 &priv->dma_tx_phy,
1205 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001206 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001207 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001208 sizeof(struct dma_extended_desc),
1209 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001210 goto err_dma;
1211 }
1212 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001213 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001214 sizeof(struct dma_desc),
1215 &priv->dma_rx_phy,
1216 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001217 if (!priv->dma_rx)
1218 goto err_dma;
1219
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001220 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001221 sizeof(struct dma_desc),
1222 &priv->dma_tx_phy,
1223 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001224 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001225 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001226 sizeof(struct dma_desc),
1227 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001228 goto err_dma;
1229 }
1230 }
1231
1232 return 0;
1233
1234err_dma:
1235 kfree(priv->tx_skbuff);
1236err_tx_skbuff:
1237 kfree(priv->tx_skbuff_dma);
1238err_tx_skbuff_dma:
1239 kfree(priv->rx_skbuff);
1240err_rx_skbuff:
1241 kfree(priv->rx_skbuff_dma);
1242 return ret;
1243}
1244
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001245static void free_dma_desc_resources(struct stmmac_priv *priv)
1246{
1247 /* Release the DMA TX/RX socket buffers */
1248 dma_free_rx_skbufs(priv);
1249 dma_free_tx_skbufs(priv);
1250
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001251 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001252 if (!priv->extend_desc) {
1253 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001254 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001255 priv->dma_tx, priv->dma_tx_phy);
1256 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001257 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001258 priv->dma_rx, priv->dma_rx_phy);
1259 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001260 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001261 sizeof(struct dma_extended_desc),
1262 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001263 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001264 sizeof(struct dma_extended_desc),
1265 priv->dma_erx, priv->dma_rx_phy);
1266 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001267 kfree(priv->rx_skbuff_dma);
1268 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001269 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001270 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001271}
1272
1273/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001275 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001276 * Description: it is used for configuring the DMA operation mode register in
1277 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001278 */
1279static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1280{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001281 int rxfifosz = priv->plat->rx_fifo_size;
1282
Sonic Zhange2a240c2013-08-28 18:55:39 +08001283 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001284 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001285 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001286 /*
1287 * In case of GMAC, SF mode can be enabled
1288 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001289 * 1) TX COE if actually supported
1290 * 2) There is no bugged Jumbo frame support
1291 * that needs to not insert csum in the TDES.
1292 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001293 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1294 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001295 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001296 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001297 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1298 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001299}
1300
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001302 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001303 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001304 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001305 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001306static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001307{
Beniamino Galvani38979572015-01-21 19:07:27 +01001308 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001309 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001310
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001311 spin_lock(&priv->tx_lock);
1312
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001313 priv->xstats.tx_clean++;
1314
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001315 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001317 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001318 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001319
1320 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001321 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001322 else
1323 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001324
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001325 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001326 &priv->xstats, p,
1327 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001328 /* Check if the descriptor is owned by the DMA */
1329 if (unlikely(status & tx_dma_own))
1330 break;
1331
1332 /* Just consider the last segment and ...*/
1333 if (likely(!(status & tx_not_ls))) {
1334 /* ... verify the status error condition */
1335 if (unlikely(status & tx_err)) {
1336 priv->dev->stats.tx_errors++;
1337 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001338 priv->dev->stats.tx_packets++;
1339 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001340 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001341 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001342 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001343
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001344 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1345 if (priv->tx_skbuff_dma[entry].map_as_page)
1346 dma_unmap_page(priv->device,
1347 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001348 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001349 DMA_TO_DEVICE);
1350 else
1351 dma_unmap_single(priv->device,
1352 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001353 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001354 DMA_TO_DEVICE);
1355 priv->tx_skbuff_dma[entry].buf = 0;
1356 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001357 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001358 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001359 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001360 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001361
1362 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001363 pkts_compl++;
1364 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001365 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001366 priv->tx_skbuff[entry] = NULL;
1367 }
1368
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001369 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001370
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001371 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001373 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001374
1375 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1376
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001377 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001378 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001379 netif_tx_lock(priv->dev);
1380 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001381 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001382 if (netif_msg_tx_done(priv))
1383 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001384 netif_wake_queue(priv->dev);
1385 }
1386 netif_tx_unlock(priv->dev);
1387 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001388
1389 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1390 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001391 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001392 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001393 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001394}
1395
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001396static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001398 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001399}
1400
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001401static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001402{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001403 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001404}
1405
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001407 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001408 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001410 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411 */
1412static void stmmac_tx_err(struct stmmac_priv *priv)
1413{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001414 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415 netif_stop_queue(priv->dev);
1416
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001417 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001419 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001420 if (priv->extend_desc)
1421 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1422 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001423 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001424 else
1425 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1426 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001427 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428 priv->dirty_tx = 0;
1429 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001430 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001431 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001432
1433 priv->dev->stats.tx_errors++;
1434 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001435}
1436
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001437/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001438 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001439 * @priv: driver private structure
1440 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001441 * It calls the dwmac dma routine and schedule poll method in case of some
1442 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001443 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001444static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001445{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001446 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001447 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001448
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001449 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001450 if (likely((status & handle_rx)) || (status & handle_tx)) {
1451 if (likely(napi_schedule_prep(&priv->napi))) {
1452 stmmac_disable_dma_irq(priv);
1453 __napi_schedule(&priv->napi);
1454 }
1455 }
1456 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001457 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001458 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1459 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001460 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001461 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001462 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1463 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001464 else
1465 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001466 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001467 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001468 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001469 } else if (unlikely(status == tx_hard_error))
1470 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001471}
1472
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001473/**
1474 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1475 * @priv: driver private structure
1476 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1477 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001478static void stmmac_mmc_setup(struct stmmac_priv *priv)
1479{
1480 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001481 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001482
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001483 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001484
1485 if (priv->dma_cap.rmon) {
1486 dwmac_mmc_ctrl(priv->ioaddr, mode);
1487 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1488 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001489 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001490}
1491
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001492/**
1493 * stmmac_get_synopsys_id - return the SYINID.
1494 * @priv: driver private structure
1495 * Description: this simple function is to decode and return the SYINID
1496 * starting from the HW core register.
1497 */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001498static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1499{
1500 u32 hwid = priv->hw->synopsys_uid;
1501
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001502 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001503 if (likely(hwid)) {
1504 u32 uid = ((hwid & 0x0000ff00) >> 8);
1505 u32 synid = (hwid & 0x000000ff);
1506
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001507 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001508 uid, synid);
1509
1510 return synid;
1511 }
1512 return 0;
1513}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001514
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001515/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001516 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001517 * @priv: driver private structure
1518 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001519 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1520 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001521 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001522static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1523{
1524 if (priv->plat->enh_desc) {
1525 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001526
1527 /* GMAC older than 3.50 has no extended descriptors */
1528 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1529 pr_info("\tEnabled extended descriptors\n");
1530 priv->extend_desc = 1;
1531 } else
1532 pr_warn("Extended descriptors not supported\n");
1533
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001534 priv->hw->desc = &enh_desc_ops;
1535 } else {
1536 pr_info(" Normal descriptors\n");
1537 priv->hw->desc = &ndesc_ops;
1538 }
1539}
1540
1541/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001542 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001543 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001544 * Description:
1545 * new GMAC chip generations have a new register to indicate the
1546 * presence of the optional feature/functions.
1547 * This can be also used to override the value passed through the
1548 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001549 */
1550static int stmmac_get_hw_features(struct stmmac_priv *priv)
1551{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001552 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001553
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001554 if (priv->hw->dma->get_hw_feature) {
1555 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001556
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001557 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1558 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1559 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1560 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001561 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001562 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1563 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1564 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001565 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001566 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001567 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001568 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001569 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001570 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001571 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001572 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1573 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001574 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001575 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001576 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001577 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1578 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001579 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001580 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1581 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001582 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001583 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001584 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001585 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001586 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001587 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001588 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001589 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001590 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001591 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1592 /* Alternate (enhanced) DESC mode */
1593 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001594 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001595
1596 return hw_cap;
1597}
1598
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001599/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001600 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001601 * @priv: driver private structure
1602 * Description:
1603 * it is to verify if the MAC address is valid, in case of failures it
1604 * generates a random MAC address
1605 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001606static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1607{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001608 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001609 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001610 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001611 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001612 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001613 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1614 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001615 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001616}
1617
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001618/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001619 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001620 * @priv: driver private structure
1621 * Description:
1622 * It inits the DMA invoking the specific MAC/GMAC callback.
1623 * Some DMA parameters can be passed from the platform;
1624 * in case of these are not passed a default is kept for the MAC or GMAC.
1625 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001626static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1627{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001628 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001629 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001630 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001631 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001632
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001633 if (priv->plat->dma_cfg) {
1634 pbl = priv->plat->dma_cfg->pbl;
1635 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001636 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001637 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001638 }
1639
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001640 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1641 atds = 1;
1642
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001643 ret = priv->hw->dma->reset(priv->ioaddr);
1644 if (ret) {
1645 dev_err(priv->device, "Failed to reset the dma\n");
1646 return ret;
1647 }
1648
1649 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001650 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1651
1652 if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
1653 (priv->plat->axi && priv->hw->dma->axi))
1654 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1655
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001656 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001657}
1658
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001659/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001660 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001661 * @data: data pointer
1662 * Description:
1663 * This is the timer handler to directly invoke the stmmac_tx_clean.
1664 */
1665static void stmmac_tx_timer(unsigned long data)
1666{
1667 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1668
1669 stmmac_tx_clean(priv);
1670}
1671
1672/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001673 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001674 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001675 * Description:
1676 * This inits the transmit coalesce parameters: i.e. timer rate,
1677 * timer handler and default threshold used for enabling the
1678 * interrupt on completion bit.
1679 */
1680static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1681{
1682 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1683 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1684 init_timer(&priv->txtimer);
1685 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1686 priv->txtimer.data = (unsigned long)priv;
1687 priv->txtimer.function = stmmac_tx_timer;
1688 add_timer(&priv->txtimer);
1689}
1690
1691/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001692 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001693 * @dev : pointer to the device structure.
1694 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001695 * this is the main function to setup the HW in a usable state because the
1696 * dma engine is reset, the core registers are configured (e.g. AXI,
1697 * Checksum features, timers). The DMA is ready to start receiving and
1698 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001699 * Return value:
1700 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1701 * file on failure.
1702 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001703static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001704{
1705 struct stmmac_priv *priv = netdev_priv(dev);
1706 int ret;
1707
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001708 /* DMA initialization and SW reset */
1709 ret = stmmac_init_dma_engine(priv);
1710 if (ret < 0) {
1711 pr_err("%s: DMA engine initialization failed\n", __func__);
1712 return ret;
1713 }
1714
1715 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001716 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001717
1718 /* If required, perform hw setup of the bus. */
1719 if (priv->plat->bus_setup)
1720 priv->plat->bus_setup(priv->ioaddr);
1721
1722 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001723 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001724
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001725 ret = priv->hw->mac->rx_ipc(priv->hw);
1726 if (!ret) {
1727 pr_warn(" RX IPC Checksum Offload disabled\n");
1728 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001729 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001730 }
1731
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001732 /* Enable the MAC Rx/Tx */
1733 stmmac_set_mac(priv->ioaddr, true);
1734
1735 /* Set the HW DMA mode and the COE */
1736 stmmac_dma_operation_mode(priv);
1737
1738 stmmac_mmc_setup(priv);
1739
Huacai Chenfe1319292014-12-19 22:38:18 +08001740 if (init_ptp) {
1741 ret = stmmac_init_ptp(priv);
1742 if (ret && ret != -EOPNOTSUPP)
1743 pr_warn("%s: failed PTP initialisation\n", __func__);
1744 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001745
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001746#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001747 ret = stmmac_init_fs(dev);
1748 if (ret < 0)
1749 pr_warn("%s: failed debugFS registration\n", __func__);
1750#endif
1751 /* Start the ball rolling... */
1752 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1753 priv->hw->dma->start_tx(priv->ioaddr);
1754 priv->hw->dma->start_rx(priv->ioaddr);
1755
1756 /* Dump DMA/MAC registers */
1757 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001758 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001759 priv->hw->dma->dump_regs(priv->ioaddr);
1760 }
1761 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1762
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001763 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1764 priv->rx_riwt = MAX_DMA_RIWT;
1765 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1766 }
1767
1768 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001769 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001770
1771 return 0;
1772}
1773
1774/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001775 * stmmac_open - open entry point of the driver
1776 * @dev : pointer to the device structure.
1777 * Description:
1778 * This function is the open entry point of the driver.
1779 * Return value:
1780 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1781 * file on failure.
1782 */
1783static int stmmac_open(struct net_device *dev)
1784{
1785 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001786 int ret;
1787
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001788 stmmac_check_ether_addr(priv);
1789
Byungho An4d8f0822013-04-07 17:56:16 +00001790 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1791 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001792 ret = stmmac_init_phy(dev);
1793 if (ret) {
1794 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1795 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001796 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001797 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001798 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001799
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001800 /* Extra statistics */
1801 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1802 priv->xstats.threshold = tc;
1803
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001804 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001805
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001806 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001807 if (ret < 0) {
1808 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1809 goto dma_desc_error;
1810 }
1811
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001812 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1813 if (ret < 0) {
1814 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1815 goto init_error;
1816 }
1817
Huacai Chenfe1319292014-12-19 22:38:18 +08001818 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001819 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001820 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001821 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001822 }
1823
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01001824 stmmac_init_tx_coalesce(priv);
1825
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001826 if (priv->phydev)
1827 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001828
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001829 /* Request the IRQ lines */
1830 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001831 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001832 if (unlikely(ret < 0)) {
1833 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1834 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001835 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001836 }
1837
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001838 /* Request the Wake IRQ in case of another line is used for WoL */
1839 if (priv->wol_irq != dev->irq) {
1840 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1841 IRQF_SHARED, dev->name, dev);
1842 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001843 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1844 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001845 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001846 }
1847 }
1848
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001849 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001850 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001851 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1852 dev->name, dev);
1853 if (unlikely(ret < 0)) {
1854 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1855 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001856 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001857 }
1858 }
1859
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001860 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001861 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001862
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001863 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001864
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001865lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001866 if (priv->wol_irq != dev->irq)
1867 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001868wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001869 free_irq(dev->irq, dev);
1870
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001871init_error:
1872 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001873dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001874 if (priv->phydev)
1875 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001876
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001877 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001878}
1879
1880/**
1881 * stmmac_release - close entry point of the driver
1882 * @dev : device pointer.
1883 * Description:
1884 * This is the stop entry point of the driver.
1885 */
1886static int stmmac_release(struct net_device *dev)
1887{
1888 struct stmmac_priv *priv = netdev_priv(dev);
1889
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001890 if (priv->eee_enabled)
1891 del_timer_sync(&priv->eee_ctrl_timer);
1892
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001893 /* Stop and disconnect the PHY */
1894 if (priv->phydev) {
1895 phy_stop(priv->phydev);
1896 phy_disconnect(priv->phydev);
1897 priv->phydev = NULL;
1898 }
1899
1900 netif_stop_queue(dev);
1901
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001902 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001904 del_timer_sync(&priv->txtimer);
1905
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001906 /* Free the IRQ lines */
1907 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001908 if (priv->wol_irq != dev->irq)
1909 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001910 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001911 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912
1913 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001914 priv->hw->dma->stop_tx(priv->ioaddr);
1915 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916
1917 /* Release and free the Rx/Tx resources */
1918 free_dma_desc_resources(priv);
1919
avisconti19449bf2010-10-25 18:58:14 +00001920 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001921 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922
1923 netif_carrier_off(dev);
1924
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001925#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001926 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001927#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001928
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001929 stmmac_release_ptp(priv);
1930
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931 return 0;
1932}
1933
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001934/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001935 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001936 * @skb : the socket buffer
1937 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001938 * Description : this is the tx entry point of the driver.
1939 * It programs the chain or the ring and supports oversized frames
1940 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001941 */
1942static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1943{
1944 struct stmmac_priv *priv = netdev_priv(dev);
Andrzej Hajda23c24122015-09-21 15:33:51 +02001945 int entry;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001946 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001947 int nfrags = skb_shinfo(skb)->nr_frags;
1948 struct dma_desc *desc, *first;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001949 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001950 unsigned int enh_desc = priv->plat->enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001952 spin_lock(&priv->tx_lock);
1953
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001954 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001955 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001956 if (!netif_queue_stopped(dev)) {
1957 netif_stop_queue(dev);
1958 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001959 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001960 }
1961 return NETDEV_TX_BUSY;
1962 }
1963
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001964 if (priv->tx_path_in_lpi_mode)
1965 stmmac_disable_eee_mode(priv);
1966
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001967 entry = priv->cur_tx;
1968
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001969
Michał Mirosław5e982f32011-04-09 02:46:55 +00001970 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001971
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001972 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001973 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001974 else
1975 desc = priv->dma_tx + entry;
1976
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001977 first = desc;
1978
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001979 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001980 if (enh_desc)
1981 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1982
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001983 if (likely(!is_jumbo)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001984 desc->des2 = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001985 nopaged_len, DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001986 if (dma_mapping_error(priv->device, desc->des2))
1987 goto dma_map_err;
1988 priv->tx_skbuff_dma[entry].buf = desc->des2;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001989 priv->tx_skbuff_dma[entry].len = nopaged_len;
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01001990 /* do not set the own at this stage */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00001991 priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01001992 csum_insertion, priv->mode, 0,
1993 nfrags == 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001994 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001995 desc = first;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001996 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001997 if (unlikely(entry < 0))
1998 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001999 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002000
2001 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002002 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2003 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002004 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002005
damuzi00075e43642014-01-17 23:47:59 +08002006 priv->tx_skbuff[entry] = NULL;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002007 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2008
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002009 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002010 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002011 else
2012 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002013
Ian Campbellf7223802011-09-21 21:53:20 +00002014 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
2015 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002016 if (dma_mapping_error(priv->device, desc->des2))
2017 goto dma_map_err; /* should reuse desc w/o issues */
2018
2019 priv->tx_skbuff_dma[entry].buf = desc->des2;
2020 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002021 priv->tx_skbuff_dma[entry].len = len;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002022 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002023 priv->mode, 1, last_segment);
2024 priv->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002025 }
2026
damuzi00075e43642014-01-17 23:47:59 +08002027 priv->tx_skbuff[entry] = skb;
2028
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002029 /* According to the coalesce parameter the IC bit for the latest
2030 * segment could be reset and the timer re-started to invoke the
2031 * stmmac_tx function. This approach takes care about the fragments.
2032 */
2033 priv->tx_count_frames += nfrags + 1;
2034 if (priv->tx_coal_frames > priv->tx_count_frames) {
2035 priv->hw->desc->clear_tx_ic(desc);
2036 priv->xstats.tx_reset_ic_bit++;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002037 mod_timer(&priv->txtimer,
2038 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2039 } else
2040 priv->tx_count_frames = 0;
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002041
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002042 /* To avoid raise condition */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +00002043 priv->hw->desc->set_tx_owner(first);
Deepak Sikri8e839892012-07-08 21:14:45 +00002044 wmb();
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002045
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002046 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2047
2048 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002049
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002050 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002051 pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002052 __func__, (priv->cur_tx % DMA_TX_SIZE),
2053 (priv->dirty_tx % DMA_TX_SIZE), entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002054
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002055 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002056 stmmac_display_ring((void *)priv->dma_etx,
2057 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002058 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002059 stmmac_display_ring((void *)priv->dma_tx,
2060 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002061
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002062 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002063 print_pkt(skb->data, skb->len);
2064 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002065 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002066 if (netif_msg_hw(priv))
2067 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002068 netif_stop_queue(dev);
2069 }
2070
2071 dev->stats.tx_bytes += skb->len;
2072
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002073 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2074 priv->hwts_tx_en)) {
2075 /* declare that device is doing timestamping */
2076 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2077 priv->hw->desc->enable_tx_timestamp(first);
2078 }
2079
2080 if (!priv->hwts_tx_en)
2081 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002082
Beniamino Galvani38979572015-01-21 19:07:27 +01002083 netdev_sent_queue(dev, skb->len);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002084 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2085
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002086 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002087 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002088
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002089dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002090 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002091 dev_err(priv->device, "Tx dma map failed\n");
2092 dev_kfree_skb(skb);
2093 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002094 return NETDEV_TX_OK;
2095}
2096
Vince Bridgersb9381982014-01-14 13:42:05 -06002097static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2098{
2099 struct ethhdr *ehdr;
2100 u16 vlanid;
2101
2102 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2103 NETIF_F_HW_VLAN_CTAG_RX &&
2104 !__vlan_get_tag(skb, &vlanid)) {
2105 /* pop the vlan tag */
2106 ehdr = (struct ethhdr *)skb->data;
2107 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2108 skb_pull(skb, VLAN_HLEN);
2109 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2110 }
2111}
2112
2113
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002114/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002115 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002116 * @priv: driver private structure
2117 * Description : this is to reallocate the skb for the reception process
2118 * that is based on zero-copy.
2119 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002120static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2121{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002122 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002123 unsigned int entry = priv->dirty_rx;
2124 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002125
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002126 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002127 struct dma_desc *p;
2128
2129 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002130 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002131 else
2132 p = priv->dma_rx + entry;
2133
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002134 if (likely(priv->rx_skbuff[entry] == NULL)) {
2135 struct sk_buff *skb;
2136
Eric Dumazetacb600d2012-10-05 06:23:55 +00002137 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002138
2139 if (unlikely(skb == NULL))
2140 break;
2141
2142 priv->rx_skbuff[entry] = skb;
2143 priv->rx_skbuff_dma[entry] =
2144 dma_map_single(priv->device, skb->data, bfsize,
2145 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002146 if (dma_mapping_error(priv->device,
2147 priv->rx_skbuff_dma[entry])) {
2148 dev_err(priv->device, "Rx dma map failed\n");
2149 dev_kfree_skb(skb);
2150 break;
2151 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002152 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002153
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002154 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002155
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002156 if (netif_msg_rx_status(priv))
2157 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002159 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002160 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002161 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002162
2163 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002164 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002165 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002166}
2167
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002168/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002169 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002170 * @priv: driver private structure
2171 * @limit: napi bugget.
2172 * Description : this the function called by the napi poll method.
2173 * It gets all the frames inside the ring.
2174 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002175static int stmmac_rx(struct stmmac_priv *priv, int limit)
2176{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002177 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002178 unsigned int next_entry;
2179 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002180 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002181
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002182 if (netif_msg_rx_status(priv)) {
2183 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002184 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002185 stmmac_display_ring((void *)priv->dma_erx,
2186 DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002187 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002188 stmmac_display_ring((void *)priv->dma_rx,
2189 DMA_RX_SIZE, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002190 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002191 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002192 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002193 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002194
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002195 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002196 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002197 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002198 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002199
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002200 /* read the status of the incoming frame */
2201 status = priv->hw->desc->rx_status(&priv->dev->stats,
2202 &priv->xstats, p);
2203 /* check if managed by the DMA otherwise go ahead */
2204 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205 break;
2206
2207 count++;
2208
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002209 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2210 next_entry = priv->cur_rx;
2211
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002212 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002213 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002214 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002215 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002216
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002217 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2218 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2219 &priv->xstats,
2220 priv->dma_erx +
2221 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002222 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002223 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002224 if (priv->hwts_rx_en && !priv->extend_desc) {
2225 /* DESC2 & DESC3 will be overwitten by device
2226 * with timestamp value, hence reinitialize
2227 * them in stmmac_rx_refill() function so that
2228 * device can reuse it.
2229 */
2230 priv->rx_skbuff[entry] = NULL;
2231 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002232 priv->rx_skbuff_dma[entry],
2233 priv->dma_buf_sz,
2234 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002235 }
2236 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002237 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002238 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002239
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002240 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2241
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002242 /* check if frame_len fits the preallocated memory */
2243 if (frame_len > priv->dma_buf_sz) {
2244 priv->dev->stats.rx_length_errors++;
2245 break;
2246 }
2247
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002248 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002249 * Type frames (LLC/LLC-SNAP)
2250 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002251 if (unlikely(status != llc_snap))
2252 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002253
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002254 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002255 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002256 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002257 if (frame_len > ETH_FRAME_LEN)
2258 pr_debug("\tframe size %d, COE: %d\n",
2259 frame_len, status);
2260 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002261 skb = priv->rx_skbuff[entry];
2262 if (unlikely(!skb)) {
2263 pr_err("%s: Inconsistent Rx descriptor chain\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002264 priv->dev->name);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002265 priv->dev->stats.rx_dropped++;
2266 break;
2267 }
2268 prefetch(skb->data - NET_IP_ALIGN);
2269 priv->rx_skbuff[entry] = NULL;
2270
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002271 stmmac_get_rx_hwtstamp(priv, entry, skb);
2272
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002273 skb_put(skb, frame_len);
2274 dma_unmap_single(priv->device,
2275 priv->rx_skbuff_dma[entry],
2276 priv->dma_buf_sz, DMA_FROM_DEVICE);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002277
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002278 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002279 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002280 print_pkt(skb->data, frame_len);
2281 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002282
Vince Bridgersb9381982014-01-14 13:42:05 -06002283 stmmac_rx_vlan(priv->dev, skb);
2284
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002285 skb->protocol = eth_type_trans(skb, priv->dev);
2286
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002287 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002288 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002289 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002290 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002291
2292 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002293
2294 priv->dev->stats.rx_packets++;
2295 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002296 }
2297 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002298 }
2299
2300 stmmac_rx_refill(priv);
2301
2302 priv->xstats.rx_pkt_n += count;
2303
2304 return count;
2305}
2306
2307/**
2308 * stmmac_poll - stmmac poll method (NAPI)
2309 * @napi : pointer to the napi structure.
2310 * @budget : maximum number of packets that the current CPU can receive from
2311 * all interfaces.
2312 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002313 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002314 */
2315static int stmmac_poll(struct napi_struct *napi, int budget)
2316{
2317 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2318 int work_done = 0;
2319
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002320 priv->xstats.napi_poll++;
2321 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002322
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002323 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002324 if (work_done < budget) {
2325 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002326 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002327 }
2328 return work_done;
2329}
2330
2331/**
2332 * stmmac_tx_timeout
2333 * @dev : Pointer to net device structure
2334 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002335 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002336 * netdev structure and arrange for the device to be reset to a sane state
2337 * in order to transmit a new packet.
2338 */
2339static void stmmac_tx_timeout(struct net_device *dev)
2340{
2341 struct stmmac_priv *priv = netdev_priv(dev);
2342
2343 /* Clear Tx resources and restart transmitting again */
2344 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002345}
2346
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002347/**
Jiri Pirko01789342011-08-16 06:29:00 +00002348 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002349 * @dev : pointer to the device structure
2350 * Description:
2351 * This function is a driver entry point which gets called by the kernel
2352 * whenever multicast addresses must be enabled/disabled.
2353 * Return value:
2354 * void.
2355 */
Jiri Pirko01789342011-08-16 06:29:00 +00002356static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002357{
2358 struct stmmac_priv *priv = netdev_priv(dev);
2359
Vince Bridgers3b57de92014-07-31 15:49:17 -05002360 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002361}
2362
2363/**
2364 * stmmac_change_mtu - entry point to change MTU size for the device.
2365 * @dev : device pointer.
2366 * @new_mtu : the new MTU size for the device.
2367 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2368 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2369 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2370 * Return value:
2371 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2372 * file on failure.
2373 */
2374static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2375{
2376 struct stmmac_priv *priv = netdev_priv(dev);
2377 int max_mtu;
2378
2379 if (netif_running(dev)) {
2380 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2381 return -EBUSY;
2382 }
2383
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002384 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002385 max_mtu = JUMBO_LEN;
2386 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002387 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002388
Vince Bridgers2618abb2014-01-20 05:39:01 -06002389 if (priv->plat->maxmtu < max_mtu)
2390 max_mtu = priv->plat->maxmtu;
2391
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002392 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2393 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2394 return -EINVAL;
2395 }
2396
Michał Mirosław5e982f32011-04-09 02:46:55 +00002397 dev->mtu = new_mtu;
2398 netdev_update_features(dev);
2399
2400 return 0;
2401}
2402
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002403static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002404 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002405{
2406 struct stmmac_priv *priv = netdev_priv(dev);
2407
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002408 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002409 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002410
Michał Mirosław5e982f32011-04-09 02:46:55 +00002411 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002412 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002413
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002414 /* Some GMAC devices have a bugged Jumbo frame support that
2415 * needs to have the Tx COE disabled for oversized frames
2416 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002417 * the TX csum insertionin the TDES and not use SF.
2418 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002419 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002420 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002421
Michał Mirosław5e982f32011-04-09 02:46:55 +00002422 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002423}
2424
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002425static int stmmac_set_features(struct net_device *netdev,
2426 netdev_features_t features)
2427{
2428 struct stmmac_priv *priv = netdev_priv(netdev);
2429
2430 /* Keep the COE Type in case of csum is supporting */
2431 if (features & NETIF_F_RXCSUM)
2432 priv->hw->rx_csum = priv->plat->rx_coe;
2433 else
2434 priv->hw->rx_csum = 0;
2435 /* No check needed because rx_coe has been set before and it will be
2436 * fixed in case of issue.
2437 */
2438 priv->hw->mac->rx_ipc(priv->hw);
2439
2440 return 0;
2441}
2442
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002443/**
2444 * stmmac_interrupt - main ISR
2445 * @irq: interrupt number.
2446 * @dev_id: to pass the net device pointer.
2447 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002448 * It can call:
2449 * o DMA service routine (to manage incoming frame reception and transmission
2450 * status)
2451 * o Core interrupts to manage: remote wake-up, management counter, LPI
2452 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002453 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002454static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2455{
2456 struct net_device *dev = (struct net_device *)dev_id;
2457 struct stmmac_priv *priv = netdev_priv(dev);
2458
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002459 if (priv->irq_wake)
2460 pm_wakeup_event(priv->device, 0);
2461
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002462 if (unlikely(!dev)) {
2463 pr_err("%s: invalid dev pointer\n", __func__);
2464 return IRQ_NONE;
2465 }
2466
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002467 /* To handle GMAC own interrupts */
2468 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002469 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002470 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002471 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002472 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002473 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002474 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002475 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002476 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002477 }
2478 }
2479
2480 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002481 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002482
2483 return IRQ_HANDLED;
2484}
2485
2486#ifdef CONFIG_NET_POLL_CONTROLLER
2487/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002488 * to allow network I/O with interrupts disabled.
2489 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002490static void stmmac_poll_controller(struct net_device *dev)
2491{
2492 disable_irq(dev->irq);
2493 stmmac_interrupt(dev->irq, dev);
2494 enable_irq(dev->irq);
2495}
2496#endif
2497
2498/**
2499 * stmmac_ioctl - Entry point for the Ioctl
2500 * @dev: Device pointer.
2501 * @rq: An IOCTL specefic structure, that can contain a pointer to
2502 * a proprietary structure used to pass information to the driver.
2503 * @cmd: IOCTL command
2504 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002505 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002506 */
2507static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2508{
2509 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002510 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002511
2512 if (!netif_running(dev))
2513 return -EINVAL;
2514
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002515 switch (cmd) {
2516 case SIOCGMIIPHY:
2517 case SIOCGMIIREG:
2518 case SIOCSMIIREG:
2519 if (!priv->phydev)
2520 return -EINVAL;
2521 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2522 break;
2523 case SIOCSHWTSTAMP:
2524 ret = stmmac_hwtstamp_ioctl(dev, rq);
2525 break;
2526 default:
2527 break;
2528 }
Richard Cochran28b04112010-07-17 08:48:55 +00002529
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002530 return ret;
2531}
2532
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002533#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002534static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002535
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002536static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002537 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002538{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002539 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002540 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2541 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002542
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002543 for (i = 0; i < size; i++) {
2544 u64 x;
2545 if (extend_desc) {
2546 x = *(u64 *) ep;
2547 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002548 i, (unsigned int)virt_to_phys(ep),
2549 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002550 ep->basic.des2, ep->basic.des3);
2551 ep++;
2552 } else {
2553 x = *(u64 *) p;
2554 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002555 i, (unsigned int)virt_to_phys(ep),
2556 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002557 p->des2, p->des3);
2558 p++;
2559 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002560 seq_printf(seq, "\n");
2561 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002562}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002563
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002564static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2565{
2566 struct net_device *dev = seq->private;
2567 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002568
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002569 if (priv->extend_desc) {
2570 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002571 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002572 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002573 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002574 } else {
2575 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002576 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002577 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002578 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002579 }
2580
2581 return 0;
2582}
2583
2584static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2585{
2586 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2587}
2588
2589static const struct file_operations stmmac_rings_status_fops = {
2590 .owner = THIS_MODULE,
2591 .open = stmmac_sysfs_ring_open,
2592 .read = seq_read,
2593 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002594 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002595};
2596
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002597static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2598{
2599 struct net_device *dev = seq->private;
2600 struct stmmac_priv *priv = netdev_priv(dev);
2601
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002602 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002603 seq_printf(seq, "DMA HW features not supported\n");
2604 return 0;
2605 }
2606
2607 seq_printf(seq, "==============================\n");
2608 seq_printf(seq, "\tDMA HW features\n");
2609 seq_printf(seq, "==============================\n");
2610
2611 seq_printf(seq, "\t10/100 Mbps %s\n",
2612 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2613 seq_printf(seq, "\t1000 Mbps %s\n",
2614 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2615 seq_printf(seq, "\tHalf duple %s\n",
2616 (priv->dma_cap.half_duplex) ? "Y" : "N");
2617 seq_printf(seq, "\tHash Filter: %s\n",
2618 (priv->dma_cap.hash_filter) ? "Y" : "N");
2619 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2620 (priv->dma_cap.multi_addr) ? "Y" : "N");
2621 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2622 (priv->dma_cap.pcs) ? "Y" : "N");
2623 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2624 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2625 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2626 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2627 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2628 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2629 seq_printf(seq, "\tRMON module: %s\n",
2630 (priv->dma_cap.rmon) ? "Y" : "N");
2631 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2632 (priv->dma_cap.time_stamp) ? "Y" : "N");
2633 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2634 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2635 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2636 (priv->dma_cap.eee) ? "Y" : "N");
2637 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2638 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2639 (priv->dma_cap.tx_coe) ? "Y" : "N");
2640 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2641 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2642 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2643 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2644 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2645 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2646 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2647 priv->dma_cap.number_rx_channel);
2648 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2649 priv->dma_cap.number_tx_channel);
2650 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2651 (priv->dma_cap.enh_desc) ? "Y" : "N");
2652
2653 return 0;
2654}
2655
2656static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2657{
2658 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2659}
2660
2661static const struct file_operations stmmac_dma_cap_fops = {
2662 .owner = THIS_MODULE,
2663 .open = stmmac_sysfs_dma_cap_open,
2664 .read = seq_read,
2665 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002666 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002667};
2668
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002669static int stmmac_init_fs(struct net_device *dev)
2670{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002671 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002672
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002673 /* Create per netdev entries */
2674 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2675
2676 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
2677 pr_err("ERROR %s/%s, debugfs create directory failed\n",
2678 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002679
2680 return -ENOMEM;
2681 }
2682
2683 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002684 priv->dbgfs_rings_status =
2685 debugfs_create_file("descriptors_status", S_IRUGO,
2686 priv->dbgfs_dir, dev,
2687 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002688
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002689 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002690 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002691 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002692
2693 return -ENOMEM;
2694 }
2695
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002696 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002697 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
2698 priv->dbgfs_dir,
2699 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002700
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002701 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002702 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002703 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002704
2705 return -ENOMEM;
2706 }
2707
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002708 return 0;
2709}
2710
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002711static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002712{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002713 struct stmmac_priv *priv = netdev_priv(dev);
2714
2715 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002716}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002717#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002718
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002719static const struct net_device_ops stmmac_netdev_ops = {
2720 .ndo_open = stmmac_open,
2721 .ndo_start_xmit = stmmac_xmit,
2722 .ndo_stop = stmmac_release,
2723 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002724 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002725 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002726 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002727 .ndo_tx_timeout = stmmac_tx_timeout,
2728 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002729#ifdef CONFIG_NET_POLL_CONTROLLER
2730 .ndo_poll_controller = stmmac_poll_controller,
2731#endif
2732 .ndo_set_mac_address = eth_mac_addr,
2733};
2734
2735/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002736 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002737 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002738 * Description: this function is to configure the MAC device according to
2739 * some platform parameters or the HW capability register. It prepares the
2740 * driver to use either ring or chain modes and to setup either enhanced or
2741 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002742 */
2743static int stmmac_hw_init(struct stmmac_priv *priv)
2744{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002745 struct mac_device_info *mac;
2746
2747 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002748 if (priv->plat->has_gmac) {
2749 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002750 mac = dwmac1000_setup(priv->ioaddr,
2751 priv->plat->multicast_filter_bins,
2752 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002753 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002754 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002755 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002756 if (!mac)
2757 return -ENOMEM;
2758
2759 priv->hw = mac;
2760
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002761 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002762 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002763
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002764 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002765 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002766 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002767 pr_info(" Chain mode enabled\n");
2768 priv->mode = STMMAC_CHAIN_MODE;
2769 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002770 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002771 pr_info(" Ring mode enabled\n");
2772 priv->mode = STMMAC_RING_MODE;
2773 }
2774
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002775 /* Get the HW capability (new GMAC newer than 3.50a) */
2776 priv->hw_cap_support = stmmac_get_hw_features(priv);
2777 if (priv->hw_cap_support) {
2778 pr_info(" DMA HW capability register supported");
2779
2780 /* We can override some gmac/dma configuration fields: e.g.
2781 * enh_desc, tx_coe (e.g. that are passed through the
2782 * platform) with the values from the HW capability
2783 * register (if supported).
2784 */
2785 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002786 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002787
Sonic Zhangdec21652015-01-22 14:55:57 +08002788 /* TXCOE doesn't work in thresh DMA mode */
2789 if (priv->plat->force_thresh_dma_mode)
2790 priv->plat->tx_coe = 0;
2791 else
2792 priv->plat->tx_coe = priv->dma_cap.tx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002793
2794 if (priv->dma_cap.rx_coe_type2)
2795 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2796 else if (priv->dma_cap.rx_coe_type1)
2797 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2798
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002799 } else
2800 pr_info(" No HW DMA feature register supported");
2801
Byungho An61369d02013-06-28 16:35:32 +09002802 /* To use alternate (extended) or normal descriptor structures */
2803 stmmac_selec_desc_mode(priv);
2804
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002805 if (priv->plat->rx_coe) {
2806 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002807 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2808 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002809 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002810 if (priv->plat->tx_coe)
2811 pr_info(" TX Checksum insertion supported\n");
2812
2813 if (priv->plat->pmt) {
2814 pr_info(" Wake-Up On Lan supported\n");
2815 device_set_wakeup_capable(priv->device, 1);
2816 }
2817
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002818 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002819}
2820
2821/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002822 * stmmac_dvr_probe
2823 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002824 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002825 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002826 * Description: this is the main probe function used to
2827 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02002828 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002829 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002830 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002831int stmmac_dvr_probe(struct device *device,
2832 struct plat_stmmacenet_data *plat_dat,
2833 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002834{
2835 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002836 struct net_device *ndev = NULL;
2837 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002838
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002839 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002840 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002841 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002842
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002843 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002844
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002845 priv = netdev_priv(ndev);
2846 priv->device = device;
2847 priv->dev = ndev;
2848
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002849 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002850 priv->pause = pause;
2851 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002852 priv->ioaddr = res->addr;
2853 priv->dev->base_addr = (unsigned long)res->addr;
2854
2855 priv->dev->irq = res->irq;
2856 priv->wol_irq = res->wol_irq;
2857 priv->lpi_irq = res->lpi_irq;
2858
2859 if (res->mac)
2860 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002861
Joachim Eastwooda7a62682015-07-17 23:48:17 +02002862 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02002863
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002864 /* Verify driver arguments */
2865 stmmac_verify_args();
2866
2867 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002868 * this needs to have multiple instances
2869 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002870 if ((phyaddr >= 0) && (phyaddr <= 31))
2871 priv->plat->phy_addr = phyaddr;
2872
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002873 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2874 if (IS_ERR(priv->stmmac_clk)) {
2875 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2876 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002877 /* If failed to obtain stmmac_clk and specific clk_csr value
2878 * is NOT passed from the platform, probe fail.
2879 */
2880 if (!priv->plat->clk_csr) {
2881 ret = PTR_ERR(priv->stmmac_clk);
2882 goto error_clk_get;
2883 } else {
2884 priv->stmmac_clk = NULL;
2885 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002886 }
2887 clk_prepare_enable(priv->stmmac_clk);
2888
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002889 priv->pclk = devm_clk_get(priv->device, "pclk");
2890 if (IS_ERR(priv->pclk)) {
2891 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
2892 ret = -EPROBE_DEFER;
2893 goto error_pclk_get;
2894 }
2895 priv->pclk = NULL;
2896 }
2897 clk_prepare_enable(priv->pclk);
2898
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002899 priv->stmmac_rst = devm_reset_control_get(priv->device,
2900 STMMAC_RESOURCE_NAME);
2901 if (IS_ERR(priv->stmmac_rst)) {
2902 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2903 ret = -EPROBE_DEFER;
2904 goto error_hw_init;
2905 }
2906 dev_info(priv->device, "no reset control found\n");
2907 priv->stmmac_rst = NULL;
2908 }
2909 if (priv->stmmac_rst)
2910 reset_control_deassert(priv->stmmac_rst);
2911
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002912 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002913 ret = stmmac_hw_init(priv);
2914 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002915 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002916
2917 ndev->netdev_ops = &stmmac_netdev_ops;
2918
2919 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2920 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002921 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2922 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002923#ifdef STMMAC_VLAN_TAG_USED
2924 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00002925 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002926#endif
2927 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2928
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002929 if (flow_ctrl)
2930 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
2931
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002932 /* Rx Watchdog is available in the COREs newer than the 3.40.
2933 * In some case, for example on bugged HW this feature
2934 * has to be disable and this can be done by passing the
2935 * riwt_off field from the platform.
2936 */
2937 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
2938 priv->use_riwt = 1;
2939 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
2940 }
2941
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002942 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002943
Vlad Lunguf8e96162010-11-29 22:52:52 +00002944 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002945 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00002946
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002947 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002948 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002949 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002950 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002951 }
2952
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00002953 /* If a specific clk_csr value is passed from the platform
2954 * this means that the CSR Clock Range selection cannot be
2955 * changed at run-time and it is fixed. Viceversa the driver'll try to
2956 * set the MDC clock dynamically according to the csr actual
2957 * clock input.
2958 */
2959 if (!priv->plat->clk_csr)
2960 stmmac_clk_csr_set(priv);
2961 else
2962 priv->clk_csr = priv->plat->clk_csr;
2963
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002964 stmmac_check_pcs_mode(priv);
2965
Byungho An4d8f0822013-04-07 17:56:16 +00002966 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
2967 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002968 /* MDIO bus Registration */
2969 ret = stmmac_mdio_register(ndev);
2970 if (ret < 0) {
2971 pr_debug("%s: MDIO bus (id: %d) registration failed",
2972 __func__, priv->plat->bus_id);
2973 goto error_mdio_register;
2974 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002975 }
2976
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002977 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002978
Viresh Kumar6a81c262012-07-30 14:39:41 -07002979error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002980 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07002981error_netdev_register:
2982 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002983error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002984 clk_disable_unprepare(priv->pclk);
2985error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002986 clk_disable_unprepare(priv->stmmac_clk);
2987error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00002988 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002989
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002990 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002991}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02002992EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002993
2994/**
2995 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002996 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002997 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002998 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002999 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003000int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003001{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003002 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003003
3004 pr_info("%s:\n\tremoving driver", __func__);
3005
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003006 priv->hw->dma->stop_rx(priv->ioaddr);
3007 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003008
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003009 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003010 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003011 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003012 if (priv->stmmac_rst)
3013 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003014 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003015 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003016 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3017 priv->pcs != STMMAC_PCS_RTBI)
3018 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003019 free_netdev(ndev);
3020
3021 return 0;
3022}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003023EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003024
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003025/**
3026 * stmmac_suspend - suspend callback
3027 * @ndev: net device pointer
3028 * Description: this is the function to suspend the device and it is called
3029 * by the platform driver to stop the network queue, release the resources,
3030 * program the PMT register (for WoL), clean and release driver resources.
3031 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003032int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003033{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003034 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003035 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003036
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003037 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003038 return 0;
3039
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003040 if (priv->phydev)
3041 phy_stop(priv->phydev);
3042
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003043 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003044
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003045 netif_device_detach(ndev);
3046 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003048 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003049
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003050 /* Stop TX/RX DMA */
3051 priv->hw->dma->stop_tx(priv->ioaddr);
3052 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003053
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003054 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003055 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003056 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003057 priv->irq_wake = 1;
3058 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003059 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003060 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003061 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003062 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003063 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003064 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003065 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003066
3067 priv->oldlink = 0;
3068 priv->speed = 0;
3069 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070 return 0;
3071}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003072EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003073
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003074/**
3075 * stmmac_resume - resume callback
3076 * @ndev: net device pointer
3077 * Description: when resume this function is invoked to setup the DMA and CORE
3078 * in a usable state.
3079 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003080int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003081{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003082 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003083 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003084
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003085 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003086 return 0;
3087
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003088 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003089
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003090 /* Power Down bit, into the PM register, is cleared
3091 * automatically as soon as a magic packet or a Wake-up frame
3092 * is received. Anyway, it's better to manually clear
3093 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003094 * from another devices (e.g. serial console).
3095 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003096 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003097 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003098 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003099 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003100 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003101 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003102 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003103 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003104 /* reset the phy so that it's ready */
3105 if (priv->mii)
3106 stmmac_mdio_reset(priv->mii);
3107 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003108
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003109 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003111 priv->cur_rx = 0;
3112 priv->dirty_rx = 0;
3113 priv->dirty_tx = 0;
3114 priv->cur_tx = 0;
3115 stmmac_clear_descriptors(priv);
3116
Huacai Chenfe1319292014-12-19 22:38:18 +08003117 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01003118 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003119 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003120
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003121 napi_enable(&priv->napi);
3122
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003123 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003124
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003125 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003126
3127 if (priv->phydev)
3128 phy_start(priv->phydev);
3129
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003130 return 0;
3131}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003132EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003133
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003134#ifndef MODULE
3135static int __init stmmac_cmdline_opt(char *str)
3136{
3137 char *opt;
3138
3139 if (!str || !*str)
3140 return -EINVAL;
3141 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003142 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003143 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003144 goto err;
3145 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003146 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003147 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003148 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003149 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003150 goto err;
3151 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003152 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003153 goto err;
3154 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003155 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003156 goto err;
3157 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003158 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003159 goto err;
3160 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003161 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003162 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003163 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003164 if (kstrtoint(opt + 10, 0, &eee_timer))
3165 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003166 } else if (!strncmp(opt, "chain_mode:", 11)) {
3167 if (kstrtoint(opt + 11, 0, &chain_mode))
3168 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003169 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003170 }
3171 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003172
3173err:
3174 pr_err("%s: ERROR broken module parameter conversion", __func__);
3175 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003176}
3177
3178__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003179#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003180
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003181static int __init stmmac_init(void)
3182{
3183#ifdef CONFIG_DEBUG_FS
3184 /* Create debugfs main directory if it doesn't exist yet */
3185 if (!stmmac_fs_dir) {
3186 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3187
3188 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3189 pr_err("ERROR %s, debugfs create directory failed\n",
3190 STMMAC_RESOURCE_NAME);
3191
3192 return -ENOMEM;
3193 }
3194 }
3195#endif
3196
3197 return 0;
3198}
3199
3200static void __exit stmmac_exit(void)
3201{
3202#ifdef CONFIG_DEBUG_FS
3203 debugfs_remove_recursive(stmmac_fs_dir);
3204#endif
3205}
3206
3207module_init(stmmac_init)
3208module_exit(stmmac_exit)
3209
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003210MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3211MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3212MODULE_LICENSE("GPL");