Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 ARM Ltd. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License |
| 14 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 15 | */ |
| 16 | #ifndef __ASM_CPUTYPE_H |
| 17 | #define __ASM_CPUTYPE_H |
| 18 | |
Javi Merino | 3e98fda | 2013-01-31 20:09:04 +0000 | [diff] [blame] | 19 | #define INVALID_HWID ULONG_MAX |
| 20 | |
Zi Shen Lim | 4e6f708 | 2014-06-07 01:55:27 +0100 | [diff] [blame] | 21 | #define MPIDR_UP_BITMASK (0x1 << 30) |
| 22 | #define MPIDR_MT_BITMASK (0x1 << 24) |
Javi Merino | 4c7aa00 | 2012-08-29 09:47:19 +0100 | [diff] [blame] | 23 | #define MPIDR_HWID_BITMASK 0xff00ffffff |
| 24 | |
Lorenzo Pieralisi | b058450 | 2013-08-05 15:24:27 +0100 | [diff] [blame] | 25 | #define MPIDR_LEVEL_BITS_SHIFT 3 |
| 26 | #define MPIDR_LEVEL_BITS (1 << MPIDR_LEVEL_BITS_SHIFT) |
| 27 | #define MPIDR_LEVEL_MASK ((1 << MPIDR_LEVEL_BITS) - 1) |
| 28 | |
| 29 | #define MPIDR_LEVEL_SHIFT(level) \ |
| 30 | (((1 << level) >> 1) << MPIDR_LEVEL_BITS_SHIFT) |
| 31 | |
| 32 | #define MPIDR_AFFINITY_LEVEL(mpidr, level) \ |
| 33 | ((mpidr >> MPIDR_LEVEL_SHIFT(level)) & MPIDR_LEVEL_MASK) |
| 34 | |
Mark Rutland | 89c4a30 | 2014-07-16 16:32:43 +0100 | [diff] [blame] | 35 | #define MIDR_REVISION_MASK 0xf |
| 36 | #define MIDR_REVISION(midr) ((midr) & MIDR_REVISION_MASK) |
| 37 | #define MIDR_PARTNUM_SHIFT 4 |
| 38 | #define MIDR_PARTNUM_MASK (0xfff << MIDR_PARTNUM_SHIFT) |
| 39 | #define MIDR_PARTNUM(midr) \ |
| 40 | (((midr) & MIDR_PARTNUM_MASK) >> MIDR_PARTNUM_SHIFT) |
| 41 | #define MIDR_ARCHITECTURE_SHIFT 16 |
| 42 | #define MIDR_ARCHITECTURE_MASK (0xf << MIDR_ARCHITECTURE_SHIFT) |
| 43 | #define MIDR_ARCHITECTURE(midr) \ |
| 44 | (((midr) & MIDR_ARCHITECTURE_MASK) >> MIDR_ARCHITECTURE_SHIFT) |
| 45 | #define MIDR_VARIANT_SHIFT 20 |
| 46 | #define MIDR_VARIANT_MASK (0xf << MIDR_VARIANT_SHIFT) |
| 47 | #define MIDR_VARIANT(midr) \ |
| 48 | (((midr) & MIDR_VARIANT_MASK) >> MIDR_VARIANT_SHIFT) |
| 49 | #define MIDR_IMPLEMENTOR_SHIFT 24 |
| 50 | #define MIDR_IMPLEMENTOR_MASK (0xff << MIDR_IMPLEMENTOR_SHIFT) |
| 51 | #define MIDR_IMPLEMENTOR(midr) \ |
| 52 | (((midr) & MIDR_IMPLEMENTOR_MASK) >> MIDR_IMPLEMENTOR_SHIFT) |
| 53 | |
Will Deacon | d5370f7 | 2016-02-02 12:46:24 +0000 | [diff] [blame] | 54 | #define MIDR_CPU_MODEL(imp, partnum) \ |
Andre Przywara | 301bcfa | 2014-11-14 15:54:10 +0000 | [diff] [blame] | 55 | (((imp) << MIDR_IMPLEMENTOR_SHIFT) | \ |
| 56 | (0xf << MIDR_ARCHITECTURE_SHIFT) | \ |
| 57 | ((partnum) << MIDR_PARTNUM_SHIFT)) |
| 58 | |
Will Deacon | d5370f7 | 2016-02-02 12:46:24 +0000 | [diff] [blame] | 59 | #define MIDR_CPU_MODEL_MASK (MIDR_IMPLEMENTOR_MASK | MIDR_PARTNUM_MASK | \ |
| 60 | MIDR_ARCHITECTURE_MASK) |
| 61 | |
| 62 | #define MIDR_IS_CPU_MODEL_RANGE(midr, model, rv_min, rv_max) \ |
| 63 | ({ \ |
| 64 | u32 _model = (midr) & MIDR_CPU_MODEL_MASK; \ |
| 65 | u32 rv = (midr) & (MIDR_REVISION_MASK | MIDR_VARIANT_MASK); \ |
| 66 | \ |
| 67 | _model == (model) && rv >= (rv_min) && rv <= (rv_max); \ |
| 68 | }) |
| 69 | |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 70 | #define ARM_CPU_IMP_ARM 0x41 |
| 71 | #define ARM_CPU_IMP_APM 0x50 |
| 72 | #define ARM_CPU_IMP_CAVIUM 0x43 |
Jayachandran C | 9eb8a2c | 2016-02-20 19:49:23 +0530 | [diff] [blame] | 73 | #define ARM_CPU_IMP_BRCM 0x42 |
Marc Zyngier | d9c1951 | 2013-02-27 18:05:59 +0000 | [diff] [blame] | 74 | |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 75 | #define ARM_CPU_PART_AEM_V8 0xD0F |
| 76 | #define ARM_CPU_PART_FOUNDATION 0xD00 |
| 77 | #define ARM_CPU_PART_CORTEX_A57 0xD07 |
| 78 | #define ARM_CPU_PART_CORTEX_A53 0xD03 |
Marc Zyngier | d9c1951 | 2013-02-27 18:05:59 +0000 | [diff] [blame] | 79 | |
Robert Richter | 6d4e11c | 2015-09-21 22:58:35 +0200 | [diff] [blame] | 80 | #define APM_CPU_PART_POTENZA 0x000 |
| 81 | |
| 82 | #define CAVIUM_CPU_PART_THUNDERX 0x0A1 |
Ganapatrao Kulkarni | 47c459b | 2016-07-07 10:18:17 +0530 | [diff] [blame] | 83 | #define CAVIUM_CPU_PART_THUNDERX_81XX 0x0A2 |
Vinayak Kale | 4ad637a | 2013-04-24 10:06:59 +0100 | [diff] [blame] | 84 | |
Jayachandran C | 9eb8a2c | 2016-02-20 19:49:23 +0530 | [diff] [blame] | 85 | #define BRCM_CPU_PART_VULCAN 0x516 |
| 86 | |
Will Deacon | d5370f7 | 2016-02-02 12:46:24 +0000 | [diff] [blame] | 87 | #define MIDR_CORTEX_A53 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A53) |
| 88 | #define MIDR_CORTEX_A57 MIDR_CPU_MODEL(ARM_CPU_IMP_ARM, ARM_CPU_PART_CORTEX_A57) |
| 89 | #define MIDR_THUNDERX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX) |
Ganapatrao Kulkarni | 47c459b | 2016-07-07 10:18:17 +0530 | [diff] [blame] | 90 | #define MIDR_THUNDERX_81XX MIDR_CPU_MODEL(ARM_CPU_IMP_CAVIUM, CAVIUM_CPU_PART_THUNDERX_81XX) |
Will Deacon | d5370f7 | 2016-02-02 12:46:24 +0000 | [diff] [blame] | 91 | |
Javi Merino | 0359b0e | 2012-08-29 18:32:18 +0100 | [diff] [blame] | 92 | #ifndef __ASSEMBLY__ |
| 93 | |
James Morse | 0f54b14 | 2016-02-05 14:58:46 +0000 | [diff] [blame] | 94 | #include <asm/sysreg.h> |
| 95 | |
| 96 | #define read_cpuid(reg) ({ \ |
| 97 | u64 __val; \ |
Mark Rutland | 1cc6ed9 | 2016-03-04 12:54:05 +0000 | [diff] [blame] | 98 | asm("mrs_s %0, " __stringify(SYS_ ## reg) : "=r" (__val)); \ |
James Morse | 0f54b14 | 2016-02-05 14:58:46 +0000 | [diff] [blame] | 99 | __val; \ |
| 100 | }) |
| 101 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 102 | /* |
| 103 | * The CPU ID never changes at run time, so we might as well tell the |
| 104 | * compiler that it's constant. Use this function to read the CPU ID |
| 105 | * rather than directly reading processor_id or read_cpuid() directly. |
| 106 | */ |
| 107 | static inline u32 __attribute_const__ read_cpuid_id(void) |
| 108 | { |
Mark Rutland | 1cc6ed9 | 2016-03-04 12:54:05 +0000 | [diff] [blame] | 109 | return read_cpuid(MIDR_EL1); |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 110 | } |
| 111 | |
Marc Zyngier | d9c1951 | 2013-02-27 18:05:59 +0000 | [diff] [blame] | 112 | static inline u64 __attribute_const__ read_cpuid_mpidr(void) |
| 113 | { |
Mark Rutland | 1cc6ed9 | 2016-03-04 12:54:05 +0000 | [diff] [blame] | 114 | return read_cpuid(MPIDR_EL1); |
Marc Zyngier | d9c1951 | 2013-02-27 18:05:59 +0000 | [diff] [blame] | 115 | } |
| 116 | |
| 117 | static inline unsigned int __attribute_const__ read_cpuid_implementor(void) |
| 118 | { |
Mark Rutland | 89c4a30 | 2014-07-16 16:32:43 +0100 | [diff] [blame] | 119 | return MIDR_IMPLEMENTOR(read_cpuid_id()); |
Marc Zyngier | d9c1951 | 2013-02-27 18:05:59 +0000 | [diff] [blame] | 120 | } |
| 121 | |
| 122 | static inline unsigned int __attribute_const__ read_cpuid_part_number(void) |
| 123 | { |
Mark Rutland | 89c4a30 | 2014-07-16 16:32:43 +0100 | [diff] [blame] | 124 | return MIDR_PARTNUM(read_cpuid_id()); |
Marc Zyngier | d9c1951 | 2013-02-27 18:05:59 +0000 | [diff] [blame] | 125 | } |
| 126 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 127 | static inline u32 __attribute_const__ read_cpuid_cachetype(void) |
| 128 | { |
Mark Rutland | 1cc6ed9 | 2016-03-04 12:54:05 +0000 | [diff] [blame] | 129 | return read_cpuid(CTR_EL0); |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 130 | } |
Javi Merino | 0359b0e | 2012-08-29 18:32:18 +0100 | [diff] [blame] | 131 | #endif /* __ASSEMBLY__ */ |
| 132 | |
Catalin Marinas | 9cce7a4 | 2012-03-05 11:49:28 +0000 | [diff] [blame] | 133 | #endif |