blob: 4555e041ef698beedc1487489aeb80a3b08e81eb [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Somnath Kotur7dfbe7d2016-06-22 08:54:56 -04002 * Copyright (C) 2005 - 2016 Broadcom
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18#ifndef BE_H
19#define BE_H
20
21#include <linux/pci.h>
22#include <linux/etherdevice.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070023#include <linux/delay.h>
24#include <net/tcp.h>
25#include <net/ip.h>
26#include <net/ipv6.h>
27#include <linux/if_vlan.h>
28#include <linux/workqueue.h>
29#include <linux/interrupt.h>
Ajit Khaparde84517482009-09-04 03:12:16 +000030#include <linux/firmware.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Sathya Perlaab1594e2011-07-25 19:10:15 +000032#include <linux/u64_stats_sync.h>
Padmanabh Ratnakard658d982015-03-26 03:05:08 -040033#include <linux/cpumask.h>
Venkata Duvvuru29e91222015-05-13 13:00:12 +053034#include <linux/hwmon.h>
35#include <linux/hwmon-sysfs.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070036
37#include "be_hw.h"
Parav Pandit045508a2012-03-26 14:27:13 +000038#include "be_roce.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070039
Suresh Reddyab07ead2015-12-30 01:29:05 -050040#define DRV_VER "11.0.0.0"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070041#define DRV_NAME "be2net"
Sarveshwar Bandi00d3d512013-01-28 04:17:01 +000042#define BE_NAME "Emulex BladeEngine2"
43#define BE3_NAME "Emulex BladeEngine3"
44#define OC_NAME "Emulex OneConnect"
Sathya Perlafe6d2a32010-11-21 23:25:50 +000045#define OC_NAME_BE OC_NAME "(be3)"
46#define OC_NAME_LANCER OC_NAME "(Lancer)"
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000047#define OC_NAME_SH OC_NAME "(Skyhawk)"
Suresh Reddyf3effb452014-01-15 13:23:37 +053048#define DRV_DESC "Emulex OneConnect NIC Driver"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070049
Ajit Khapardec4ca2372009-05-18 15:38:55 -070050#define BE_VENDOR_ID 0x19a2
Sathya Perlafe6d2a32010-11-21 23:25:50 +000051#define EMULEX_VENDOR_ID 0x10df
Ajit Khapardec4ca2372009-05-18 15:38:55 -070052#define BE_DEVICE_ID1 0x211
Ajit Khaparde12d7ea22009-10-16 18:02:12 -070053#define BE_DEVICE_ID2 0x221
Sathya Perlafe6d2a32010-11-21 23:25:50 +000054#define OC_DEVICE_ID1 0x700 /* Device Id for BE2 cards */
55#define OC_DEVICE_ID2 0x710 /* Device Id for BE3 cards */
56#define OC_DEVICE_ID3 0xe220 /* Device id for Lancer cards */
Mammatha Edhala12f4d0a2011-05-18 03:26:22 +000057#define OC_DEVICE_ID4 0xe228 /* Device id for VF in Lancer */
Ajit Khapardeecedb6a2011-12-15 06:31:38 +000058#define OC_DEVICE_ID5 0x720 /* Device Id for Skyhawk cards */
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +000059#define OC_DEVICE_ID6 0x728 /* Device id for VF in SkyHawk */
Ajit Khaparde4762f6c2012-03-18 06:23:11 +000060#define OC_SUBSYS_DEVICE_ID1 0xE602
61#define OC_SUBSYS_DEVICE_ID2 0xE642
62#define OC_SUBSYS_DEVICE_ID3 0xE612
63#define OC_SUBSYS_DEVICE_ID4 0xE652
Ajit Khapardec4ca2372009-05-18 15:38:55 -070064
Sathya Perla6b7c5b92009-03-11 23:32:03 -070065/* Number of bytes of an RX frame that are copied to skb->data */
Sathya Perla2e588f82011-03-11 02:49:26 +000066#define BE_HDR_LEN ((u16) 64)
Eric Dumazetbb349bb2012-01-25 03:56:30 +000067/* allocate extra space to allow tunneling decapsulation without head reallocation */
68#define BE_RX_SKB_ALLOC_SIZE (BE_HDR_LEN + 64)
69
Sathya Perla6b7c5b92009-03-11 23:32:03 -070070#define BE_MAX_JUMBO_FRAME_SIZE 9018
71#define BE_MIN_MTU 256
Kalesh AP0d3f5cc2014-09-02 09:56:53 +053072#define BE_MAX_MTU (BE_MAX_JUMBO_FRAME_SIZE - \
73 (ETH_HLEN + ETH_FCS_LEN))
Sathya Perla6b7c5b92009-03-11 23:32:03 -070074
ajit.khaparde@broadcom.com127bfce2016-02-23 00:35:01 +053075/* Accommodate for QnQ configurations where VLAN insertion is enabled in HW */
76#define BE_MAX_GSO_SIZE (65535 - 2 * VLAN_HLEN)
77
Sathya Perla6b7c5b92009-03-11 23:32:03 -070078#define BE_NUM_VLANS_SUPPORTED 64
Sathya Perla2632baf2013-10-01 16:00:00 +053079#define BE_MAX_EQD 128u
Sathya Perla6b7c5b92009-03-11 23:32:03 -070080#define BE_MAX_TX_FRAG_COUNT 30
81
82#define EVNT_Q_LEN 1024
83#define TX_Q_LEN 2048
84#define TX_CQ_LEN 1024
85#define RX_Q_LEN 1024 /* Does not support any other value */
86#define RX_CQ_LEN 1024
Sathya Perla5fb379e2009-06-18 00:02:59 +000087#define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070088#define MCC_CQ_LEN 256
89
Sathya Perla10ef9ab2012-02-09 18:05:27 +000090#define BE2_MAX_RSS_QS 4
Sathya Perla68d7bdc2013-08-27 16:57:35 +053091#define BE3_MAX_RSS_QS 16
92#define BE3_MAX_TX_QS 16
93#define BE3_MAX_EVT_QS 16
Suresh Reddye3dc8672014-01-06 13:02:25 +053094#define BE3_SRIOV_MAX_EVT_QS 8
Sriharsha Basavapatnaee9ad282016-02-03 09:49:19 +053095#define SH_VF_MAX_NIC_EQS 3 /* Skyhawk VFs can have a max of 4 EQs
96 * and at least 1 is granted to either
97 * SURF/DPDK
98 */
Sathya Perla10ef9ab2012-02-09 18:05:27 +000099
Somnath Koturde2b1e02016-06-06 07:22:10 -0400100#define MAX_PORT_RSS_TABLES 15
101#define MAX_NIC_FUNCS 16
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530102#define MAX_RX_QS 32
103#define MAX_EVT_QS 32
104#define MAX_TX_QS 32
105
Parav Pandit045508a2012-03-26 14:27:13 +0000106#define MAX_ROCE_EQS 5
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530107#define MAX_MSIX_VECTORS 32
Sathya Perla92bf14a2013-08-27 16:57:32 +0530108#define MIN_MSIX_VECTORS 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700109#define BE_NAPI_WEIGHT 64
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000110#define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700111#define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
Ajit Khaparde69304cc2015-04-08 16:59:48 -0500112#define MAX_NUM_POST_ERX_DB 255u
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700113
Vasundhara Volam7c5a5242012-08-28 20:37:41 +0000114#define MAX_VFS 30 /* Max VFs supported by BE3 FW */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000115#define FW_VER_LEN 32
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +0530116#define CNTL_SERIAL_NUM_WORDS 8 /* Controller serial number words */
117#define CNTL_SERIAL_NUM_WORD_SZ (sizeof(u16)) /* Byte-sz of serial num word */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000118
Venkata Duvvurue2557872014-04-21 15:38:00 +0530119#define RSS_INDIR_TABLE_LEN 128
120#define RSS_HASH_KEY_LEN 40
121
Ajit Khaparde51d1f982016-02-10 22:45:54 +0530122#define BE_UNKNOWN_PHY_STATE 0xFF
123
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700124struct be_dma_mem {
125 void *va;
126 dma_addr_t dma;
127 u32 size;
128};
129
130struct be_queue_info {
ajit.khaparde@broadcom.comb0fd2eb2016-02-23 00:33:48 +0530131 u32 len;
132 u32 entry_size; /* Size of an element in the queue */
133 u32 tail, head;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700134 atomic_t used; /* Number of valid elements in the queue */
ajit.khaparde@broadcom.comb0fd2eb2016-02-23 00:33:48 +0530135 u32 id;
136 struct be_dma_mem dma_mem;
137 bool created;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700138};
139
ajit.khaparde@broadcom.comb0fd2eb2016-02-23 00:33:48 +0530140static inline u32 MODULO(u32 val, u32 limit)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000141{
142 BUG_ON(limit & (limit - 1));
143 return val & (limit - 1);
144}
145
ajit.khaparde@broadcom.comb0fd2eb2016-02-23 00:33:48 +0530146static inline void index_adv(u32 *index, u32 val, u32 limit)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000147{
148 *index = MODULO((*index + val), limit);
149}
150
ajit.khaparde@broadcom.comb0fd2eb2016-02-23 00:33:48 +0530151static inline void index_inc(u32 *index, u32 limit)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000152{
153 *index = MODULO((*index + 1), limit);
154}
155
156static inline void *queue_head_node(struct be_queue_info *q)
157{
158 return q->dma_mem.va + q->head * q->entry_size;
159}
160
161static inline void *queue_tail_node(struct be_queue_info *q)
162{
163 return q->dma_mem.va + q->tail * q->entry_size;
164}
165
Somnath Kotur3de09452011-09-30 07:25:05 +0000166static inline void *queue_index_node(struct be_queue_info *q, u16 index)
167{
168 return q->dma_mem.va + index * q->entry_size;
169}
170
Sathya Perla5fb379e2009-06-18 00:02:59 +0000171static inline void queue_head_inc(struct be_queue_info *q)
172{
173 index_inc(&q->head, q->len);
174}
175
ajit.khaparde@broadcom.comb0fd2eb2016-02-23 00:33:48 +0530176static inline void index_dec(u32 *index, u32 limit)
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000177{
178 *index = MODULO((*index - 1), limit);
179}
180
Sathya Perla5fb379e2009-06-18 00:02:59 +0000181static inline void queue_tail_inc(struct be_queue_info *q)
182{
183 index_inc(&q->tail, q->len);
184}
185
Sathya Perla5fb379e2009-06-18 00:02:59 +0000186struct be_eq_obj {
187 struct be_queue_info q;
188 char desc[32];
189
190 /* Adaptive interrupt coalescing (AIC) info */
191 bool enable_aic;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000192 u32 min_eqd; /* in usecs */
193 u32 max_eqd; /* in usecs */
194 u32 eqd; /* configured val when aic is off */
195 u32 cur_eqd; /* in usecs */
Sathya Perla5fb379e2009-06-18 00:02:59 +0000196
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000197 u8 idx; /* array index */
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530198 u8 msix_idx;
Sathya Perlad0b9cec2013-01-11 22:47:02 +0000199 u16 spurious_intr;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000200 struct napi_struct napi;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000201 struct be_adapter *adapter;
Padmanabh Ratnakard658d982015-03-26 03:05:08 -0400202 cpumask_var_t affinity_mask;
Sathya Perla6384a4d2013-10-25 10:40:16 +0530203
204#ifdef CONFIG_NET_RX_BUSY_POLL
205#define BE_EQ_IDLE 0
206#define BE_EQ_NAPI 1 /* napi owns this EQ */
207#define BE_EQ_POLL 2 /* poll owns this EQ */
208#define BE_EQ_LOCKED (BE_EQ_NAPI | BE_EQ_POLL)
209#define BE_EQ_NAPI_YIELD 4 /* napi yielded this EQ */
210#define BE_EQ_POLL_YIELD 8 /* poll yielded this EQ */
211#define BE_EQ_YIELD (BE_EQ_NAPI_YIELD | BE_EQ_POLL_YIELD)
212#define BE_EQ_USER_PEND (BE_EQ_POLL | BE_EQ_POLL_YIELD)
213 unsigned int state;
214 spinlock_t lock; /* lock to serialize napi and busy-poll */
215#endif /* CONFIG_NET_RX_BUSY_POLL */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000216} ____cacheline_aligned_in_smp;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000217
Sathya Perla2632baf2013-10-01 16:00:00 +0530218struct be_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
219 bool enable;
220 u32 min_eqd; /* in usecs */
221 u32 max_eqd; /* in usecs */
222 u32 prev_eqd; /* in usecs */
223 u32 et_eqd; /* configured val when aic is off */
224 ulong jiffies;
225 u64 rx_pkts_prev; /* Used to calculate RX pps */
226 u64 tx_reqs_prev; /* Used to calculate TX pps */
227};
228
Sathya Perla6384a4d2013-10-25 10:40:16 +0530229enum {
230 NAPI_POLLING,
231 BUSY_POLLING
232};
233
Sathya Perla5fb379e2009-06-18 00:02:59 +0000234struct be_mcc_obj {
235 struct be_queue_info q;
236 struct be_queue_info cq;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000237 bool rearm_cq;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000238};
239
Sathya Perla3abcded2010-10-03 22:12:27 -0700240struct be_tx_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000241 u64 tx_bytes;
242 u64 tx_pkts;
Sriharsha Basavapatna8670f2a2015-07-29 19:35:32 +0530243 u64 tx_vxlan_offload_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000244 u64 tx_reqs;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000245 u64 tx_compl;
246 ulong tx_jiffies;
247 u32 tx_stops;
Sathya Perlabc617522013-10-01 16:00:01 +0530248 u32 tx_drv_drops; /* pkts dropped by driver */
Kalesh AP512bb8a2014-09-02 09:56:49 +0530249 /* the error counters are described in be_ethtool.c */
250 u32 tx_hdr_parse_err;
251 u32 tx_dma_err;
252 u32 tx_tso_err;
253 u32 tx_spoof_check_err;
254 u32 tx_qinq_err;
255 u32 tx_internal_parity_err;
Sathya Perlaab1594e2011-07-25 19:10:15 +0000256 struct u64_stats_sync sync;
257 struct u64_stats_sync sync_compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700258};
259
Sriharsha Basavapatna152ffe52015-02-16 08:03:47 +0530260/* Structure to hold some data of interest obtained from a TX CQE */
261struct be_tx_compl_info {
262 u8 status; /* Completion status */
263 u16 end_index; /* Completed TXQ Index */
264};
265
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700266struct be_tx_obj {
Vasundhara Volam94d73aa2013-04-21 23:28:14 +0000267 u32 db_offset;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700268 struct be_queue_info q;
269 struct be_queue_info cq;
Sriharsha Basavapatna152ffe52015-02-16 08:03:47 +0530270 struct be_tx_compl_info txcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700271 /* Remember the skbs that were transmitted */
272 struct sk_buff *sent_skb_list[TX_Q_LEN];
Sathya Perla3c8def92011-06-12 20:01:58 +0000273 struct be_tx_stats stats;
Sathya Perla5f07b3c2015-01-05 05:48:34 -0500274 u16 pend_wrb_cnt; /* Number of WRBs yet to be given to HW */
275 u16 last_req_wrb_cnt; /* wrb cnt of the last req in the Q */
276 u16 last_req_hdr; /* index of the last req's hdr-wrb */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000277} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700278
279/* Struct to remember the pages posted for rx frags */
280struct be_rx_page_info {
281 struct page *page;
Sathya Perlae50287b2014-03-04 12:14:38 +0530282 /* set to page-addr for last frag of the page & frag-addr otherwise */
FUJITA Tomonorifac6da52010-04-01 16:53:22 +0000283 DEFINE_DMA_UNMAP_ADDR(bus);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700284 u16 page_offset;
Sathya Perlae50287b2014-03-04 12:14:38 +0530285 bool last_frag; /* last frag of the page */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700286};
287
Sathya Perla3abcded2010-10-03 22:12:27 -0700288struct be_rx_stats {
Sathya Perla3abcded2010-10-03 22:12:27 -0700289 u64 rx_bytes;
Sathya Perla3abcded2010-10-03 22:12:27 -0700290 u64 rx_pkts;
Sriharsha Basavapatna8670f2a2015-07-29 19:35:32 +0530291 u64 rx_vxlan_offload_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000292 u32 rx_drops_no_skbs; /* skb allocation errors */
293 u32 rx_drops_no_frags; /* HW has no fetched frags */
294 u32 rx_post_fail; /* page post alloc failures */
Sathya Perlaac124ff2011-07-25 19:10:14 +0000295 u32 rx_compl;
Sathya Perla3abcded2010-10-03 22:12:27 -0700296 u32 rx_mcast_pkts;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000297 u32 rx_compl_err; /* completions with err set */
Sathya Perlaab1594e2011-07-25 19:10:15 +0000298 struct u64_stats_sync sync;
Sathya Perla3abcded2010-10-03 22:12:27 -0700299};
300
Sathya Perla2e588f82011-03-11 02:49:26 +0000301struct be_rx_compl_info {
302 u32 rss_hash;
Somnath Kotur6709d952011-05-04 22:40:46 +0000303 u16 vlan_tag;
Sathya Perla2e588f82011-03-11 02:49:26 +0000304 u16 pkt_size;
Sathya Perla12004ae2011-08-02 19:57:46 +0000305 u16 port;
Sathya Perla2e588f82011-03-11 02:49:26 +0000306 u8 vlanf;
307 u8 num_rcvd;
308 u8 err;
309 u8 ipf;
310 u8 tcpf;
311 u8 udpf;
312 u8 ip_csum;
313 u8 l4_csum;
314 u8 ipv6;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530315 u8 qnq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000316 u8 pkt_type;
Somnath Koture38b1702013-05-29 22:55:56 +0000317 u8 ip_frag;
Sathya Perlac9c47142014-03-27 10:46:19 +0530318 u8 tunneled;
Sathya Perla2e588f82011-03-11 02:49:26 +0000319};
320
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700321struct be_rx_obj {
Sathya Perla3abcded2010-10-03 22:12:27 -0700322 struct be_adapter *adapter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700323 struct be_queue_info q;
324 struct be_queue_info cq;
Sathya Perla2e588f82011-03-11 02:49:26 +0000325 struct be_rx_compl_info rxcp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700326 struct be_rx_page_info page_info_tbl[RX_Q_LEN];
Sathya Perla3abcded2010-10-03 22:12:27 -0700327 struct be_rx_stats stats;
328 u8 rss_id;
329 bool rx_post_starved; /* Zero rx frags have been posted to BE */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000330} ____cacheline_aligned_in_smp;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700331
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000332struct be_drv_stats {
Sathya Perlaac124ff2011-07-25 19:10:14 +0000333 u32 eth_red_drops;
Vasundhara Volamd3de1542014-09-02 09:56:50 +0530334 u32 dma_map_errors;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000335 u32 rx_drops_no_pbuf;
336 u32 rx_drops_no_txpb;
337 u32 rx_drops_no_erx_descr;
338 u32 rx_drops_no_tpre_descr;
339 u32 rx_drops_too_many_frags;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000340 u32 forwarded_packets;
341 u32 rx_drops_mtu;
342 u32 rx_crc_errors;
343 u32 rx_alignment_symbol_errors;
344 u32 rx_pause_frames;
345 u32 rx_priority_pause_frames;
346 u32 rx_control_frames;
347 u32 rx_in_range_errors;
348 u32 rx_out_range_errors;
349 u32 rx_frame_too_long;
Suresh Reddy18fb06a2013-04-25 23:03:21 +0000350 u32 rx_address_filtered;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000351 u32 rx_dropped_too_small;
352 u32 rx_dropped_too_short;
353 u32 rx_dropped_header_too_small;
354 u32 rx_dropped_tcp_length;
355 u32 rx_dropped_runt;
356 u32 rx_ip_checksum_errs;
357 u32 rx_tcp_checksum_errs;
358 u32 rx_udp_checksum_errs;
359 u32 tx_pauseframes;
360 u32 tx_priority_pauseframes;
361 u32 tx_controlframes;
362 u32 rxpp_fifo_overflow_drop;
363 u32 rx_input_fifo_overflow_drop;
364 u32 pmem_fifo_overflow_drop;
365 u32 jabber_events;
Ajit Khaparde461ae372013-10-03 16:16:50 -0500366 u32 rx_roce_bytes_lsd;
367 u32 rx_roce_bytes_msd;
368 u32 rx_roce_frames;
369 u32 roce_drops_payload_len;
370 u32 roce_drops_crc;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000371};
372
Somnath Koturc5022242014-03-03 14:24:20 +0530373/* A vlan-id of 0xFFFF must be used to clear transparent vlan-tagging */
374#define BE_RESET_VLAN_TAG_ID 0xFFFF
375
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000376struct be_vf_cfg {
Sathya Perla11ac75e2011-12-13 00:58:50 +0000377 unsigned char mac_addr[ETH_ALEN];
378 int if_handle;
379 int pmac_id;
380 u16 vlan_tag;
381 u32 tx_rate;
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530382 u32 plink_tracking;
Vasundhara Volam435452a2015-03-20 06:28:23 -0400383 u32 privileges;
Kalesh APe7bcbd72015-05-06 05:30:32 -0400384 bool spoofchk;
Ajit Khaparde64600ea2010-07-23 01:50:34 +0000385};
386
Sathya Perla39f1d942012-05-08 19:41:24 +0000387enum vf_state {
388 ENABLED = 0,
389 ASSIGNED = 1
390};
391
Vasundhara Volam83b06112015-02-06 08:18:36 -0500392#define BE_FLAGS_LINK_STATUS_INIT BIT(1)
393#define BE_FLAGS_SRIOV_ENABLED BIT(2)
394#define BE_FLAGS_WORKER_SCHEDULED BIT(3)
Vasundhara Volam83b06112015-02-06 08:18:36 -0500395#define BE_FLAGS_NAPI_ENABLED BIT(6)
396#define BE_FLAGS_QNQ_ASYNC_EVT_RCVD BIT(7)
397#define BE_FLAGS_VXLAN_OFFLOADS BIT(8)
398#define BE_FLAGS_SETUP_DONE BIT(9)
Ajit Khaparde51d1f982016-02-10 22:45:54 +0530399#define BE_FLAGS_PHY_MISCONFIGURED BIT(10)
Sathya Perlaeb7dd462015-02-23 04:20:11 -0500400#define BE_FLAGS_ERR_DETECTION_SCHEDULED BIT(11)
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530401#define BE_FLAGS_OS2BMC BIT(12)
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000402
Sathya Perlac9c47142014-03-27 10:46:19 +0530403#define BE_UC_PMAC_COUNT 30
404#define BE_VF_UC_PMAC_COUNT 2
Kalesh APf0613382014-08-01 17:47:32 +0530405
Padmanabh Ratnakar972f37b2016-02-03 09:49:22 +0530406#define MAX_ERR_RECOVERY_RETRY_COUNT 3
407#define ERR_DETECTION_DELAY 1000
408#define ERR_RECOVERY_RETRY_DELAY 30000
409
Somnath Kotur5c510812013-05-30 02:52:23 +0000410/* Ethtool set_dump flags */
411#define LANCER_INITIATE_FW_DUMP 0x1
Kalesh APf0613382014-08-01 17:47:32 +0530412#define LANCER_DELETE_FW_DUMP 0x2
Somnath Kotur5c510812013-05-30 02:52:23 +0000413
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000414struct phy_info {
Vasundhara Volam21252372015-02-06 08:18:42 -0500415/* From SFF-8472 spec */
416#define SFP_VENDOR_NAME_LEN 17
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000417 u8 transceiver;
418 u8 autoneg;
419 u8 fc_autoneg;
420 u8 port_type;
421 u16 phy_type;
422 u16 interface_type;
423 u32 misc_params;
424 u16 auto_speeds_supported;
425 u16 fixed_speeds_supported;
426 int link_speed;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000427 u32 advertising;
428 u32 supported;
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +0530429 u8 cable_type;
Vasundhara Volam21252372015-02-06 08:18:42 -0500430 u8 vendor_name[SFP_VENDOR_NAME_LEN];
431 u8 vendor_pn[SFP_VENDOR_NAME_LEN];
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000432};
433
Sathya Perla92bf14a2013-08-27 16:57:32 +0530434struct be_resources {
435 u16 max_vfs; /* Total VFs "really" supported by FW/HW */
436 u16 max_mcast_mac;
437 u16 max_tx_qs;
438 u16 max_rss_qs;
439 u16 max_rx_qs;
Vasundhara Volamf2858732015-03-04 00:44:33 -0500440 u16 max_cq_count;
Sathya Perla92bf14a2013-08-27 16:57:32 +0530441 u16 max_uc_mac; /* Max UC MACs programmable */
442 u16 max_vlans; /* Number of vlans supported */
Vasundhara Volamf2858732015-03-04 00:44:33 -0500443 u16 max_iface_count;
444 u16 max_mcc_count;
Sathya Perla92bf14a2013-08-27 16:57:32 +0530445 u16 max_evt_qs;
Sathya Perlace7faf02016-06-22 08:54:53 -0400446 u16 max_nic_evt_qs; /* NIC's share of evt qs */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530447 u32 if_cap_flags;
Vasundhara Volam10cccf62014-06-30 13:01:31 +0530448 u32 vf_if_cap_flags; /* VF if capability flags */
Suresh Reddyb9263cb2016-06-06 07:22:08 -0400449 u32 flags;
Somnath Koturde2b1e02016-06-06 07:22:10 -0400450 /* Calculated PF Pool's share of RSS Tables. This is not enforced by
451 * the FW, but is a self-imposed driver limitation.
452 */
453 u16 max_rss_tables;
454};
455
456/* These are port-wide values */
457struct be_port_resources {
458 u16 max_vfs;
459 u16 nic_pfs;
Sathya Perla92bf14a2013-08-27 16:57:32 +0530460};
461
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530462#define be_is_os2bmc_enabled(adapter) (adapter->flags & BE_FLAGS_OS2BMC)
463
Venkata Duvvurue2557872014-04-21 15:38:00 +0530464struct rss_info {
465 u64 rss_flags;
466 u8 rsstable[RSS_INDIR_TABLE_LEN];
467 u8 rss_queue[RSS_INDIR_TABLE_LEN];
468 u8 rss_hkey[RSS_HASH_KEY_LEN];
469};
470
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530471#define BE_INVALID_DIE_TEMP 0xFF
472struct be_hwmon {
473 struct device *hwmon_dev;
474 u8 be_on_die_temp; /* Unit: millidegree Celsius */
475};
476
Sriharsha Basavapatna804abcd2015-02-16 08:03:45 +0530477/* Macros to read/write the 'features' word of be_wrb_params structure.
478 */
479#define BE_WRB_F_BIT(name) BE_WRB_F_##name##_BIT
480#define BE_WRB_F_MASK(name) BIT_MASK(BE_WRB_F_##name##_BIT)
481
482#define BE_WRB_F_GET(word, name) \
483 (((word) & (BE_WRB_F_MASK(name))) >> BE_WRB_F_BIT(name))
484
485#define BE_WRB_F_SET(word, name, val) \
486 ((word) |= (((val) << BE_WRB_F_BIT(name)) & BE_WRB_F_MASK(name)))
487
488/* Feature/offload bits */
489enum {
490 BE_WRB_F_CRC_BIT, /* Ethernet CRC */
491 BE_WRB_F_IPCS_BIT, /* IP csum */
492 BE_WRB_F_TCPCS_BIT, /* TCP csum */
493 BE_WRB_F_UDPCS_BIT, /* UDP csum */
494 BE_WRB_F_LSO_BIT, /* LSO */
495 BE_WRB_F_LSO6_BIT, /* LSO6 */
496 BE_WRB_F_VLAN_BIT, /* VLAN */
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530497 BE_WRB_F_VLAN_SKIP_HW_BIT, /* Skip VLAN tag (workaround) */
498 BE_WRB_F_OS2BMC_BIT /* Send packet to the management ring */
Sriharsha Basavapatna804abcd2015-02-16 08:03:45 +0530499};
500
501/* The structure below provides a HW-agnostic abstraction of WRB params
502 * retrieved from a TX skb. This is in turn passed to chip specific routines
503 * during transmit, to set the corresponding params in the WRB.
504 */
505struct be_wrb_params {
506 u32 features; /* Feature bits */
507 u16 vlan_tag; /* VLAN tag */
508 u16 lso_mss; /* MSS for LSO */
509};
510
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700511struct be_adapter {
512 struct pci_dev *pdev;
513 struct net_device *netdev;
514
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000515 u8 __iomem *csr; /* CSR BAR used only for BE2/3 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000516 u8 __iomem *db; /* Door Bell */
Suresh Reddy25848c92015-03-20 06:28:25 -0400517 u8 __iomem *pcicfg; /* On SH,BEx only. Shadow of PCI config space */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000518
Ivan Vecera29849612010-12-14 05:43:19 +0000519 struct mutex mbox_lock; /* For serializing mbox cmds to BE card */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000520 struct be_dma_mem mbox_mem;
521 /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
522 * is stored for freeing purpose */
523 struct be_dma_mem mbox_mem_alloced;
524
525 struct be_mcc_obj mcc_obj;
526 spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
527 spinlock_t mcc_cq_lock;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528
Sathya Perlae2617682016-06-22 08:54:54 -0400529 u16 cfg_num_rx_irqs; /* configured via set-channels */
530 u16 cfg_num_tx_irqs; /* configured via set-channels */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530531 u16 num_evt_qs;
532 u16 num_msix_vec;
533 struct be_eq_obj eq_obj[MAX_EVT_QS];
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000534 struct msix_entry msix_entries[MAX_MSIX_VECTORS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700535 bool isr_registered;
536
537 /* TX Rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530538 u16 num_tx_qs;
Sathya Perla3c8def92011-06-12 20:01:58 +0000539 struct be_tx_obj tx_obj[MAX_TX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700540
541 /* Rx rings */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530542 u16 num_rx_qs;
Vasundhara Volam71bb8bd2015-03-04 00:44:32 -0500543 u16 num_rss_qs;
544 u16 need_def_rxq;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000545 struct be_rx_obj rx_obj[MAX_RX_QS];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700546 u32 big_page_size; /* Compounded page size shared by rx wrbs */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700547
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000548 struct be_drv_stats drv_stats;
Sathya Perla2632baf2013-10-01 16:00:00 +0530549 struct be_aic_obj aic_obj[MAX_EVT_QS];
Somnath Koturcc4ce022010-10-21 07:11:14 -0700550 u8 vlan_prio_bmap; /* Available Priority BitMap */
Sathya Perlafdf81bf2015-12-30 01:29:01 -0500551 u16 recommended_prio_bits;/* Recommended Priority bits in vlan tag */
Sathya Perla5b8821b2011-08-02 19:57:44 +0000552 struct be_dma_mem rx_filter; /* Cmd DMA mem for rx-filter */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700553
Sathya Perla3abcded2010-10-03 22:12:27 -0700554 struct be_dma_mem stats_cmd;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700555 /* Work queue used to perform periodic tasks like getting statistics */
556 struct delayed_work work;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000557 u16 work_counter;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700558
Sathya Perlaeb7dd462015-02-23 04:20:11 -0500559 struct delayed_work be_err_detection_work;
Padmanabh Ratnakar972f37b2016-02-03 09:49:22 +0530560 u8 recovery_retries;
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530561 u8 err_flags;
Douglas Millera69bf3c2016-03-04 15:36:56 -0600562 bool pcicfg_mapped; /* pcicfg obtained via pci_iomap() */
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000563 u32 flags;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +0000564 u32 cmd_privileges;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700565 /* Ethtool knobs and info */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700566 char fw_ver[FW_VER_LEN];
Somnath Kotureeb65ce2013-05-26 21:08:36 +0000567 char fw_on_flash[FW_VER_LEN];
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500568
569 /* IFACE filtering fields */
Sathya Perla30128032011-11-10 19:17:57 +0000570 int if_handle; /* Used to configure filtering */
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500571 u32 if_flags; /* Interface filtering flags */
Ajit Khapardefbc13f02012-03-18 06:23:21 +0000572 u32 *pmac_id; /* MAC addr handle used by BE card */
Sathya Perlaf66b7cf2015-02-06 08:18:41 -0500573 u32 uc_macs; /* Count of secondary UC MAC programmed */
574 unsigned long vids[BITS_TO_LONGS(VLAN_N_VID)];
575 u16 vlans_added;
576
stephen hemminger1a642462011-04-04 11:06:40 +0000577 u32 beacon_state; /* for set_phys_id */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700578
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700579 u32 port_num;
Vasundhara Volam21252372015-02-06 08:18:42 -0500580 char port_name;
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530581 u8 mc_type;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000582 u32 function_mode;
Sathya Perla3abcded2010-10-03 22:12:27 -0700583 u32 function_caps;
Ajit Khaparde9e90c962009-11-06 02:06:59 +0000584 u32 rx_fc; /* Rx flow control */
585 u32 tx_fc; /* Tx flow control */
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000586 bool stats_cmd_sent;
Parav Pandit045508a2012-03-26 14:27:13 +0000587 struct {
Parav Pandit045508a2012-03-26 14:27:13 +0000588 u32 size;
589 u32 total_size;
590 u64 io_addr;
591 } roce_db;
592 u32 num_msix_roce_vec;
593 struct ocrdma_dev *ocrdma_dev;
594 struct list_head entry;
595
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700596 u32 flash_status;
Suresh Reddy5eeff632014-01-06 13:02:24 +0530597 struct completion et_cmd_compl;
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000598
Vasundhara Volambec84e62014-06-30 13:01:32 +0530599 struct be_resources pool_res; /* resources available for the port */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530600 struct be_resources res; /* resources available for the func */
601 u16 num_vfs; /* Number of VFs provisioned by PF */
Suresh Reddy980df242015-12-30 01:29:03 -0500602 u8 pf_num; /* Numbering used by FW, starts at 0 */
603 u8 vf_num; /* Numbering used by FW, starts at 1 */
Sathya Perla39f1d942012-05-08 19:41:24 +0000604 u8 virtfn;
Sathya Perla11ac75e2011-12-13 00:58:50 +0000605 struct be_vf_cfg *vf_cfg;
606 bool be3_native;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000607 u32 sli_family;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000608 u8 hba_port_num;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000609 u16 pvid;
Sathya Perlac9c47142014-03-27 10:46:19 +0530610 __be16 vxlan_port;
Sriharsha Basavapatna630f4b72014-12-11 03:24:47 -0500611 int vxlan_port_count;
Jiri Benc1e5b3112015-09-17 16:11:13 +0200612 int vxlan_port_aliases;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000613 struct phy_info phy;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +0000614 u8 wol_cap;
Suresh Reddy76a9e082014-01-15 13:23:40 +0530615 bool wol_en;
Vasundhara Volam0ad31572013-04-21 23:28:16 +0000616 u16 asic_rev;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000617 u16 qnq_vid;
Somnath Kotur941a77d2012-05-17 22:59:03 +0000618 u32 msg_enable;
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000619 int be_get_temp_freq;
Venkata Duvvuru29e91222015-05-13 13:00:12 +0530620 struct be_hwmon hwmon_info;
Venkata Duvvurue2557872014-04-21 15:38:00 +0530621 struct rss_info rss_info;
Venkata Duvvuru760c2952015-05-13 13:00:14 +0530622 /* Filters for packets that need to be sent to BMC */
623 u32 bmc_filt_mask;
Venkat Duvvurufd7ff6f2015-12-30 01:29:04 -0500624 u32 fat_dump_len;
Sriharsha Basavapatnaa155a5d2015-07-22 11:15:12 +0530625 u16 serial_num[CNTL_SERIAL_NUM_WORDS];
Ajit Khaparde51d1f982016-02-10 22:45:54 +0530626 u8 phy_state; /* state of sfp optics (functional, faulted, etc.,) */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627};
628
Sathya Perla39f1d942012-05-08 19:41:24 +0000629#define be_physfn(adapter) (!adapter->virtfn)
Ajit Khaparde2c7a9dc2013-11-22 12:51:28 -0600630#define be_virtfn(adapter) (adapter->virtfn)
Vasundhara Volamf174c7e2014-07-17 16:20:31 +0530631#define sriov_enabled(adapter) (adapter->flags & \
632 BE_FLAGS_SRIOV_ENABLED)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530633
Sathya Perla11ac75e2011-12-13 00:58:50 +0000634#define for_all_vfs(adapter, vf_cfg, i) \
635 for (i = 0, vf_cfg = &adapter->vf_cfg[i]; i < adapter->num_vfs; \
636 i++, vf_cfg++)
Sarveshwar Bandiba343c72010-03-31 02:56:12 +0000637
Sathya Perla5b8821b2011-08-02 19:57:44 +0000638#define ON 1
639#define OFF 0
Sathya Perlaca34fe32012-11-06 17:48:56 +0000640
Sathya Perla92bf14a2013-08-27 16:57:32 +0530641#define be_max_vlans(adapter) (adapter->res.max_vlans)
642#define be_max_uc(adapter) (adapter->res.max_uc_mac)
643#define be_max_mc(adapter) (adapter->res.max_mcast_mac)
Vasundhara Volambec84e62014-06-30 13:01:32 +0530644#define be_max_vfs(adapter) (adapter->pool_res.max_vfs)
Sathya Perla92bf14a2013-08-27 16:57:32 +0530645#define be_max_rss(adapter) (adapter->res.max_rss_qs)
646#define be_max_txqs(adapter) (adapter->res.max_tx_qs)
647#define be_max_prio_txqs(adapter) (adapter->res.max_prio_tx_qs)
648#define be_max_rxqs(adapter) (adapter->res.max_rx_qs)
Sathya Perlace7faf02016-06-22 08:54:53 -0400649/* Max number of EQs available for the function (NIC + RoCE (if enabled)) */
650#define be_max_func_eqs(adapter) (adapter->res.max_evt_qs)
651/* Max number of EQs available avaialble only for NIC */
652#define be_max_nic_eqs(adapter) (adapter->res.max_nic_evt_qs)
Sathya Perla92bf14a2013-08-27 16:57:32 +0530653#define be_if_cap_flags(adapter) (adapter->res.if_cap_flags)
Somnath Koturde2b1e02016-06-06 07:22:10 -0400654#define be_max_pf_pool_rss_tables(adapter) \
655 (adapter->pool_res.max_rss_tables)
Sathya Perlae2617682016-06-22 08:54:54 -0400656/* Max irqs avaialble for NIC */
657#define be_max_irqs(adapter) \
658 (min_t(u16, be_max_nic_eqs(adapter), num_online_cpus()))
Sathya Perla92bf14a2013-08-27 16:57:32 +0530659
Sathya Perlae2617682016-06-22 08:54:54 -0400660/* Max irqs *needed* for RX queues */
661static inline u16 be_max_rx_irqs(struct be_adapter *adapter)
Sathya Perla92bf14a2013-08-27 16:57:32 +0530662{
Sathya Perlae2617682016-06-22 08:54:54 -0400663 /* If no RSS, need atleast one irq for def-RXQ */
Sathya Perla92bf14a2013-08-27 16:57:32 +0530664 u16 num = max_t(u16, be_max_rss(adapter), 1);
665
Sathya Perlae2617682016-06-22 08:54:54 -0400666 return min_t(u16, num, be_max_irqs(adapter));
667}
668
669/* Max irqs *needed* for TX queues */
670static inline u16 be_max_tx_irqs(struct be_adapter *adapter)
671{
672 return min_t(u16, be_max_txqs(adapter), be_max_irqs(adapter));
673}
674
675/* Max irqs *needed* for combined queues */
676static inline u16 be_max_qp_irqs(struct be_adapter *adapter)
677{
678 return min(be_max_tx_irqs(adapter), be_max_rx_irqs(adapter));
679}
680
681/* Max irqs *needed* for RX and TX queues together */
682static inline u16 be_max_any_irqs(struct be_adapter *adapter)
683{
684 return max(be_max_tx_irqs(adapter), be_max_rx_irqs(adapter));
Sathya Perla92bf14a2013-08-27 16:57:32 +0530685}
686
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530687/* Is BE in pvid_tagging mode */
688#define be_pvid_tagging_enabled(adapter) (adapter->pvid)
689
690/* Is BE in QNQ multi-channel mode */
Suresh Reddy66064db2014-06-23 16:41:29 +0530691#define be_is_qnq_mode(adapter) (adapter->function_mode & QNQ_MODE)
Vasundhara Volamf93f1602014-02-12 16:09:25 +0530692
Sathya Perlaca34fe32012-11-06 17:48:56 +0000693#define lancer_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID3 || \
694 adapter->pdev->device == OC_DEVICE_ID4)
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000695
Padmanabh Ratnakar76b73532012-10-20 06:04:40 +0000696#define skyhawk_chip(adapter) (adapter->pdev->device == OC_DEVICE_ID5 || \
697 adapter->pdev->device == OC_DEVICE_ID6)
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000698
Sathya Perlaca34fe32012-11-06 17:48:56 +0000699#define BE3_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID2 || \
700 adapter->pdev->device == OC_DEVICE_ID2)
701
702#define BE2_chip(adapter) (adapter->pdev->device == BE_DEVICE_ID1 || \
703 adapter->pdev->device == OC_DEVICE_ID1)
704
705#define BEx_chip(adapter) (BE3_chip(adapter) || BE2_chip(adapter))
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +0000706
Sathya Perladbf0f2a2012-11-06 17:49:00 +0000707#define be_roce_supported(adapter) (skyhawk_chip(adapter) && \
708 (adapter->function_mode & RDMA_ENABLED))
Parav Pandit045508a2012-03-26 14:27:13 +0000709
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700710extern const struct ethtool_ops be_ethtool_ops;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700711
Sathya Perlaac6a0c42011-03-21 20:49:25 +0000712#define msix_enabled(adapter) (adapter->num_msix_vec > 0)
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000713#define num_irqs(adapter) (msix_enabled(adapter) ? \
714 adapter->num_msix_vec : 1)
715#define tx_stats(txo) (&(txo)->stats)
716#define rx_stats(rxo) (&(rxo)->stats)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700717
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000718/* The default RXQ is the last RXQ */
719#define default_rxo(adpt) (&adpt->rx_obj[adpt->num_rx_qs - 1])
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700720
Sathya Perla3abcded2010-10-03 22:12:27 -0700721#define for_all_rx_queues(adapter, rxo, i) \
722 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs; \
723 i++, rxo++)
724
Sathya Perla3abcded2010-10-03 22:12:27 -0700725#define for_all_rss_queues(adapter, rxo, i) \
Vasundhara Volam71bb8bd2015-03-04 00:44:32 -0500726 for (i = 0, rxo = &adapter->rx_obj[i]; i < adapter->num_rss_qs; \
Sathya Perla3abcded2010-10-03 22:12:27 -0700727 i++, rxo++)
728
Sathya Perla3c8def92011-06-12 20:01:58 +0000729#define for_all_tx_queues(adapter, txo, i) \
730 for (i = 0, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs; \
731 i++, txo++)
732
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000733#define for_all_evt_queues(adapter, eqo, i) \
734 for (i = 0, eqo = &adapter->eq_obj[i]; i < adapter->num_evt_qs; \
735 i++, eqo++)
736
Sathya Perla6384a4d2013-10-25 10:40:16 +0530737#define for_all_rx_queues_on_eq(adapter, eqo, rxo, i) \
738 for (i = eqo->idx, rxo = &adapter->rx_obj[i]; i < adapter->num_rx_qs;\
739 i += adapter->num_evt_qs, rxo += adapter->num_evt_qs)
740
Sathya Perlaa4906ea2014-09-02 09:56:56 +0530741#define for_all_tx_queues_on_eq(adapter, eqo, txo, i) \
742 for (i = eqo->idx, txo = &adapter->tx_obj[i]; i < adapter->num_tx_qs;\
743 i += adapter->num_evt_qs, txo += adapter->num_evt_qs)
744
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000745#define is_mcc_eqo(eqo) (eqo->idx == 0)
746#define mcc_eqo(adapter) (&adapter->eq_obj[0])
747
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700748#define PAGE_SHIFT_4K 12
749#define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
750
751/* Returns number of pages spanned by the data starting at the given addr */
752#define PAGES_4K_SPANNED(_address, size) \
753 ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
754 (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
755
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700756/* Returns bit offset within a DWORD of a bitfield */
757#define AMAP_BIT_OFFSET(_struct, field) \
758 (((size_t)&(((_struct *)0)->field))%32)
759
760/* Returns the bit mask of the field that is NOT shifted into location. */
761static inline u32 amap_mask(u32 bitsize)
762{
763 return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
764}
765
766static inline void
767amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
768{
769 u32 *dw = (u32 *) ptr + dw_offset;
770 *dw &= ~(mask << offset);
771 *dw |= (mask & value) << offset;
772}
773
774#define AMAP_SET_BITS(_struct, field, ptr, val) \
775 amap_set(ptr, \
776 offsetof(_struct, field)/32, \
777 amap_mask(sizeof(((_struct *)0)->field)), \
778 AMAP_BIT_OFFSET(_struct, field), \
779 val)
780
781static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
782{
783 u32 *dw = (u32 *) ptr;
784 return mask & (*(dw + dw_offset) >> offset);
785}
786
787#define AMAP_GET_BITS(_struct, field, ptr) \
788 amap_get(ptr, \
789 offsetof(_struct, field)/32, \
790 amap_mask(sizeof(((_struct *)0)->field)), \
791 AMAP_BIT_OFFSET(_struct, field))
792
Sathya Perlac3c18bc2014-09-02 09:56:47 +0530793#define GET_RX_COMPL_V0_BITS(field, ptr) \
794 AMAP_GET_BITS(struct amap_eth_rx_compl_v0, field, ptr)
795
796#define GET_RX_COMPL_V1_BITS(field, ptr) \
797 AMAP_GET_BITS(struct amap_eth_rx_compl_v1, field, ptr)
798
799#define GET_TX_COMPL_BITS(field, ptr) \
800 AMAP_GET_BITS(struct amap_eth_tx_compl, field, ptr)
801
802#define SET_TX_WRB_HDR_BITS(field, ptr, val) \
803 AMAP_SET_BITS(struct amap_eth_hdr_wrb, field, ptr, val)
804
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700805#define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
806#define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
807static inline void swap_dws(void *wrb, int len)
808{
809#ifdef __BIG_ENDIAN
810 u32 *dw = wrb;
811 BUG_ON(len % 4);
812 do {
813 *dw = cpu_to_le32(*dw);
814 dw++;
815 len -= 4;
816 } while (len);
817#endif /* __BIG_ENDIAN */
818}
819
Kalesh AP0532d4e2014-07-17 16:20:23 +0530820#define be_cmd_status(status) (status > 0 ? -EIO : status)
821
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700822static inline u8 is_tcp_pkt(struct sk_buff *skb)
823{
824 u8 val = 0;
825
826 if (ip_hdr(skb)->version == 4)
827 val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
828 else if (ip_hdr(skb)->version == 6)
829 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
830
831 return val;
832}
833
834static inline u8 is_udp_pkt(struct sk_buff *skb)
835{
836 u8 val = 0;
837
838 if (ip_hdr(skb)->version == 4)
839 val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
840 else if (ip_hdr(skb)->version == 6)
841 val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
842
843 return val;
844}
845
Somnath Kotur93040ae2012-06-26 22:32:10 +0000846static inline bool is_ipv4_pkt(struct sk_buff *skb)
847{
Li RongQinge8efcec2012-07-04 16:05:42 +0000848 return skb->protocol == htons(ETH_P_IP) && ip_hdr(skb)->version == 4;
Somnath Kotur93040ae2012-06-26 22:32:10 +0000849}
850
Venkata Duvvuru954f6822015-05-13 13:00:13 +0530851#define BE_ERROR_EEH 1
852#define BE_ERROR_UE BIT(1)
853#define BE_ERROR_FW BIT(2)
854#define BE_ERROR_HW (BE_ERROR_EEH | BE_ERROR_UE)
855#define BE_ERROR_ANY (BE_ERROR_EEH | BE_ERROR_UE | BE_ERROR_FW)
856#define BE_CLEAR_ALL 0xFF
857
858static inline u8 be_check_error(struct be_adapter *adapter, u32 err_type)
859{
860 return (adapter->err_flags & err_type);
861}
862
863static inline void be_set_error(struct be_adapter *adapter, int err_type)
864{
865 struct net_device *netdev = adapter->netdev;
866
867 adapter->err_flags |= err_type;
868 netif_carrier_off(netdev);
869
870 dev_info(&adapter->pdev->dev, "%s: Link down\n", netdev->name);
871}
872
873static inline void be_clear_error(struct be_adapter *adapter, int err_type)
874{
875 adapter->err_flags &= ~err_type;
876}
877
Ajit Khaparde4b972912011-04-06 18:07:43 +0000878static inline bool be_multi_rxq(const struct be_adapter *adapter)
879{
880 return adapter->num_rx_qs > 1;
881}
882
Joe Perches31886e82013-09-23 15:11:36 -0700883void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
884 u16 num_popped);
885void be_link_status_update(struct be_adapter *adapter, u8 link_status);
886void be_parse_stats(struct be_adapter *adapter);
887int be_load_fw(struct be_adapter *adapter, u8 *func);
888bool be_is_wol_supported(struct be_adapter *adapter);
889bool be_pause_supported(struct be_adapter *adapter);
890u32 be_get_fw_log_level(struct be_adapter *adapter);
Sathya Perla68d7bdc2013-08-27 16:57:35 +0530891int be_update_queues(struct be_adapter *adapter);
892int be_poll(struct napi_struct *napi, int budget);
Padmanabh Ratnakar20947772015-05-06 05:30:33 -0400893void be_eqd_update(struct be_adapter *adapter, bool force_update);
Somnath Kotur941a77d2012-05-17 22:59:03 +0000894
Parav Pandit045508a2012-03-26 14:27:13 +0000895/*
896 * internal function to initialize-cleanup roce device.
897 */
Joe Perches31886e82013-09-23 15:11:36 -0700898void be_roce_dev_add(struct be_adapter *);
899void be_roce_dev_remove(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000900
901/*
902 * internal function to open-close roce device during ifup-ifdown.
903 */
Devesh Sharmad114f992014-06-10 19:32:15 +0530904void be_roce_dev_shutdown(struct be_adapter *);
Parav Pandit045508a2012-03-26 14:27:13 +0000905
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700906#endif /* BE_H */