blob: 5387b3a96489fa19012bf527818ffc89c06fa612 [file] [log] [blame]
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00001/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
Auke Kok9d5c8242008-01-24 02:22:38 -080023
24/* Linux PRO/1000 Ethernet Driver main header file */
25
26#ifndef _IGB_H_
27#define _IGB_H_
28
29#include "e1000_mac.h"
30#include "e1000_82575.h"
31
Richard Cochran74d23cc2014-12-21 19:46:56 +010032#include <linux/timecounter.h>
Patrick Ohly33af6bc2009-02-12 05:03:43 +000033#include <linux/net_tstamp.h>
Richard Cochrand339b132012-03-16 10:55:32 +000034#include <linux/ptp_clock_kernel.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000035#include <linux/bitops.h>
36#include <linux/if_vlan.h>
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000037#include <linux/i2c.h>
38#include <linux/i2c-algo-bit.h>
Carolyn Wybornycd14ef52013-12-10 07:58:34 +000039#include <linux/pci.h>
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +000040#include <linux/mdio.h>
Patrick Ohly38c845c2009-02-12 05:03:41 +000041
Auke Kok9d5c8242008-01-24 02:22:38 -080042struct igb_adapter;
43
Jeff Kirsherb980ac12013-02-23 07:29:56 +000044#define E1000_PCS_CFG_IGN_SD 1
Carolyn Wyborny3860a0b2012-11-22 02:49:22 +000045
Alexander Duyck0ba82992011-08-26 07:45:47 +000046/* Interrupt defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000047#define IGB_START_ITR 648 /* ~6000 ints/sec */
48#define IGB_4K_ITR 980
49#define IGB_20K_ITR 196
50#define IGB_70K_ITR 56
Auke Kok9d5c8242008-01-24 02:22:38 -080051
Auke Kok9d5c8242008-01-24 02:22:38 -080052/* TX/RX descriptor defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000053#define IGB_DEFAULT_TXD 256
54#define IGB_DEFAULT_TX_WORK 128
55#define IGB_MIN_TXD 80
56#define IGB_MAX_TXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080057
Jeff Kirsherb980ac12013-02-23 07:29:56 +000058#define IGB_DEFAULT_RXD 256
59#define IGB_MIN_RXD 80
60#define IGB_MAX_RXD 4096
Auke Kok9d5c8242008-01-24 02:22:38 -080061
Jeff Kirsherb980ac12013-02-23 07:29:56 +000062#define IGB_DEFAULT_ITR 3 /* dynamic */
63#define IGB_MAX_ITR_USECS 10000
64#define IGB_MIN_ITR_USECS 10
65#define NON_Q_VECTORS 1
66#define MAX_Q_VECTORS 8
Carolyn Wybornycd14ef52013-12-10 07:58:34 +000067#define MAX_MSIX_ENTRIES 10
Auke Kok9d5c8242008-01-24 02:22:38 -080068
69/* Transmit and receive queues */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000070#define IGB_MAX_RX_QUEUES 8
71#define IGB_MAX_RX_QUEUES_82575 4
72#define IGB_MAX_RX_QUEUES_I211 2
73#define IGB_MAX_TX_QUEUES 8
74#define IGB_MAX_VF_MC_ENTRIES 30
75#define IGB_MAX_VF_FUNCTIONS 8
76#define IGB_MAX_VFTA_ENTRIES 128
77#define IGB_82576_VF_DEV_ID 0x10CA
78#define IGB_I350_VF_DEV_ID 0x1520
Alexander Duyck4ae196d2009-02-19 20:40:07 -080079
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000080/* NVM version defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +000081#define IGB_MAJOR_MASK 0xF000
82#define IGB_MINOR_MASK 0x0FF0
83#define IGB_BUILD_MASK 0x000F
84#define IGB_COMB_VER_MASK 0x00FF
85#define IGB_MAJOR_SHIFT 12
86#define IGB_MINOR_SHIFT 4
87#define IGB_COMB_VER_SHFT 8
88#define IGB_NVM_VER_INVALID 0xFFFF
89#define IGB_ETRACK_SHIFT 16
90#define NVM_ETRACK_WORD 0x0042
91#define NVM_COMB_VER_OFF 0x0083
92#define NVM_COMB_VER_PTR 0x003d
Carolyn Wybornyd67974f2012-06-14 16:04:19 +000093
Nathan Sullivan3f544d22016-05-03 18:10:56 -050094/* Transmit and receive latency (for PTP timestamps) */
95#define IGB_I210_TX_LATENCY_10 9542
96#define IGB_I210_TX_LATENCY_100 1024
97#define IGB_I210_TX_LATENCY_1000 178
98#define IGB_I210_RX_LATENCY_10 20662
99#define IGB_I210_RX_LATENCY_100 2213
100#define IGB_I210_RX_LATENCY_1000 448
101
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800102struct vf_data_storage {
103 unsigned char vf_mac_addresses[ETH_ALEN];
104 u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
105 u16 num_vf_mc_hashes;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000106 u32 flags;
107 unsigned long last_nack;
Williams, Mitch A8151d292010-02-10 01:44:24 +0000108 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
109 u16 pf_qos;
Lior Levy17dc5662011-02-08 02:28:46 +0000110 u16 tx_rate;
Lior Levy70ea4782013-03-03 20:27:48 +0000111 bool spoofchk_enabled;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800112};
113
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000114#define IGB_VF_FLAG_CTS 0x00000001 /* VF is clear to send data */
Alexander Duyck7d5753f2009-10-27 23:47:16 +0000115#define IGB_VF_FLAG_UNI_PROMISC 0x00000002 /* VF has unicast promisc */
116#define IGB_VF_FLAG_MULTI_PROMISC 0x00000004 /* VF has multicast promisc */
Williams, Mitch A8151d292010-02-10 01:44:24 +0000117#define IGB_VF_FLAG_PF_SET_MAC 0x00000008 /* PF has set MAC address */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000118
Auke Kok9d5c8242008-01-24 02:22:38 -0800119/* RX descriptor control thresholds.
120 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
121 * descriptors available in its onboard memory.
122 * Setting this to 0 disables RX descriptor prefetch.
123 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
124 * available in host memory.
125 * If PTHRESH is 0, this should also be 0.
126 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
127 * descriptors until either it has this many to write back, or the
128 * ITR timer expires.
129 */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000130#define IGB_RX_PTHRESH ((hw->mac.type == e1000_i354) ? 12 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000131#define IGB_RX_HTHRESH 8
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000132#define IGB_TX_PTHRESH ((hw->mac.type == e1000_i354) ? 20 : 8)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000133#define IGB_TX_HTHRESH 1
134#define IGB_RX_WTHRESH ((hw->mac.type == e1000_82576 && \
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000135 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000136#define IGB_TX_WTHRESH ((hw->mac.type == e1000_82576 && \
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000137 (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
Auke Kok9d5c8242008-01-24 02:22:38 -0800138
139/* this is the size past which hardware will drop packets when setting LPE=0 */
140#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
141
142/* Supported Rx Buffer Sizes */
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000143#define IGB_RXBUFFER_256 256
144#define IGB_RXBUFFER_2048 2048
145#define IGB_RX_HDR_LEN IGB_RXBUFFER_256
146#define IGB_RX_BUFSZ IGB_RXBUFFER_2048
Auke Kok9d5c8242008-01-24 02:22:38 -0800147
Auke Kok9d5c8242008-01-24 02:22:38 -0800148/* How many Rx Buffers do we bundle into one write to the hardware ? */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000149#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
Auke Kok9d5c8242008-01-24 02:22:38 -0800150
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000151#define AUTO_ALL_MODES 0
152#define IGB_EEPROM_APME 0x0400
Auke Kok9d5c8242008-01-24 02:22:38 -0800153
154#ifndef IGB_MASTER_SLAVE
155/* Switch to override PHY master/slave setting */
156#define IGB_MASTER_SLAVE e1000_ms_hw_default
157#endif
158
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000159#define IGB_MNG_VLAN_NONE -1
Auke Kok9d5c8242008-01-24 02:22:38 -0800160
Alexander Duyck1d9daf42012-11-13 04:03:23 +0000161enum igb_tx_flags {
162 /* cmd_type flags */
163 IGB_TX_FLAGS_VLAN = 0x01,
164 IGB_TX_FLAGS_TSO = 0x02,
165 IGB_TX_FLAGS_TSTAMP = 0x04,
166
167 /* olinfo flags */
168 IGB_TX_FLAGS_IPV4 = 0x10,
169 IGB_TX_FLAGS_CSUM = 0x20,
170};
171
172/* VLAN info */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000173#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
Alexander Duyck2bbfebe2011-08-26 07:44:59 +0000174#define IGB_TX_FLAGS_VLAN_SHIFT 16
175
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000176/* The largest size we can write to the descriptor is 65535. In order to
Alexander Duyck21ba6fe2013-02-09 04:27:48 +0000177 * maintain a power of two alignment we have to limit ourselves to 32K.
178 */
179#define IGB_MAX_TXD_PWR 15
Jacob Kellera51d8c22016-04-13 16:08:28 -0700180#define IGB_MAX_DATA_PER_TXD (1u << IGB_MAX_TXD_PWR)
Alexander Duyck21ba6fe2013-02-09 04:27:48 +0000181
182/* Tx Descriptors needed, worst case */
183#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
184#define DESC_NEEDED (MAX_SKB_FRAGS + 4)
185
Akeem G. Abodunrinf69aa392013-04-11 06:36:35 +0000186/* EEPROM byte offsets */
187#define IGB_SFF_8472_SWAP 0x5C
188#define IGB_SFF_8472_COMP 0x5E
189
190/* Bitmasks */
191#define IGB_SFF_ADDRESSING_MODE 0x4
192#define IGB_SFF_8472_UNSUP 0x00
193
Auke Kok9d5c8242008-01-24 02:22:38 -0800194/* wrapper around a pointer to a socket buffer,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000195 * so a DMA handle can be stored along with the buffer
196 */
Alexander Duyck06034642011-08-26 07:44:22 +0000197struct igb_tx_buffer {
Alexander Duyck8542db02011-08-26 07:44:43 +0000198 union e1000_adv_tx_desc *next_to_watch;
Alexander Duyck06034642011-08-26 07:44:22 +0000199 unsigned long time_stamp;
Alexander Duyck06034642011-08-26 07:44:22 +0000200 struct sk_buff *skb;
201 unsigned int bytecount;
202 u16 gso_segs;
Alexander Duyck7af40ad92011-08-26 07:45:15 +0000203 __be16 protocol;
Carolyn Wyborny9005df32014-04-11 01:45:34 +0000204
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000205 DEFINE_DMA_UNMAP_ADDR(dma);
206 DEFINE_DMA_UNMAP_LEN(len);
Alexander Duyckebe42d12011-08-26 07:45:09 +0000207 u32 tx_flags;
Alexander Duyck06034642011-08-26 07:44:22 +0000208};
209
210struct igb_rx_buffer {
Auke Kok9d5c8242008-01-24 02:22:38 -0800211 dma_addr_t dma;
Alexander Duyck06034642011-08-26 07:44:22 +0000212 struct page *page;
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000213 unsigned int page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800214};
215
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000216struct igb_tx_queue_stats {
Auke Kok9d5c8242008-01-24 02:22:38 -0800217 u64 packets;
218 u64 bytes;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000219 u64 restart_queue;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000220 u64 restart_queue2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800221};
222
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000223struct igb_rx_queue_stats {
224 u64 packets;
225 u64 bytes;
226 u64 drops;
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +0000227 u64 csum_err;
228 u64 alloc_failed;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000229};
230
Alexander Duyck0ba82992011-08-26 07:45:47 +0000231struct igb_ring_container {
232 struct igb_ring *ring; /* pointer to linked list of rings */
233 unsigned int total_bytes; /* total bytes processed this int */
234 unsigned int total_packets; /* total packets processed this int */
235 u16 work_limit; /* total work allowed per interrupt */
236 u8 count; /* total number of rings in vector */
237 u8 itr; /* current ITR setting for ring */
238};
239
Alexander Duyck047e0032009-10-27 15:49:27 +0000240struct igb_ring {
Alexander Duyck238ac812011-08-26 07:43:48 +0000241 struct igb_q_vector *q_vector; /* backlink to q_vector */
242 struct net_device *netdev; /* back pointer to net_device */
243 struct device *dev; /* device pointer for dma mapping */
Alexander Duyck06034642011-08-26 07:44:22 +0000244 union { /* array of buffer info structs */
245 struct igb_tx_buffer *tx_buffer_info;
246 struct igb_rx_buffer *rx_buffer_info;
247 };
Alexander Duyck238ac812011-08-26 07:43:48 +0000248 void *desc; /* descriptor ring memory */
249 unsigned long flags; /* ring specific flags */
250 void __iomem *tail; /* pointer to ring tail register */
Alexander Duyck5536d212012-09-25 00:31:17 +0000251 dma_addr_t dma; /* phys address of the ring */
252 unsigned int size; /* length of desc. ring in bytes */
Alexander Duyck238ac812011-08-26 07:43:48 +0000253
254 u16 count; /* number of desc. in the ring */
255 u8 queue_index; /* logical index of the ring*/
256 u8 reg_idx; /* physical index of the ring */
Alexander Duyck238ac812011-08-26 07:43:48 +0000257
258 /* everything past this point are written often */
Alexander Duyck5536d212012-09-25 00:31:17 +0000259 u16 next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -0800260 u16 next_to_use;
Alexander Duyckcbc8e552012-09-25 00:31:02 +0000261 u16 next_to_alloc;
Auke Kok9d5c8242008-01-24 02:22:38 -0800262
Auke Kok9d5c8242008-01-24 02:22:38 -0800263 union {
264 /* TX */
265 struct {
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000266 struct igb_tx_queue_stats tx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000267 struct u64_stats_sync tx_syncp;
268 struct u64_stats_sync tx_syncp2;
Auke Kok9d5c8242008-01-24 02:22:38 -0800269 };
270 /* RX */
271 struct {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000272 struct sk_buff *skb;
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +0000273 struct igb_rx_queue_stats rx_stats;
Eric Dumazet12dcd862010-10-15 17:27:10 +0000274 struct u64_stats_sync rx_syncp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800275 };
276 };
Alexander Duyck5536d212012-09-25 00:31:17 +0000277} ____cacheline_internodealigned_in_smp;
278
279struct igb_q_vector {
280 struct igb_adapter *adapter; /* backlink */
281 int cpu; /* CPU for DCA */
282 u32 eims_value; /* EIMS mask value */
283
284 u16 itr_val;
285 u8 set_itr;
286 void __iomem *itr_register;
287
288 struct igb_ring_container rx, tx;
289
290 struct napi_struct napi;
291 struct rcu_head rcu; /* to avoid race with update stats on free */
292 char name[IFNAMSIZ + 9];
293
294 /* for dynamic allocation of rings associated with this q_vector */
295 struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
Auke Kok9d5c8242008-01-24 02:22:38 -0800296};
297
Alexander Duyck866cff02011-08-26 07:45:36 +0000298enum e1000_ring_flags_t {
Alexander Duyck866cff02011-08-26 07:45:36 +0000299 IGB_RING_FLAG_RX_SCTP_CSUM,
Alexander Duyck8be10e92011-08-26 07:47:11 +0000300 IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
Alexander Duyck866cff02011-08-26 07:45:36 +0000301 IGB_RING_FLAG_TX_CTX_IDX,
302 IGB_RING_FLAG_TX_DETECT_HANG
303};
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000304
Alexander Duycke032afc2011-08-26 07:44:48 +0000305#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000306
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000307#define IGB_RX_DESC(R, i) \
Alexander Duyck60136902011-08-26 07:44:05 +0000308 (&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000309#define IGB_TX_DESC(R, i) \
Alexander Duyck60136902011-08-26 07:44:05 +0000310 (&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000311#define IGB_TX_CTXTDESC(R, i) \
Alexander Duyck60136902011-08-26 07:44:05 +0000312 (&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
Auke Kok9d5c8242008-01-24 02:22:38 -0800313
Alexander Duyck3ceb90f2011-08-26 07:46:03 +0000314/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
315static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
316 const u32 stat_err_bits)
317{
318 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
319}
320
Alexander Duyckd7ee5b32009-10-27 15:54:23 +0000321/* igb_desc_unused - calculate if we have unused descriptors */
322static inline int igb_desc_unused(struct igb_ring *ring)
323{
324 if (ring->next_to_clean > ring->next_to_use)
325 return ring->next_to_clean - ring->next_to_use - 1;
326
327 return ring->count + ring->next_to_clean - ring->next_to_use - 1;
328}
329
Carolyn Wybornye4288932012-12-07 03:01:42 +0000330#ifdef CONFIG_IGB_HWMON
331
332#define IGB_HWMON_TYPE_LOC 0
333#define IGB_HWMON_TYPE_TEMP 1
334#define IGB_HWMON_TYPE_CAUTION 2
335#define IGB_HWMON_TYPE_MAX 3
336
337struct hwmon_attr {
338 struct device_attribute dev_attr;
339 struct e1000_hw *hw;
340 struct e1000_thermal_diode_data *sensor;
341 char name[12];
342 };
343
344struct hwmon_buff {
Guenter Roecke3670b82013-11-26 07:15:23 +0000345 struct attribute_group group;
346 const struct attribute_group *groups[2];
347 struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
348 struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000349 unsigned int n_hwmon;
350 };
351#endif
352
Richard Cochran720db4f2014-11-21 20:51:26 +0000353#define IGB_N_EXTTS 2
354#define IGB_N_PEROUT 2
355#define IGB_N_SDP 4
Laura Mihaela Vasilescuc342b392013-07-31 20:19:48 +0000356#define IGB_RETA_SIZE 128
357
Auke Kok9d5c8242008-01-24 02:22:38 -0800358/* board specific private data structure */
Auke Kok9d5c8242008-01-24 02:22:38 -0800359struct igb_adapter {
Jiri Pirkob2cb09b2011-07-21 03:27:27 +0000360 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Alexander Duyck238ac812011-08-26 07:43:48 +0000361
362 struct net_device *netdev;
363
364 unsigned long state;
365 unsigned int flags;
366
367 unsigned int num_q_vectors;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000368 struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000369
Auke Kok9d5c8242008-01-24 02:22:38 -0800370 /* Interrupt Throttle Rate */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +0000371 u32 rx_itr_setting;
372 u32 tx_itr_setting;
Auke Kok9d5c8242008-01-24 02:22:38 -0800373 u16 tx_itr;
374 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800375
Alexander Duyck238ac812011-08-26 07:43:48 +0000376 /* TX */
Alexander Duyck13fde972011-10-05 13:35:24 +0000377 u16 tx_work_limit;
Alexander Duyck238ac812011-08-26 07:43:48 +0000378 u32 tx_timeout_count;
379 int num_tx_queues;
380 struct igb_ring *tx_ring[16];
381
382 /* RX */
383 int num_rx_queues;
384 struct igb_ring *rx_ring[16];
385
386 u32 max_frame_size;
387 u32 min_frame_size;
388
389 struct timer_list watchdog_timer;
390 struct timer_list phy_info_timer;
391
392 u16 mng_vlan_id;
393 u32 bd_number;
394 u32 wol;
395 u32 en_mng_pt;
396 u16 link_speed;
397 u16 link_duplex;
398
Jarod Wilson73bf8042015-09-10 15:37:50 -0400399 u8 __iomem *io_addr; /* Mainly for iounmap use */
400
Auke Kok9d5c8242008-01-24 02:22:38 -0800401 struct work_struct reset_task;
402 struct work_struct watchdog_task;
403 bool fc_autoneg;
404 u8 tx_timeout_factor;
405 struct timer_list blink_timer;
406 unsigned long led_status;
407
Auke Kok9d5c8242008-01-24 02:22:38 -0800408 /* OS defined structs */
Auke Kok9d5c8242008-01-24 02:22:38 -0800409 struct pci_dev *pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800410
Eric Dumazet12dcd862010-10-15 17:27:10 +0000411 spinlock_t stats64_lock;
412 struct rtnl_link_stats64 stats64;
413
Auke Kok9d5c8242008-01-24 02:22:38 -0800414 /* structs defined in e1000_hw.h */
415 struct e1000_hw hw;
416 struct e1000_hw_stats stats;
417 struct e1000_phy_info phy_info;
Auke Kok9d5c8242008-01-24 02:22:38 -0800418
419 u32 test_icr;
420 struct igb_ring test_tx_ring;
421 struct igb_ring test_rx_ring;
422
423 int msg_enable;
Alexander Duyck047e0032009-10-27 15:49:27 +0000424
Alexander Duyck047e0032009-10-27 15:49:27 +0000425 struct igb_q_vector *q_vector[MAX_Q_VECTORS];
Auke Kok9d5c8242008-01-24 02:22:38 -0800426 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700427 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800428
429 /* to not mess up cache alignment, always add to the bottom */
Alexander Duyck2e5655e2009-10-27 23:50:38 +0000430 u16 tx_ring_count;
431 u16 rx_ring_count;
Alexander Duyck1bfaf072009-02-19 20:39:23 -0800432 unsigned int vfs_allocated_count;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800433 struct vf_data_storage *vf_data;
Lior Levy17dc5662011-02-08 02:28:46 +0000434 int vf_rate_link_speed;
Alexander Duycka99955f2009-11-12 18:37:19 +0000435 u32 rss_queues;
Greg Rose13800462010-11-06 02:08:26 +0000436 u32 wvbr;
Carolyn Wyborny1128c752011-10-14 00:13:49 +0000437 u32 *shadow_vfta;
Richard Cochrand339b132012-03-16 10:55:32 +0000438
439 struct ptp_clock *ptp_clock;
Matthew Vicka79f4f82012-08-10 05:40:44 +0000440 struct ptp_clock_info ptp_caps;
441 struct delayed_work ptp_overflow_work;
Matthew Vick1f6e8172012-08-18 07:26:33 +0000442 struct work_struct ptp_tx_work;
443 struct sk_buff *ptp_tx_skb;
Jacob Keller6ab5f7b2014-01-11 07:20:06 +0000444 struct hwtstamp_config tstamp_config;
Matthew Vick428f1f72012-12-13 07:20:34 +0000445 unsigned long ptp_tx_start;
Matthew Vickfc580752012-12-13 07:20:35 +0000446 unsigned long last_rx_ptp_check;
Jakub Kicinski5499a962014-04-02 10:33:33 +0000447 unsigned long last_rx_timestamp;
Jacob Keller462f1182016-05-24 13:56:27 -0700448 unsigned int ptp_flags;
Richard Cochrand339b132012-03-16 10:55:32 +0000449 spinlock_t tmreg_lock;
450 struct cyclecounter cc;
451 struct timecounter tc;
Matthew Vick428f1f72012-12-13 07:20:34 +0000452 u32 tx_hwtstamp_timeouts;
Matthew Vickfc580752012-12-13 07:20:35 +0000453 u32 rx_hwtstamp_cleared;
Matthew Vick3c89f6d2012-08-10 05:40:43 +0000454
Richard Cochran720db4f2014-11-21 20:51:26 +0000455 struct ptp_pin_desc sdp_config[IGB_N_SDP];
456 struct {
Arnd Bergmann40c9b072015-09-30 13:26:33 +0200457 struct timespec64 start;
458 struct timespec64 period;
Richard Cochran720db4f2014-11-21 20:51:26 +0000459 } perout[IGB_N_PEROUT];
460
Carolyn Wybornyd67974f2012-06-14 16:04:19 +0000461 char fw_version[32];
Carolyn Wybornye4288932012-12-07 03:01:42 +0000462#ifdef CONFIG_IGB_HWMON
Guenter Roecke3670b82013-11-26 07:15:23 +0000463 struct hwmon_buff *igb_hwmon_buff;
Carolyn Wybornye4288932012-12-07 03:01:42 +0000464 bool ets;
465#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000466 struct i2c_algo_bit_data i2c_algo;
467 struct i2c_adapter i2c_adap;
Carolyn Wyborny603e86f2013-02-20 07:40:55 +0000468 struct i2c_client *i2c_client;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +0000469 u32 rss_indir_tbl_init;
470 u8 rss_indir_tbl[IGB_RETA_SIZE];
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +0000471
472 unsigned long link_check_timeout;
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000473 int copper_tries;
474 struct e1000_info ei;
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +0000475 u16 eee_advert;
Auke Kok9d5c8242008-01-24 02:22:38 -0800476};
477
Jacob Keller462f1182016-05-24 13:56:27 -0700478/* flags controlling PTP/1588 function */
479#define IGB_PTP_ENABLED BIT(0)
Jacob Keller63737162016-05-24 13:56:28 -0700480#define IGB_PTP_OVERFLOW_CHECK BIT(1)
Jacob Keller462f1182016-05-24 13:56:27 -0700481
Jacob Kellera51d8c22016-04-13 16:08:28 -0700482#define IGB_FLAG_HAS_MSI BIT(0)
483#define IGB_FLAG_DCA_ENABLED BIT(1)
484#define IGB_FLAG_QUAD_PORT_A BIT(2)
485#define IGB_FLAG_QUEUE_PAIRS BIT(3)
486#define IGB_FLAG_DMAC BIT(4)
Jacob Kellera51d8c22016-04-13 16:08:28 -0700487#define IGB_FLAG_RSS_FIELD_IPV4_UDP BIT(6)
488#define IGB_FLAG_RSS_FIELD_IPV6_UDP BIT(7)
489#define IGB_FLAG_WOL_SUPPORTED BIT(8)
490#define IGB_FLAG_NEED_LINK_UPDATE BIT(9)
491#define IGB_FLAG_MEDIA_RESET BIT(10)
492#define IGB_FLAG_MAS_CAPABLE BIT(11)
493#define IGB_FLAG_MAS_ENABLE BIT(12)
494#define IGB_FLAG_HAS_MSIX BIT(13)
495#define IGB_FLAG_EEE BIT(14)
Alexander Duyck16903ca2016-01-06 23:11:18 -0800496#define IGB_FLAG_VLAN_PROMISC BIT(15)
Carolyn Wyborny56cec242013-10-17 05:36:26 +0000497
498/* Media Auto Sense */
499#define IGB_MAS_ENABLE_0 0X0001
500#define IGB_MAS_ENABLE_1 0X0002
501#define IGB_MAS_ENABLE_2 0X0004
502#define IGB_MAS_ENABLE_3 0X0008
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -0800503
504/* DMA Coalescing defines */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000505#define IGB_MIN_TXPBSIZE 20408
506#define IGB_TX_BUF_4096 4096
507#define IGB_DMCTLX_DCFLUSH_DIS 0x80000000 /* Disable DMA Coal Flush */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700508
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000509#define IGB_82576_TSYNC_SHIFT 19
510#define IGB_TS_HDR_LEN 16
Auke Kok9d5c8242008-01-24 02:22:38 -0800511enum e1000_state_t {
512 __IGB_TESTING,
513 __IGB_RESETTING,
Jakub Kicinskied4420a2014-03-15 14:55:32 +0000514 __IGB_DOWN,
515 __IGB_PTP_TX_IN_PROGRESS,
Auke Kok9d5c8242008-01-24 02:22:38 -0800516};
517
518enum igb_boards {
519 board_82575,
520};
521
522extern char igb_driver_name[];
523extern char igb_driver_version[];
524
Stefan Assmann46eafa52016-02-03 09:20:50 +0100525int igb_open(struct net_device *netdev);
526int igb_close(struct net_device *netdev);
Joe Perches5ccc9212013-09-23 11:37:59 -0700527int igb_up(struct igb_adapter *);
528void igb_down(struct igb_adapter *);
529void igb_reinit_locked(struct igb_adapter *);
530void igb_reset(struct igb_adapter *);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -0700531int igb_reinit_queues(struct igb_adapter *);
Joe Perches5ccc9212013-09-23 11:37:59 -0700532void igb_write_rss_indir_tbl(struct igb_adapter *);
533int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
534int igb_setup_tx_resources(struct igb_ring *);
535int igb_setup_rx_resources(struct igb_ring *);
536void igb_free_tx_resources(struct igb_ring *);
537void igb_free_rx_resources(struct igb_ring *);
538void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
539void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
540void igb_setup_tctl(struct igb_adapter *);
541void igb_setup_rctl(struct igb_adapter *);
542netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
543void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
544void igb_alloc_rx_buffers(struct igb_ring *, u16);
545void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
546bool igb_has_link(struct igb_adapter *adapter);
547void igb_set_ethtool_ops(struct net_device *);
548void igb_power_up_link(struct igb_adapter *);
549void igb_set_fw_version(struct igb_adapter *);
550void igb_ptp_init(struct igb_adapter *adapter);
551void igb_ptp_stop(struct igb_adapter *adapter);
552void igb_ptp_reset(struct igb_adapter *adapter);
Jacob Kellere3f23502016-05-24 13:56:30 -0700553void igb_ptp_suspend(struct igb_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700554void igb_ptp_rx_hang(struct igb_adapter *adapter);
Joe Perches5ccc9212013-09-23 11:37:59 -0700555void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
556void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
557 struct sk_buff *skb);
Jacob Keller6ab5f7b2014-01-11 07:20:06 +0000558int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
559int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
Shota Suzuki72ddef02015-07-01 09:25:52 +0900560void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000561#ifdef CONFIG_IGB_HWMON
Joe Perches5ccc9212013-09-23 11:37:59 -0700562void igb_sysfs_exit(struct igb_adapter *adapter);
563int igb_sysfs_init(struct igb_adapter *adapter);
Carolyn Wybornye4288932012-12-07 03:01:42 +0000564#endif
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800565static inline s32 igb_reset_phy(struct e1000_hw *hw)
566{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000567 if (hw->phy.ops.reset)
568 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800569
570 return 0;
571}
572
573static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
574{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000575 if (hw->phy.ops.read_reg)
576 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800577
578 return 0;
579}
580
581static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
582{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000583 if (hw->phy.ops.write_reg)
584 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800585
586 return 0;
587}
588
589static inline s32 igb_get_phy_info(struct e1000_hw *hw)
590{
591 if (hw->phy.ops.get_phy_info)
592 return hw->phy.ops.get_phy_info(hw);
593
594 return 0;
595}
596
Eric Dumazetbdbc0632012-01-04 20:23:36 +0000597static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
598{
599 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
600}
601
Auke Kok9d5c8242008-01-24 02:22:38 -0800602#endif /* _IGB_H_ */