blob: 93e63c56f48fbdbedeecd07a3dca10127debf1b9 [file] [log] [blame]
Takashi Iwaie3d280f2015-02-17 21:46:37 +01001/*
2 * HD-audio core stuff
3 */
4
5#ifndef __SOUND_HDAUDIO_H
6#define __SOUND_HDAUDIO_H
7
8#include <linux/device.h>
Takashi Iwai14752412015-04-14 12:15:47 +02009#include <linux/interrupt.h>
10#include <linux/timecounter.h>
11#include <sound/core.h>
12#include <sound/memalloc.h>
Takashi Iwaid068ebc2015-03-02 23:22:59 +010013#include <sound/hda_verbs.h>
Mengdong Lin98d8fc62015-05-19 22:29:30 +080014#include <drm/i915_component.h>
Takashi Iwaid068ebc2015-03-02 23:22:59 +010015
Takashi Iwai7639a062015-03-03 10:07:24 +010016/* codec node id */
17typedef u16 hda_nid_t;
18
Takashi Iwaid068ebc2015-03-02 23:22:59 +010019struct hdac_bus;
Takashi Iwai14752412015-04-14 12:15:47 +020020struct hdac_stream;
Takashi Iwaid068ebc2015-03-02 23:22:59 +010021struct hdac_device;
22struct hdac_driver;
Takashi Iwai3256be62015-02-24 14:59:42 +010023struct hdac_widget_tree;
Subhransu S. Prustyda23ac12015-09-29 13:56:10 +053024struct hda_device_id;
Takashi Iwaie3d280f2015-02-17 21:46:37 +010025
26/*
27 * exported bus type
28 */
29extern struct bus_type snd_hda_bus_type;
30
31/*
Takashi Iwai71fc4c72015-03-03 17:33:10 +010032 * generic arrays
33 */
34struct snd_array {
35 unsigned int used;
36 unsigned int alloced;
37 unsigned int elem_size;
38 unsigned int alloc_align;
39 void *list;
40};
41
42/*
Takashi Iwaie3d280f2015-02-17 21:46:37 +010043 * HD-audio codec base device
44 */
45struct hdac_device {
46 struct device dev;
47 int type;
Takashi Iwaid068ebc2015-03-02 23:22:59 +010048 struct hdac_bus *bus;
49 unsigned int addr; /* codec address */
50 struct list_head list; /* list point for bus codec_list */
Takashi Iwai7639a062015-03-03 10:07:24 +010051
52 hda_nid_t afg; /* AFG node id */
53 hda_nid_t mfg; /* MFG node id */
54
55 /* ids */
56 unsigned int vendor_id;
57 unsigned int subsystem_id;
58 unsigned int revision_id;
59 unsigned int afg_function_id;
60 unsigned int mfg_function_id;
61 unsigned int afg_unsol:1;
62 unsigned int mfg_unsol:1;
63
64 unsigned int power_caps; /* FG power caps */
65
66 const char *vendor_name; /* codec vendor name */
67 const char *chip_name; /* codec chip name */
68
Takashi Iwai05852442015-03-03 15:40:08 +010069 /* verb exec op override */
70 int (*exec_verb)(struct hdac_device *dev, unsigned int cmd,
71 unsigned int flags, unsigned int *res);
72
Takashi Iwai7639a062015-03-03 10:07:24 +010073 /* widgets */
74 unsigned int num_nodes;
75 hda_nid_t start_nid, end_nid;
76
77 /* misc flags */
78 atomic_t in_pm; /* suspend/resume being performed */
Mengdong Lina5e7e072015-04-29 17:43:20 +080079 bool link_power_control:1;
Takashi Iwai3256be62015-02-24 14:59:42 +010080
81 /* sysfs */
82 struct hdac_widget_tree *widgets;
Takashi Iwai4d75faa02015-02-25 14:42:38 +010083
84 /* regmap */
85 struct regmap *regmap;
Takashi Iwai5e56bce2015-02-26 12:29:03 +010086 struct snd_array vendor_verbs;
Takashi Iwai4d75faa02015-02-25 14:42:38 +010087 bool lazy_cache:1; /* don't wake up for writes */
Takashi Iwaifaa75f82015-02-26 08:54:56 +010088 bool caps_overwriting:1; /* caps overwrite being in process */
Takashi Iwai40ba66a2015-03-13 15:56:25 +010089 bool cache_coef:1; /* cache COEF read/write too */
Takashi Iwaie3d280f2015-02-17 21:46:37 +010090};
91
92/* device/driver type used for matching */
93enum {
94 HDA_DEV_CORE,
95 HDA_DEV_LEGACY,
Ramesh Babuc1cc18b2015-04-17 17:58:57 +053096 HDA_DEV_ASOC,
Takashi Iwaie3d280f2015-02-17 21:46:37 +010097};
98
Takashi Iwai7639a062015-03-03 10:07:24 +010099/* direction */
100enum {
101 HDA_INPUT, HDA_OUTPUT
102};
103
Takashi Iwaie3d280f2015-02-17 21:46:37 +0100104#define dev_to_hdac_dev(_dev) container_of(_dev, struct hdac_device, dev)
105
Takashi Iwai7639a062015-03-03 10:07:24 +0100106int snd_hdac_device_init(struct hdac_device *dev, struct hdac_bus *bus,
107 const char *name, unsigned int addr);
108void snd_hdac_device_exit(struct hdac_device *dev);
Takashi Iwai3256be62015-02-24 14:59:42 +0100109int snd_hdac_device_register(struct hdac_device *codec);
110void snd_hdac_device_unregister(struct hdac_device *codec);
Takashi Iwaided255b2015-10-01 17:59:43 +0200111int snd_hdac_device_set_chip_name(struct hdac_device *codec, const char *name);
Takashi Iwai4f9e0c32015-10-16 11:35:49 +0200112int snd_hdac_codec_modalias(struct hdac_device *hdac, char *buf, size_t size);
Takashi Iwai7639a062015-03-03 10:07:24 +0100113
114int snd_hdac_refresh_widgets(struct hdac_device *codec);
Vinod Koul18dfd792015-08-21 15:47:43 +0530115int snd_hdac_refresh_widget_sysfs(struct hdac_device *codec);
Takashi Iwai7639a062015-03-03 10:07:24 +0100116
117unsigned int snd_hdac_make_cmd(struct hdac_device *codec, hda_nid_t nid,
118 unsigned int verb, unsigned int parm);
Takashi Iwai05852442015-03-03 15:40:08 +0100119int snd_hdac_exec_verb(struct hdac_device *codec, unsigned int cmd,
120 unsigned int flags, unsigned int *res);
Takashi Iwai7639a062015-03-03 10:07:24 +0100121int snd_hdac_read(struct hdac_device *codec, hda_nid_t nid,
122 unsigned int verb, unsigned int parm, unsigned int *res);
Takashi Iwai01ed3c02015-02-26 13:57:47 +0100123int _snd_hdac_read_parm(struct hdac_device *codec, hda_nid_t nid, int parm,
124 unsigned int *res);
Takashi Iwai9ba17b42015-03-03 23:29:47 +0100125int snd_hdac_read_parm_uncached(struct hdac_device *codec, hda_nid_t nid,
126 int parm);
Takashi Iwaifaa75f82015-02-26 08:54:56 +0100127int snd_hdac_override_parm(struct hdac_device *codec, hda_nid_t nid,
128 unsigned int parm, unsigned int val);
Takashi Iwai7639a062015-03-03 10:07:24 +0100129int snd_hdac_get_connections(struct hdac_device *codec, hda_nid_t nid,
130 hda_nid_t *conn_list, int max_conns);
131int snd_hdac_get_sub_nodes(struct hdac_device *codec, hda_nid_t nid,
132 hda_nid_t *start_id);
Takashi Iwaib7d023e2015-04-16 08:19:06 +0200133unsigned int snd_hdac_calc_stream_format(unsigned int rate,
134 unsigned int channels,
135 unsigned int format,
136 unsigned int maxbps,
137 unsigned short spdif_ctls);
138int snd_hdac_query_supported_pcm(struct hdac_device *codec, hda_nid_t nid,
139 u32 *ratesp, u64 *formatsp, unsigned int *bpsp);
140bool snd_hdac_is_supported_format(struct hdac_device *codec, hda_nid_t nid,
141 unsigned int format);
Takashi Iwai7639a062015-03-03 10:07:24 +0100142
Subhransu S. Prusty1b5e6162015-10-08 09:48:05 +0100143int snd_hdac_codec_read(struct hdac_device *hdac, hda_nid_t nid,
144 int flags, unsigned int verb, unsigned int parm);
145int snd_hdac_codec_write(struct hdac_device *hdac, hda_nid_t nid,
146 int flags, unsigned int verb, unsigned int parm);
147bool snd_hdac_check_power_state(struct hdac_device *hdac,
148 hda_nid_t nid, unsigned int target_state);
Takashi Iwai01ed3c02015-02-26 13:57:47 +0100149/**
150 * snd_hdac_read_parm - read a codec parameter
151 * @codec: the codec object
152 * @nid: NID to read a parameter
153 * @parm: parameter to read
154 *
155 * Returns -1 for error. If you need to distinguish the error more
156 * strictly, use _snd_hdac_read_parm() directly.
157 */
158static inline int snd_hdac_read_parm(struct hdac_device *codec, hda_nid_t nid,
159 int parm)
160{
161 unsigned int val;
162
163 return _snd_hdac_read_parm(codec, nid, parm, &val) < 0 ? -1 : val;
164}
165
Takashi Iwai7639a062015-03-03 10:07:24 +0100166#ifdef CONFIG_PM
Takashi Iwaifbce23a2015-07-17 16:27:33 +0200167int snd_hdac_power_up(struct hdac_device *codec);
168int snd_hdac_power_down(struct hdac_device *codec);
169int snd_hdac_power_up_pm(struct hdac_device *codec);
170int snd_hdac_power_down_pm(struct hdac_device *codec);
Takashi Iwaifc4f0002016-03-04 11:34:18 +0100171int snd_hdac_keep_power_up(struct hdac_device *codec);
Takashi Iwai7639a062015-03-03 10:07:24 +0100172#else
Takashi Iwaifbce23a2015-07-17 16:27:33 +0200173static inline int snd_hdac_power_up(struct hdac_device *codec) { return 0; }
174static inline int snd_hdac_power_down(struct hdac_device *codec) { return 0; }
175static inline int snd_hdac_power_up_pm(struct hdac_device *codec) { return 0; }
176static inline int snd_hdac_power_down_pm(struct hdac_device *codec) { return 0; }
Takashi Iwaifc4f0002016-03-04 11:34:18 +0100177static inline int snd_hdac_keep_power_up(struct hdac_device *codec) { return 0; }
Takashi Iwai7639a062015-03-03 10:07:24 +0100178#endif
179
Takashi Iwaie3d280f2015-02-17 21:46:37 +0100180/*
181 * HD-audio codec base driver
182 */
183struct hdac_driver {
184 struct device_driver driver;
185 int type;
Vinod Koulec71efc2015-06-03 12:24:31 +0530186 const struct hda_device_id *id_table;
Takashi Iwaie3d280f2015-02-17 21:46:37 +0100187 int (*match)(struct hdac_device *dev, struct hdac_driver *drv);
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100188 void (*unsol_event)(struct hdac_device *dev, unsigned int event);
Takashi Iwaie3d280f2015-02-17 21:46:37 +0100189};
190
191#define drv_to_hdac_driver(_drv) container_of(_drv, struct hdac_driver, driver)
192
Vinod Koulec71efc2015-06-03 12:24:31 +0530193const struct hda_device_id *
194hdac_get_device_id(struct hdac_device *hdev, struct hdac_driver *drv);
195
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100196/*
Takashi Iwai14752412015-04-14 12:15:47 +0200197 * Bus verb operators
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100198 */
199struct hdac_bus_ops {
200 /* send a single command */
201 int (*command)(struct hdac_bus *bus, unsigned int cmd);
202 /* get a response from the last command */
203 int (*get_response)(struct hdac_bus *bus, unsigned int addr,
204 unsigned int *res);
Mengdong Lina5e7e072015-04-29 17:43:20 +0800205 /* control the link power */
206 int (*link_power)(struct hdac_bus *bus, bool enable);
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100207};
208
Takashi Iwai14752412015-04-14 12:15:47 +0200209/*
210 * Lowlevel I/O operators
211 */
212struct hdac_io_ops {
213 /* mapped register accesses */
214 void (*reg_writel)(u32 value, u32 __iomem *addr);
215 u32 (*reg_readl)(u32 __iomem *addr);
216 void (*reg_writew)(u16 value, u16 __iomem *addr);
217 u16 (*reg_readw)(u16 __iomem *addr);
218 void (*reg_writeb)(u8 value, u8 __iomem *addr);
219 u8 (*reg_readb)(u8 __iomem *addr);
Takashi Iwai8f3f6002015-04-14 12:53:28 +0200220 /* Allocation ops */
221 int (*dma_alloc_pages)(struct hdac_bus *bus, int type, size_t size,
222 struct snd_dma_buffer *buf);
223 void (*dma_free_pages)(struct hdac_bus *bus,
224 struct snd_dma_buffer *buf);
Takashi Iwai14752412015-04-14 12:15:47 +0200225};
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100226
Takashi Iwai14752412015-04-14 12:15:47 +0200227#define HDA_UNSOL_QUEUE_SIZE 64
228#define HDA_MAX_CODECS 8 /* limit by controller side */
229
230/* HD Audio class code */
231#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
232
233/*
234 * CORB/RIRB
235 *
236 * Each CORB entry is 4byte, RIRB is 8byte
237 */
238struct hdac_rb {
239 __le32 *buf; /* virtual address of CORB/RIRB buffer */
240 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
241 unsigned short rp, wp; /* RIRB read/write pointers */
242 int cmds[HDA_MAX_CODECS]; /* number of pending requests */
243 u32 res[HDA_MAX_CODECS]; /* last read value */
244};
245
246/*
247 * HD-audio bus base driver
248 */
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100249struct hdac_bus {
250 struct device *dev;
251 const struct hdac_bus_ops *ops;
Takashi Iwai14752412015-04-14 12:15:47 +0200252 const struct hdac_io_ops *io_ops;
253
254 /* h/w resources */
255 unsigned long addr;
256 void __iomem *remap_addr;
257 int irq;
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100258
259 /* codec linked list */
260 struct list_head codec_list;
261 unsigned int num_codecs;
262
263 /* link caddr -> codec */
264 struct hdac_device *caddr_tbl[HDA_MAX_CODEC_ADDRESS + 1];
265
266 /* unsolicited event queue */
267 u32 unsol_queue[HDA_UNSOL_QUEUE_SIZE * 2]; /* ring buffer */
268 unsigned int unsol_rp, unsol_wp;
269 struct work_struct unsol_work;
270
Takashi Iwai14752412015-04-14 12:15:47 +0200271 /* bit flags of detected codecs */
272 unsigned long codec_mask;
273
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100274 /* bit flags of powered codecs */
275 unsigned long codec_powered;
276
Takashi Iwai14752412015-04-14 12:15:47 +0200277 /* CORB/RIRB */
278 struct hdac_rb corb;
279 struct hdac_rb rirb;
280 unsigned int last_cmd[HDA_MAX_CODECS]; /* last sent command */
281
282 /* CORB/RIRB and position buffers */
283 struct snd_dma_buffer rb;
284 struct snd_dma_buffer posbuf;
285
286 /* hdac_stream linked list */
287 struct list_head stream_list;
288
289 /* operation state */
290 bool chip_init:1; /* h/w initialized */
291
292 /* behavior flags */
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100293 bool sync_write:1; /* sync after verb write */
Takashi Iwai14752412015-04-14 12:15:47 +0200294 bool use_posbuf:1; /* use position buffer */
295 bool snoop:1; /* enable snooping */
296 bool align_bdle_4k:1; /* BDLE align 4K boundary */
297 bool reverse_assign:1; /* assign devices in reverse order */
298 bool corbrp_self_clear:1; /* CORBRP clears itself after reset */
299
300 int bdl_pos_adj; /* BDL position adjustment */
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100301
302 /* locks */
Takashi Iwai14752412015-04-14 12:15:47 +0200303 spinlock_t reg_lock;
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100304 struct mutex cmd_mutex;
Mengdong Lin98d8fc62015-05-19 22:29:30 +0800305
306 /* i915 component interface */
307 struct i915_audio_component *audio_component;
308 int i915_power_refcount;
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100309};
310
311int snd_hdac_bus_init(struct hdac_bus *bus, struct device *dev,
Takashi Iwai14752412015-04-14 12:15:47 +0200312 const struct hdac_bus_ops *ops,
313 const struct hdac_io_ops *io_ops);
Takashi Iwaid068ebc2015-03-02 23:22:59 +0100314void snd_hdac_bus_exit(struct hdac_bus *bus);
315int snd_hdac_bus_exec_verb(struct hdac_bus *bus, unsigned int addr,
316 unsigned int cmd, unsigned int *res);
317int snd_hdac_bus_exec_verb_unlocked(struct hdac_bus *bus, unsigned int addr,
318 unsigned int cmd, unsigned int *res);
319void snd_hdac_bus_queue_event(struct hdac_bus *bus, u32 res, u32 res_ex);
320
321int snd_hdac_bus_add_device(struct hdac_bus *bus, struct hdac_device *codec);
322void snd_hdac_bus_remove_device(struct hdac_bus *bus,
323 struct hdac_device *codec);
324
Takashi Iwai7639a062015-03-03 10:07:24 +0100325static inline void snd_hdac_codec_link_up(struct hdac_device *codec)
326{
327 set_bit(codec->addr, &codec->bus->codec_powered);
328}
329
330static inline void snd_hdac_codec_link_down(struct hdac_device *codec)
331{
332 clear_bit(codec->addr, &codec->bus->codec_powered);
333}
334
Takashi Iwai14752412015-04-14 12:15:47 +0200335int snd_hdac_bus_send_cmd(struct hdac_bus *bus, unsigned int val);
336int snd_hdac_bus_get_response(struct hdac_bus *bus, unsigned int addr,
337 unsigned int *res);
Mengdong Lina5e7e072015-04-29 17:43:20 +0800338int snd_hdac_link_power(struct hdac_device *codec, bool enable);
Takashi Iwai14752412015-04-14 12:15:47 +0200339
340bool snd_hdac_bus_init_chip(struct hdac_bus *bus, bool full_reset);
341void snd_hdac_bus_stop_chip(struct hdac_bus *bus);
342void snd_hdac_bus_init_cmd_io(struct hdac_bus *bus);
343void snd_hdac_bus_stop_cmd_io(struct hdac_bus *bus);
344void snd_hdac_bus_enter_link_reset(struct hdac_bus *bus);
345void snd_hdac_bus_exit_link_reset(struct hdac_bus *bus);
346
347void snd_hdac_bus_update_rirb(struct hdac_bus *bus);
Takashi Iwai473f4142016-02-23 15:54:47 +0100348int snd_hdac_bus_handle_stream_irq(struct hdac_bus *bus, unsigned int status,
Takashi Iwai14752412015-04-14 12:15:47 +0200349 void (*ack)(struct hdac_bus *,
350 struct hdac_stream *));
351
Jeeja KP304dad32015-04-12 18:06:13 +0530352int snd_hdac_bus_alloc_stream_pages(struct hdac_bus *bus);
353void snd_hdac_bus_free_stream_pages(struct hdac_bus *bus);
354
Takashi Iwai14752412015-04-14 12:15:47 +0200355/*
356 * macros for easy use
357 */
358#define _snd_hdac_chip_write(type, chip, reg, value) \
359 ((chip)->io_ops->reg_write ## type(value, (chip)->remap_addr + (reg)))
360#define _snd_hdac_chip_read(type, chip, reg) \
361 ((chip)->io_ops->reg_read ## type((chip)->remap_addr + (reg)))
362
363/* read/write a register, pass without AZX_REG_ prefix */
364#define snd_hdac_chip_writel(chip, reg, value) \
365 _snd_hdac_chip_write(l, chip, AZX_REG_ ## reg, value)
366#define snd_hdac_chip_writew(chip, reg, value) \
367 _snd_hdac_chip_write(w, chip, AZX_REG_ ## reg, value)
368#define snd_hdac_chip_writeb(chip, reg, value) \
369 _snd_hdac_chip_write(b, chip, AZX_REG_ ## reg, value)
370#define snd_hdac_chip_readl(chip, reg) \
371 _snd_hdac_chip_read(l, chip, AZX_REG_ ## reg)
372#define snd_hdac_chip_readw(chip, reg) \
373 _snd_hdac_chip_read(w, chip, AZX_REG_ ## reg)
374#define snd_hdac_chip_readb(chip, reg) \
375 _snd_hdac_chip_read(b, chip, AZX_REG_ ## reg)
376
377/* update a register, pass without AZX_REG_ prefix */
378#define snd_hdac_chip_updatel(chip, reg, mask, val) \
379 snd_hdac_chip_writel(chip, reg, \
380 (snd_hdac_chip_readl(chip, reg) & ~(mask)) | (val))
381#define snd_hdac_chip_updatew(chip, reg, mask, val) \
382 snd_hdac_chip_writew(chip, reg, \
383 (snd_hdac_chip_readw(chip, reg) & ~(mask)) | (val))
384#define snd_hdac_chip_updateb(chip, reg, mask, val) \
385 snd_hdac_chip_writeb(chip, reg, \
386 (snd_hdac_chip_readb(chip, reg) & ~(mask)) | (val))
387
388/*
389 * HD-audio stream
390 */
391struct hdac_stream {
392 struct hdac_bus *bus;
393 struct snd_dma_buffer bdl; /* BDL buffer */
394 __le32 *posbuf; /* position buffer pointer */
395 int direction; /* playback / capture (SNDRV_PCM_STREAM_*) */
396
397 unsigned int bufsize; /* size of the play buffer in bytes */
398 unsigned int period_bytes; /* size of the period in bytes */
399 unsigned int frags; /* number for period in the play buffer */
400 unsigned int fifo_size; /* FIFO size */
401
402 void __iomem *sd_addr; /* stream descriptor pointer */
403
404 u32 sd_int_sta_mask; /* stream int status mask */
405
406 /* pcm support */
407 struct snd_pcm_substream *substream; /* assigned substream,
408 * set in PCM open
409 */
410 unsigned int format_val; /* format value to be set in the
411 * controller and the codec
412 */
413 unsigned char stream_tag; /* assigned stream */
414 unsigned char index; /* stream index */
415 int assigned_key; /* last device# key assigned to */
416
417 bool opened:1;
418 bool running:1;
Takashi Iwai6d23c8f2015-04-17 13:34:30 +0200419 bool prepared:1;
Takashi Iwai14752412015-04-14 12:15:47 +0200420 bool no_period_wakeup:1;
Takashi Iwai8f3f6002015-04-14 12:53:28 +0200421 bool locked:1;
Takashi Iwai14752412015-04-14 12:15:47 +0200422
423 /* timestamp */
424 unsigned long start_wallclk; /* start + minimum wallclk */
425 unsigned long period_wallclk; /* wallclk for period */
426 struct timecounter tc;
427 struct cyclecounter cc;
428 int delay_negative_threshold;
429
430 struct list_head list;
Takashi Iwai8f3f6002015-04-14 12:53:28 +0200431#ifdef CONFIG_SND_HDA_DSP_LOADER
432 /* DSP access mutex */
433 struct mutex dsp_mutex;
434#endif
Takashi Iwai14752412015-04-14 12:15:47 +0200435};
436
437void snd_hdac_stream_init(struct hdac_bus *bus, struct hdac_stream *azx_dev,
438 int idx, int direction, int tag);
439struct hdac_stream *snd_hdac_stream_assign(struct hdac_bus *bus,
440 struct snd_pcm_substream *substream);
441void snd_hdac_stream_release(struct hdac_stream *azx_dev);
Jeeja KP4308c9b2015-08-23 11:52:51 +0530442struct hdac_stream *snd_hdac_get_stream(struct hdac_bus *bus,
443 int dir, int stream_tag);
Takashi Iwai14752412015-04-14 12:15:47 +0200444
445int snd_hdac_stream_setup(struct hdac_stream *azx_dev);
446void snd_hdac_stream_cleanup(struct hdac_stream *azx_dev);
447int snd_hdac_stream_setup_periods(struct hdac_stream *azx_dev);
Jeeja KP86f65012015-04-17 17:58:58 +0530448int snd_hdac_stream_set_params(struct hdac_stream *azx_dev,
449 unsigned int format_val);
Takashi Iwai14752412015-04-14 12:15:47 +0200450void snd_hdac_stream_start(struct hdac_stream *azx_dev, bool fresh_start);
451void snd_hdac_stream_clear(struct hdac_stream *azx_dev);
452void snd_hdac_stream_stop(struct hdac_stream *azx_dev);
453void snd_hdac_stream_reset(struct hdac_stream *azx_dev);
454void snd_hdac_stream_sync_trigger(struct hdac_stream *azx_dev, bool set,
455 unsigned int streams, unsigned int reg);
456void snd_hdac_stream_sync(struct hdac_stream *azx_dev, bool start,
457 unsigned int streams);
458void snd_hdac_stream_timecounter_init(struct hdac_stream *azx_dev,
459 unsigned int streams);
460/*
461 * macros for easy use
462 */
463#define _snd_hdac_stream_write(type, dev, reg, value) \
464 ((dev)->bus->io_ops->reg_write ## type(value, (dev)->sd_addr + (reg)))
465#define _snd_hdac_stream_read(type, dev, reg) \
466 ((dev)->bus->io_ops->reg_read ## type((dev)->sd_addr + (reg)))
467
468/* read/write a register, pass without AZX_REG_ prefix */
469#define snd_hdac_stream_writel(dev, reg, value) \
470 _snd_hdac_stream_write(l, dev, AZX_REG_ ## reg, value)
471#define snd_hdac_stream_writew(dev, reg, value) \
472 _snd_hdac_stream_write(w, dev, AZX_REG_ ## reg, value)
473#define snd_hdac_stream_writeb(dev, reg, value) \
474 _snd_hdac_stream_write(b, dev, AZX_REG_ ## reg, value)
475#define snd_hdac_stream_readl(dev, reg) \
476 _snd_hdac_stream_read(l, dev, AZX_REG_ ## reg)
477#define snd_hdac_stream_readw(dev, reg) \
478 _snd_hdac_stream_read(w, dev, AZX_REG_ ## reg)
479#define snd_hdac_stream_readb(dev, reg) \
480 _snd_hdac_stream_read(b, dev, AZX_REG_ ## reg)
481
482/* update a register, pass without AZX_REG_ prefix */
483#define snd_hdac_stream_updatel(dev, reg, mask, val) \
484 snd_hdac_stream_writel(dev, reg, \
485 (snd_hdac_stream_readl(dev, reg) & \
486 ~(mask)) | (val))
487#define snd_hdac_stream_updatew(dev, reg, mask, val) \
488 snd_hdac_stream_writew(dev, reg, \
489 (snd_hdac_stream_readw(dev, reg) & \
490 ~(mask)) | (val))
491#define snd_hdac_stream_updateb(dev, reg, mask, val) \
492 snd_hdac_stream_writeb(dev, reg, \
493 (snd_hdac_stream_readb(dev, reg) & \
494 ~(mask)) | (val))
495
Takashi Iwai8f3f6002015-04-14 12:53:28 +0200496#ifdef CONFIG_SND_HDA_DSP_LOADER
497/* DSP lock helpers */
498#define snd_hdac_dsp_lock_init(dev) mutex_init(&(dev)->dsp_mutex)
499#define snd_hdac_dsp_lock(dev) mutex_lock(&(dev)->dsp_mutex)
500#define snd_hdac_dsp_unlock(dev) mutex_unlock(&(dev)->dsp_mutex)
501#define snd_hdac_stream_is_locked(dev) ((dev)->locked)
502/* DSP loader helpers */
503int snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
504 unsigned int byte_size, struct snd_dma_buffer *bufp);
505void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start);
506void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
507 struct snd_dma_buffer *dmab);
508#else /* CONFIG_SND_HDA_DSP_LOADER */
509#define snd_hdac_dsp_lock_init(dev) do {} while (0)
510#define snd_hdac_dsp_lock(dev) do {} while (0)
511#define snd_hdac_dsp_unlock(dev) do {} while (0)
512#define snd_hdac_stream_is_locked(dev) 0
513
514static inline int
515snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
516 unsigned int byte_size, struct snd_dma_buffer *bufp)
517{
518 return 0;
519}
520
521static inline void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start)
522{
523}
524
525static inline void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
526 struct snd_dma_buffer *dmab)
527{
528}
529#endif /* CONFIG_SND_HDA_DSP_LOADER */
530
531
Takashi Iwai71fc4c72015-03-03 17:33:10 +0100532/*
533 * generic array helpers
534 */
535void *snd_array_new(struct snd_array *array);
536void snd_array_free(struct snd_array *array);
537static inline void snd_array_init(struct snd_array *array, unsigned int size,
538 unsigned int align)
539{
540 array->elem_size = size;
541 array->alloc_align = align;
542}
543
544static inline void *snd_array_elem(struct snd_array *array, unsigned int idx)
545{
546 return array->list + idx * array->elem_size;
547}
548
549static inline unsigned int snd_array_index(struct snd_array *array, void *ptr)
550{
551 return (unsigned long)(ptr - array->list) / array->elem_size;
552}
553
Takashi Iwaie3d280f2015-02-17 21:46:37 +0100554#endif /* __SOUND_HDAUDIO_H */