blob: a791846421d1890a74dc02f1c8d458bd33f21513 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
48 500000 880000
49 1000000 1060000
50 1500000 1250000
51 >;
R Sricharan6b5de092012-05-10 19:46:00 +053052 };
53 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010054 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053055 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010056 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053057 };
58 };
59
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053060 timer {
61 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020062 /* PPI secure/nonsecure IRQ */
63 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
64 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
65 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
66 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053067 };
68
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053069 gic: interrupt-controller@48211000 {
70 compatible = "arm,cortex-a15-gic";
71 interrupt-controller;
72 #interrupt-cells = <3>;
73 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053074 <0x48212000 0x1000>,
75 <0x48214000 0x2000>,
76 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053077 };
78
R Sricharan6b5de092012-05-10 19:46:00 +053079 /*
80 * The soc node represents the soc top level view. It is uses for IPs
81 * that are not memory mapped in the MPU view or for the MPU itself.
82 */
83 soc {
84 compatible = "ti,omap-infra";
85 mpu {
86 compatible = "ti,omap5-mpu";
87 ti,hwmods = "mpu";
88 };
89 };
90
91 /*
92 * XXX: Use a flat representation of the OMAP3 interconnect.
93 * The real OMAP interconnect network is quite complex.
94 * Since that will not bring real advantage to represent that in DT for
95 * the moment, just use a fake OCP bus entry to represent the whole bus
96 * hierarchy.
97 */
98 ocp {
99 compatible = "ti,omap4-l3-noc", "simple-bus";
100 #address-cells = <1>;
101 #size-cells = <1>;
102 ranges;
103 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530104 reg = <0x44000000 0x2000>,
105 <0x44800000 0x3000>,
106 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200107 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
108 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530109
Jon Hunter3b3132f2012-11-01 09:12:23 -0500110 counter32k: counter@4ae04000 {
111 compatible = "ti,omap-counter32k";
112 reg = <0x4ae04000 0x40>;
113 ti,hwmods = "counter_32k";
114 };
115
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300116 omap5_pmx_core: pinmux@4a002840 {
117 compatible = "ti,omap4-padconf", "pinctrl-single";
118 reg = <0x4a002840 0x01b6>;
119 #address-cells = <1>;
120 #size-cells = <0>;
121 pinctrl-single,register-width = <16>;
122 pinctrl-single,function-mask = <0x7fff>;
123 };
124 omap5_pmx_wkup: pinmux@4ae0c840 {
125 compatible = "ti,omap4-padconf", "pinctrl-single";
126 reg = <0x4ae0c840 0x0038>;
127 #address-cells = <1>;
128 #size-cells = <0>;
129 pinctrl-single,register-width = <16>;
130 pinctrl-single,function-mask = <0x7fff>;
131 };
132
Jon Hunter2c2dc542012-04-26 13:47:59 -0500133 sdma: dma-controller@4a056000 {
134 compatible = "ti,omap4430-sdma";
135 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200136 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
137 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
138 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
139 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500140 #dma-cells = <1>;
141 #dma-channels = <32>;
142 #dma-requests = <127>;
143 };
144
R Sricharan6b5de092012-05-10 19:46:00 +0530145 gpio1: gpio@4ae10000 {
146 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200147 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200148 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530149 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500150 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530151 gpio-controller;
152 #gpio-cells = <2>;
153 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600154 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530155 };
156
157 gpio2: gpio@48055000 {
158 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200159 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200160 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530161 ti,hwmods = "gpio2";
162 gpio-controller;
163 #gpio-cells = <2>;
164 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600165 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530166 };
167
168 gpio3: gpio@48057000 {
169 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200170 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200171 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530172 ti,hwmods = "gpio3";
173 gpio-controller;
174 #gpio-cells = <2>;
175 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600176 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530177 };
178
179 gpio4: gpio@48059000 {
180 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200181 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200182 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530183 ti,hwmods = "gpio4";
184 gpio-controller;
185 #gpio-cells = <2>;
186 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600187 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530188 };
189
190 gpio5: gpio@4805b000 {
191 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200192 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200193 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530194 ti,hwmods = "gpio5";
195 gpio-controller;
196 #gpio-cells = <2>;
197 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600198 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530199 };
200
201 gpio6: gpio@4805d000 {
202 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200203 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200204 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530205 ti,hwmods = "gpio6";
206 gpio-controller;
207 #gpio-cells = <2>;
208 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600209 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530210 };
211
212 gpio7: gpio@48051000 {
213 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200214 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200215 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530216 ti,hwmods = "gpio7";
217 gpio-controller;
218 #gpio-cells = <2>;
219 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600220 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530221 };
222
223 gpio8: gpio@48053000 {
224 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200225 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200226 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530227 ti,hwmods = "gpio8";
228 gpio-controller;
229 #gpio-cells = <2>;
230 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600231 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530232 };
233
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600234 gpmc: gpmc@50000000 {
235 compatible = "ti,omap4430-gpmc";
236 reg = <0x50000000 0x1000>;
237 #address-cells = <2>;
238 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200239 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600240 gpmc,num-cs = <8>;
241 gpmc,num-waitpins = <4>;
242 ti,hwmods = "gpmc";
243 };
244
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530245 i2c1: i2c@48070000 {
246 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200247 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200248 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530249 #address-cells = <1>;
250 #size-cells = <0>;
251 ti,hwmods = "i2c1";
252 };
253
254 i2c2: i2c@48072000 {
255 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200256 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200257 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530258 #address-cells = <1>;
259 #size-cells = <0>;
260 ti,hwmods = "i2c2";
261 };
262
263 i2c3: i2c@48060000 {
264 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200265 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200266 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530267 #address-cells = <1>;
268 #size-cells = <0>;
269 ti,hwmods = "i2c3";
270 };
271
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200272 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530273 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200274 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200275 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530276 #address-cells = <1>;
277 #size-cells = <0>;
278 ti,hwmods = "i2c4";
279 };
280
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200281 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530282 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200283 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200284 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530285 #address-cells = <1>;
286 #size-cells = <0>;
287 ti,hwmods = "i2c5";
288 };
289
Suman Annafe0e09e2013-10-10 16:15:34 -0500290 hwspinlock: spinlock@4a0f6000 {
291 compatible = "ti,omap4-hwspinlock";
292 reg = <0x4a0f6000 0x1000>;
293 ti,hwmods = "spinlock";
294 };
295
Felipe Balbi43286b12013-02-13 14:58:36 +0530296 mcspi1: spi@48098000 {
297 compatible = "ti,omap4-mcspi";
298 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530300 #address-cells = <1>;
301 #size-cells = <0>;
302 ti,hwmods = "mcspi1";
303 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500304 dmas = <&sdma 35>,
305 <&sdma 36>,
306 <&sdma 37>,
307 <&sdma 38>,
308 <&sdma 39>,
309 <&sdma 40>,
310 <&sdma 41>,
311 <&sdma 42>;
312 dma-names = "tx0", "rx0", "tx1", "rx1",
313 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530314 };
315
316 mcspi2: spi@4809a000 {
317 compatible = "ti,omap4-mcspi";
318 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200319 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530320 #address-cells = <1>;
321 #size-cells = <0>;
322 ti,hwmods = "mcspi2";
323 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500324 dmas = <&sdma 43>,
325 <&sdma 44>,
326 <&sdma 45>,
327 <&sdma 46>;
328 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530329 };
330
331 mcspi3: spi@480b8000 {
332 compatible = "ti,omap4-mcspi";
333 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200334 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530335 #address-cells = <1>;
336 #size-cells = <0>;
337 ti,hwmods = "mcspi3";
338 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500339 dmas = <&sdma 15>, <&sdma 16>;
340 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530341 };
342
343 mcspi4: spi@480ba000 {
344 compatible = "ti,omap4-mcspi";
345 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200346 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530347 #address-cells = <1>;
348 #size-cells = <0>;
349 ti,hwmods = "mcspi4";
350 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500351 dmas = <&sdma 70>, <&sdma 71>;
352 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530353 };
354
R Sricharan6b5de092012-05-10 19:46:00 +0530355 uart1: serial@4806a000 {
356 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200357 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200358 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530359 ti,hwmods = "uart1";
360 clock-frequency = <48000000>;
361 };
362
363 uart2: serial@4806c000 {
364 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200365 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200366 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530367 ti,hwmods = "uart2";
368 clock-frequency = <48000000>;
369 };
370
371 uart3: serial@48020000 {
372 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200373 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200374 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530375 ti,hwmods = "uart3";
376 clock-frequency = <48000000>;
377 };
378
379 uart4: serial@4806e000 {
380 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200381 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200382 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530383 ti,hwmods = "uart4";
384 clock-frequency = <48000000>;
385 };
386
387 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200388 compatible = "ti,omap4-uart";
389 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200390 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530391 ti,hwmods = "uart5";
392 clock-frequency = <48000000>;
393 };
394
395 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200396 compatible = "ti,omap4-uart";
397 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200398 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530399 ti,hwmods = "uart6";
400 clock-frequency = <48000000>;
401 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530402
403 mmc1: mmc@4809c000 {
404 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200405 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200406 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530407 ti,hwmods = "mmc1";
408 ti,dual-volt;
409 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500410 dmas = <&sdma 61>, <&sdma 62>;
411 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530412 };
413
414 mmc2: mmc@480b4000 {
415 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200416 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200417 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530418 ti,hwmods = "mmc2";
419 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500420 dmas = <&sdma 47>, <&sdma 48>;
421 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530422 };
423
424 mmc3: mmc@480ad000 {
425 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200426 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200427 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530428 ti,hwmods = "mmc3";
429 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500430 dmas = <&sdma 77>, <&sdma 78>;
431 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530432 };
433
434 mmc4: mmc@480d1000 {
435 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200436 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200437 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530438 ti,hwmods = "mmc4";
439 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500440 dmas = <&sdma 57>, <&sdma 58>;
441 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530442 };
443
444 mmc5: mmc@480d5000 {
445 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200446 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200447 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530448 ti,hwmods = "mmc5";
449 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500450 dmas = <&sdma 59>, <&sdma 60>;
451 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530452 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530453
454 keypad: keypad@4ae1c000 {
455 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530456 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530457 ti,hwmods = "kbd";
458 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300459
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300460 mcpdm: mcpdm@40132000 {
461 compatible = "ti,omap4-mcpdm";
462 reg = <0x40132000 0x7f>, /* MPU private access */
463 <0x49032000 0x7f>; /* L3 Interconnect */
464 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200465 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300466 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100467 dmas = <&sdma 65>,
468 <&sdma 66>;
469 dma-names = "up_link", "dn_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300470 };
471
472 dmic: dmic@4012e000 {
473 compatible = "ti,omap4-dmic";
474 reg = <0x4012e000 0x7f>, /* MPU private access */
475 <0x4902e000 0x7f>; /* L3 Interconnect */
476 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200477 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300478 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100479 dmas = <&sdma 67>;
480 dma-names = "up_link";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300481 };
482
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300483 mcbsp1: mcbsp@40122000 {
484 compatible = "ti,omap4-mcbsp";
485 reg = <0x40122000 0xff>, /* MPU private access */
486 <0x49022000 0xff>; /* L3 Interconnect */
487 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200488 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300489 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300490 ti,buffer-size = <128>;
491 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100492 dmas = <&sdma 33>,
493 <&sdma 34>;
494 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300495 };
496
497 mcbsp2: mcbsp@40124000 {
498 compatible = "ti,omap4-mcbsp";
499 reg = <0x40124000 0xff>, /* MPU private access */
500 <0x49024000 0xff>; /* L3 Interconnect */
501 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200502 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300503 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300504 ti,buffer-size = <128>;
505 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100506 dmas = <&sdma 17>,
507 <&sdma 18>;
508 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300509 };
510
511 mcbsp3: mcbsp@40126000 {
512 compatible = "ti,omap4-mcbsp";
513 reg = <0x40126000 0xff>, /* MPU private access */
514 <0x49026000 0xff>; /* L3 Interconnect */
515 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200516 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300517 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300518 ti,buffer-size = <128>;
519 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100520 dmas = <&sdma 19>,
521 <&sdma 20>;
522 dma-names = "tx", "rx";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300523 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500524
525 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500526 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500527 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200528 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500529 ti,hwmods = "timer1";
530 ti,timer-alwon;
531 };
532
533 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500534 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500535 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200536 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500537 ti,hwmods = "timer2";
538 };
539
540 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500541 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500542 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200543 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500544 ti,hwmods = "timer3";
545 };
546
547 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500548 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500549 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200550 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500551 ti,hwmods = "timer4";
552 };
553
554 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500555 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500556 reg = <0x40138000 0x80>,
557 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200558 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500559 ti,hwmods = "timer5";
560 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500561 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500562 };
563
564 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500565 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500566 reg = <0x4013a000 0x80>,
567 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200568 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500569 ti,hwmods = "timer6";
570 ti,timer-dsp;
571 ti,timer-pwm;
572 };
573
574 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500575 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500576 reg = <0x4013c000 0x80>,
577 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200578 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500579 ti,hwmods = "timer7";
580 ti,timer-dsp;
581 };
582
583 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500584 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500585 reg = <0x4013e000 0x80>,
586 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200587 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500588 ti,hwmods = "timer8";
589 ti,timer-dsp;
590 ti,timer-pwm;
591 };
592
593 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500594 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500595 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200596 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500597 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500598 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500599 };
600
601 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500602 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500603 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200604 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500605 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500606 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500607 };
608
609 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500610 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500611 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200612 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500613 ti,hwmods = "timer11";
614 ti,timer-pwm;
615 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530616
Lokesh Vutla55452192013-02-27 11:54:45 +0530617 wdt2: wdt@4ae14000 {
618 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
619 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200620 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530621 ti,hwmods = "wd_timer2";
622 };
623
Lee Jones8906d652013-07-22 11:52:37 +0100624 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530625 compatible = "ti,emif-4d5";
626 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530627 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530628 phy-type = <2>; /* DDR PHY type: Intelli PHY */
629 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200630 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530631 hw-caps-read-idle-ctrl;
632 hw-caps-ll-interface;
633 hw-caps-temp-alert;
634 };
635
Lee Jones8906d652013-07-22 11:52:37 +0100636 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530637 compatible = "ti,emif-4d5";
638 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530639 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530640 phy-type = <2>; /* DDR PHY type: Intelli PHY */
641 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200642 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530643 hw-caps-read-idle-ctrl;
644 hw-caps-ll-interface;
645 hw-caps-temp-alert;
646 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530647
648 omap_control_usb: omap-control-usb@4a002300 {
649 compatible = "ti,omap-control-usb";
650 reg = <0x4a002300 0x4>,
651 <0x4a002370 0x4>;
652 reg-names = "control_dev_conf", "phy_power_usb";
653 ti,type = <2>;
654 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530655
Felipe Balbie3a412c2013-08-21 20:01:32 +0530656 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530657 compatible = "ti,dwc3";
658 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530659 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200660 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530661 #address-cells = <1>;
662 #size-cells = <1>;
663 utmi-mode = <2>;
664 ranges;
665 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300666 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530667 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200668 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530669 usb-phy = <&usb2_phy>, <&usb3_phy>;
George Cherianc47ee6e2013-10-10 16:19:54 +0530670 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530671 tx-fifo-resize;
672 };
673 };
674
Felipe Balbib6731f72013-08-21 20:01:31 +0530675 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530676 compatible = "ti,omap-ocp2scp";
677 #address-cells = <1>;
678 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530679 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530680 ranges;
681 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530682 usb2_phy: usb2phy@4a084000 {
683 compatible = "ti,omap-usb2";
684 reg = <0x4a084000 0x7c>;
685 ctrl-module = <&omap_control_usb>;
686 };
687
688 usb3_phy: usb3phy@4a084400 {
689 compatible = "ti,omap-usb3";
690 reg = <0x4a084400 0x80>,
691 <0x4a084800 0x64>,
692 <0x4a084c00 0x40>;
693 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
694 ctrl-module = <&omap_control_usb>;
695 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530696 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530697
698 usbhstll: usbhstll@4a062000 {
699 compatible = "ti,usbhs-tll";
700 reg = <0x4a062000 0x1000>;
701 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
702 ti,hwmods = "usb_tll_hs";
703 };
704
705 usbhshost: usbhshost@4a064000 {
706 compatible = "ti,usbhs-host";
707 reg = <0x4a064000 0x800>;
708 ti,hwmods = "usb_host_hs";
709 #address-cells = <1>;
710 #size-cells = <1>;
711 ranges;
712
713 usbhsohci: ohci@4a064800 {
714 compatible = "ti,ohci-omap3", "usb-ohci";
715 reg = <0x4a064800 0x400>;
716 interrupt-parent = <&gic>;
717 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
718 };
719
720 usbhsehci: ehci@4a064c00 {
721 compatible = "ti,ehci-omap", "usb-ehci";
722 reg = <0x4a064c00 0x400>;
723 interrupt-parent = <&gic>;
724 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
725 };
726 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400727
728 bandgap@4a0021e0 {
729 reg = <0x4a0021e0 0xc
730 0x4a00232c 0xc
731 0x4a002380 0x2c
732 0x4a0023C0 0x3c>;
733 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
734 compatible = "ti,omap5430-bandgap";
735 };
R Sricharan6b5de092012-05-10 19:46:00 +0530736 };
737};