blob: 12c8329644c4af4e8fe5224fbbad5d888d580f28 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Alex Deucher624d3522012-12-18 17:01:35 -050096 "OLAND",
Alex Deucherb5d9d722012-07-26 18:53:55 -040097 "HAINAN",
Alex Deucher6eac752e2013-06-07 11:36:11 -040098 "BONAIRE",
99 "KAVERI",
100 "KABINI",
Alex Deucher3bf599e2013-08-06 15:13:36 -0400101 "HAWAII",
Samuel Lib0a9f222014-04-30 18:40:48 -0400102 "MULLINS",
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000103 "LAST",
104};
105
Alex Deucher4807c5a2014-07-18 11:54:20 -0400106#define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
107#define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
108
109struct radeon_px_quirk {
110 u32 chip_vendor;
111 u32 chip_device;
112 u32 subsys_vendor;
113 u32 subsys_device;
114 u32 px_quirk_flags;
115};
116
117static struct radeon_px_quirk radeon_px_quirk_list[] = {
118 /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
119 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
120 */
121 { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
122 /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
123 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
124 */
125 { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
Alex Deucherff1b1292014-09-22 17:28:29 -0400126 /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
127 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
128 */
129 { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
Alex Deucher4807c5a2014-07-18 11:54:20 -0400130 /* macbook pro 8.2 */
131 { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
132 { 0, 0, 0, 0, 0 },
133};
134
Alex Deucher90c4cde2014-04-10 22:29:01 -0400135bool radeon_is_px(struct drm_device *dev)
136{
137 struct radeon_device *rdev = dev->dev_private;
138
139 if (rdev->flags & RADEON_IS_PX)
140 return true;
141 return false;
142}
Dave Airlie10ebc0b2012-09-17 14:40:31 +1000143
Alex Deucher4807c5a2014-07-18 11:54:20 -0400144static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
145{
146 struct radeon_px_quirk *p = radeon_px_quirk_list;
147
148 /* Apply PX quirks */
149 while (p && p->chip_device != 0) {
150 if (rdev->pdev->vendor == p->chip_vendor &&
151 rdev->pdev->device == p->chip_device &&
152 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
153 rdev->pdev->subsystem_device == p->subsys_device) {
154 rdev->px_quirk_flags = p->px_quirk_flags;
155 break;
156 }
157 ++p;
158 }
159
160 if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
161 rdev->flags &= ~RADEON_IS_PX;
162}
163
Alex Deucher0c195112012-07-17 14:02:33 -0400164/**
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500165 * radeon_program_register_sequence - program an array of registers.
166 *
167 * @rdev: radeon_device pointer
168 * @registers: pointer to the register array
169 * @array_size: size of the register array
170 *
171 * Programs an array or registers with and and or masks.
172 * This is a helper for setting golden registers.
173 */
174void radeon_program_register_sequence(struct radeon_device *rdev,
175 const u32 *registers,
176 const u32 array_size)
177{
178 u32 tmp, reg, and_mask, or_mask;
179 int i;
180
181 if (array_size % 3)
182 return;
183
184 for (i = 0; i < array_size; i +=3) {
185 reg = registers[i + 0];
186 and_mask = registers[i + 1];
187 or_mask = registers[i + 2];
188
189 if (and_mask == 0xffffffff) {
190 tmp = or_mask;
191 } else {
192 tmp = RREG32(reg);
193 tmp &= ~and_mask;
194 tmp |= or_mask;
195 }
196 WREG32(reg, tmp);
197 }
198}
199
Alex Deucher1a0041b2013-10-02 13:01:36 -0400200void radeon_pci_config_reset(struct radeon_device *rdev)
201{
202 pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
203}
204
Alex Deucher2e1b65f2013-02-26 11:26:51 -0500205/**
Alex Deucher0c195112012-07-17 14:02:33 -0400206 * radeon_surface_init - Clear GPU surface registers.
207 *
208 * @rdev: radeon_device pointer
209 *
210 * Clear GPU surface registers (r1xx-r5xx).
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200211 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000212void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200213{
214 /* FIXME: check this out */
215 if (rdev->family < CHIP_R600) {
216 int i;
217
Dave Airlie550e2d92009-12-09 14:15:38 +1000218 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
219 if (rdev->surface_regs[i].bo)
220 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
221 else
222 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200223 }
Dave Airliee024e112009-06-24 09:48:08 +1000224 /* enable surfaces */
225 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200226 }
227}
228
229/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200230 * GPU scratch registers helpers function.
231 */
Alex Deucher0c195112012-07-17 14:02:33 -0400232/**
233 * radeon_scratch_init - Init scratch register driver information.
234 *
235 * @rdev: radeon_device pointer
236 *
237 * Init CP scratch register driver information (r1xx-r5xx)
238 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000239void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240{
241 int i;
242
243 /* FIXME: check this out */
244 if (rdev->family < CHIP_R300) {
245 rdev->scratch.num_reg = 5;
246 } else {
247 rdev->scratch.num_reg = 7;
248 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400249 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200250 for (i = 0; i < rdev->scratch.num_reg; i++) {
251 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400252 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200253 }
254}
255
Alex Deucher0c195112012-07-17 14:02:33 -0400256/**
257 * radeon_scratch_get - Allocate a scratch register
258 *
259 * @rdev: radeon_device pointer
260 * @reg: scratch register mmio offset
261 *
262 * Allocate a CP scratch register for use by the driver (all asics).
263 * Returns 0 on success or -EINVAL on failure.
264 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200265int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
266{
267 int i;
268
269 for (i = 0; i < rdev->scratch.num_reg; i++) {
270 if (rdev->scratch.free[i]) {
271 rdev->scratch.free[i] = false;
272 *reg = rdev->scratch.reg[i];
273 return 0;
274 }
275 }
276 return -EINVAL;
277}
278
Alex Deucher0c195112012-07-17 14:02:33 -0400279/**
280 * radeon_scratch_free - Free a scratch register
281 *
282 * @rdev: radeon_device pointer
283 * @reg: scratch register mmio offset
284 *
285 * Free a CP scratch register allocated for use by the driver (all asics)
286 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
288{
289 int i;
290
291 for (i = 0; i < rdev->scratch.num_reg; i++) {
292 if (rdev->scratch.reg[i] == reg) {
293 rdev->scratch.free[i] = true;
294 return;
295 }
296 }
297}
298
Alex Deucher0c195112012-07-17 14:02:33 -0400299/*
Alex Deucher75efdee2013-03-04 12:47:46 -0500300 * GPU doorbell aperture helpers function.
301 */
302/**
303 * radeon_doorbell_init - Init doorbell driver information.
304 *
305 * @rdev: radeon_device pointer
306 *
307 * Init doorbell driver information (CIK)
308 * Returns 0 on success, error on failure.
309 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530310static int radeon_doorbell_init(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500311{
Alex Deucher75efdee2013-03-04 12:47:46 -0500312 /* doorbell bar mapping */
313 rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
314 rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
315
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500316 rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
317 if (rdev->doorbell.num_doorbells == 0)
318 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500319
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500320 rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
Alex Deucher75efdee2013-03-04 12:47:46 -0500321 if (rdev->doorbell.ptr == NULL) {
322 return -ENOMEM;
323 }
324 DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
325 DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
326
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500327 memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
Alex Deucher75efdee2013-03-04 12:47:46 -0500328
Alex Deucher75efdee2013-03-04 12:47:46 -0500329 return 0;
330}
331
332/**
333 * radeon_doorbell_fini - Tear down doorbell driver information.
334 *
335 * @rdev: radeon_device pointer
336 *
337 * Tear down doorbell driver information (CIK)
338 */
Rashika Kheria28f5a6c2014-01-06 20:51:40 +0530339static void radeon_doorbell_fini(struct radeon_device *rdev)
Alex Deucher75efdee2013-03-04 12:47:46 -0500340{
341 iounmap(rdev->doorbell.ptr);
342 rdev->doorbell.ptr = NULL;
343}
344
345/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500346 * radeon_doorbell_get - Allocate a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500347 *
348 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500349 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500350 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500351 * Allocate a doorbell for use by the driver (all asics).
Alex Deucher75efdee2013-03-04 12:47:46 -0500352 * Returns 0 on success or -EINVAL on failure.
353 */
354int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
355{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500356 unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
357 if (offset < rdev->doorbell.num_doorbells) {
358 __set_bit(offset, rdev->doorbell.used);
359 *doorbell = offset;
360 return 0;
361 } else {
362 return -EINVAL;
Alex Deucher75efdee2013-03-04 12:47:46 -0500363 }
Alex Deucher75efdee2013-03-04 12:47:46 -0500364}
365
366/**
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500367 * radeon_doorbell_free - Free a doorbell entry
Alex Deucher75efdee2013-03-04 12:47:46 -0500368 *
369 * @rdev: radeon_device pointer
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500370 * @doorbell: doorbell index
Alex Deucher75efdee2013-03-04 12:47:46 -0500371 *
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500372 * Free a doorbell allocated for use by the driver (all asics)
Alex Deucher75efdee2013-03-04 12:47:46 -0500373 */
374void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
375{
Andrew Lewyckyd5754ab2013-11-13 15:54:17 -0500376 if (doorbell < rdev->doorbell.num_doorbells)
377 __clear_bit(doorbell, rdev->doorbell.used);
Alex Deucher75efdee2013-03-04 12:47:46 -0500378}
379
380/*
Alex Deucher0c195112012-07-17 14:02:33 -0400381 * radeon_wb_*()
382 * Writeback is the the method by which the the GPU updates special pages
383 * in memory with the status of certain GPU events (fences, ring pointers,
384 * etc.).
385 */
386
387/**
388 * radeon_wb_disable - Disable Writeback
389 *
390 * @rdev: radeon_device pointer
391 *
392 * Disables Writeback (all asics). Used for suspend.
393 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400394void radeon_wb_disable(struct radeon_device *rdev)
395{
Alex Deucher724c80e2010-08-27 18:25:25 -0400396 rdev->wb.enabled = false;
397}
398
Alex Deucher0c195112012-07-17 14:02:33 -0400399/**
400 * radeon_wb_fini - Disable Writeback and free memory
401 *
402 * @rdev: radeon_device pointer
403 *
404 * Disables Writeback and frees the Writeback memory (all asics).
405 * Used at driver shutdown.
406 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400407void radeon_wb_fini(struct radeon_device *rdev)
408{
409 radeon_wb_disable(rdev);
410 if (rdev->wb.wb_obj) {
Jerome Glisse089920f2013-06-06 17:51:21 -0400411 if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
412 radeon_bo_kunmap(rdev->wb.wb_obj);
413 radeon_bo_unpin(rdev->wb.wb_obj);
414 radeon_bo_unreserve(rdev->wb.wb_obj);
415 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400416 radeon_bo_unref(&rdev->wb.wb_obj);
417 rdev->wb.wb = NULL;
418 rdev->wb.wb_obj = NULL;
419 }
420}
421
Alex Deucher0c195112012-07-17 14:02:33 -0400422/**
423 * radeon_wb_init- Init Writeback driver info and allocate memory
424 *
425 * @rdev: radeon_device pointer
426 *
427 * Disables Writeback and frees the Writeback memory (all asics).
428 * Used at driver startup.
429 * Returns 0 on success or an -error on failure.
430 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400431int radeon_wb_init(struct radeon_device *rdev)
432{
433 int r;
434
435 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100436 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +0900437 RADEON_GEM_DOMAIN_GTT, 0, NULL,
438 &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400439 if (r) {
440 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
441 return r;
442 }
Jerome Glisse089920f2013-06-06 17:51:21 -0400443 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
444 if (unlikely(r != 0)) {
445 radeon_wb_fini(rdev);
446 return r;
447 }
448 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
449 &rdev->wb.gpu_addr);
450 if (r) {
451 radeon_bo_unreserve(rdev->wb.wb_obj);
452 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
453 radeon_wb_fini(rdev);
454 return r;
455 }
456 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
Alex Deucher724c80e2010-08-27 18:25:25 -0400457 radeon_bo_unreserve(rdev->wb.wb_obj);
Jerome Glisse089920f2013-06-06 17:51:21 -0400458 if (r) {
459 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
460 radeon_wb_fini(rdev);
461 return r;
462 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400463 }
464
Alex Deuchere6ba7592011-06-13 22:02:51 +0000465 /* clear wb memory */
466 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400467 /* disable event_write fences */
468 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400469 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200470 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400471 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200472 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400473 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500474 /* often unreliable on AGP */
475 rdev->wb.enabled = false;
476 } else if (rdev->family < CHIP_R300) {
477 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400478 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400479 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400480 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400481 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200482 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400483 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200484 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400485 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400486 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400487 /* always use writeback/events on NI, APUs */
488 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500489 rdev->wb.enabled = true;
490 rdev->wb.use_event = true;
491 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400492
493 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
494
495 return 0;
496}
497
Jerome Glissed594e462010-02-17 21:54:29 +0000498/**
499 * radeon_vram_location - try to find VRAM location
500 * @rdev: radeon device structure holding all necessary informations
501 * @mc: memory controller structure holding memory informations
502 * @base: base address at which to put VRAM
503 *
504 * Function will place try to place VRAM at base address provided
505 * as parameter (which is so far either PCI aperture address or
506 * for IGP TOM base address).
507 *
508 * If there is not enough space to fit the unvisible VRAM in the 32bits
509 * address space then we limit the VRAM size to the aperture.
510 *
511 * If we are using AGP and if the AGP aperture doesn't allow us to have
512 * room for all the VRAM than we restrict the VRAM to the PCI aperture
513 * size and print a warning.
514 *
515 * This function will never fails, worst case are limiting VRAM.
516 *
517 * Note: GTT start, end, size should be initialized before calling this
518 * function on AGP platform.
519 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300520 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000521 * this shouldn't be a problem as we are using the PCI aperture as a reference.
522 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
523 * not IGP.
524 *
525 * Note: we use mc_vram_size as on some board we need to program the mc to
526 * cover the whole aperture even if VRAM size is inferior to aperture size
527 * Novell bug 204882 + along with lots of ubuntu ones
528 *
529 * Note: when limiting vram it's safe to overwritte real_vram_size because
530 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
531 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
532 * ones)
533 *
534 * Note: IGP TOM addr should be the same as the aperture addr, we don't
535 * explicitly check for that thought.
536 *
537 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538 */
Jerome Glissed594e462010-02-17 21:54:29 +0000539void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200540{
Christian König1bcb04f2012-10-23 15:53:16 +0200541 uint64_t limit = (uint64_t)radeon_vram_limit << 20;
542
Jerome Glissed594e462010-02-17 21:54:29 +0000543 mc->vram_start = base;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400544 if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
Jerome Glissed594e462010-02-17 21:54:29 +0000545 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
546 mc->real_vram_size = mc->aper_size;
547 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548 }
Jerome Glissed594e462010-02-17 21:54:29 +0000549 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400550 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000551 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
552 mc->real_vram_size = mc->aper_size;
553 mc->mc_vram_size = mc->aper_size;
554 }
555 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Christian König1bcb04f2012-10-23 15:53:16 +0200556 if (limit && limit < mc->real_vram_size)
557 mc->real_vram_size = limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500558 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000559 mc->mc_vram_size >> 20, mc->vram_start,
560 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200561}
562
Jerome Glissed594e462010-02-17 21:54:29 +0000563/**
564 * radeon_gtt_location - try to find GTT location
565 * @rdev: radeon device structure holding all necessary informations
566 * @mc: memory controller structure holding memory informations
567 *
568 * Function will place try to place GTT before or after VRAM.
569 *
570 * If GTT size is bigger than space left then we ajust GTT size.
571 * Thus function will never fails.
572 *
573 * FIXME: when reducing GTT size align new size on power of 2.
574 */
575void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
576{
577 u64 size_af, size_bf;
578
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400579 size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400580 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000581 if (size_bf > size_af) {
582 if (mc->gtt_size > size_bf) {
583 dev_warn(rdev->dev, "limiting GTT\n");
584 mc->gtt_size = size_bf;
585 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400586 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000587 } else {
588 if (mc->gtt_size > size_af) {
589 dev_warn(rdev->dev, "limiting GTT\n");
590 mc->gtt_size = size_af;
591 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400592 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000593 }
594 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500595 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000596 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
597}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200598
599/*
600 * GPU helpers function.
601 */
Alex Deucher0c195112012-07-17 14:02:33 -0400602/**
603 * radeon_card_posted - check if the hw has already been initialized
604 *
605 * @rdev: radeon_device pointer
606 *
607 * Check if the asic has been initialized (all asics).
608 * Used at driver startup.
609 * Returns true if initialized or false if not.
610 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200611bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612{
613 uint32_t reg;
614
Alex Deucher50a583f2013-05-22 13:29:33 -0400615 /* required for EFI mode on macbook2,1 which uses an r5xx asic */
Matt Fleming83e68182012-11-14 09:42:35 +0000616 if (efi_enabled(EFI_BOOT) &&
Alex Deucher50a583f2013-05-22 13:29:33 -0400617 (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
618 (rdev->family < CHIP_R600))
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000619 return false;
620
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400621 if (ASIC_IS_NODCE(rdev))
622 goto check_memsize;
623
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 /* first check CRTCs */
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400625 if (ASIC_IS_DCE4(rdev)) {
Alex Deucher18007402010-11-22 17:56:28 -0500626 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
627 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucher09fb8bd2013-05-22 11:22:51 -0400628 if (rdev->num_crtc >= 4) {
629 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
630 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
631 }
632 if (rdev->num_crtc >= 6) {
633 reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
634 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
635 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500636 if (reg & EVERGREEN_CRTC_MASTER_EN)
637 return true;
638 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
640 RREG32(AVIVO_D2CRTC_CONTROL);
641 if (reg & AVIVO_CRTC_EN) {
642 return true;
643 }
644 } else {
645 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
646 RREG32(RADEON_CRTC2_GEN_CNTL);
647 if (reg & RADEON_CRTC_EN) {
648 return true;
649 }
650 }
651
Alex Deucher2cf3a4f2013-05-22 11:30:34 -0400652check_memsize:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200653 /* then check MEM_SIZE, in case the crtcs are off */
654 if (rdev->family >= CHIP_R600)
655 reg = RREG32(R600_CONFIG_MEMSIZE);
656 else
657 reg = RREG32(RADEON_CONFIG_MEMSIZE);
658
659 if (reg)
660 return true;
661
662 return false;
663
664}
665
Alex Deucher0c195112012-07-17 14:02:33 -0400666/**
667 * radeon_update_bandwidth_info - update display bandwidth params
668 *
669 * @rdev: radeon_device pointer
670 *
671 * Used when sclk/mclk are switched or display modes are set.
672 * params are used to calculate display watermarks (all asics)
673 */
Alex Deucherf47299c2010-03-16 20:54:38 -0400674void radeon_update_bandwidth_info(struct radeon_device *rdev)
675{
676 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400677 u32 sclk = rdev->pm.current_sclk;
678 u32 mclk = rdev->pm.current_mclk;
679
680 /* sclk/mclk in Mhz */
681 a.full = dfixed_const(100);
682 rdev->pm.sclk.full = dfixed_const(sclk);
683 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
684 rdev->pm.mclk.full = dfixed_const(mclk);
685 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400686
687 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000688 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400689 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000690 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400691 }
692}
693
Alex Deucher0c195112012-07-17 14:02:33 -0400694/**
695 * radeon_boot_test_post_card - check and possibly initialize the hw
696 *
697 * @rdev: radeon_device pointer
698 *
699 * Check if the asic is initialized and if not, attempt to initialize
700 * it (all asics).
701 * Returns true if initialized or false if not.
702 */
Dave Airlie72542d72009-12-01 14:06:31 +1000703bool radeon_boot_test_post_card(struct radeon_device *rdev)
704{
705 if (radeon_card_posted(rdev))
706 return true;
707
708 if (rdev->bios) {
709 DRM_INFO("GPU not posted. posting now...\n");
710 if (rdev->is_atom_bios)
711 atom_asic_init(rdev->mode_info.atom_context);
712 else
713 radeon_combios_asic_init(rdev->ddev);
714 return true;
715 } else {
716 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
717 return false;
718 }
719}
720
Alex Deucher0c195112012-07-17 14:02:33 -0400721/**
722 * radeon_dummy_page_init - init dummy page used by the driver
723 *
724 * @rdev: radeon_device pointer
725 *
726 * Allocate the dummy page used by the driver (all asics).
727 * This dummy page is used by the driver as a filler for gart entries
728 * when pages are taken out of the GART
729 * Returns 0 on sucess, -ENOMEM on failure.
730 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000731int radeon_dummy_page_init(struct radeon_device *rdev)
732{
Dave Airlie82568562010-02-05 16:00:07 +1000733 if (rdev->dummy_page.page)
734 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000735 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
736 if (rdev->dummy_page.page == NULL)
737 return -ENOMEM;
738 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
739 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000740 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
741 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000742 __free_page(rdev->dummy_page.page);
743 rdev->dummy_page.page = NULL;
744 return -ENOMEM;
745 }
746 return 0;
747}
748
Alex Deucher0c195112012-07-17 14:02:33 -0400749/**
750 * radeon_dummy_page_fini - free dummy page used by the driver
751 *
752 * @rdev: radeon_device pointer
753 *
754 * Frees the dummy page used by the driver (all asics).
755 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000756void radeon_dummy_page_fini(struct radeon_device *rdev)
757{
758 if (rdev->dummy_page.page == NULL)
759 return;
760 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
761 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
762 __free_page(rdev->dummy_page.page);
763 rdev->dummy_page.page = NULL;
764}
765
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200767/* ATOM accessor methods */
Alex Deucher0c195112012-07-17 14:02:33 -0400768/*
769 * ATOM is an interpreted byte code stored in tables in the vbios. The
770 * driver registers callbacks to access registers and the interpreter
771 * in the driver parses the tables and executes then to program specific
772 * actions (set display modes, asic init, etc.). See radeon_atombios.c,
773 * atombios.h, and atom.c
774 */
775
776/**
777 * cail_pll_read - read PLL register
778 *
779 * @info: atom card_info pointer
780 * @reg: PLL register offset
781 *
782 * Provides a PLL register accessor for the atom interpreter (r4xx+).
783 * Returns the value of the PLL register.
784 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
786{
787 struct radeon_device *rdev = info->dev->dev_private;
788 uint32_t r;
789
790 r = rdev->pll_rreg(rdev, reg);
791 return r;
792}
793
Alex Deucher0c195112012-07-17 14:02:33 -0400794/**
795 * cail_pll_write - write PLL register
796 *
797 * @info: atom card_info pointer
798 * @reg: PLL register offset
799 * @val: value to write to the pll register
800 *
801 * Provides a PLL register accessor for the atom interpreter (r4xx+).
802 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200803static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
804{
805 struct radeon_device *rdev = info->dev->dev_private;
806
807 rdev->pll_wreg(rdev, reg, val);
808}
809
Alex Deucher0c195112012-07-17 14:02:33 -0400810/**
811 * cail_mc_read - read MC (Memory Controller) register
812 *
813 * @info: atom card_info pointer
814 * @reg: MC register offset
815 *
816 * Provides an MC register accessor for the atom interpreter (r4xx+).
817 * Returns the value of the MC register.
818 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
820{
821 struct radeon_device *rdev = info->dev->dev_private;
822 uint32_t r;
823
824 r = rdev->mc_rreg(rdev, reg);
825 return r;
826}
827
Alex Deucher0c195112012-07-17 14:02:33 -0400828/**
829 * cail_mc_write - write MC (Memory Controller) register
830 *
831 * @info: atom card_info pointer
832 * @reg: MC register offset
833 * @val: value to write to the pll register
834 *
835 * Provides a MC register accessor for the atom interpreter (r4xx+).
836 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
838{
839 struct radeon_device *rdev = info->dev->dev_private;
840
841 rdev->mc_wreg(rdev, reg, val);
842}
843
Alex Deucher0c195112012-07-17 14:02:33 -0400844/**
845 * cail_reg_write - write MMIO register
846 *
847 * @info: atom card_info pointer
848 * @reg: MMIO register offset
849 * @val: value to write to the pll register
850 *
851 * Provides a MMIO register accessor for the atom interpreter (r4xx+).
852 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
854{
855 struct radeon_device *rdev = info->dev->dev_private;
856
857 WREG32(reg*4, val);
858}
859
Alex Deucher0c195112012-07-17 14:02:33 -0400860/**
861 * cail_reg_read - read MMIO register
862 *
863 * @info: atom card_info pointer
864 * @reg: MMIO register offset
865 *
866 * Provides an MMIO register accessor for the atom interpreter (r4xx+).
867 * Returns the value of the MMIO register.
868 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200869static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
870{
871 struct radeon_device *rdev = info->dev->dev_private;
872 uint32_t r;
873
874 r = RREG32(reg*4);
875 return r;
876}
877
Alex Deucher0c195112012-07-17 14:02:33 -0400878/**
879 * cail_ioreg_write - write IO register
880 *
881 * @info: atom card_info pointer
882 * @reg: IO register offset
883 * @val: value to write to the pll register
884 *
885 * Provides a IO register accessor for the atom interpreter (r4xx+).
886 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400887static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
888{
889 struct radeon_device *rdev = info->dev->dev_private;
890
891 WREG32_IO(reg*4, val);
892}
893
Alex Deucher0c195112012-07-17 14:02:33 -0400894/**
895 * cail_ioreg_read - read IO register
896 *
897 * @info: atom card_info pointer
898 * @reg: IO register offset
899 *
900 * Provides an IO register accessor for the atom interpreter (r4xx+).
901 * Returns the value of the IO register.
902 */
Alex Deucher351a52a2010-06-30 11:52:50 -0400903static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
904{
905 struct radeon_device *rdev = info->dev->dev_private;
906 uint32_t r;
907
908 r = RREG32_IO(reg*4);
909 return r;
910}
911
Alex Deucher0c195112012-07-17 14:02:33 -0400912/**
913 * radeon_atombios_init - init the driver info and callbacks for atombios
914 *
915 * @rdev: radeon_device pointer
916 *
917 * Initializes the driver info and register access callbacks for the
918 * ATOM interpreter (r4xx+).
919 * Returns 0 on sucess, -ENOMEM on failure.
920 * Called at driver startup.
921 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922int radeon_atombios_init(struct radeon_device *rdev)
923{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400924 struct card_info *atom_card_info =
925 kzalloc(sizeof(struct card_info), GFP_KERNEL);
926
927 if (!atom_card_info)
928 return -ENOMEM;
929
930 rdev->mode_info.atom_card_info = atom_card_info;
931 atom_card_info->dev = rdev->ddev;
932 atom_card_info->reg_read = cail_reg_read;
933 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400934 /* needed for iio ops */
935 if (rdev->rio_mem) {
936 atom_card_info->ioreg_read = cail_ioreg_read;
937 atom_card_info->ioreg_write = cail_ioreg_write;
938 } else {
939 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
940 atom_card_info->ioreg_read = cail_reg_read;
941 atom_card_info->ioreg_write = cail_reg_write;
942 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400943 atom_card_info->mc_read = cail_mc_read;
944 atom_card_info->mc_write = cail_mc_write;
945 atom_card_info->pll_read = cail_pll_read;
946 atom_card_info->pll_write = cail_pll_write;
947
948 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Tim Gardner0e34d092013-02-11 14:34:32 -0700949 if (!rdev->mode_info.atom_context) {
950 radeon_atombios_fini(rdev);
951 return -ENOMEM;
952 }
953
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100954 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000956 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957 return 0;
958}
959
Alex Deucher0c195112012-07-17 14:02:33 -0400960/**
961 * radeon_atombios_fini - free the driver info and callbacks for atombios
962 *
963 * @rdev: radeon_device pointer
964 *
965 * Frees the driver info and register access callbacks for the ATOM
966 * interpreter (r4xx+).
967 * Called at driver shutdown.
968 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200969void radeon_atombios_fini(struct radeon_device *rdev)
970{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100971 if (rdev->mode_info.atom_context) {
972 kfree(rdev->mode_info.atom_context->scratch);
Jerome Glisse4a04a842009-12-09 17:39:16 +0100973 }
Tim Gardner0e34d092013-02-11 14:34:32 -0700974 kfree(rdev->mode_info.atom_context);
975 rdev->mode_info.atom_context = NULL;
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400976 kfree(rdev->mode_info.atom_card_info);
Tim Gardner0e34d092013-02-11 14:34:32 -0700977 rdev->mode_info.atom_card_info = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978}
979
Alex Deucher0c195112012-07-17 14:02:33 -0400980/* COMBIOS */
981/*
982 * COMBIOS is the bios format prior to ATOM. It provides
983 * command tables similar to ATOM, but doesn't have a unified
984 * parser. See radeon_combios.c
985 */
986
987/**
988 * radeon_combios_init - init the driver info for combios
989 *
990 * @rdev: radeon_device pointer
991 *
992 * Initializes the driver info for combios (r1xx-r3xx).
993 * Returns 0 on sucess.
994 * Called at driver startup.
995 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200996int radeon_combios_init(struct radeon_device *rdev)
997{
998 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
999 return 0;
1000}
1001
Alex Deucher0c195112012-07-17 14:02:33 -04001002/**
1003 * radeon_combios_fini - free the driver info for combios
1004 *
1005 * @rdev: radeon_device pointer
1006 *
1007 * Frees the driver info for combios (r1xx-r3xx).
1008 * Called at driver shutdown.
1009 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001010void radeon_combios_fini(struct radeon_device *rdev)
1011{
1012}
1013
Alex Deucher0c195112012-07-17 14:02:33 -04001014/* if we get transitioned to only one device, take VGA back */
1015/**
1016 * radeon_vga_set_decode - enable/disable vga decode
1017 *
1018 * @cookie: radeon_device pointer
1019 * @state: enable/disable vga decode
1020 *
1021 * Enable/disable vga decode (all asics).
1022 * Returns VGA resource flags.
1023 */
Dave Airlie28d52042009-09-21 14:33:58 +10001024static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1025{
1026 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +10001027 radeon_vga_set_state(rdev, state);
1028 if (state)
1029 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1030 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1031 else
1032 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1033}
Dave Airliec1176d62009-10-08 14:03:05 +10001034
Alex Deucher0c195112012-07-17 14:02:33 -04001035/**
Christian König1bcb04f2012-10-23 15:53:16 +02001036 * radeon_check_pot_argument - check that argument is a power of two
1037 *
1038 * @arg: value to check
1039 *
1040 * Validates that a certain argument is a power of two (all asics).
1041 * Returns true if argument is valid.
1042 */
1043static bool radeon_check_pot_argument(int arg)
1044{
1045 return (arg & (arg - 1)) == 0;
1046}
1047
1048/**
Alex Deucher0c195112012-07-17 14:02:33 -04001049 * radeon_check_arguments - validate module params
1050 *
1051 * @rdev: radeon_device pointer
1052 *
1053 * Validates certain module parameters and updates
1054 * the associated values used by the driver (all asics).
1055 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001056static void radeon_check_arguments(struct radeon_device *rdev)
Jerome Glisse36421332009-12-11 21:18:34 +01001057{
1058 /* vramlimit must be a power of two */
Christian König1bcb04f2012-10-23 15:53:16 +02001059 if (!radeon_check_pot_argument(radeon_vram_limit)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001060 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1061 radeon_vram_limit);
1062 radeon_vram_limit = 0;
Jerome Glisse36421332009-12-11 21:18:34 +01001063 }
Christian König1bcb04f2012-10-23 15:53:16 +02001064
Alex Deucheredcd26e2013-07-05 17:16:51 -04001065 if (radeon_gart_size == -1) {
1066 /* default to a larger gart size on newer asics */
1067 if (rdev->family >= CHIP_RV770)
1068 radeon_gart_size = 1024;
1069 else
1070 radeon_gart_size = 512;
1071 }
Jerome Glisse36421332009-12-11 21:18:34 +01001072 /* gtt size must be power of two and greater or equal to 32M */
Christian König1bcb04f2012-10-23 15:53:16 +02001073 if (radeon_gart_size < 32) {
Alex Deucheredcd26e2013-07-05 17:16:51 -04001074 dev_warn(rdev->dev, "gart size (%d) too small\n",
Jerome Glisse36421332009-12-11 21:18:34 +01001075 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001076 if (rdev->family >= CHIP_RV770)
1077 radeon_gart_size = 1024;
1078 else
1079 radeon_gart_size = 512;
Christian König1bcb04f2012-10-23 15:53:16 +02001080 } else if (!radeon_check_pot_argument(radeon_gart_size)) {
Jerome Glisse36421332009-12-11 21:18:34 +01001081 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1082 radeon_gart_size);
Alex Deucheredcd26e2013-07-05 17:16:51 -04001083 if (rdev->family >= CHIP_RV770)
1084 radeon_gart_size = 1024;
1085 else
1086 radeon_gart_size = 512;
Jerome Glisse36421332009-12-11 21:18:34 +01001087 }
Christian König1bcb04f2012-10-23 15:53:16 +02001088 rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1089
Jerome Glisse36421332009-12-11 21:18:34 +01001090 /* AGP mode can only be -1, 1, 2, 4, 8 */
1091 switch (radeon_agpmode) {
1092 case -1:
1093 case 0:
1094 case 1:
1095 case 2:
1096 case 4:
1097 case 8:
1098 break;
1099 default:
1100 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1101 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1102 radeon_agpmode = 0;
1103 break;
1104 }
Christian Königc1c44132014-06-05 23:47:32 -04001105
1106 if (!radeon_check_pot_argument(radeon_vm_size)) {
1107 dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1108 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001109 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001110 }
1111
Christian König20b26562014-07-18 13:56:56 +02001112 if (radeon_vm_size < 1) {
1113 dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001114 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001115 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001116 }
1117
1118 /*
1119 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1120 */
Christian König20b26562014-07-18 13:56:56 +02001121 if (radeon_vm_size > 1024) {
1122 dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
Christian Königc1c44132014-06-05 23:47:32 -04001123 radeon_vm_size);
Christian König20b26562014-07-18 13:56:56 +02001124 radeon_vm_size = 4;
Christian Königc1c44132014-06-05 23:47:32 -04001125 }
Christian König4510fb92014-06-05 23:56:50 -04001126
1127 /* defines number of bits in page table versus page directory,
1128 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1129 * page table and the remaining bits are in the page directory */
Christian Königdfc230f2014-07-19 13:55:58 +02001130 if (radeon_vm_block_size == -1) {
1131
1132 /* Total bits covered by PD + PTs */
1133 unsigned bits = ilog2(radeon_vm_size) + 17;
1134
1135 /* Make sure the PD is 4K in size up to 8GB address space.
1136 Above that split equal between PD and PTs */
1137 if (radeon_vm_size <= 8)
1138 radeon_vm_block_size = bits - 9;
1139 else
1140 radeon_vm_block_size = (bits + 3) / 2;
1141
1142 } else if (radeon_vm_block_size < 9) {
Christian König20b26562014-07-18 13:56:56 +02001143 dev_warn(rdev->dev, "VM page table size (%d) too small\n",
Christian König4510fb92014-06-05 23:56:50 -04001144 radeon_vm_block_size);
1145 radeon_vm_block_size = 9;
1146 }
1147
1148 if (radeon_vm_block_size > 24 ||
Christian König20b26562014-07-18 13:56:56 +02001149 (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1150 dev_warn(rdev->dev, "VM page table size (%d) too large\n",
Christian König4510fb92014-06-05 23:56:50 -04001151 radeon_vm_block_size);
1152 radeon_vm_block_size = 9;
1153 }
Jerome Glisse36421332009-12-11 21:18:34 +01001154}
1155
Alex Deucher0c195112012-07-17 14:02:33 -04001156/**
1157 * radeon_switcheroo_set_state - set switcheroo state
1158 *
1159 * @pdev: pci dev pointer
1160 * @state: vga switcheroo state
1161 *
1162 * Callback for the switcheroo driver. Suspends or resumes the
1163 * the asics before or after it is powered up using ACPI methods.
1164 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001165static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1166{
1167 struct drm_device *dev = pci_get_drvdata(pdev);
Alex Deucher4807c5a2014-07-18 11:54:20 -04001168 struct radeon_device *rdev = dev->dev_private;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001169
Alex Deucher90c4cde2014-04-10 22:29:01 -04001170 if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001171 return;
1172
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001173 if (state == VGA_SWITCHEROO_ON) {
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001174 unsigned d3_delay = dev->pdev->d3_delay;
1175
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001176 printk(KERN_INFO "radeon: switched on\n");
1177 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +10001178 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001179
Alex Deucher4807c5a2014-07-18 11:54:20 -04001180 if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001181 dev->pdev->d3_delay = 20;
1182
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001183 radeon_resume_kms(dev, true, true);
Maarten Lankhorstd1f98092013-01-07 15:18:47 +01001184
1185 dev->pdev->d3_delay = d3_delay;
1186
Dave Airlie5bcf7192010-12-07 09:20:40 +10001187 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +10001188 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001189 } else {
1190 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +10001191 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001192 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001193 radeon_suspend_kms(dev, true, true);
Dave Airlie5bcf7192010-12-07 09:20:40 +10001194 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001195 }
1196}
1197
Alex Deucher0c195112012-07-17 14:02:33 -04001198/**
1199 * radeon_switcheroo_can_switch - see if switcheroo state can change
1200 *
1201 * @pdev: pci dev pointer
1202 *
1203 * Callback for the switcheroo driver. Check of the switcheroo
1204 * state can be changed.
1205 * Returns true if the state can be changed, false if not.
1206 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001207static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1208{
1209 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001210
Daniel Vetterfc8fd402013-11-03 20:46:34 +01001211 /*
1212 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1213 * locking inversion with the driver load path. And the access here is
1214 * completely racy anyway. So don't bother with locking for now.
1215 */
1216 return dev->open_count == 0;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001217}
1218
Takashi Iwai26ec6852012-05-11 07:51:17 +02001219static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1220 .set_gpu_state = radeon_switcheroo_set_state,
1221 .reprobe = NULL,
1222 .can_switch = radeon_switcheroo_can_switch,
1223};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001224
Alex Deucher0c195112012-07-17 14:02:33 -04001225/**
1226 * radeon_device_init - initialize the driver
1227 *
1228 * @rdev: radeon_device pointer
1229 * @pdev: drm dev pointer
1230 * @pdev: pci dev pointer
1231 * @flags: driver flags
1232 *
1233 * Initializes the driver info and hw (all asics).
1234 * Returns 0 for success or an error on failure.
1235 * Called at driver startup.
1236 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001237int radeon_device_init(struct radeon_device *rdev,
1238 struct drm_device *ddev,
1239 struct pci_dev *pdev,
1240 uint32_t flags)
1241{
Alex Deucher351a52a2010-06-30 11:52:50 -04001242 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +10001243 int dma_bits;
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001244 bool runtime = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001245
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001246 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001247 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001248 rdev->ddev = ddev;
1249 rdev->pdev = pdev;
1250 rdev->flags = flags;
1251 rdev->family = flags & RADEON_FAMILY_MASK;
1252 rdev->is_atom_bios = false;
1253 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
Alex Deucheredcd26e2013-07-05 17:16:51 -04001254 rdev->mc.gtt_size = 512 * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +02001255 rdev->accel_working = false;
Alex Deucher8b25ed32012-07-17 14:02:30 -04001256 /* set up ring ids */
1257 for (i = 0; i < RADEON_NUM_RINGS; i++) {
1258 rdev->ring[i].idx = i;
1259 }
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001260
Thomas Reimd522d9c2011-07-29 14:28:59 +00001261 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1262 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1263 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +00001264
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001265 /* mutex initialization are all done here so we
1266 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +02001267 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -05001268 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +02001269 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +01001270 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001271 mutex_init(&rdev->pm.mutex);
Marek Olšák6759a0a2012-08-09 16:34:17 +02001272 mutex_init(&rdev->gpu_clock_mutex);
Alex Deucherf61d5b462013-08-06 12:40:16 -04001273 mutex_init(&rdev->srbm_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +02001274 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -04001275 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001276 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -04001277 r = radeon_gem_init(rdev);
1278 if (r)
1279 return r;
Christian König529364e2014-02-20 19:33:15 +01001280
Christian Königc1c44132014-06-05 23:47:32 -04001281 radeon_check_arguments(rdev);
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001282 /* Adjust VM size here.
Christian Königc1c44132014-06-05 23:47:32 -04001283 * Max GPUVM size for cayman+ is 40 bits.
Alex Deucher23d4f1f2012-10-08 09:45:46 -04001284 */
Christian König20b26562014-07-18 13:56:56 +02001285 rdev->vm_manager.max_pfn = radeon_vm_size << 18;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001286
Jerome Glisse4aac0472009-09-14 18:29:49 +02001287 /* Set asic functions */
1288 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +01001289 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001290 return r;
Jerome Glisse4aac0472009-09-14 18:29:49 +02001291
Alex Deucherf95df9c2010-03-21 14:02:25 -04001292 /* all of the newer IGP chips have an internal gart
1293 * However some rs4xx report as AGP, so remove that here.
1294 */
1295 if ((rdev->family >= CHIP_RS400) &&
1296 (rdev->flags & RADEON_IS_IGP)) {
1297 rdev->flags &= ~RADEON_IS_AGP;
1298 }
1299
Jerome Glisse30256a32009-11-30 17:47:59 +01001300 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +02001301 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001302 }
1303
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001304 /* Set the internal MC address mask
1305 * This is the max address of the GPU's
1306 * internal address space.
1307 */
1308 if (rdev->family >= CHIP_CAYMAN)
1309 rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1310 else if (rdev->family >= CHIP_CEDAR)
1311 rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1312 else
1313 rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1314
Dave Airliead49f502009-07-10 22:36:26 +10001315 /* set DMA mask + need_dma32 flags.
1316 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -04001317 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +10001318 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -04001319 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +10001320 */
1321 rdev->need_dma32 = false;
1322 if (rdev->flags & RADEON_IS_AGP)
1323 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -04001324 if ((rdev->flags & RADEON_IS_PCI) &&
Jerome Glisse4a2b6662012-08-28 16:50:22 -04001325 (rdev->family <= CHIP_RS740))
Dave Airliead49f502009-07-10 22:36:26 +10001326 rdev->need_dma32 = true;
1327
1328 dma_bits = rdev->need_dma32 ? 32 : 40;
1329 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001330 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +10001331 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001332 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001333 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1334 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -04001335 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1336 if (r) {
1337 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1338 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1339 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001340
1341 /* Registers mapping */
1342 /* TODO: block userspace mapping of io register */
Daniel Vetter2c385152012-12-02 14:06:15 +01001343 spin_lock_init(&rdev->mmio_idx_lock);
Alex Deucherfe781182013-09-03 18:19:42 -04001344 spin_lock_init(&rdev->smc_idx_lock);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001345 spin_lock_init(&rdev->pll_idx_lock);
1346 spin_lock_init(&rdev->mc_idx_lock);
1347 spin_lock_init(&rdev->pcie_idx_lock);
1348 spin_lock_init(&rdev->pciep_idx_lock);
1349 spin_lock_init(&rdev->pif_idx_lock);
1350 spin_lock_init(&rdev->cg_idx_lock);
1351 spin_lock_init(&rdev->uvd_idx_lock);
1352 spin_lock_init(&rdev->rcu_idx_lock);
1353 spin_lock_init(&rdev->didt_idx_lock);
1354 spin_lock_init(&rdev->end_idx_lock);
Alex Deucherefad86db2012-12-18 21:24:37 -05001355 if (rdev->family >= CHIP_BONAIRE) {
1356 rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1357 rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1358 } else {
1359 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1360 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1361 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001362 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1363 if (rdev->rmmio == NULL) {
1364 return -ENOMEM;
1365 }
1366 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1367 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1368
Alex Deucher75efdee2013-03-04 12:47:46 -05001369 /* doorbell bar mapping */
1370 if (rdev->family >= CHIP_BONAIRE)
1371 radeon_doorbell_init(rdev);
1372
Alex Deucher351a52a2010-06-30 11:52:50 -04001373 /* io port mapping */
1374 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1375 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1376 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1377 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1378 break;
1379 }
1380 }
1381 if (rdev->rio_mem == NULL)
1382 DRM_ERROR("Unable to find PCI I/O BAR\n");
1383
Alex Deucher4807c5a2014-07-18 11:54:20 -04001384 if (rdev->flags & RADEON_IS_PX)
1385 radeon_device_handle_px_quirks(rdev);
1386
Dave Airlie28d52042009-09-21 14:33:58 +10001387 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +10001388 /* this will fail for cards that aren't VGA class devices, just
1389 * ignore it */
1390 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001391
Alex Deucher90c4cde2014-04-10 22:29:01 -04001392 if (rdev->flags & RADEON_IS_PX)
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001393 runtime = true;
1394 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1395 if (runtime)
1396 vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
Dave Airlie28d52042009-09-21 14:33:58 +10001397
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001398 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001399 if (r)
Alex Deucher2e971402014-09-12 18:00:53 -04001400 goto failed;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +02001401
Christian König04eb2202012-07-07 12:47:58 +02001402 r = radeon_ib_ring_tests(rdev);
1403 if (r)
1404 DRM_ERROR("ib ring test failed (%d).\n", r);
1405
Jerome Glisse409851f2013-04-25 22:29:27 -04001406 r = radeon_gem_debugfs_init(rdev);
1407 if (r) {
1408 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1409 }
1410
Jerome Glisseb574f252009-10-06 19:04:29 +02001411 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1412 /* Acceleration not working on AGP card try again
1413 * with fallback to PCI or PCIE GART
1414 */
Jerome Glissea2d07b72010-03-09 14:45:11 +00001415 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02001416 radeon_fini(rdev);
1417 radeon_agp_disable(rdev);
1418 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001419 if (r)
Alex Deucher2e971402014-09-12 18:00:53 -04001420 goto failed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001421 }
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001422
Christian König60a7e392011-09-27 12:31:00 +02001423 if ((radeon_testing & 1)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001424 if (rdev->accel_working)
1425 radeon_test_moves(rdev);
1426 else
1427 DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
Michel Dänzerecc0b322009-07-21 11:23:57 +02001428 }
Christian König60a7e392011-09-27 12:31:00 +02001429 if ((radeon_testing & 2)) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001430 if (rdev->accel_working)
1431 radeon_test_syncing(rdev);
1432 else
1433 DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
Christian König60a7e392011-09-27 12:31:00 +02001434 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001435 if (radeon_benchmarking) {
Alex Deucher4a1132a2013-09-23 10:38:26 -04001436 if (rdev->accel_working)
1437 radeon_benchmark(rdev, radeon_benchmarking);
1438 else
1439 DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001440 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001441 return 0;
Alex Deucher2e971402014-09-12 18:00:53 -04001442
1443failed:
1444 if (runtime)
1445 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1446 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001447}
1448
Christian König4d8bf9a2011-10-24 14:54:54 +02001449static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1450
Alex Deucher0c195112012-07-17 14:02:33 -04001451/**
1452 * radeon_device_fini - tear down the driver
1453 *
1454 * @rdev: radeon_device pointer
1455 *
1456 * Tear down the driver info (all asics).
1457 * Called at driver shutdown.
1458 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459void radeon_device_fini(struct radeon_device *rdev)
1460{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001461 DRM_INFO("radeon: finishing device.\n");
1462 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001463 /* evict vram memory */
1464 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001465 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001466 vga_switcheroo_unregister_client(rdev->pdev);
Alex Deucher2e971402014-09-12 18:00:53 -04001467 if (rdev->flags & RADEON_IS_PX)
1468 vga_switcheroo_fini_domain_pm_ops(rdev->dev);
Dave Airliec1176d62009-10-08 14:03:05 +10001469 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -04001470 if (rdev->rio_mem)
1471 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -04001472 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001473 iounmap(rdev->rmmio);
1474 rdev->rmmio = NULL;
Alex Deucher75efdee2013-03-04 12:47:46 -05001475 if (rdev->family >= CHIP_BONAIRE)
1476 radeon_doorbell_fini(rdev);
Christian König4d8bf9a2011-10-24 14:54:54 +02001477 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001478}
1479
1480
1481/*
1482 * Suspend & resume.
1483 */
Alex Deucher0c195112012-07-17 14:02:33 -04001484/**
1485 * radeon_suspend_kms - initiate device suspend
1486 *
1487 * @pdev: drm dev pointer
1488 * @state: suspend state
1489 *
1490 * Puts the hw in the suspend state (all asics).
1491 * Returns 0 for success or an error on failure.
1492 * Called at driver suspend.
1493 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001494int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001495{
Darren Jenkins875c1862009-12-30 12:18:30 +11001496 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001497 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001498 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -04001499 int i, r;
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001500 bool force_completion = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001501
Darren Jenkins875c1862009-12-30 12:18:30 +11001502 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001503 return -ENODEV;
1504 }
Dave Airlie7473e832012-09-13 12:02:30 +10001505
Darren Jenkins875c1862009-12-30 12:18:30 +11001506 rdev = dev->dev_private;
1507
Dave Airlie5bcf7192010-12-07 09:20:40 +10001508 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001509 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001510
Seth Forshee86698c22012-01-31 19:06:25 -06001511 drm_kms_helper_poll_disable(dev);
1512
Alex Deucherd8dcaa12010-06-02 12:08:41 -04001513 /* turn off display hw */
1514 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1515 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1516 }
1517
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518 /* unpin the front buffers */
1519 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07001520 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +01001521 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001522
1523 if (rfb == NULL || rfb->obj == NULL) {
1524 continue;
1525 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +01001526 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +00001527 /* don't unpin kernel fb objects */
1528 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001529 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +00001530 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +01001531 radeon_bo_unpin(robj);
1532 radeon_bo_unreserve(robj);
1533 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001534 }
1535 }
1536 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001537 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +02001538
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001539 /* wait for gpu to finish processing current batch */
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001540 for (i = 0; i < RADEON_NUM_RINGS; i++) {
Christian König37615522014-02-18 15:58:31 +01001541 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -05001542 if (r) {
1543 /* delay GPU reset to resume */
1544 force_completion = true;
1545 }
1546 }
1547 if (force_completion) {
1548 radeon_fence_driver_force_completion(rdev);
1549 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001550
Yang Zhaof657c2a2009-09-15 12:21:01 +10001551 radeon_save_bios_scratch_regs(rdev);
1552
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001553 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -05001554 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001555 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +01001556 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001557
Jerome Glisse10b06122010-05-21 18:48:54 +02001558 radeon_agp_suspend(rdev);
1559
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001560 pci_save_state(dev->pdev);
Dave Airlie7473e832012-09-13 12:02:30 +10001561 if (suspend) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562 /* Shut down the device */
1563 pci_disable_device(dev->pdev);
1564 pci_set_power_state(dev->pdev, PCI_D3hot);
1565 }
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001566
1567 if (fbcon) {
1568 console_lock();
1569 radeon_fbdev_set_suspend(rdev, 1);
1570 console_unlock();
1571 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001572 return 0;
1573}
1574
Alex Deucher0c195112012-07-17 14:02:33 -04001575/**
1576 * radeon_resume_kms - initiate device resume
1577 *
1578 * @pdev: drm dev pointer
1579 *
1580 * Bring the hw back to operating state (all asics).
1581 * Returns 0 for success or an error on failure.
1582 * Called at driver resume.
1583 */
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001584int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001585{
Cedric Godin09bdf592010-06-11 14:40:56 -04001586 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001587 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +02001588 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001589
Dave Airlie5bcf7192010-12-07 09:20:40 +10001590 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001591 return 0;
1592
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001593 if (fbcon) {
1594 console_lock();
1595 }
Dave Airlie7473e832012-09-13 12:02:30 +10001596 if (resume) {
1597 pci_set_power_state(dev->pdev, PCI_D0);
1598 pci_restore_state(dev->pdev);
1599 if (pci_enable_device(dev->pdev)) {
Dave Airlie10ebc0b2012-09-17 14:40:31 +10001600 if (fbcon)
1601 console_unlock();
Dave Airlie7473e832012-09-13 12:02:30 +10001602 return -1;
1603 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604 }
Dave Airlie0ebf1712009-11-05 15:39:10 +10001605 /* resume AGP if in use */
1606 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +02001607 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +02001608
1609 r = radeon_ib_ring_tests(rdev);
1610 if (r)
1611 DRM_ERROR("ib ring test failed (%d).\n", r);
1612
Alex Deucherbc6a6292014-02-25 12:01:28 -05001613 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001614 /* do dpm late init */
1615 r = radeon_pm_late_init(rdev);
1616 if (r) {
1617 rdev->pm.dpm_enabled = false;
1618 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1619 }
Alex Deucherbc6a6292014-02-25 12:01:28 -05001620 } else {
1621 /* resume old pm late */
1622 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001623 }
1624
Yang Zhaof657c2a2009-09-15 12:21:01 +10001625 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -04001626
Alex Deucher3fa47d92012-01-20 14:56:39 -05001627 /* init dig PHYs, disp eng pll */
1628 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -04001629 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -04001630 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucherbced76f2012-09-14 09:45:50 -04001631 /* turn on the BL */
1632 if (rdev->mode_info.bl_encoder) {
1633 u8 bl_level = radeon_get_backlight_level(rdev,
1634 rdev->mode_info.bl_encoder);
1635 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1636 bl_level);
1637 }
Alex Deucher3fa47d92012-01-20 14:56:39 -05001638 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05001639 /* reset hpd state */
1640 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001641 /* blat the mode back in */
Dave Airlieec9954f2014-03-27 14:09:19 +10001642 if (fbcon) {
1643 drm_helper_resume_force_mode(dev);
1644 /* turn on display hw */
1645 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1646 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1647 }
Alex Deuchera93f3442010-12-20 11:22:29 -05001648 }
Seth Forshee86698c22012-01-31 19:06:25 -06001649
1650 drm_kms_helper_poll_enable(dev);
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001651
Alex Deucher3640da22014-05-30 12:40:15 -04001652 /* set the power state here in case we are a PX system or headless */
1653 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1654 radeon_pm_compute_clocks(rdev);
1655
Daniel Vetter18ee37a2014-05-30 16:41:23 +02001656 if (fbcon) {
1657 radeon_fbdev_set_suspend(rdev, 0);
1658 console_unlock();
1659 }
1660
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001661 return 0;
1662}
1663
Alex Deucher0c195112012-07-17 14:02:33 -04001664/**
1665 * radeon_gpu_reset - reset the asic
1666 *
1667 * @rdev: radeon device pointer
1668 *
1669 * Attempt the reset the GPU if it has hung (all asics).
1670 * Returns 0 for success or an error on failure.
1671 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001672int radeon_gpu_reset(struct radeon_device *rdev)
1673{
Christian König55d7c222012-07-09 11:52:44 +02001674 unsigned ring_sizes[RADEON_NUM_RINGS];
1675 uint32_t *ring_data[RADEON_NUM_RINGS];
1676
1677 bool saved = false;
1678
1679 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001680 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001681
Jerome Glissedee53e72012-07-02 12:45:19 -04001682 down_write(&rdev->exclusive_lock);
Christian Königf9eaf9a2013-10-29 20:14:47 +01001683
1684 if (!rdev->needs_reset) {
1685 up_write(&rdev->exclusive_lock);
1686 return 0;
1687 }
1688
1689 rdev->needs_reset = false;
1690
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001691 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001692 /* block TTM */
1693 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001694 radeon_suspend(rdev);
Alex Deucher73ef0e02014-08-18 16:51:46 -04001695 radeon_hpd_fini(rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001696
Christian König55d7c222012-07-09 11:52:44 +02001697 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1698 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1699 &ring_data[i]);
1700 if (ring_sizes[i]) {
1701 saved = true;
1702 dev_info(rdev->dev, "Saved %d dwords of commands "
1703 "on ring %d.\n", ring_sizes[i], i);
1704 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001705 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001706
Christian König55d7c222012-07-09 11:52:44 +02001707retry:
1708 r = radeon_asic_reset(rdev);
1709 if (!r) {
1710 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1711 radeon_resume(rdev);
1712 }
1713
1714 radeon_restore_bios_scratch_regs(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001715
1716 if (!r) {
1717 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1718 radeon_ring_restore(rdev, &rdev->ring[i],
1719 ring_sizes[i], ring_data[i]);
Christian Königf54b3502012-08-29 13:24:15 +02001720 ring_sizes[i] = 0;
1721 ring_data[i] = NULL;
Christian König55d7c222012-07-09 11:52:44 +02001722 }
1723
1724 r = radeon_ib_ring_tests(rdev);
1725 if (r) {
1726 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1727 if (saved) {
Christian Königf54b3502012-08-29 13:24:15 +02001728 saved = false;
Christian König55d7c222012-07-09 11:52:44 +02001729 radeon_suspend(rdev);
1730 goto retry;
1731 }
1732 }
1733 } else {
Jerome Glisse76903b92012-12-17 10:29:06 -05001734 radeon_fence_driver_force_completion(rdev);
Christian König55d7c222012-07-09 11:52:44 +02001735 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1736 kfree(ring_data[i]);
1737 }
1738 }
1739
Alex Deucherc940b442014-08-18 11:57:28 -04001740 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1741 /* do dpm late init */
1742 r = radeon_pm_late_init(rdev);
1743 if (r) {
1744 rdev->pm.dpm_enabled = false;
1745 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1746 }
1747 } else {
1748 /* resume old pm late */
1749 radeon_pm_resume(rdev);
1750 }
1751
Alex Deucher73ef0e02014-08-18 16:51:46 -04001752 /* init dig PHYs, disp eng pll */
1753 if (rdev->is_atom_bios) {
1754 radeon_atom_encoder_init(rdev);
1755 radeon_atom_disp_eng_pll_init(rdev);
1756 /* turn on the BL */
1757 if (rdev->mode_info.bl_encoder) {
1758 u8 bl_level = radeon_get_backlight_level(rdev,
1759 rdev->mode_info.bl_encoder);
1760 radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1761 bl_level);
1762 }
1763 }
1764 /* reset hpd state */
1765 radeon_hpd_init(rdev);
1766
Jerome Glissed3493572012-12-14 16:20:46 -05001767 drm_helper_resume_force_mode(rdev->ddev);
1768
Alex Deucherc940b442014-08-18 11:57:28 -04001769 /* set the power state here in case we are a PX system or headless */
1770 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1771 radeon_pm_compute_clocks(rdev);
1772
Christian König55d7c222012-07-09 11:52:44 +02001773 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001774 if (r) {
1775 /* bad news, how to tell it to userspace ? */
1776 dev_info(rdev->dev, "GPU reset failed\n");
1777 }
1778
Jerome Glissedee53e72012-07-02 12:45:19 -04001779 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001780 return r;
1781}
1782
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001783
1784/*
1785 * Debugfs
1786 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001787int radeon_debugfs_add_files(struct radeon_device *rdev,
1788 struct drm_info_list *files,
1789 unsigned nfiles)
1790{
1791 unsigned i;
1792
Christian König4d8bf9a2011-10-24 14:54:54 +02001793 for (i = 0; i < rdev->debugfs_count; i++) {
1794 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001795 /* Already registered */
1796 return 0;
1797 }
1798 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001799
Christian König4d8bf9a2011-10-24 14:54:54 +02001800 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001801 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1802 DRM_ERROR("Reached maximum number of debugfs components.\n");
1803 DRM_ERROR("Report so we increase "
1804 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001805 return -EINVAL;
1806 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001807 rdev->debugfs[rdev->debugfs_count].files = files;
1808 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1809 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001810#if defined(CONFIG_DEBUG_FS)
1811 drm_debugfs_create_files(files, nfiles,
1812 rdev->ddev->control->debugfs_root,
1813 rdev->ddev->control);
1814 drm_debugfs_create_files(files, nfiles,
1815 rdev->ddev->primary->debugfs_root,
1816 rdev->ddev->primary);
1817#endif
1818 return 0;
1819}
1820
Christian König4d8bf9a2011-10-24 14:54:54 +02001821static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1822{
1823#if defined(CONFIG_DEBUG_FS)
1824 unsigned i;
1825
1826 for (i = 0; i < rdev->debugfs_count; i++) {
1827 drm_debugfs_remove_files(rdev->debugfs[i].files,
1828 rdev->debugfs[i].num_files,
1829 rdev->ddev->control);
1830 drm_debugfs_remove_files(rdev->debugfs[i].files,
1831 rdev->debugfs[i].num_files,
1832 rdev->ddev->primary);
1833 }
1834#endif
1835}
1836
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001837#if defined(CONFIG_DEBUG_FS)
1838int radeon_debugfs_init(struct drm_minor *minor)
1839{
1840 return 0;
1841}
1842
1843void radeon_debugfs_cleanup(struct drm_minor *minor)
1844{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001845}
1846#endif