blob: a9158858f54cd3a2e10739c8d5c81e104018ef94 [file] [log] [blame]
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01001/*
2 * ACPI support for Intel Lynxpoint LPSS.
3 *
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +01004 * Copyright (C) 2013, Intel Corporation
Rafael J. Wysockif58b0822013-03-06 23:46:20 +01005 * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/acpi.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010014#include <linux/clkdev.h>
15#include <linux/clk-provider.h>
16#include <linux/err.h>
17#include <linux/io.h>
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010018#include <linux/mutex.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010019#include <linux/platform_device.h>
20#include <linux/platform_data/clk-lpss.h>
Tomeu Vizoso989561d2016-01-07 16:46:13 +010021#include <linux/pm_domain.h>
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010022#include <linux/pm_runtime.h>
Heikki Krogerusc78b0832014-05-23 16:15:09 +030023#include <linux/delay.h>
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010024
25#include "internal.h"
26
27ACPI_MODULE_NAME("acpi_lpss");
28
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +020029#ifdef CONFIG_X86_INTEL_LPSS
30
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010031#include <asm/cpu_device_id.h>
Dave Hansen4626d842016-06-02 17:19:46 -070032#include <asm/intel-family.h>
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010033#include <asm/iosf_mbi.h>
34#include <asm/pmc_atom.h>
35
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +020036#define LPSS_ADDR(desc) ((unsigned long)&desc)
37
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010038#define LPSS_CLK_SIZE 0x04
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010039#define LPSS_LTR_SIZE 0x18
40
41/* Offsets relative to LPSS_PRIVATE_OFFSET */
Heikki Krogerused3a8722014-05-19 14:42:07 +030042#define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
Mika Westerberg765bdd42014-06-17 14:33:39 +030043#define LPSS_RESETS 0x04
44#define LPSS_RESETS_RESET_FUNC BIT(0)
45#define LPSS_RESETS_RESET_APB BIT(1)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010046#define LPSS_GENERAL 0x08
47#define LPSS_GENERAL_LTR_MODE_SW BIT(2)
Heikki Krogerus088f1fd2013-10-09 09:49:20 +030048#define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010049#define LPSS_SW_LTR 0x10
50#define LPSS_AUTO_LTR 0x14
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +010051#define LPSS_LTR_SNOOP_REQ BIT(15)
52#define LPSS_LTR_SNOOP_MASK 0x0000FFFF
53#define LPSS_LTR_SNOOP_LAT_1US 0x800
54#define LPSS_LTR_SNOOP_LAT_32US 0xC00
55#define LPSS_LTR_SNOOP_LAT_SHIFT 5
56#define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
57#define LPSS_LTR_MAX_VAL 0x3FF
Heikki Krogerus06d86412013-06-17 13:25:46 +030058#define LPSS_TX_INT 0x20
59#define LPSS_TX_INT_MASK BIT(1)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010060
Heikki Krogerusc78b0832014-05-23 16:15:09 +030061#define LPSS_PRV_REG_COUNT 9
62
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030063/* LPSS Flags */
64#define LPSS_CLK BIT(0)
65#define LPSS_CLK_GATE BIT(1)
66#define LPSS_CLK_DIVIDER BIT(2)
67#define LPSS_LTR BIT(3)
68#define LPSS_SAVE_CTX BIT(4)
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +053069#define LPSS_NO_D3_DELAY BIT(5)
Mika Westerbergf6272172013-05-13 12:42:44 +000070
Heikki Krogerus06d86412013-06-17 13:25:46 +030071struct lpss_private_data;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010072
73struct lpss_device_desc {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +030074 unsigned int flags;
Heikki Krogerusfcf07892015-03-06 15:48:38 +020075 const char *clk_con_id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +010076 unsigned int prv_offset;
Mika Westerberg958c4eb2013-06-18 16:51:35 +030077 size_t prv_size_override;
Heikki Krogerusa5565cf2016-08-23 11:33:27 +030078 struct property_entry *properties;
Heikki Krogerus06d86412013-06-17 13:25:46 +030079 void (*setup)(struct lpss_private_data *pdata);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010080};
81
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010082static const struct lpss_device_desc lpss_dma_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +010083 .flags = LPSS_CLK,
Rafael J. Wysockib59cc202013-05-08 11:55:49 +030084};
85
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010086struct lpss_private_data {
87 void __iomem *mmio_base;
88 resource_size_t mmio_size;
Heikki Krogerus03f09f72014-09-02 10:55:09 +030089 unsigned int fixed_clk_rate;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010090 struct clk *clk;
91 const struct lpss_device_desc *dev_desc;
Heikki Krogerusc78b0832014-05-23 16:15:09 +030092 u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
Rafael J. Wysockif58b0822013-03-06 23:46:20 +010093};
94
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +010095/* LPSS run time quirks */
96static unsigned int lpss_quirks;
97
98/*
99 * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
100 *
Andy Shevchenkofa9e93b2015-12-21 22:31:09 +0200101 * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100102 * it can be powered off automatically whenever the last LPSS device goes down.
103 * In case of no power any access to the DMA controller will hang the system.
104 * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
105 * well as on ASuS T100TA transformer.
106 *
107 * This quirk overrides power state of entire LPSS island to keep DMA powered
108 * on whenever we have at least one other device in use.
109 */
110#define LPSS_QUIRK_ALWAYS_POWER_ON BIT(0)
111
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300112/* UART Component Parameter Register */
113#define LPSS_UART_CPR 0xF4
114#define LPSS_UART_CPR_AFCE BIT(4)
115
Heikki Krogerus06d86412013-06-17 13:25:46 +0300116static void lpss_uart_setup(struct lpss_private_data *pdata)
117{
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300118 unsigned int offset;
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300119 u32 val;
Heikki Krogerus06d86412013-06-17 13:25:46 +0300120
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300121 offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300122 val = readl(pdata->mmio_base + offset);
123 writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
Heikki Krogerus088f1fd2013-10-09 09:49:20 +0300124
Heikki Krogerus1f47a772014-09-11 15:19:33 +0300125 val = readl(pdata->mmio_base + LPSS_UART_CPR);
126 if (!(val & LPSS_UART_CPR_AFCE)) {
127 offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
128 val = readl(pdata->mmio_base + offset);
129 val |= LPSS_GENERAL_UART_RTS_OVRD;
130 writel(val, pdata->mmio_base + offset);
131 }
Heikki Krogerus06d86412013-06-17 13:25:46 +0300132}
133
Mika Westerberg30957942015-02-18 13:50:17 +0200134static void lpss_deassert_reset(struct lpss_private_data *pdata)
Mika Westerberg765bdd42014-06-17 14:33:39 +0300135{
136 unsigned int offset;
137 u32 val;
138
139 offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
140 val = readl(pdata->mmio_base + offset);
141 val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
142 writel(val, pdata->mmio_base + offset);
Mika Westerberg30957942015-02-18 13:50:17 +0200143}
144
145#define LPSS_I2C_ENABLE 0x6c
146
147static void byt_i2c_setup(struct lpss_private_data *pdata)
148{
149 lpss_deassert_reset(pdata);
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300150
151 if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
152 pdata->fixed_clk_rate = 133000000;
Mika Westerberg3293c7b2015-02-18 13:50:16 +0200153
154 writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
Mika Westerberg765bdd42014-06-17 14:33:39 +0300155}
156
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200157static const struct lpss_device_desc lpt_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300158 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100159 .prv_offset = 0x800,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300160};
161
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200162static const struct lpss_device_desc lpt_i2c_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300163 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
Heikki Krogerused3a8722014-05-19 14:42:07 +0300164 .prv_offset = 0x800,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100165};
166
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300167static struct property_entry uart_properties[] = {
168 PROPERTY_ENTRY_U32("reg-io-width", 4),
169 PROPERTY_ENTRY_U32("reg-shift", 2),
170 PROPERTY_ENTRY_BOOL("snps,uart-16550-compatible"),
171 { },
172};
173
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200174static const struct lpss_device_desc lpt_uart_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300175 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200176 .clk_con_id = "baudclk",
Heikki Krogerus06d86412013-06-17 13:25:46 +0300177 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300178 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300179 .properties = uart_properties,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100180};
181
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200182static const struct lpss_device_desc lpt_sdio_dev_desc = {
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300183 .flags = LPSS_LTR,
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100184 .prv_offset = 0x1000,
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300185 .prv_size_override = 0x1018,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800186};
187
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200188static const struct lpss_device_desc byt_pwm_dev_desc = {
Heikki Krogerus3f56bf32014-09-02 10:55:10 +0300189 .flags = LPSS_SAVE_CTX,
Hans de Goede51b39382018-04-26 14:10:24 +0200190 .prv_offset = 0x800,
Chew, Chiau Eee1c74812014-02-19 02:24:29 +0800191};
192
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530193static const struct lpss_device_desc bsw_pwm_dev_desc = {
194 .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
Hans de Goede51b39382018-04-26 14:10:24 +0200195 .prv_offset = 0x800,
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530196};
197
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200198static const struct lpss_device_desc byt_uart_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100199 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200200 .clk_con_id = "baudclk",
Mika Westerbergf6272172013-05-13 12:42:44 +0000201 .prv_offset = 0x800,
Heikki Krogerus06d86412013-06-17 13:25:46 +0300202 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300203 .properties = uart_properties,
Mika Westerbergf6272172013-05-13 12:42:44 +0000204};
205
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530206static const struct lpss_device_desc bsw_uart_dev_desc = {
207 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
208 | LPSS_NO_D3_DELAY,
209 .clk_con_id = "baudclk",
210 .prv_offset = 0x800,
211 .setup = lpss_uart_setup,
Heikki Krogerusa5565cf2016-08-23 11:33:27 +0300212 .properties = uart_properties,
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530213};
214
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200215static const struct lpss_device_desc byt_spi_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100216 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000217 .prv_offset = 0x400,
Mika Westerbergf6272172013-05-13 12:42:44 +0000218};
219
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200220static const struct lpss_device_desc byt_sdio_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100221 .flags = LPSS_CLK,
Mika Westerbergf6272172013-05-13 12:42:44 +0000222};
223
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200224static const struct lpss_device_desc byt_i2c_dev_desc = {
Rafael J. Wysocki3df2da92015-02-03 14:29:43 +0100225 .flags = LPSS_CLK | LPSS_SAVE_CTX,
Mika Westerbergf6272172013-05-13 12:42:44 +0000226 .prv_offset = 0x800,
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300227 .setup = byt_i2c_setup,
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300228};
229
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530230static const struct lpss_device_desc bsw_i2c_dev_desc = {
231 .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
232 .prv_offset = 0x800,
233 .setup = byt_i2c_setup,
234};
235
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100236static const struct lpss_device_desc bsw_spi_dev_desc = {
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530237 .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
238 | LPSS_NO_D3_DELAY,
Mika Westerberg30957942015-02-18 13:50:17 +0200239 .prv_offset = 0x400,
240 .setup = lpss_deassert_reset,
241};
242
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100243#define ICPU(model) { X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }
244
245static const struct x86_cpu_id lpss_cpu_ids[] = {
Peter Zijlstra1739ba82018-08-07 10:17:27 -0700246 ICPU(INTEL_FAM6_ATOM_SILVERMONT), /* Valleyview, Bay Trail */
Dave Hansen4626d842016-06-02 17:19:46 -0700247 ICPU(INTEL_FAM6_ATOM_AIRMONT), /* Braswell, Cherry Trail */
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100248 {}
249};
250
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200251#else
252
253#define LPSS_ADDR(desc) (0UL)
254
255#endif /* CONFIG_X86_INTEL_LPSS */
256
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100257static const struct acpi_device_id acpi_lpss_device_ids[] = {
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300258 /* Generic LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200259 { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300260
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100261 /* Lynxpoint LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200262 { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
263 { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
264 { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
265 { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
266 { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
267 { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
268 { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100269 { "INT33C7", },
270
Mika Westerbergf6272172013-05-13 12:42:44 +0000271 /* BayTrail LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200272 { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
273 { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
274 { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
275 { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
276 { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
Mika Westerbergf6272172013-05-13 12:42:44 +0000277 { "INT33B2", },
Jin Yao20482d32014-05-15 18:28:46 +0300278 { "INT33FC", },
Mika Westerbergf6272172013-05-13 12:42:44 +0000279
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300280 /* Braswell LPSS devices */
Hans de Goede0b915342018-08-27 09:45:44 +0200281 { "80862286", LPSS_ADDR(lpss_dma_desc) },
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530282 { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
283 { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
Mika Westerberg30957942015-02-18 13:50:17 +0200284 { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
Hans de Goede0b915342018-08-27 09:45:44 +0200285 { "808622C0", LPSS_ADDR(lpss_dma_desc) },
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530286 { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
Alan Cox1bfbd8e2014-08-19 15:55:22 +0300287
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530288 /* Broadwell LPSS devices */
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200289 { "INT3430", LPSS_ADDR(lpt_dev_desc) },
290 { "INT3431", LPSS_ADDR(lpt_dev_desc) },
291 { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
292 { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
293 { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
294 { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
295 { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
Mika Westerberga4d97532013-11-12 11:48:19 +0200296 { "INT3437", },
297
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300298 /* Wildcat Point LPSS devices */
299 { "INT3438", LPSS_ADDR(lpt_dev_desc) },
Jie Yang43218a12014-08-01 09:06:35 +0800300
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100301 { }
302};
303
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200304#ifdef CONFIG_X86_INTEL_LPSS
305
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100306static int is_memory(struct acpi_resource *res, void *not_used)
307{
308 struct resource r;
309 return !acpi_dev_resource_memory(res, &r);
310}
311
312/* LPSS main clock device. */
313static struct platform_device *lpss_clk_dev;
314
315static inline void lpt_register_clock_device(void)
316{
317 lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
318}
319
320static int register_device_clock(struct acpi_device *adev,
321 struct lpss_private_data *pdata)
322{
323 const struct lpss_device_desc *dev_desc = pdata->dev_desc;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300324 const char *devname = dev_name(&adev->dev);
Mika Westerbergf6272172013-05-13 12:42:44 +0000325 struct clk *clk = ERR_PTR(-ENODEV);
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300326 struct lpss_clk_data *clk_data;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300327 const char *parent, *clk_name;
328 void __iomem *prv_base;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100329
330 if (!lpss_clk_dev)
331 lpt_register_clock_device();
332
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300333 clk_data = platform_get_drvdata(lpss_clk_dev);
334 if (!clk_data)
335 return -ENODEV;
Heikki Krogerusb0d00f82014-09-02 10:55:08 +0300336 clk = clk_data->clk;
Rafael J. Wysockib59cc202013-05-08 11:55:49 +0300337
338 if (!pdata->mmio_base
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100339 || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100340 return -ENODATA;
341
Mika Westerbergf6272172013-05-13 12:42:44 +0000342 parent = clk_data->name;
Heikki Krogerused3a8722014-05-19 14:42:07 +0300343 prv_base = pdata->mmio_base + dev_desc->prv_offset;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100344
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300345 if (pdata->fixed_clk_rate) {
346 clk = clk_register_fixed_rate(NULL, devname, parent, 0,
347 pdata->fixed_clk_rate);
348 goto out;
Mika Westerbergf6272172013-05-13 12:42:44 +0000349 }
350
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300351 if (dev_desc->flags & LPSS_CLK_GATE) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300352 clk = clk_register_gate(NULL, devname, parent, 0,
353 prv_base, 0, 0, NULL);
354 parent = devname;
355 }
356
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300357 if (dev_desc->flags & LPSS_CLK_DIVIDER) {
Heikki Krogerused3a8722014-05-19 14:42:07 +0300358 /* Prevent division by zero */
359 if (!readl(prv_base))
360 writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
361
362 clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
363 if (!clk_name)
364 return -ENOMEM;
365 clk = clk_register_fractional_divider(NULL, clk_name, parent,
366 0, prv_base,
367 1, 15, 16, 15, 0, NULL);
368 parent = clk_name;
369
370 clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
371 if (!clk_name) {
372 kfree(parent);
373 return -ENOMEM;
374 }
375 clk = clk_register_gate(NULL, clk_name, parent,
376 CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
377 prv_base, 31, 0, NULL);
378 kfree(parent);
379 kfree(clk_name);
Mika Westerbergf6272172013-05-13 12:42:44 +0000380 }
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300381out:
Mika Westerbergf6272172013-05-13 12:42:44 +0000382 if (IS_ERR(clk))
383 return PTR_ERR(clk);
384
Heikki Krogerused3a8722014-05-19 14:42:07 +0300385 pdata->clk = clk;
Heikki Krogerusfcf07892015-03-06 15:48:38 +0200386 clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100387 return 0;
388}
389
390static int acpi_lpss_create_device(struct acpi_device *adev,
391 const struct acpi_device_id *id)
392{
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200393 const struct lpss_device_desc *dev_desc;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100394 struct lpss_private_data *pdata;
Jiang Liu90e97822015-02-05 13:44:43 +0800395 struct resource_entry *rentry;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100396 struct list_head resource_list;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200397 struct platform_device *pdev;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100398 int ret;
399
Mathias Krauseb2687cd2015-06-13 14:26:50 +0200400 dev_desc = (const struct lpss_device_desc *)id->driver_data;
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200401 if (!dev_desc) {
Heikki Krogerus15718752016-11-03 16:21:26 +0200402 pdev = acpi_create_platform_device(adev, NULL);
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200403 return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
404 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100405 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
406 if (!pdata)
407 return -ENOMEM;
408
409 INIT_LIST_HEAD(&resource_list);
410 ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
411 if (ret < 0)
412 goto err_out;
413
414 list_for_each_entry(rentry, &resource_list, node)
Jiang Liu90e97822015-02-05 13:44:43 +0800415 if (resource_type(rentry->res) == IORESOURCE_MEM) {
Mika Westerberg958c4eb2013-06-18 16:51:35 +0300416 if (dev_desc->prv_size_override)
417 pdata->mmio_size = dev_desc->prv_size_override;
418 else
Jiang Liu90e97822015-02-05 13:44:43 +0800419 pdata->mmio_size = resource_size(rentry->res);
420 pdata->mmio_base = ioremap(rentry->res->start,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100421 pdata->mmio_size);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100422 break;
423 }
424
425 acpi_dev_free_resource_list(&resource_list);
426
Rafael J. Wysockid3e13ff2015-07-07 00:31:47 +0200427 if (!pdata->mmio_base) {
428 ret = -ENOMEM;
429 goto err_out;
430 }
431
Mika Westerbergaf65cfe2013-09-02 13:30:25 +0300432 pdata->dev_desc = dev_desc;
433
Heikki Krogerus03f09f72014-09-02 10:55:09 +0300434 if (dev_desc->setup)
435 dev_desc->setup(pdata);
436
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300437 if (dev_desc->flags & LPSS_CLK) {
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100438 ret = register_device_clock(adev, pdata);
439 if (ret) {
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200440 /* Skip the device, but continue the namespace scan. */
441 ret = 0;
442 goto err_out;
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100443 }
444 }
445
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200446 /*
447 * This works around a known issue in ACPI tables where LPSS devices
448 * have _PS0 and _PS3 without _PSC (and no power resources), so
449 * acpi_bus_init_power() will assume that the BIOS has put them into D0.
450 */
Hans de Goede3356a532018-12-08 13:59:24 +0100451 acpi_device_fix_up_power(adev);
Rafael J. Wysockib9e95fc2013-06-19 00:45:34 +0200452
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100453 adev->driver_data = pdata;
Heikki Krogerus15718752016-11-03 16:21:26 +0200454 pdev = acpi_create_platform_device(adev, dev_desc->properties);
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200455 if (!IS_ERR_OR_NULL(pdev)) {
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200456 return 1;
457 }
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100458
Rafael J. Wysocki8ce62f82014-05-25 14:38:52 +0200459 ret = PTR_ERR(pdev);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100460 adev->driver_data = NULL;
461
462 err_out:
463 kfree(pdata);
464 return ret;
465}
466
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100467static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
468{
469 return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
470}
471
472static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
473 unsigned int reg)
474{
475 writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
476}
477
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100478static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
479{
480 struct acpi_device *adev;
481 struct lpss_private_data *pdata;
482 unsigned long flags;
483 int ret;
484
485 ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
486 if (WARN_ON(ret))
487 return ret;
488
489 spin_lock_irqsave(&dev->power.lock, flags);
490 if (pm_runtime_suspended(dev)) {
491 ret = -EAGAIN;
492 goto out;
493 }
494 pdata = acpi_driver_data(adev);
495 if (WARN_ON(!pdata || !pdata->mmio_base)) {
496 ret = -ENODEV;
497 goto out;
498 }
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100499 *val = __lpss_reg_read(pdata, reg);
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100500
501 out:
502 spin_unlock_irqrestore(&dev->power.lock, flags);
503 return ret;
504}
505
506static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
507 char *buf)
508{
509 u32 ltr_value = 0;
510 unsigned int reg;
511 int ret;
512
513 reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
514 ret = lpss_reg_read(dev, reg, &ltr_value);
515 if (ret)
516 return ret;
517
518 return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
519}
520
521static ssize_t lpss_ltr_mode_show(struct device *dev,
522 struct device_attribute *attr, char *buf)
523{
524 u32 ltr_mode = 0;
525 char *outstr;
526 int ret;
527
528 ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
529 if (ret)
530 return ret;
531
532 outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
533 return sprintf(buf, "%s\n", outstr);
534}
535
536static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
537static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
538static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
539
540static struct attribute *lpss_attrs[] = {
541 &dev_attr_auto_ltr.attr,
542 &dev_attr_sw_ltr.attr,
543 &dev_attr_ltr_mode.attr,
544 NULL,
545};
546
547static struct attribute_group lpss_attr_group = {
548 .attrs = lpss_attrs,
549 .name = "lpss_ltr",
550};
551
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100552static void acpi_lpss_set_ltr(struct device *dev, s32 val)
553{
554 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
555 u32 ltr_mode, ltr_val;
556
557 ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
558 if (val < 0) {
559 if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
560 ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
561 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
562 }
563 return;
564 }
565 ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
566 if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
567 ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
568 val = LPSS_LTR_MAX_VAL;
569 } else if (val > LPSS_LTR_MAX_VAL) {
570 ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
571 val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
572 } else {
573 ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
574 }
575 ltr_val |= val;
576 __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
577 if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
578 ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
579 __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
580 }
581}
582
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300583#ifdef CONFIG_PM
584/**
585 * acpi_lpss_save_ctx() - Save the private registers of LPSS device
586 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200587 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300588 *
589 * Most LPSS devices have private registers which may loose their context when
590 * the device is powered down. acpi_lpss_save_ctx() saves those registers into
591 * prv_reg_ctx array.
592 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200593static void acpi_lpss_save_ctx(struct device *dev,
594 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300595{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300596 unsigned int i;
597
598 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
599 unsigned long offset = i * sizeof(u32);
600
601 pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
602 dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
603 pdata->prv_reg_ctx[i], offset);
604 }
605}
606
607/**
608 * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
609 * @dev: LPSS device
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200610 * @pdata: pointer to the private data of the LPSS device
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300611 *
612 * Restores the registers that were previously stored with acpi_lpss_save_ctx().
613 */
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200614static void acpi_lpss_restore_ctx(struct device *dev,
615 struct lpss_private_data *pdata)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300616{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300617 unsigned int i;
618
Andy Shevchenko02b98542015-12-04 23:49:21 +0200619 for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
620 unsigned long offset = i * sizeof(u32);
621
622 __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
623 dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
624 pdata->prv_reg_ctx[i], offset);
625 }
626}
627
628static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
629{
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300630 /*
631 * The following delay is needed or the subsequent write operations may
632 * fail. The LPSS devices are actually PCI devices and the PCI spec
633 * expects 10ms delay before the device can be accessed after D3 to D0
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530634 * transition. However some platforms like BSW does not need this delay.
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300635 */
Srinidhi Kasagarb00855a2015-08-27 21:30:55 +0530636 unsigned int delay = 10; /* default 10ms delay */
637
638 if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
639 delay = 0;
640
641 msleep(delay);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300642}
643
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200644static int acpi_lpss_activate(struct device *dev)
645{
646 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
647 int ret;
648
649 ret = acpi_dev_runtime_resume(dev);
650 if (ret)
651 return ret;
652
653 acpi_lpss_d3_to_d0_delay(pdata);
654
655 /*
656 * This is called only on ->probe() stage where a device is either in
657 * known state defined by BIOS or most likely powered off. Due to this
658 * we have to deassert reset line to be sure that ->probe() will
659 * recognize the device.
660 */
661 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
662 lpss_deassert_reset(pdata);
663
664 return 0;
665}
666
667static void acpi_lpss_dismiss(struct device *dev)
668{
669 acpi_dev_runtime_suspend(dev);
670}
671
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300672#ifdef CONFIG_PM_SLEEP
673static int acpi_lpss_suspend_late(struct device *dev)
674{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200675 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
676 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300677
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200678 ret = pm_generic_suspend_late(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300679 if (ret)
680 return ret;
681
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200682 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
683 acpi_lpss_save_ctx(dev, pdata);
684
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300685 return acpi_dev_suspend_late(dev);
686}
687
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200688static int acpi_lpss_resume_early(struct device *dev)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300689{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200690 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
691 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300692
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200693 ret = acpi_dev_resume_early(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300694 if (ret)
695 return ret;
696
Andy Shevchenko02b98542015-12-04 23:49:21 +0200697 acpi_lpss_d3_to_d0_delay(pdata);
698
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200699 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
700 acpi_lpss_restore_ctx(dev, pdata);
701
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300702 return pm_generic_resume_early(dev);
703}
704#endif /* CONFIG_PM_SLEEP */
705
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100706/* IOSF SB for LPSS island */
707#define LPSS_IOSF_UNIT_LPIOEP 0xA0
708#define LPSS_IOSF_UNIT_LPIO1 0xAB
709#define LPSS_IOSF_UNIT_LPIO2 0xAC
710
711#define LPSS_IOSF_PMCSR 0x84
712#define LPSS_PMCSR_D0 0
713#define LPSS_PMCSR_D3hot 3
714#define LPSS_PMCSR_Dx_MASK GENMASK(1, 0)
715
716#define LPSS_IOSF_GPIODEF0 0x154
717#define LPSS_GPIODEF0_DMA1_D3 BIT(2)
718#define LPSS_GPIODEF0_DMA2_D3 BIT(3)
719#define LPSS_GPIODEF0_DMA_D3_MASK GENMASK(3, 2)
720
721static DEFINE_MUTEX(lpss_iosf_mutex);
722
723static void lpss_iosf_enter_d3_state(void)
724{
725 u32 value1 = 0;
726 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
727 u32 value2 = LPSS_PMCSR_D3hot;
728 u32 mask2 = LPSS_PMCSR_Dx_MASK;
729 /*
730 * PMC provides an information about actual status of the LPSS devices.
731 * Here we read the values related to LPSS power island, i.e. LPSS
732 * devices, excluding both LPSS DMA controllers, along with SCC domain.
733 */
734 u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe;
735 int ret;
736
737 ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
738 if (ret)
739 return;
740
741 mutex_lock(&lpss_iosf_mutex);
742
743 ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
744 if (ret)
745 goto exit;
746
747 /*
748 * Get the status of entire LPSS power island per device basis.
749 * Shutdown both LPSS DMA controllers if and only if all other devices
750 * are already in D3hot.
751 */
752 pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask;
753 if (pmc_status)
754 goto exit;
755
756 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
757 LPSS_IOSF_PMCSR, value2, mask2);
758
759 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
760 LPSS_IOSF_PMCSR, value2, mask2);
761
762 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
763 LPSS_IOSF_GPIODEF0, value1, mask1);
764exit:
765 mutex_unlock(&lpss_iosf_mutex);
766}
767
768static void lpss_iosf_exit_d3_state(void)
769{
770 u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3;
771 u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK;
772 u32 value2 = LPSS_PMCSR_D0;
773 u32 mask2 = LPSS_PMCSR_Dx_MASK;
774
775 mutex_lock(&lpss_iosf_mutex);
776
777 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
778 LPSS_IOSF_GPIODEF0, value1, mask1);
779
780 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
781 LPSS_IOSF_PMCSR, value2, mask2);
782
783 iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
784 LPSS_IOSF_PMCSR, value2, mask2);
785
786 mutex_unlock(&lpss_iosf_mutex);
787}
788
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300789static int acpi_lpss_runtime_suspend(struct device *dev)
790{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200791 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
792 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300793
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200794 ret = pm_generic_runtime_suspend(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300795 if (ret)
796 return ret;
797
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200798 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
799 acpi_lpss_save_ctx(dev, pdata);
800
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100801 ret = acpi_dev_runtime_suspend(dev);
802
803 /*
804 * This call must be last in the sequence, otherwise PMC will return
805 * wrong status for devices being about to be powered off. See
806 * lpss_iosf_enter_d3_state() for further information.
807 */
808 if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
809 lpss_iosf_enter_d3_state();
810
811 return ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300812}
813
814static int acpi_lpss_runtime_resume(struct device *dev)
815{
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200816 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
817 int ret;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300818
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100819 /*
820 * This call is kept first to be in symmetry with
821 * acpi_lpss_runtime_suspend() one.
822 */
823 if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
824 lpss_iosf_exit_d3_state();
825
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200826 ret = acpi_dev_runtime_resume(dev);
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300827 if (ret)
828 return ret;
829
Andy Shevchenko02b98542015-12-04 23:49:21 +0200830 acpi_lpss_d3_to_d0_delay(pdata);
831
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200832 if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
833 acpi_lpss_restore_ctx(dev, pdata);
834
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300835 return pm_generic_runtime_resume(dev);
836}
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300837#endif /* CONFIG_PM */
838
839static struct dev_pm_domain acpi_lpss_pm_domain = {
Andy Shevchenkoc3a49cf2015-12-04 23:49:20 +0200840#ifdef CONFIG_PM
841 .activate = acpi_lpss_activate,
842 .dismiss = acpi_lpss_dismiss,
843#endif
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300844 .ops = {
Rafael J. Wysocki5de21bb92014-11-27 22:38:23 +0100845#ifdef CONFIG_PM
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300846#ifdef CONFIG_PM_SLEEP
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300847 .prepare = acpi_subsys_prepare,
Rafael J. Wysocki58a1fbb2015-10-07 00:50:24 +0200848 .complete = pm_complete_with_resume_check,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300849 .suspend = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200850 .suspend_late = acpi_lpss_suspend_late,
851 .resume_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300852 .freeze = acpi_subsys_freeze,
853 .poweroff = acpi_subsys_suspend,
Fu Zhonghuif4168b62014-09-09 16:30:06 +0200854 .poweroff_late = acpi_lpss_suspend_late,
855 .restore_early = acpi_lpss_resume_early,
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300856#endif
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300857 .runtime_suspend = acpi_lpss_runtime_suspend,
858 .runtime_resume = acpi_lpss_runtime_resume,
859#endif
860 },
861};
862
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100863static int acpi_lpss_platform_notify(struct notifier_block *nb,
864 unsigned long action, void *data)
865{
866 struct platform_device *pdev = to_platform_device(data);
867 struct lpss_private_data *pdata;
868 struct acpi_device *adev;
869 const struct acpi_device_id *id;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100870
871 id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
872 if (!id || !id->driver_data)
873 return 0;
874
875 if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
876 return 0;
877
878 pdata = acpi_driver_data(adev);
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200879 if (!pdata)
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100880 return 0;
881
Andy Shevchenkocb39dcd2014-11-05 18:34:45 +0200882 if (pdata->mmio_base &&
883 pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100884 dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
885 return 0;
886 }
887
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300888 switch (action) {
Andy Shevchenkode16d552015-12-04 23:49:19 +0200889 case BUS_NOTIFY_BIND_DRIVER:
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100890 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200891 break;
Andy Shevchenkode16d552015-12-04 23:49:19 +0200892 case BUS_NOTIFY_DRIVER_NOT_BOUND:
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200893 case BUS_NOTIFY_UNBOUND_DRIVER:
Andy Shevchenko5be6ada2016-02-01 16:17:38 +0200894 dev_pm_domain_set(&pdev->dev, NULL);
Andy Shevchenkob5f88dd2015-12-04 23:49:18 +0200895 break;
896 case BUS_NOTIFY_ADD_DEVICE:
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100897 dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300898 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300899 return sysfs_create_group(&pdev->dev.kobj,
900 &lpss_attr_group);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200901 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300902 case BUS_NOTIFY_DEL_DEVICE:
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300903 if (pdata->dev_desc->flags & LPSS_LTR)
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300904 sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
Tomeu Vizoso989561d2016-01-07 16:46:13 +0100905 dev_pm_domain_set(&pdev->dev, NULL);
Andy Shevchenko01ac1702014-11-05 18:34:46 +0200906 break;
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300907 default:
908 break;
909 }
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100910
Heikki Krogerusc78b0832014-05-23 16:15:09 +0300911 return 0;
Rafael J. Wysocki2e0f8822013-03-06 23:46:28 +0100912}
913
914static struct notifier_block acpi_lpss_nb = {
915 .notifier_call = acpi_lpss_platform_notify,
916};
917
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100918static void acpi_lpss_bind(struct device *dev)
919{
920 struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
921
Heikki Krogerusff8c1af2014-09-02 10:55:07 +0300922 if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100923 return;
924
925 if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
926 dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
927 else
928 dev_err(dev, "MMIO size insufficient to access LTR\n");
929}
930
931static void acpi_lpss_unbind(struct device *dev)
932{
933 dev->power.set_latency_tolerance = NULL;
934}
935
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100936static struct acpi_scan_handler lpss_handler = {
937 .ids = acpi_lpss_device_ids,
938 .attach = acpi_lpss_create_device,
Rafael J. Wysocki1a8f8352014-02-11 00:35:53 +0100939 .bind = acpi_lpss_bind,
940 .unbind = acpi_lpss_unbind,
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100941};
942
943void __init acpi_lpss_init(void)
944{
Andy Shevchenkoeebb3e82015-12-12 02:45:06 +0100945 const struct x86_cpu_id *id;
946 int ret;
947
948 ret = lpt_clk_init();
949 if (ret)
950 return;
951
952 id = x86_match_cpu(lpss_cpu_ids);
953 if (id)
954 lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;
955
956 bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
957 acpi_scan_add_handler(&lpss_handler);
Rafael J. Wysockif58b0822013-03-06 23:46:20 +0100958}
Rafael J. Wysockid6ddaaa2014-05-30 14:34:05 +0200959
960#else
961
962static struct acpi_scan_handler lpss_handler = {
963 .ids = acpi_lpss_device_ids,
964};
965
966void __init acpi_lpss_init(void)
967{
968 acpi_scan_add_handler(&lpss_handler);
969}
970
971#endif /* CONFIG_X86_INTEL_LPSS */