blob: 2abd5fa8a6972d2a435735c6419f750fbb37b567 [file] [log] [blame]
Paul Walmsleyc0718df2011-03-10 22:17:45 -07001/*
2 * OMAP4 Voltage Controller (VC) data
3 *
4 * Copyright (C) 2007, 2010 Texas Instruments, Inc.
5 * Rajendra Nayak <rnayak@ti.com>
6 * Lesly A M <x0080970@ti.com>
7 * Thara Gopinath <thara@ti.com>
8 *
9 * Copyright (C) 2008, 2011 Nokia Corporation
10 * Kalle Jokiniemi
11 * Paul Walmsley
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17#include <linux/io.h>
18#include <linux/err.h>
19#include <linux/init.h>
20
Tony Lindgren4e653312011-11-10 22:45:17 +010021#include "common.h"
Paul Walmsleyc0718df2011-03-10 22:17:45 -070022
23#include "prm44xx.h"
24#include "prm-regbits-44xx.h"
25#include "voltage.h"
26
27#include "vc.h"
28
29/*
30 * VC data common to 44xx chips
31 * XXX This stuff presumably belongs in the vc3xxx.c or vc.c file.
32 */
Kevin Hilmand84adcf2011-03-22 16:14:57 -070033static const struct omap_vc_common omap4_vc_common = {
Paul Walmsleyc0718df2011-03-10 22:17:45 -070034 .bypass_val_reg = OMAP4_PRM_VC_VAL_BYPASS_OFFSET,
35 .data_shift = OMAP4430_DATA_SHIFT,
36 .slaveaddr_shift = OMAP4430_SLAVEADDR_SHIFT,
37 .regaddr_shift = OMAP4430_REGADDR_SHIFT,
38 .valid = OMAP4430_VALID_MASK,
39 .cmd_on_shift = OMAP4430_ON_SHIFT,
40 .cmd_on_mask = OMAP4430_ON_MASK,
41 .cmd_onlp_shift = OMAP4430_ONLP_SHIFT,
42 .cmd_ret_shift = OMAP4430_RET_SHIFT,
43 .cmd_off_shift = OMAP4430_OFF_SHIFT,
Kevin Hilmanf5395482011-03-30 16:36:30 -070044 .i2c_cfg_reg = OMAP4_PRM_VC_CFG_I2C_MODE_OFFSET,
Tony Lindgren102bcb62015-05-04 08:54:41 -070045 .i2c_cfg_clear_mask = OMAP4430_SRMODEEN_MASK | OMAP4430_HSMODEEN_MASK,
Kevin Hilmanf5395482011-03-30 16:36:30 -070046 .i2c_cfg_hsen_mask = OMAP4430_HSMODEEN_MASK,
47 .i2c_mcode_mask = OMAP4430_HSMCODE_MASK,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070048};
49
50/* VC instance data for each controllable voltage line */
Kevin Hilmand84adcf2011-03-22 16:14:57 -070051struct omap_vc_channel omap4_vc_mpu = {
Kevin Hilman8abc0b52011-06-02 17:28:13 -070052 .flags = OMAP_VC_CHANNEL_DEFAULT | OMAP_VC_CHANNEL_CFG_MUTANT,
Kevin Hilmand84adcf2011-03-22 16:14:57 -070053 .common = &omap4_vc_common,
Kevin Hilman5876c942011-07-20 16:35:46 -070054 .smps_sa_reg = OMAP4_PRM_VC_SMPS_SA_OFFSET,
55 .smps_volra_reg = OMAP4_PRM_VC_VAL_SMPS_RA_VOL_OFFSET,
56 .smps_cmdra_reg = OMAP4_PRM_VC_VAL_SMPS_RA_CMD_OFFSET,
57 .cfg_channel_reg = OMAP4_PRM_VC_CFG_CHANNEL_OFFSET,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070058 .cmdval_reg = OMAP4_PRM_VC_VAL_CMD_VDD_MPU_L_OFFSET,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070059 .smps_sa_mask = OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_MASK,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070060 .smps_volra_mask = OMAP4430_VOLRA_VDD_MPU_L_MASK,
Kevin Hilmane4e021c2011-06-09 11:01:55 -070061 .smps_cmdra_mask = OMAP4430_CMDRA_VDD_MPU_L_MASK,
Kevin Hilman24d31942011-03-29 15:57:16 -070062 .cfg_channel_sa_shift = OMAP4430_SA_VDD_MPU_L_SHIFT,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070063};
64
Kevin Hilmand84adcf2011-03-22 16:14:57 -070065struct omap_vc_channel omap4_vc_iva = {
66 .common = &omap4_vc_common,
Kevin Hilman5876c942011-07-20 16:35:46 -070067 .smps_sa_reg = OMAP4_PRM_VC_SMPS_SA_OFFSET,
68 .smps_volra_reg = OMAP4_PRM_VC_VAL_SMPS_RA_VOL_OFFSET,
69 .smps_cmdra_reg = OMAP4_PRM_VC_VAL_SMPS_RA_CMD_OFFSET,
70 .cfg_channel_reg = OMAP4_PRM_VC_CFG_CHANNEL_OFFSET,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070071 .cmdval_reg = OMAP4_PRM_VC_VAL_CMD_VDD_IVA_L_OFFSET,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070072 .smps_sa_mask = OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_MASK,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070073 .smps_volra_mask = OMAP4430_VOLRA_VDD_IVA_L_MASK,
Kevin Hilmane4e021c2011-06-09 11:01:55 -070074 .smps_cmdra_mask = OMAP4430_CMDRA_VDD_IVA_L_MASK,
Kevin Hilman24d31942011-03-29 15:57:16 -070075 .cfg_channel_sa_shift = OMAP4430_SA_VDD_IVA_L_SHIFT,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070076};
77
Kevin Hilmand84adcf2011-03-22 16:14:57 -070078struct omap_vc_channel omap4_vc_core = {
79 .common = &omap4_vc_common,
Kevin Hilman5876c942011-07-20 16:35:46 -070080 .smps_sa_reg = OMAP4_PRM_VC_SMPS_SA_OFFSET,
81 .smps_volra_reg = OMAP4_PRM_VC_VAL_SMPS_RA_VOL_OFFSET,
82 .smps_cmdra_reg = OMAP4_PRM_VC_VAL_SMPS_RA_CMD_OFFSET,
83 .cfg_channel_reg = OMAP4_PRM_VC_CFG_CHANNEL_OFFSET,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070084 .cmdval_reg = OMAP4_PRM_VC_VAL_CMD_VDD_CORE_L_OFFSET,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070085 .smps_sa_mask = OMAP4430_SA_VDD_CORE_L_0_6_MASK,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070086 .smps_volra_mask = OMAP4430_VOLRA_VDD_CORE_L_MASK,
Kevin Hilmane4e021c2011-06-09 11:01:55 -070087 .smps_cmdra_mask = OMAP4430_CMDRA_VDD_CORE_L_MASK,
Kevin Hilman24d31942011-03-29 15:57:16 -070088 .cfg_channel_sa_shift = OMAP4430_SA_VDD_CORE_L_SHIFT,
Paul Walmsleyc0718df2011-03-10 22:17:45 -070089};
90
Tero Kristo8b5d8c02012-09-25 19:33:35 +030091/*
92 * Voltage levels for different operating modes: on, sleep, retention and off
93 */
94#define OMAP4_ON_VOLTAGE_UV 1375000
95#define OMAP4_ONLP_VOLTAGE_UV 1375000
96#define OMAP4_RET_VOLTAGE_UV 837500
97#define OMAP4_OFF_VOLTAGE_UV 0
98
99struct omap_vc_param omap4_mpu_vc_data = {
100 .on = OMAP4_ON_VOLTAGE_UV,
101 .onlp = OMAP4_ONLP_VOLTAGE_UV,
102 .ret = OMAP4_RET_VOLTAGE_UV,
103 .off = OMAP4_OFF_VOLTAGE_UV,
104};
105
106struct omap_vc_param omap4_iva_vc_data = {
107 .on = OMAP4_ON_VOLTAGE_UV,
108 .onlp = OMAP4_ONLP_VOLTAGE_UV,
109 .ret = OMAP4_RET_VOLTAGE_UV,
110 .off = OMAP4_OFF_VOLTAGE_UV,
111};
112
113struct omap_vc_param omap4_core_vc_data = {
114 .on = OMAP4_ON_VOLTAGE_UV,
115 .onlp = OMAP4_ONLP_VOLTAGE_UV,
116 .ret = OMAP4_RET_VOLTAGE_UV,
117 .off = OMAP4_OFF_VOLTAGE_UV,
118};