blob: dde14f7bf2c32610b5d3808d38beb53ba9e1b2fa [file] [log] [blame]
Dinh Nguyen66314222012-07-18 16:07:18 -06001/*
Alan Tull44fd8c72015-06-05 08:24:52 -05002 * Copyright (C) 2012-2015 Altera Corporation
Dinh Nguyen66314222012-07-18 16:07:18 -06003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
Rob Herring0529e3152012-11-05 16:18:28 -060017#include <linux/irqchip.h>
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060018#include <linux/of_address.h>
Dinh Nguyen66314222012-07-18 16:07:18 -060019#include <linux/of_irq.h>
20#include <linux/of_platform.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070021#include <linux/reboot.h>
Dinh Nguyen66314222012-07-18 16:07:18 -060022
23#include <asm/hardware/cache-l2x0.h>
Dinh Nguyen66314222012-07-18 16:07:18 -060024#include <asm/mach/arch.h>
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060025#include <asm/mach/map.h>
Russell Kingcee9b8d2015-02-25 10:24:25 -060026#include <asm/cacheflush.h>
Dinh Nguyen66314222012-07-18 16:07:18 -060027
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060028#include "core.h"
29
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060030void __iomem *sys_manager_base_addr;
31void __iomem *rst_manager_base_addr;
Alan Tull44fd8c72015-06-05 08:24:52 -050032void __iomem *sdr_ctl_base_addr;
Dinh Nguyen3a4356c2014-10-01 05:44:48 -050033unsigned long socfpga_cpu1start_addr;
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060034
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060035void __init socfpga_sysmgr_init(void)
36{
37 struct device_node *np;
38
39 np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
Dinh Nguyend6dd7352013-02-11 17:30:33 -060040
41 if (of_property_read_u32(np, "cpu1-start-addr",
Dinh Nguyen3a4356c2014-10-01 05:44:48 -050042 (u32 *) &socfpga_cpu1start_addr))
Dinh Nguyend6dd7352013-02-11 17:30:33 -060043 pr_err("SMP: Need cpu1-start-addr in device tree.\n");
44
Russell Kingcee9b8d2015-02-25 10:24:25 -060045 /* Ensure that socfpga_cpu1start_addr is visible to other CPUs */
46 smp_wmb();
47 sync_cache_w(&socfpga_cpu1start_addr);
48
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060049 sys_manager_base_addr = of_iomap(np, 0);
50
51 np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
52 rst_manager_base_addr = of_iomap(np, 0);
Alan Tull44fd8c72015-06-05 08:24:52 -050053
54 np = of_find_compatible_node(NULL, NULL, "altr,sdr-ctl");
55 sdr_ctl_base_addr = of_iomap(np, 0);
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060056}
57
Rob Herring0529e3152012-11-05 16:18:28 -060058static void __init socfpga_init_irq(void)
Dinh Nguyen66314222012-07-18 16:07:18 -060059{
Rob Herring0529e3152012-11-05 16:18:28 -060060 irqchip_init();
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060061 socfpga_sysmgr_init();
Thor Thayer4d113832016-02-10 13:26:23 -060062 if (IS_ENABLED(CONFIG_EDAC_ALTERA_L2C))
63 socfpga_init_l2_ecc();
Thor Thayer7cc5a5d2016-02-10 13:26:24 -060064
65 if (IS_ENABLED(CONFIG_EDAC_ALTERA_OCRAM))
66 socfpga_init_ocram_ecc();
Dinh Nguyen66314222012-07-18 16:07:18 -060067}
68
Thor Thayerff6fd142016-03-21 11:01:45 -050069static void __init socfpga_arria10_init_irq(void)
70{
71 irqchip_init();
72 socfpga_sysmgr_init();
73 if (IS_ENABLED(CONFIG_EDAC_ALTERA_L2C))
74 socfpga_init_arria10_l2_ecc();
Thor Thayerc5fb04c2016-04-11 12:01:34 -050075 if (IS_ENABLED(CONFIG_EDAC_ALTERA_OCRAM))
76 socfpga_init_arria10_ocram_ecc();
Thor Thayerff6fd142016-03-21 11:01:45 -050077}
78
Robin Holt7b6d8642013-07-08 16:01:40 -070079static void socfpga_cyclone5_restart(enum reboot_mode mode, const char *cmd)
Dinh Nguyen66314222012-07-18 16:07:18 -060080{
Dinh Nguyen5c04b572013-04-11 10:55:24 -050081 u32 temp;
82
83 temp = readl(rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
84
Robin Holt7b6d8642013-07-08 16:01:40 -070085 if (mode == REBOOT_HARD)
Dinh Nguyen5c04b572013-04-11 10:55:24 -050086 temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
87 else
88 temp |= RSTMGR_CTRL_SWWARMRSTREQ;
89 writel(temp, rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
Dinh Nguyen66314222012-07-18 16:07:18 -060090}
91
Dinh Nguyencd871d52015-07-20 11:23:13 -050092static void socfpga_arria10_restart(enum reboot_mode mode, const char *cmd)
93{
94 u32 temp;
95
96 temp = readl(rst_manager_base_addr + SOCFPGA_A10_RSTMGR_CTRL);
97
98 if (mode == REBOOT_HARD)
99 temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
100 else
101 temp |= RSTMGR_CTRL_SWWARMRSTREQ;
102 writel(temp, rst_manager_base_addr + SOCFPGA_A10_RSTMGR_CTRL);
103}
104
Dinh Nguyen66314222012-07-18 16:07:18 -0600105static const char *altera_dt_match[] = {
106 "altr,socfpga",
Dinh Nguyen66314222012-07-18 16:07:18 -0600107 NULL
108};
109
110DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
Russell King8b5c18f2014-04-28 15:55:59 +0100111 .l2c_aux_val = 0,
112 .l2c_aux_mask = ~0,
Rob Herring0529e3152012-11-05 16:18:28 -0600113 .init_irq = socfpga_init_irq,
Dinh Nguyen66314222012-07-18 16:07:18 -0600114 .restart = socfpga_cyclone5_restart,
115 .dt_compat = altera_dt_match,
116MACHINE_END
Dinh Nguyencd871d52015-07-20 11:23:13 -0500117
118static const char *altera_a10_dt_match[] = {
119 "altr,socfpga-arria10",
120 NULL
121};
122
123DT_MACHINE_START(SOCFPGA_A10, "Altera SOCFPGA Arria10")
124 .l2c_aux_val = 0,
125 .l2c_aux_mask = ~0,
Thor Thayerff6fd142016-03-21 11:01:45 -0500126 .init_irq = socfpga_arria10_init_irq,
Dinh Nguyencd871d52015-07-20 11:23:13 -0500127 .restart = socfpga_arria10_restart,
128 .dt_compat = altera_a10_dt_match,
129MACHINE_END