blob: b46ac33bc125b1c569b71676fab6e1be9b434a05 [file] [log] [blame]
Catalin Marinas9703d9d2012-03-05 11:49:27 +00001/*
2 * Based on arch/arm/kernel/setup.c
3 *
4 * Copyright (C) 1995-2001 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Al Stone37655162015-03-24 14:02:37 +000020#include <linux/acpi.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000021#include <linux/export.h>
22#include <linux/kernel.h>
23#include <linux/stddef.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/utsname.h>
27#include <linux/initrd.h>
28#include <linux/console.h>
Catalin Marinasa41dc0e2014-04-03 17:48:54 +010029#include <linux/cache.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000030#include <linux/bootmem.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000031#include <linux/screen_info.h>
32#include <linux/init.h>
33#include <linux/kexec.h>
34#include <linux/crash_dump.h>
35#include <linux/root_dev.h>
36#include <linux/cpu.h>
37#include <linux/interrupt.h>
38#include <linux/smp.h>
39#include <linux/fs.h>
40#include <linux/proc_fs.h>
41#include <linux/memblock.h>
42#include <linux/of_fdt.h>
Mark Salterf84d0272014-04-15 21:59:30 -040043#include <linux/efi.h>
Mark Rutlandbff60792015-07-31 15:46:16 +010044#include <linux/psci.h>
Laura Abbott2da280a2014-01-24 13:04:14 -080045#include <linux/dma-mapping.h>
46#include <linux/platform_device.h>
Laura Abbott4b3b1082017-01-10 13:35:49 -080047#include <linux/mm.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000048
Al Stone37655162015-03-24 14:02:37 +000049#include <asm/acpi.h>
Mark Salterbf4b5582014-04-07 15:39:52 -070050#include <asm/fixmap.h>
Mark Rutlanddf857412014-07-16 16:32:44 +010051#include <asm/cpu.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000052#include <asm/cputype.h>
53#include <asm/elf.h>
Andre Przywara930da092014-11-14 15:54:07 +000054#include <asm/cpufeature.h>
Mark Rutlande8765b22013-10-24 20:30:17 +010055#include <asm/cpu_ops.h>
Andrey Ryabinin39d114d2015-10-12 18:52:58 +030056#include <asm/kasan.h>
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070057#include <asm/numa.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000058#include <asm/sections.h>
59#include <asm/setup.h>
Javi Merino4c7aa002012-08-29 09:47:19 +010060#include <asm/smp_plat.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000061#include <asm/cacheflush.h>
62#include <asm/tlbflush.h>
63#include <asm/traps.h>
64#include <asm/memblock.h>
Mark Salterf84d0272014-04-15 21:59:30 -040065#include <asm/efi.h>
Stefano Stabellini5882bfe2015-05-06 14:13:31 +000066#include <asm/xen/hypervisor.h>
Mark Rutland9e8e8652016-01-25 11:44:58 +000067#include <asm/mmu_context.h>
Maria Yu11f1add2017-12-06 18:59:56 +080068#include <asm/system_misc.h>
Catalin Marinas9703d9d2012-03-05 11:49:27 +000069
Catalin Marinas9703d9d2012-03-05 11:49:27 +000070phys_addr_t __fdt_pointer __initdata;
71
David Collinsa1792ad2014-01-10 14:11:24 -080072unsigned int boot_reason;
73EXPORT_SYMBOL(boot_reason);
74
75unsigned int cold_boot;
76EXPORT_SYMBOL(cold_boot);
77
Trilok Soni58046822016-03-08 15:38:19 -080078const char *machine_name;
Catalin Marinas9703d9d2012-03-05 11:49:27 +000079/*
80 * Standard memory resources
81 */
82static struct resource mem_res[] = {
83 {
84 .name = "Kernel code",
85 .start = 0,
86 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +010087 .flags = IORESOURCE_SYSTEM_RAM
Catalin Marinas9703d9d2012-03-05 11:49:27 +000088 },
89 {
90 .name = "Kernel data",
91 .start = 0,
92 .end = 0,
Toshi Kani35d98e92016-01-26 21:57:22 +010093 .flags = IORESOURCE_SYSTEM_RAM
Catalin Marinas9703d9d2012-03-05 11:49:27 +000094 }
95};
96
97#define kernel_code mem_res[0]
98#define kernel_data mem_res[1]
99
Ard Biesheuvelda9c1772015-03-17 10:55:12 +0100100/*
101 * The recorded values of x0 .. x3 upon kernel entry.
102 */
103u64 __cacheline_aligned boot_args[4];
104
Will Deacon71586272013-11-05 18:10:47 +0000105void __init smp_setup_processor_id(void)
106{
Mark Rutland80708672014-11-04 10:50:16 +0000107 u64 mpidr = read_cpuid_mpidr() & MPIDR_HWID_BITMASK;
108 cpu_logical_map(0) = mpidr;
109
Will Deacon71586272013-11-05 18:10:47 +0000110 /*
111 * clear __my_cpu_offset on boot CPU to avoid hang caused by
112 * using percpu variable early, for example, lockdep will
113 * access percpu variable inside lock_release
114 */
115 set_my_cpu_offset(0);
Mark Rutland80708672014-11-04 10:50:16 +0000116 pr_info("Booting Linux on physical CPU 0x%lx\n", (unsigned long)mpidr);
Will Deacon71586272013-11-05 18:10:47 +0000117}
118
Sudeep KarkadaNagesha6e15d0e2013-10-21 13:29:42 +0100119bool arch_match_cpu_phys_id(int cpu, u64 phys_id)
120{
121 return phys_id == cpu_logical_map(cpu);
122}
123
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100124struct mpidr_hash mpidr_hash;
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100125/**
126 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
127 * level in order to build a linear index from an
128 * MPIDR value. Resulting algorithm is a collision
129 * free hash carried out through shifting and ORing
130 */
131static void __init smp_build_mpidr_hash(void)
132{
133 u32 i, affinity, fs[4], bits[4], ls;
134 u64 mask = 0;
135 /*
136 * Pre-scan the list of MPIDRS and filter out bits that do
137 * not contribute to affinity levels, ie they never toggle.
138 */
139 for_each_possible_cpu(i)
140 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
141 pr_debug("mask of set bits %#llx\n", mask);
142 /*
143 * Find and stash the last and first bit set at all affinity levels to
144 * check how many bits are required to represent them.
145 */
146 for (i = 0; i < 4; i++) {
147 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
148 /*
149 * Find the MSB bit and LSB bits position
150 * to determine how many bits are required
151 * to express the affinity level.
152 */
153 ls = fls(affinity);
154 fs[i] = affinity ? ffs(affinity) - 1 : 0;
155 bits[i] = ls - fs[i];
156 }
157 /*
158 * An index can be created from the MPIDR_EL1 by isolating the
159 * significant bits at each affinity level and by shifting
160 * them in order to compress the 32 bits values space to a
161 * compressed set of values. This is equivalent to hashing
162 * the MPIDR_EL1 through shifting and ORing. It is a collision free
163 * hash though not minimal since some levels might contain a number
164 * of CPUs that is not an exact power of 2 and their bit
165 * representation might contain holes, eg MPIDR_EL1[7:0] = {0x2, 0x80}.
166 */
167 mpidr_hash.shift_aff[0] = MPIDR_LEVEL_SHIFT(0) + fs[0];
168 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_SHIFT(1) + fs[1] - bits[0];
169 mpidr_hash.shift_aff[2] = MPIDR_LEVEL_SHIFT(2) + fs[2] -
170 (bits[1] + bits[0]);
171 mpidr_hash.shift_aff[3] = MPIDR_LEVEL_SHIFT(3) +
172 fs[3] - (bits[2] + bits[1] + bits[0]);
173 mpidr_hash.mask = mask;
174 mpidr_hash.bits = bits[3] + bits[2] + bits[1] + bits[0];
175 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] aff3[%u] mask[%#llx] bits[%u]\n",
176 mpidr_hash.shift_aff[0],
177 mpidr_hash.shift_aff[1],
178 mpidr_hash.shift_aff[2],
179 mpidr_hash.shift_aff[3],
180 mpidr_hash.mask,
181 mpidr_hash.bits);
182 /*
183 * 4x is an arbitrary value used to warn on a hash table much bigger
184 * than expected on most systems.
185 */
186 if (mpidr_hash_size() > 4 * num_possible_cpus())
187 pr_warn("Large number of MPIDR hash buckets detected\n");
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100188}
Mark Rutland137650aa2015-03-13 16:14:34 +0000189
Maria Yu11f1add2017-12-06 18:59:56 +0800190const char * __init __weak arch_read_machine_name(void)
191{
192 return of_flat_dt_get_machine_name();
193}
194
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000195static void __init setup_machine_fdt(phys_addr_t dt_phys)
196{
Ard Biesheuvel61bd93c2015-06-01 13:40:32 +0200197 void *dt_virt = fixmap_remap_fdt(dt_phys);
198
199 if (!dt_virt || !early_init_dt_scan(dt_virt)) {
200 pr_crit("\n"
201 "Error: invalid device tree blob at physical address %pa (virtual address 0x%p)\n"
202 "The dtb must be 8-byte aligned and must not exceed 2 MB in size\n"
203 "\nPlease check your bootloader.",
204 &dt_phys, dt_virt);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000205
206 while (true)
207 cpu_relax();
208 }
Will Deacon5e399772014-09-01 15:47:19 +0100209
Maria Yu11f1add2017-12-06 18:59:56 +0800210 machine_name = arch_read_machine_name();
Channagoud Kadabicb148802016-09-14 11:58:20 -0700211 if (machine_name) {
212 dump_stack_set_arch_desc("%s (DT)", machine_name);
213 pr_info("Machine: %s\n", machine_name);
214 }
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000215}
216
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000217static void __init request_standard_resources(void)
218{
219 struct memblock_region *region;
220 struct resource *res;
221
Laura Abbott4b3b1082017-01-10 13:35:49 -0800222 kernel_code.start = __pa_symbol(_text);
223 kernel_code.end = __pa_symbol(__init_begin - 1);
224 kernel_data.start = __pa_symbol(_sdata);
225 kernel_data.end = __pa_symbol(_end - 1);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000226
227 for_each_memblock(memory, region) {
228 res = alloc_bootmem_low(sizeof(*res));
AKASHI Takahiroe7cd1902016-08-22 15:55:24 +0900229 if (memblock_is_nomap(region)) {
230 res->name = "reserved";
231 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
232 } else {
233 res->name = "System RAM";
234 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
235 }
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000236 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
237 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000238
239 request_resource(&iomem_resource, res);
240
241 if (kernel_code.start >= res->start &&
242 kernel_code.end <= res->end)
243 request_resource(res, &kernel_code);
244 if (kernel_data.start >= res->start &&
245 kernel_data.end <= res->end)
246 request_resource(res, &kernel_data);
247 }
248}
249
Javi Merino4c7aa002012-08-29 09:47:19 +0100250u64 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = INVALID_HWID };
251
Laura Abbott84832d62014-08-13 14:52:53 -0700252void __init __weak init_random_pool(void) { }
253
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000254void __init setup_arch(char **cmdline_p)
255{
Suzuki K. Poulose4b998ff2015-10-19 14:24:40 +0100256 pr_info("Boot CPU: AArch64 Processor [%08x]\n", read_cpuid_id());
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000257
Michal Marekcfa88c72016-08-30 10:31:35 +0200258 sprintf(init_utsname()->machine, UTS_MACHINE);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000259 init_mm.start_code = (unsigned long) _text;
260 init_mm.end_code = (unsigned long) _etext;
261 init_mm.end_data = (unsigned long) _edata;
262 init_mm.brk = (unsigned long) _end;
263
264 *cmdline_p = boot_command_line;
265
Laura Abbottaf86e592014-11-21 21:50:42 +0000266 early_fixmap_init();
Mark Salterbf4b5582014-04-07 15:39:52 -0700267 early_ioremap_init();
Mark Salter0bf757c2014-04-07 15:39:51 -0700268
Ard Biesheuvel61bd93c2015-06-01 13:40:32 +0200269 setup_machine_fdt(__fdt_pointer);
270
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000271 parse_early_param();
272
Jon Masters7a9c43b2014-08-26 21:23:38 +0100273 /*
274 * Unmask asynchronous aborts after bringing up possible earlycon.
275 * (Report possible System Errors once we can report this occurred)
276 */
277 local_async_enable();
278
Mark Rutland86ccce82016-01-25 11:44:59 +0000279 /*
280 * TTBR0 is only used for the identity mapping at this stage. Make it
281 * point to zero page to avoid speculatively fetching new entries.
282 */
283 cpu_uninstall_idmap();
284
Shannon Zhao9b08aaa2016-04-07 20:03:28 +0800285 xen_early_init();
Mark Salterf84d0272014-04-15 21:59:30 -0400286 efi_init();
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000287 arm64_memblock_init();
288
Jon Masters38b04a72016-06-20 13:56:13 +0300289 paging_init();
290
291 acpi_table_upgrade();
292
Al Stone37655162015-03-24 14:02:37 +0000293 /* Parse the ACPI tables for possible boot-time configuration */
294 acpi_boot_table_init();
295
David Daney3194ac62016-04-08 15:50:26 -0700296 if (acpi_disabled)
297 unflatten_device_tree();
298
299 bootmem_init();
300
Andrey Ryabinin39d114d2015-10-12 18:52:58 +0300301 kasan_init();
302
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000303 request_standard_resources();
304
Ard Biesheuvel0e63ea42015-01-08 09:54:58 +0000305 early_ioremap_reset();
Mark Salterf84d0272014-04-15 21:59:30 -0400306
David Daney3194ac62016-04-08 15:50:26 -0700307 if (acpi_disabled)
Graeme Gregory7c59a3d2015-03-24 14:02:43 +0000308 psci_dt_init();
David Daney3194ac62016-04-08 15:50:26 -0700309 else
Graeme Gregory7c59a3d2015-03-24 14:02:43 +0000310 psci_acpi_init();
David Daney3194ac62016-04-08 15:50:26 -0700311
Lorenzo Pieralisi0f078332015-05-13 14:12:47 +0100312 cpu_read_bootcpu_ops();
Lorenzo Pieralisi0f078332015-05-13 14:12:47 +0100313 smp_init_cpus();
Lorenzo Pieralisi976d7d32013-05-16 10:32:09 +0100314 smp_build_mpidr_hash();
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000315
Catalin Marinasbe6383d2016-09-02 14:54:03 +0100316#ifdef CONFIG_ARM64_SW_TTBR0_PAN
317 /*
318 * Make sure init_thread_info.ttbr0 always generates translation
319 * faults in case uaccess_enable() is inadvertently called by the init
320 * thread.
321 */
Blagovest Kolenicheve06a1052018-03-15 07:11:28 -0700322 init_task.thread_info.ttbr0 = __pa_symbol(empty_zero_page);
Catalin Marinasbe6383d2016-09-02 14:54:03 +0100323#endif
324
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000325#ifdef CONFIG_VT
326#if defined(CONFIG_VGA_CONSOLE)
327 conswitchp = &vga_con;
328#elif defined(CONFIG_DUMMY_CONSOLE)
329 conswitchp = &dummy_con;
330#endif
331#endif
Ard Biesheuvelda9c1772015-03-17 10:55:12 +0100332 if (boot_args[1] || boot_args[2] || boot_args[3]) {
333 pr_err("WARNING: x1-x3 nonzero in violation of boot protocol:\n"
334 "\tx1: %016llx\n\tx2: %016llx\n\tx3: %016llx\n"
335 "This indicates a broken bootloader or old kernel\n",
336 boot_args[1], boot_args[2], boot_args[3]);
337 }
Laura Abbott84832d62014-08-13 14:52:53 -0700338
339 init_random_pool();
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000340}
341
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000342static int __init topology_init(void)
343{
344 int i;
345
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700346 for_each_online_node(i)
347 register_one_node(i);
348
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000349 for_each_possible_cpu(i) {
Mark Rutlanddf857412014-07-16 16:32:44 +0100350 struct cpu *cpu = &per_cpu(cpu_data.cpu, i);
Catalin Marinas9703d9d2012-03-05 11:49:27 +0000351 cpu->hotpluggable = 1;
352 register_cpu(cpu, i);
353 }
354
355 return 0;
356}
Shiju Mathew28942272015-05-12 13:09:08 -0400357postcore_initcall(topology_init);
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100358
359/*
360 * Dump out kernel offset information on panic.
361 */
362static int dump_kernel_offset(struct notifier_block *self, unsigned long v,
363 void *p)
364{
Alexander Popov85eef762016-12-19 16:23:06 -0800365 const unsigned long offset = kaslr_offset();
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100366
Alexander Popov85eef762016-12-19 16:23:06 -0800367 if (IS_ENABLED(CONFIG_RANDOMIZE_BASE) && offset > 0) {
368 pr_emerg("Kernel Offset: 0x%lx from 0x%lx\n",
369 offset, KIMAGE_VADDR);
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100370 } else {
371 pr_emerg("Kernel Offset: disabled\n");
372 }
373 return 0;
374}
375
376static struct notifier_block kernel_offset_notifier = {
377 .notifier_call = dump_kernel_offset
378};
379
380static int __init register_kernel_offset_dumper(void)
381{
382 atomic_notifier_chain_register(&panic_notifier_list,
383 &kernel_offset_notifier);
384 return 0;
385}
386__initcall(register_kernel_offset_dumper);
Laura Abbott2da280a2014-01-24 13:04:14 -0800387
388void arch_setup_pdev_archdata(struct platform_device *pdev)
389{
390 pdev->archdata.dma_mask = DMA_BIT_MASK(32);
391 pdev->dev.dma_mask = &pdev->archdata.dma_mask;
392}