blob: 3d860efd63b97295e9c68147493cdca52a396a4f [file] [log] [blame]
Ralf Baechle217dd112007-11-01 01:57:55 +00001/*
2 * Copyright (C) 2000, 2001 Broadcom Corporation
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 */
18#include <linux/clockchips.h>
19#include <linux/interrupt.h>
David Howellsca4d3e672010-10-07 14:08:54 +010020#include <linux/irq.h>
Ralf Baechle217dd112007-11-01 01:57:55 +000021#include <linux/percpu.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010022#include <linux/smp.h>
Ralf Baechle217dd112007-11-01 01:57:55 +000023
24#include <asm/addrspace.h>
25#include <asm/io.h>
26#include <asm/time.h>
27
28#include <asm/sibyte/sb1250.h>
29#include <asm/sibyte/sb1250_regs.h>
30#include <asm/sibyte/sb1250_int.h>
31#include <asm/sibyte/sb1250_scd.h>
32
33#define IMR_IP2_VAL K_INT_MAP_I0
34#define IMR_IP3_VAL K_INT_MAP_I1
35#define IMR_IP4_VAL K_INT_MAP_I2
36
37/*
38 * The general purpose timer ticks at 1MHz independent if
39 * the rest of the system
40 */
Viresh Kumar57e148c2015-07-06 16:41:59 +053041
42static int sibyte_shutdown(struct clock_event_device *evt)
43{
44 void __iomem *cfg;
45
46 cfg = IOADDR(A_SCD_TIMER_REGISTER(smp_processor_id(), R_SCD_TIMER_CFG));
47
48 /* Stop the timer until we actually program a shot */
49 __raw_writeq(0, cfg);
50
51 return 0;
52}
53
54static int sibyte_set_periodic(struct clock_event_device *evt)
Ralf Baechle217dd112007-11-01 01:57:55 +000055{
56 unsigned int cpu = smp_processor_id();
57 void __iomem *cfg, *init;
58
59 cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
60 init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
61
Viresh Kumar57e148c2015-07-06 16:41:59 +053062 __raw_writeq(0, cfg);
63 __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1, init);
64 __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS, cfg);
Ralf Baechle217dd112007-11-01 01:57:55 +000065
Viresh Kumar57e148c2015-07-06 16:41:59 +053066 return 0;
Ralf Baechle217dd112007-11-01 01:57:55 +000067}
68
69static int sibyte_next_event(unsigned long delta, struct clock_event_device *cd)
70{
71 unsigned int cpu = smp_processor_id();
72 void __iomem *cfg, *init;
73
74 cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
75 init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
76
Ralf Baechle8dfa741f2007-11-11 17:33:55 +000077 __raw_writeq(0, cfg);
Ralf Baechle217dd112007-11-01 01:57:55 +000078 __raw_writeq(delta - 1, init);
79 __raw_writeq(M_SCD_TIMER_ENABLE, cfg);
80
81 return 0;
82}
83
84static irqreturn_t sibyte_counter_handler(int irq, void *dev_id)
85{
86 unsigned int cpu = smp_processor_id();
87 struct clock_event_device *cd = dev_id;
88 void __iomem *cfg;
89 unsigned long tmode;
90
Viresh Kumar57e148c2015-07-06 16:41:59 +053091 if (clockevent_state_periodic(cd))
Ralf Baechle217dd112007-11-01 01:57:55 +000092 tmode = M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS;
93 else
94 tmode = 0;
95
96 /* ACK interrupt */
97 cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
98 ____raw_writeq(tmode, cfg);
99
100 cd->event_handler(cd);
101
102 return IRQ_HANDLED;
103}
104
105static DEFINE_PER_CPU(struct clock_event_device, sibyte_hpt_clockevent);
106static DEFINE_PER_CPU(struct irqaction, sibyte_hpt_irqaction);
107static DEFINE_PER_CPU(char [18], sibyte_hpt_name);
108
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000109void sb1250_clockevent_init(void)
Ralf Baechle217dd112007-11-01 01:57:55 +0000110{
111 unsigned int cpu = smp_processor_id();
112 unsigned int irq = K_INT_TIMER_0 + cpu;
113 struct irqaction *action = &per_cpu(sibyte_hpt_irqaction, cpu);
114 struct clock_event_device *cd = &per_cpu(sibyte_hpt_clockevent, cpu);
115 unsigned char *name = per_cpu(sibyte_hpt_name, cpu);
116
117 /* Only have 4 general purpose timers, and we use last one as hpt */
118 BUG_ON(cpu > 2);
119
120 sprintf(name, "sb1250-counter-%d", cpu);
121 cd->name = name;
122 cd->features = CLOCK_EVT_FEAT_PERIODIC |
123 CLOCK_EVT_FEAT_ONESHOT;
124 clockevent_set_clock(cd, V_SCD_TIMER_FREQ);
125 cd->max_delta_ns = clockevent_delta2ns(0x7fffff, cd);
Ralf Baechle62247752007-11-11 17:24:46 +0000126 cd->min_delta_ns = clockevent_delta2ns(2, cd);
Ralf Baechle217dd112007-11-01 01:57:55 +0000127 cd->rating = 200;
128 cd->irq = irq;
Rusty Russell320ab2b2008-12-13 21:20:26 +1030129 cd->cpumask = cpumask_of(cpu);
Ralf Baechle217dd112007-11-01 01:57:55 +0000130 cd->set_next_event = sibyte_next_event;
Viresh Kumar57e148c2015-07-06 16:41:59 +0530131 cd->set_state_shutdown = sibyte_shutdown;
132 cd->set_state_periodic = sibyte_set_periodic;
133 cd->set_state_oneshot = sibyte_shutdown;
Ralf Baechle217dd112007-11-01 01:57:55 +0000134 clockevents_register_device(cd);
135
136 sb1250_mask_irq(cpu, irq);
137
138 /*
139 * Map the timer interrupt to IP[4] of this cpu
140 */
141 __raw_writeq(IMR_IP4_VAL,
142 IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
143 (irq << 3)));
144
145 sb1250_unmask_irq(cpu, irq);
146
Ralf Baechle70342282013-01-22 12:59:30 +0100147 action->handler = sibyte_counter_handler;
Yong Zhang8b5690f2011-11-22 14:38:03 +0000148 action->flags = IRQF_PERCPU | IRQF_TIMER;
Ralf Baechle217dd112007-11-01 01:57:55 +0000149 action->name = name;
150 action->dev_id = cd;
Ralf Baechle07a80e42007-11-05 00:18:05 +0000151
Rusty Russell0de26522008-12-13 21:20:26 +1030152 irq_set_affinity(irq, cpumask_of(cpu));
Ralf Baechle217dd112007-11-01 01:57:55 +0000153 setup_irq(irq, action);
154}