blob: 4517aa43a8b1cc00452c946cea9777c04f13bd25 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains the routines for flushing entries from the
3 * TLB and MMU hash table.
4 *
5 * Derived from arch/ppc64/mm/init.c:
6 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
7 *
8 * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
9 * and Cort Dougan (PReP) (cort@cs.nmt.edu)
10 * Copyright (C) 1996 Paul Mackerras
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
12 * Derived from "arch/i386/mm/init.c"
13 * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
14 *
15 * Dave Engebretsen <engebret@us.ibm.com>
16 * Rework for PPC64 port.
17 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License
20 * as published by the Free Software Foundation; either version
21 * 2 of the License, or (at your option) any later version.
22 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/kernel.h>
25#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/percpu.h>
27#include <linux/hardirq.h>
28#include <asm/pgalloc.h>
29#include <asm/tlbflush.h>
30#include <asm/tlb.h>
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110031#include <asm/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Aneesh Kumar K.V9e813302014-08-13 12:32:04 +053033#include <trace/events/thp.h>
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035DEFINE_PER_CPU(struct ppc64_tlb_batch, ppc64_tlb_batch);
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/*
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +100038 * A linux PTE was changed and the corresponding hash table entry
39 * neesd to be flushed. This function will either perform the flush
40 * immediately or will batch it up if the current CPU has an active
41 * batch on it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 */
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +100043void hpte_need_flush(struct mm_struct *mm, unsigned long addr,
44 pte_t *ptep, unsigned long pte, int huge)
Linus Torvalds1da177e2005-04-16 15:20:36 -070045{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000046 unsigned long vpn;
Peter Zijlstraf3425522011-02-24 10:47:32 +000047 struct ppc64_tlb_batch *batch = &get_cpu_var(ppc64_tlb_batch);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000048 unsigned long vsid;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +100049 unsigned int psize;
Paul Mackerras1189be62007-10-11 20:37:10 +100050 int ssize;
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +100051 real_pte_t rpte;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +100052 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 i = batch->index;
55
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +100056 /* Get page size (maybe move back to caller).
57 *
58 * NOTE: when using special 64K mappings in 4K environment like
59 * for SPEs, we obtain the page size from the slice, which thus
60 * must still exist (and thus the VMA not reused) at the time
61 * of this call
62 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110063 if (huge) {
64#ifdef CONFIG_HUGETLB_PAGE
Joe Perchesd258e642009-06-28 06:26:10 +000065 psize = get_slice_psize(mm, addr);
David Gibson77058e12010-02-08 20:09:03 +000066 /* Mask the address for the correct page size */
67 addr &= ~((1UL << mmu_psize_defs[psize].shift) - 1);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#else
69 BUG();
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +100070 psize = pte_pagesize_index(mm, addr, pte); /* shutup gcc */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110071#endif
David Gibson77058e12010-02-08 20:09:03 +000072 } else {
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +100073 psize = pte_pagesize_index(mm, addr, pte);
David Gibson77058e12010-02-08 20:09:03 +000074 /* Mask the address for the standard page size. If we
75 * have a 64k page kernel, but the hardware does not
76 * support 64k pages, this might be different from the
77 * hardware page size encoded in the slice table. */
78 addr &= PAGE_MASK;
79 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110080
David Gibsonf71dc172009-10-26 19:24:31 +000081
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +100082 /* Build full vaddr */
83 if (!is_kernel_addr(addr)) {
Paul Mackerras1189be62007-10-11 20:37:10 +100084 ssize = user_segment_size(addr);
85 vsid = get_vsid(mm->context.id, addr, ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +100086 } else {
87 vsid = get_kernel_vsid(addr, mmu_kernel_ssize);
88 ssize = mmu_kernel_ssize;
89 }
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +000090 WARN_ON(vsid == 0);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000091 vpn = hpt_vpn(addr, vsid, ssize);
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +100092 rpte = __real_pte(__pte(pte), ptep);
93
94 /*
95 * Check if we have an active batch on this CPU. If not, just
96 * flush now and return. For now, we don global invalidates
97 * in that case, might be worth testing the mm cpu mask though
98 * and decide to use local invalidates instead...
99 */
100 if (!batch->active) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000101 flush_hash_page(vpn, rpte, psize, ssize, 0);
Peter Zijlstraf3425522011-02-24 10:47:32 +0000102 put_cpu_var(ppc64_tlb_batch);
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +1000103 return;
104 }
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 /*
107 * This can happen when we are in the middle of a TLB batch and
108 * we encounter memory pressure (eg copy_page_range when it tries
109 * to allocate a new pte). If we have to reclaim memory and end
110 * up scanning and resetting referenced bits then our batch context
111 * will change mid stream.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100112 *
113 * We also need to ensure only one page size is present in a given
114 * batch
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 */
Paul Mackerras1189be62007-10-11 20:37:10 +1000116 if (i != 0 && (mm != batch->mm || batch->psize != psize ||
117 batch->ssize != ssize)) {
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +1000118 __flush_tlb_pending(batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 i = 0;
120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 if (i == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 batch->mm = mm;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100123 batch->psize = psize;
Paul Mackerras1189be62007-10-11 20:37:10 +1000124 batch->ssize = ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 }
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +1000126 batch->pte[i] = rpte;
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000127 batch->vpn[i] = vpn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 batch->index = ++i;
129 if (i >= PPC64_TLB_BATCH_NR)
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +1000130 __flush_tlb_pending(batch);
Peter Zijlstraf3425522011-02-24 10:47:32 +0000131 put_cpu_var(ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132}
133
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +1000134/*
135 * This function is called when terminating an mmu batch or when a batch
136 * is full. It will perform the flush of all the entries currently stored
137 * in a batch.
138 *
139 * Must be called from within some kind of spinlock/non-preempt region...
140 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141void __flush_tlb_pending(struct ppc64_tlb_batch *batch)
142{
Rusty Russell56aa4122009-03-15 18:16:43 +0000143 const struct cpumask *tmp;
Benjamin Herrenschmidta741e672007-04-10 17:09:37 +1000144 int i, local = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 i = batch->index;
Rusty Russell56aa4122009-03-15 18:16:43 +0000147 tmp = cpumask_of(smp_processor_id());
148 if (cpumask_equal(mm_cpumask(batch->mm), tmp))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 local = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 if (i == 1)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000151 flush_hash_page(batch->vpn[0], batch->pte[0],
Paul Mackerras1189be62007-10-11 20:37:10 +1000152 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 else
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +1000154 flush_hash_range(i, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 batch->index = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156}
157
Aneesh Kumar K.V676012a2016-04-29 23:26:04 +1000158void hash__tlb_flush(struct mmu_gather *tlb)
Benjamin Herrenschmidtc7cc58a12009-07-23 23:15:28 +0000159{
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700160 struct ppc64_tlb_batch *tlbbatch = &get_cpu_var(ppc64_tlb_batch);
Benjamin Herrenschmidtc7cc58a12009-07-23 23:15:28 +0000161
162 /* If there's a TLB batch pending, then we must flush it because the
163 * pages are going to be freed and we really don't want to have a CPU
164 * access a freed page because it has a stale TLB
165 */
166 if (tlbbatch->index)
167 __flush_tlb_pending(tlbbatch);
168
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -0700169 put_cpu_var(ppc64_tlb_batch);
Benjamin Herrenschmidtc7cc58a12009-07-23 23:15:28 +0000170}
171
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000172/**
173 * __flush_hash_table_range - Flush all HPTEs for a given address range
174 * from the hash table (and the TLB). But keeps
175 * the linux PTEs intact.
176 *
177 * @mm : mm_struct of the target address space (generally init_mm)
178 * @start : starting address
179 * @end : ending address (not included in the flush)
180 *
181 * This function is mostly to be used by some IO hotplug code in order
182 * to remove all hash entries from a given address range used to map IO
183 * space on a removed PCI-PCI bidge without tearing down the full mapping
184 * since 64K pages may overlap with other bridges when using 64K pages
185 * with 4K HW pages on IO space.
186 *
Stephen Rothwell40b31362013-05-21 13:49:35 +1000187 * Because of that usage pattern, it is implemented for small size rather
188 * than speed.
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000189 */
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000190void __flush_hash_table_range(struct mm_struct *mm, unsigned long start,
191 unsigned long end)
192{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530193 bool is_thp;
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530194 int hugepage_shift;
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000195 unsigned long flags;
196
197 start = _ALIGN_DOWN(start, PAGE_SIZE);
198 end = _ALIGN_UP(end, PAGE_SIZE);
199
200 BUG_ON(!mm->pgd);
201
202 /* Note: Normally, we should only ever use a batch within a
203 * PTE locked section. This violates the rule, but will work
204 * since we don't actually modify the PTEs, we just flush the
205 * hash while leaving the PTEs intact (including their reference
206 * to being hashed). This is not the most performance oriented
207 * way to do things but is fine for our needs here.
208 */
209 local_irq_save(flags);
210 arch_enter_lazy_mmu_mode();
211 for (; start < end; start += PAGE_SIZE) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530212 pte_t *ptep = find_linux_pte_or_hugepte(mm->pgd, start, &is_thp,
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530213 &hugepage_shift);
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000214 unsigned long pte;
215
216 if (ptep == NULL)
217 continue;
218 pte = pte_val(*ptep);
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530219 if (is_thp)
Michael Ellerman4f9c53c2015-03-25 20:11:57 +1100220 trace_hugepage_invalidate(start, pte);
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +1000221 if (!(pte & H_PAGE_HASHPTE))
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000222 continue;
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530223 if (unlikely(is_thp))
Aneesh Kumar K.Vfc047952014-08-13 12:32:00 +0530224 hpte_do_hugepage_flush(mm, start, (pmd_t *)ptep, pte);
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530225 else
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530226 hpte_need_flush(mm, start, ptep, pte, hugepage_shift);
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000227 }
228 arch_leave_lazy_mmu_mode();
229 local_irq_restore(flags);
230}
Aneesh Kumar K.V074c2ea2013-06-20 14:30:15 +0530231
232void flush_tlb_pmd_range(struct mm_struct *mm, pmd_t *pmd, unsigned long addr)
233{
234 pte_t *pte;
235 pte_t *start_pte;
236 unsigned long flags;
237
238 addr = _ALIGN_DOWN(addr, PMD_SIZE);
239 /* Note: Normally, we should only ever use a batch within a
240 * PTE locked section. This violates the rule, but will work
241 * since we don't actually modify the PTEs, we just flush the
242 * hash while leaving the PTEs intact (including their reference
243 * to being hashed). This is not the most performance oriented
244 * way to do things but is fine for our needs here.
245 */
246 local_irq_save(flags);
247 arch_enter_lazy_mmu_mode();
248 start_pte = pte_offset_map(pmd, addr);
249 for (pte = start_pte; pte < start_pte + PTRS_PER_PTE; pte++) {
250 unsigned long pteval = pte_val(*pte);
Aneesh Kumar K.V945537d2016-04-29 23:25:45 +1000251 if (pteval & H_PAGE_HASHPTE)
Aneesh Kumar K.V074c2ea2013-06-20 14:30:15 +0530252 hpte_need_flush(mm, addr, pte, pteval, 0);
253 addr += PAGE_SIZE;
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000254 }
255 arch_leave_lazy_mmu_mode();
256 local_irq_restore(flags);
257}