blob: 31bffccdcc75f950be6dbabc91019a2dfeae4c0f [file] [log] [blame]
Zhang Wei173acc72008-03-01 07:42:48 -07001/*
Forrest Shif3c677b2010-12-09 16:14:04 +08002 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
Zhang Wei173acc72008-03-01 07:42:48 -07003 *
4 * Author:
5 * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
6 * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
7 *
8 * This is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 */
14#ifndef __DMA_FSLDMA_H
15#define __DMA_FSLDMA_H
16
17#include <linux/device.h>
18#include <linux/dmapool.h>
19#include <linux/dmaengine.h>
20
21/* Define data structures needed by Freescale
22 * MPC8540 and MPC8349 DMA controller.
23 */
24#define FSL_DMA_MR_CS 0x00000001
25#define FSL_DMA_MR_CC 0x00000002
26#define FSL_DMA_MR_CA 0x00000008
27#define FSL_DMA_MR_EIE 0x00000040
28#define FSL_DMA_MR_XFE 0x00000020
29#define FSL_DMA_MR_EOLNIE 0x00000100
30#define FSL_DMA_MR_EOLSIE 0x00000080
31#define FSL_DMA_MR_EOSIE 0x00000200
32#define FSL_DMA_MR_CDSM 0x00000010
33#define FSL_DMA_MR_CTM 0x00000004
34#define FSL_DMA_MR_EMP_EN 0x00200000
35#define FSL_DMA_MR_EMS_EN 0x00040000
36#define FSL_DMA_MR_DAHE 0x00002000
37#define FSL_DMA_MR_SAHE 0x00001000
38
Forrest Shif3c677b2010-12-09 16:14:04 +080039/*
40 * Bandwidth/pause control determines how many bytes a given
41 * channel is allowed to transfer before the DMA engine pauses
42 * the current channel and switches to the next channel
43 */
Hongbo Zhang0ca583a2014-01-16 14:10:53 +080044#define FSL_DMA_MR_BWC 0x0A000000
Forrest Shif3c677b2010-12-09 16:14:04 +080045
Zhang Wei173acc72008-03-01 07:42:48 -070046/* Special MR definition for MPC8349 */
47#define FSL_DMA_MR_EOTIE 0x00000080
Ira W. Snydera7aea372009-04-23 16:17:54 -070048#define FSL_DMA_MR_PRC_RM 0x00000800
Zhang Wei173acc72008-03-01 07:42:48 -070049
50#define FSL_DMA_SR_CH 0x00000020
Zhang Weif79abb62008-03-18 18:45:00 -070051#define FSL_DMA_SR_PE 0x00000010
Zhang Wei173acc72008-03-01 07:42:48 -070052#define FSL_DMA_SR_CB 0x00000004
53#define FSL_DMA_SR_TE 0x00000080
54#define FSL_DMA_SR_EOSI 0x00000002
55#define FSL_DMA_SR_EOLSI 0x00000001
56#define FSL_DMA_SR_EOCDI 0x00000001
57#define FSL_DMA_SR_EOLNI 0x00000008
58
59#define FSL_DMA_SATR_SBPATMU 0x20000000
60#define FSL_DMA_SATR_STRANSINT_RIO 0x00c00000
61#define FSL_DMA_SATR_SREADTYPE_SNOOP_READ 0x00050000
62#define FSL_DMA_SATR_SREADTYPE_BP_IORH 0x00020000
63#define FSL_DMA_SATR_SREADTYPE_BP_NREAD 0x00040000
64#define FSL_DMA_SATR_SREADTYPE_BP_MREAD 0x00070000
65
66#define FSL_DMA_DATR_DBPATMU 0x20000000
67#define FSL_DMA_DATR_DTRANSINT_RIO 0x00c00000
68#define FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE 0x00050000
69#define FSL_DMA_DATR_DWRITETYPE_BP_FLUSH 0x00010000
70
71#define FSL_DMA_EOL ((u64)0x1)
72#define FSL_DMA_SNEN ((u64)0x10)
73#define FSL_DMA_EOSIE 0x8
74#define FSL_DMA_NLDA_MASK (~(u64)0x1f)
75
76#define FSL_DMA_BCR_MAX_CNT 0x03ffffffu
77
78#define FSL_DMA_DGSR_TE 0x80
79#define FSL_DMA_DGSR_CH 0x20
80#define FSL_DMA_DGSR_PE 0x10
81#define FSL_DMA_DGSR_EOLNI 0x08
82#define FSL_DMA_DGSR_CB 0x04
83#define FSL_DMA_DGSR_EOSI 0x02
84#define FSL_DMA_DGSR_EOLSI 0x01
85
Kevin Hao75dc1772015-01-08 18:38:16 +080086#define FSL_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
87 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
88 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
89 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
Al Viroa4e6d5d2008-03-29 03:10:18 +000090typedef u64 __bitwise v64;
91typedef u32 __bitwise v32;
92
Zhang Wei173acc72008-03-01 07:42:48 -070093struct fsl_dma_ld_hw {
Al Viroa4e6d5d2008-03-29 03:10:18 +000094 v64 src_addr;
95 v64 dst_addr;
96 v64 next_ln_addr;
97 v32 count;
98 v32 reserve;
Zhang Wei173acc72008-03-01 07:42:48 -070099} __attribute__((aligned(32)));
100
101struct fsl_desc_sw {
102 struct fsl_dma_ld_hw hw;
103 struct list_head node;
Dan Williamseda34232009-09-08 17:53:02 -0700104 struct list_head tx_list;
Zhang Wei173acc72008-03-01 07:42:48 -0700105 struct dma_async_tx_descriptor async_tx;
Zhang Wei173acc72008-03-01 07:42:48 -0700106} __attribute__((aligned(32)));
107
Ira Snydera4f56d42010-01-06 13:34:01 +0000108struct fsldma_chan_regs {
Ira Snyder31f43062011-03-03 07:54:57 +0000109 u32 mr; /* 0x00 - Mode Register */
110 u32 sr; /* 0x04 - Status Register */
Al Viroa4e6d5d2008-03-29 03:10:18 +0000111 u64 cdar; /* 0x08 - Current descriptor address register */
112 u64 sar; /* 0x10 - Source Address Register */
113 u64 dar; /* 0x18 - Destination Address Register */
114 u32 bcr; /* 0x20 - Byte Count Register */
115 u64 ndar; /* 0x24 - Next Descriptor Address Register */
Zhang Wei173acc72008-03-01 07:42:48 -0700116};
117
Ira Snydera4f56d42010-01-06 13:34:01 +0000118struct fsldma_chan;
Hongbo Zhang8de7a7d2013-09-26 17:33:43 +0800119#define FSL_DMA_MAX_CHANS_PER_DEVICE 8
Zhang Wei173acc72008-03-01 07:42:48 -0700120
Ira Snydera4f56d42010-01-06 13:34:01 +0000121struct fsldma_device {
Ira Snydere7a29152010-01-06 13:34:03 +0000122 void __iomem *regs; /* DGSR register base */
Zhang Wei173acc72008-03-01 07:42:48 -0700123 struct device *dev;
124 struct dma_device common;
Ira Snydera4f56d42010-01-06 13:34:01 +0000125 struct fsldma_chan *chan[FSL_DMA_MAX_CHANS_PER_DEVICE];
Zhang Wei173acc72008-03-01 07:42:48 -0700126 u32 feature; /* The same as DMA channels */
Timur Tabi77cd62e2008-09-26 17:00:11 -0700127 int irq; /* Channel IRQ */
Zhang Wei173acc72008-03-01 07:42:48 -0700128};
129
Ira Snydera4f56d42010-01-06 13:34:01 +0000130/* Define macros for fsldma_chan->feature property */
Zhang Wei173acc72008-03-01 07:42:48 -0700131#define FSL_DMA_LITTLE_ENDIAN 0x00000000
132#define FSL_DMA_BIG_ENDIAN 0x00000001
133
134#define FSL_DMA_IP_MASK 0x00000ff0
135#define FSL_DMA_IP_85XX 0x00000010
136#define FSL_DMA_IP_83XX 0x00000020
137
138#define FSL_DMA_CHAN_PAUSE_EXT 0x00001000
139#define FSL_DMA_CHAN_START_EXT 0x00002000
140
Hongbo Zhang14c6a332014-05-21 16:03:02 +0800141#ifdef CONFIG_PM
142struct fsldma_chan_regs_save {
143 u32 mr;
144};
145
146enum fsldma_pm_state {
147 RUNNING = 0,
148 SUSPENDED,
149};
150#endif
151
Ira Snydera4f56d42010-01-06 13:34:01 +0000152struct fsldma_chan {
Ira Snyderb1584712011-03-03 07:54:55 +0000153 char name[8]; /* Channel name */
Ira Snydere7a29152010-01-06 13:34:03 +0000154 struct fsldma_chan_regs __iomem *regs;
Zhang Wei173acc72008-03-01 07:42:48 -0700155 spinlock_t desc_lock; /* Descriptor operation lock */
Hongbo Zhang43452fa2014-05-21 16:03:03 +0800156 /*
157 * Descriptors which are queued to run, but have not yet been
158 * submitted to the hardware for execution
159 */
160 struct list_head ld_pending;
161 /*
162 * Descriptors which are currently being executed by the hardware
163 */
164 struct list_head ld_running;
165 /*
166 * Descriptors which have finished execution by the hardware. These
167 * descriptors have already had their cleanup actions run. They are
168 * waiting for the ACK bit to be set by the async_tx API.
169 */
170 struct list_head ld_completed; /* Link descriptors queue */
Zhang Wei173acc72008-03-01 07:42:48 -0700171 struct dma_chan common; /* DMA common channel */
172 struct dma_pool *desc_pool; /* Descriptors pool */
173 struct device *dev; /* Channel device */
Zhang Wei173acc72008-03-01 07:42:48 -0700174 int irq; /* Channel IRQ */
175 int id; /* Raw id of this channel */
176 struct tasklet_struct tasklet;
177 u32 feature;
Ira Snyderf04cd402011-03-03 07:54:58 +0000178 bool idle; /* DMA controller is idle */
Hongbo Zhang14c6a332014-05-21 16:03:02 +0800179#ifdef CONFIG_PM
180 struct fsldma_chan_regs_save regs_save;
181 enum fsldma_pm_state pm_state;
182#endif
Zhang Wei173acc72008-03-01 07:42:48 -0700183
Ira Snydera4f56d42010-01-06 13:34:01 +0000184 void (*toggle_ext_pause)(struct fsldma_chan *fsl_chan, int enable);
185 void (*toggle_ext_start)(struct fsldma_chan *fsl_chan, int enable);
186 void (*set_src_loop_size)(struct fsldma_chan *fsl_chan, int size);
Ira Snyder738f5f72010-01-06 13:34:02 +0000187 void (*set_dst_loop_size)(struct fsldma_chan *fsl_chan, int size);
Ira Snydera4f56d42010-01-06 13:34:01 +0000188 void (*set_request_count)(struct fsldma_chan *fsl_chan, int size);
Zhang Wei173acc72008-03-01 07:42:48 -0700189};
190
Ira Snydera4f56d42010-01-06 13:34:01 +0000191#define to_fsl_chan(chan) container_of(chan, struct fsldma_chan, common)
Zhang Wei173acc72008-03-01 07:42:48 -0700192#define to_fsl_desc(lh) container_of(lh, struct fsl_desc_sw, node)
193#define tx_to_fsl_desc(tx) container_of(tx, struct fsl_desc_sw, async_tx)
194
195#ifndef __powerpc64__
196static u64 in_be64(const u64 __iomem *addr)
197{
Al Viroa4e6d5d2008-03-29 03:10:18 +0000198 return ((u64)in_be32((u32 __iomem *)addr) << 32) |
199 (in_be32((u32 __iomem *)addr + 1));
Zhang Wei173acc72008-03-01 07:42:48 -0700200}
201
202static void out_be64(u64 __iomem *addr, u64 val)
203{
Al Viroa4e6d5d2008-03-29 03:10:18 +0000204 out_be32((u32 __iomem *)addr, val >> 32);
205 out_be32((u32 __iomem *)addr + 1, (u32)val);
Zhang Wei173acc72008-03-01 07:42:48 -0700206}
207
208/* There is no asm instructions for 64 bits reverse loads and stores */
209static u64 in_le64(const u64 __iomem *addr)
210{
Al Viroa4e6d5d2008-03-29 03:10:18 +0000211 return ((u64)in_le32((u32 __iomem *)addr + 1) << 32) |
212 (in_le32((u32 __iomem *)addr));
Zhang Wei173acc72008-03-01 07:42:48 -0700213}
214
215static void out_le64(u64 __iomem *addr, u64 val)
216{
Al Viroa4e6d5d2008-03-29 03:10:18 +0000217 out_le32((u32 __iomem *)addr + 1, val >> 32);
218 out_le32((u32 __iomem *)addr, (u32)val);
Zhang Wei173acc72008-03-01 07:42:48 -0700219}
220#endif
221
222#define DMA_IN(fsl_chan, addr, width) \
223 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
224 in_be##width(addr) : in_le##width(addr))
225#define DMA_OUT(fsl_chan, addr, val, width) \
226 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
227 out_be##width(addr, val) : out_le##width(addr, val))
228
229#define DMA_TO_CPU(fsl_chan, d, width) \
230 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
Al Viroa4e6d5d2008-03-29 03:10:18 +0000231 be##width##_to_cpu((__force __be##width)(v##width)d) : \
232 le##width##_to_cpu((__force __le##width)(v##width)d))
Zhang Wei173acc72008-03-01 07:42:48 -0700233#define CPU_TO_DMA(fsl_chan, c, width) \
234 (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
Al Viroa4e6d5d2008-03-29 03:10:18 +0000235 (__force v##width)cpu_to_be##width(c) : \
236 (__force v##width)cpu_to_le##width(c))
Zhang Wei173acc72008-03-01 07:42:48 -0700237
238#endif /* __DMA_FSLDMA_H */