blob: 63dc2ab003aab4be85cda1fbcdaefe5befa71b6e [file] [log] [blame]
Sagar Dharia7c927c02016-11-23 11:51:43 -07001/*
Vipin Deep Kaure17fb392019-02-13 15:46:01 +05302 * Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
Sagar Dharia7c927c02016-11-23 11:51:43 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include <linux/clk.h>
16#include <linux/delay.h>
17#include <linux/err.h>
18#include <linux/i2c.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/module.h>
22#include <linux/of.h>
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -060023#include <linux/of_platform.h>
Sagar Dharia7c927c02016-11-23 11:51:43 -070024#include <linux/platform_device.h>
Sagar Dhariab44003b2017-03-10 15:34:26 -070025#include <linux/pm_runtime.h>
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -060026#include <linux/dma-mapping.h>
Sagar Dharia7c927c02016-11-23 11:51:43 -070027#include <linux/qcom-geni-se.h>
Sagar Dharia818623c2017-04-27 13:13:29 -060028#include <linux/ipc_logging.h>
Sagar Dharia673a4502017-04-14 14:20:21 -060029#include <linux/dmaengine.h>
30#include <linux/msm_gpi.h>
Sagar Dharia7c927c02016-11-23 11:51:43 -070031
32#define SE_I2C_TX_TRANS_LEN (0x26C)
33#define SE_I2C_RX_TRANS_LEN (0x270)
34#define SE_I2C_SCL_COUNTERS (0x278)
Sagar Dharia818623c2017-04-27 13:13:29 -060035#define SE_GENI_IOS (0x908)
Sagar Dharia7c927c02016-11-23 11:51:43 -070036
37#define SE_I2C_ERR (M_CMD_OVERRUN_EN | M_ILLEGAL_CMD_EN | M_CMD_FAILURE_EN |\
38 M_GP_IRQ_1_EN | M_GP_IRQ_3_EN | M_GP_IRQ_4_EN)
39#define SE_I2C_ABORT (1U << 1)
40/* M_CMD OP codes for I2C */
41#define I2C_WRITE (0x1)
42#define I2C_READ (0x2)
43#define I2C_WRITE_READ (0x3)
44#define I2C_ADDR_ONLY (0x4)
45#define I2C_BUS_CLEAR (0x6)
46#define I2C_STOP_ON_BUS (0x7)
47/* M_CMD params for I2C */
48#define PRE_CMD_DELAY (BIT(0))
49#define TIMESTAMP_BEFORE (BIT(1))
50#define STOP_STRETCH (BIT(2))
51#define TIMESTAMP_AFTER (BIT(3))
52#define POST_COMMAND_DELAY (BIT(4))
53#define IGNORE_ADD_NACK (BIT(6))
54#define READ_FINISHED_WITH_ACK (BIT(7))
55#define BYPASS_ADDR_PHASE (BIT(8))
56#define SLV_ADDR_MSK (GENMASK(15, 9))
57#define SLV_ADDR_SHFT (9)
58
Sagar Dharia673a4502017-04-14 14:20:21 -060059#define I2C_PACK_EN (BIT(0) | BIT(1))
Girish Mahadevancfe383d2017-12-19 15:41:07 -070060#define I2C_CORE2X_VOTE (960)
Sagar Dharia818623c2017-04-27 13:13:29 -060061#define GP_IRQ0 0
62#define GP_IRQ1 1
63#define GP_IRQ2 2
64#define GP_IRQ3 3
65#define GP_IRQ4 4
66#define GP_IRQ5 5
67#define GENI_OVERRUN 6
68#define GENI_ILLEGAL_CMD 7
69#define GENI_ABORT_DONE 8
70#define GENI_TIMEOUT 9
71
72#define I2C_NACK GP_IRQ1
73#define I2C_BUS_PROTO GP_IRQ3
74#define I2C_ARB_LOST GP_IRQ4
Karthikeyan Ramasubramanianea339692017-11-01 18:41:39 -060075#define DM_I2C_CB_ERR ((BIT(GP_IRQ1) | BIT(GP_IRQ3) | BIT(GP_IRQ4)) \
76 << 5)
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -060077
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -060078#define I2C_AUTO_SUSPEND_DELAY 250
79
Shrey Vijay96b4ead2018-02-26 15:01:22 +053080#define I2C_TIMEOUT_SAFETY_COEFFICIENT 10
81
82#define I2C_TIMEOUT_MIN_USEC 500000
83
Sagar Dharia673a4502017-04-14 14:20:21 -060084enum i2c_se_mode {
85 UNINITIALIZED,
86 FIFO_SE_DMA,
87 GSI_ONLY,
88};
89
Sagar Dharia7c927c02016-11-23 11:51:43 -070090struct geni_i2c_dev {
91 struct device *dev;
92 void __iomem *base;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -060093 unsigned int tx_wm;
Sagar Dharia7c927c02016-11-23 11:51:43 -070094 int irq;
95 int err;
Shrey Vijay96b4ead2018-02-26 15:01:22 +053096 u32 xfer_timeout;
Sagar Dharia7c927c02016-11-23 11:51:43 -070097 struct i2c_adapter adap;
98 struct completion xfer;
99 struct i2c_msg *cur;
Sagar Dhariab44003b2017-03-10 15:34:26 -0700100 struct se_geni_rsc i2c_rsc;
Sagar Dharia7c927c02016-11-23 11:51:43 -0700101 int cur_wr;
102 int cur_rd;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600103 struct device *wrapper_dev;
Sagar Dharia818623c2017-04-27 13:13:29 -0600104 void *ipcl;
Shrey Vijay6f231202017-07-11 11:16:16 +0530105 int clk_fld_idx;
Sagar Dharia673a4502017-04-14 14:20:21 -0600106 struct dma_chan *tx_c;
107 struct dma_chan *rx_c;
108 struct msm_gpi_tre cfg0_t;
109 struct msm_gpi_tre go_t;
110 struct msm_gpi_tre tx_t;
111 struct msm_gpi_tre rx_t;
112 dma_addr_t tx_ph;
113 dma_addr_t rx_ph;
114 struct msm_gpi_ctrl tx_ev;
115 struct msm_gpi_ctrl rx_ev;
116 struct scatterlist tx_sg[5]; /* lock, cfg0, go, TX, unlock */
117 struct scatterlist rx_sg;
118 int cfg_sent;
119 struct dma_async_tx_descriptor *tx_desc;
120 struct dma_async_tx_descriptor *rx_desc;
121 struct msm_gpi_dma_async_tx_cb_param tx_cb;
122 struct msm_gpi_dma_async_tx_cb_param rx_cb;
123 enum i2c_se_mode se_mode;
Shrey Vijayb061cda2018-04-13 16:35:10 +0530124 bool autosuspend_disable;
Sagar Dharia818623c2017-04-27 13:13:29 -0600125};
126
127struct geni_i2c_err_log {
128 int err;
129 const char *msg;
130};
131
132static struct geni_i2c_err_log gi2c_log[] = {
133 [GP_IRQ0] = {-EINVAL, "Unknown I2C err GP_IRQ0"},
134 [I2C_NACK] = {-ENOTCONN,
135 "NACK: slv unresponsive, check its power/reset-ln"},
136 [GP_IRQ2] = {-EINVAL, "Unknown I2C err GP IRQ2"},
137 [I2C_BUS_PROTO] = {-EPROTO,
138 "Bus proto err, noisy/unepxected start/stop"},
139 [I2C_ARB_LOST] = {-EBUSY,
140 "Bus arbitration lost, clock line undriveable"},
141 [GP_IRQ5] = {-EINVAL, "Unknown I2C err GP IRQ5"},
142 [GENI_OVERRUN] = {-EIO, "Cmd overrun, check GENI cmd-state machine"},
143 [GENI_ILLEGAL_CMD] = {-EILSEQ,
144 "Illegal cmd, check GENI cmd-state machine"},
145 [GENI_ABORT_DONE] = {-ETIMEDOUT, "Abort after timeout successful"},
146 [GENI_TIMEOUT] = {-ETIMEDOUT, "I2C TXN timed out"},
Sagar Dharia7c927c02016-11-23 11:51:43 -0700147};
148
Shrey Vijay6f231202017-07-11 11:16:16 +0530149struct geni_i2c_clk_fld {
150 u32 clk_freq_out;
151 u8 clk_div;
152 u8 t_high;
153 u8 t_low;
154 u8 t_cycle;
155};
156
157static struct geni_i2c_clk_fld geni_i2c_clk_map[] = {
158 {KHz(100), 7, 10, 11, 26},
159 {KHz(400), 2, 5, 12, 24},
160 {KHz(1000), 1, 3, 9, 18},
161};
162
163static int geni_i2c_clk_map_idx(struct geni_i2c_dev *gi2c)
Sagar Dharia7c927c02016-11-23 11:51:43 -0700164{
Shrey Vijay6f231202017-07-11 11:16:16 +0530165 int i;
166 int ret = 0;
167 bool clk_map_present = false;
168 struct geni_i2c_clk_fld *itr = geni_i2c_clk_map;
169
170 for (i = 0; i < ARRAY_SIZE(geni_i2c_clk_map); i++, itr++) {
171 if (itr->clk_freq_out == gi2c->i2c_rsc.clk_freq_out) {
172 clk_map_present = true;
173 break;
174 }
175 }
176
177 if (clk_map_present)
178 gi2c->clk_fld_idx = i;
179 else
180 ret = -EINVAL;
181
182 return ret;
183}
184
185static inline void qcom_geni_i2c_conf(struct geni_i2c_dev *gi2c, int dfs)
186{
187 struct geni_i2c_clk_fld *itr = geni_i2c_clk_map + gi2c->clk_fld_idx;
188
189 geni_write_reg(dfs, gi2c->base, SE_GENI_CLK_SEL);
190
191 geni_write_reg((itr->clk_div << 4) | 1, gi2c->base, GENI_SER_M_CLK_CFG);
192 geni_write_reg(((itr->t_high << 20) | (itr->t_low << 10) |
193 itr->t_cycle), gi2c->base, SE_I2C_SCL_COUNTERS);
194
Sagar Dharia7c927c02016-11-23 11:51:43 -0700195 /*
Shrey Vijay6f231202017-07-11 11:16:16 +0530196 * Ensure Clk config completes before return.
197 */
Sagar Dharia7c927c02016-11-23 11:51:43 -0700198 mb();
199}
200
Shrey Vijay96b4ead2018-02-26 15:01:22 +0530201static inline void qcom_geni_i2c_calc_timeout(struct geni_i2c_dev *gi2c)
202{
203
204 struct geni_i2c_clk_fld *clk_itr = geni_i2c_clk_map + gi2c->clk_fld_idx;
205 size_t bit_cnt = gi2c->cur->len*9;
206 size_t bit_usec = (bit_cnt*USEC_PER_SEC)/clk_itr->clk_freq_out;
207 size_t xfer_max_usec = (bit_usec*I2C_TIMEOUT_SAFETY_COEFFICIENT) +
208 I2C_TIMEOUT_MIN_USEC;
209
210 gi2c->xfer_timeout = usecs_to_jiffies(xfer_max_usec);
211
212}
213
Sagar Dharia818623c2017-04-27 13:13:29 -0600214static void geni_i2c_err(struct geni_i2c_dev *gi2c, int err)
215{
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600216 if (gi2c->cur)
217 GENI_SE_DBG(gi2c->ipcl, false, gi2c->dev,
Shrey Vijay96b4ead2018-02-26 15:01:22 +0530218 "len:%d, slv-addr:0x%x, RD/WR:%d timeout:%u\n",
219 gi2c->cur->len, gi2c->cur->addr, gi2c->cur->flags,
220 gi2c->xfer_timeout);
Sagar Dharia818623c2017-04-27 13:13:29 -0600221
222 if (err == I2C_NACK || err == GENI_ABORT_DONE) {
223 GENI_SE_DBG(gi2c->ipcl, false, gi2c->dev, "%s\n",
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600224 gi2c_log[err].msg);
225 goto err_ret;
Sagar Dharia818623c2017-04-27 13:13:29 -0600226 } else {
227 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev, "%s\n",
228 gi2c_log[err].msg);
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600229 }
Girish Mahadevan3b7e9742017-09-15 15:17:16 -0600230 GENI_SE_DBG(gi2c->ipcl, false, gi2c->dev, "%s: se-mode:%d\n", __func__,
231 gi2c->se_mode);
232 geni_se_dump_dbg_regs(&gi2c->i2c_rsc, gi2c->base, gi2c->ipcl);
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600233err_ret:
Sagar Dharia818623c2017-04-27 13:13:29 -0600234 gi2c->err = gi2c_log[err].err;
235}
236
Sagar Dharia7c927c02016-11-23 11:51:43 -0700237static irqreturn_t geni_i2c_irq(int irq, void *dev)
238{
239 struct geni_i2c_dev *gi2c = dev;
240 int i, j;
241 u32 m_stat = readl_relaxed(gi2c->base + SE_GENI_M_IRQ_STATUS);
Sagar Dharia818623c2017-04-27 13:13:29 -0600242 u32 rx_st = readl_relaxed(gi2c->base + SE_GENI_RX_FIFO_STATUS);
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600243 u32 dm_tx_st = readl_relaxed(gi2c->base + SE_DMA_TX_IRQ_STAT);
244 u32 dm_rx_st = readl_relaxed(gi2c->base + SE_DMA_RX_IRQ_STAT);
245 u32 dma = readl_relaxed(gi2c->base + SE_GENI_DMA_MODE_EN);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700246 struct i2c_msg *cur = gi2c->cur;
247
Sagar Dharia818623c2017-04-27 13:13:29 -0600248 if (!cur || (m_stat & M_CMD_FAILURE_EN) ||
Karthikeyan Ramasubramanianea339692017-11-01 18:41:39 -0600249 (dm_rx_st & (DM_I2C_CB_ERR)) ||
Sagar Dharia818623c2017-04-27 13:13:29 -0600250 (m_stat & M_CMD_ABORT_EN)) {
251
252 if (m_stat & M_GP_IRQ_1_EN)
253 geni_i2c_err(gi2c, I2C_NACK);
254 if (m_stat & M_GP_IRQ_3_EN)
255 geni_i2c_err(gi2c, I2C_BUS_PROTO);
256 if (m_stat & M_GP_IRQ_4_EN)
257 geni_i2c_err(gi2c, I2C_ARB_LOST);
258 if (m_stat & M_CMD_OVERRUN_EN)
259 geni_i2c_err(gi2c, GENI_OVERRUN);
260 if (m_stat & M_ILLEGAL_CMD_EN)
261 geni_i2c_err(gi2c, GENI_ILLEGAL_CMD);
262 if (m_stat & M_CMD_ABORT_EN)
263 geni_i2c_err(gi2c, GENI_ABORT_DONE);
264 if (m_stat & M_GP_IRQ_0_EN)
265 geni_i2c_err(gi2c, GP_IRQ0);
266
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600267 if (!dma)
268 writel_relaxed(0, (gi2c->base +
269 SE_GENI_TX_WATERMARK_REG));
Sagar Dharia7c927c02016-11-23 11:51:43 -0700270 goto irqret;
271 }
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600272
273 if (dma) {
274 dev_dbg(gi2c->dev, "i2c dma tx:0x%x, dma rx:0x%x\n", dm_tx_st,
275 dm_rx_st);
276 goto irqret;
277 }
278
Sagar Dharia7c927c02016-11-23 11:51:43 -0700279 if (((m_stat & M_RX_FIFO_WATERMARK_EN) ||
280 (m_stat & M_RX_FIFO_LAST_EN)) && (cur->flags & I2C_M_RD)) {
Sagar Dharia818623c2017-04-27 13:13:29 -0600281 u32 rxcnt = rx_st & RX_FIFO_WC_MSK;
Sagar Dharia7c927c02016-11-23 11:51:43 -0700282
283 for (j = 0; j < rxcnt; j++) {
284 u32 temp;
285 int p;
286
287 temp = readl_relaxed(gi2c->base + SE_GENI_RX_FIFOn);
288 for (i = gi2c->cur_rd, p = 0; (i < cur->len && p < 4);
289 i++, p++)
290 cur->buf[i] = (u8) ((temp >> (p * 8)) & 0xff);
291 gi2c->cur_rd = i;
292 if (gi2c->cur_rd == cur->len) {
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600293 dev_dbg(gi2c->dev, "FIFO i:%d,read 0x%x\n",
294 i, temp);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700295 break;
296 }
Sagar Dharia7c927c02016-11-23 11:51:43 -0700297 }
298 } else if ((m_stat & M_TX_FIFO_WATERMARK_EN) &&
299 !(cur->flags & I2C_M_RD)) {
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600300 for (j = 0; j < gi2c->tx_wm; j++) {
Sagar Dharia7c927c02016-11-23 11:51:43 -0700301 u32 temp = 0;
302 int p;
303
304 for (i = gi2c->cur_wr, p = 0; (i < cur->len && p < 4);
305 i++, p++)
306 temp |= (((u32)(cur->buf[i]) << (p * 8)));
307 writel_relaxed(temp, gi2c->base + SE_GENI_TX_FIFOn);
308 gi2c->cur_wr = i;
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600309 dev_dbg(gi2c->dev, "FIFO i:%d,wrote 0x%x\n", i, temp);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700310 if (gi2c->cur_wr == cur->len) {
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600311 dev_dbg(gi2c->dev, "FIFO i2c bytes done writing\n");
Sagar Dharia7c927c02016-11-23 11:51:43 -0700312 writel_relaxed(0,
313 (gi2c->base + SE_GENI_TX_WATERMARK_REG));
314 break;
315 }
316 }
317 }
318irqret:
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600319 if (m_stat)
320 writel_relaxed(m_stat, gi2c->base + SE_GENI_M_IRQ_CLEAR);
321
322 if (dma) {
323 if (dm_tx_st)
324 writel_relaxed(dm_tx_st, gi2c->base +
325 SE_DMA_TX_IRQ_CLR);
326 if (dm_rx_st)
327 writel_relaxed(dm_rx_st, gi2c->base +
328 SE_DMA_RX_IRQ_CLR);
329 /* Ensure all writes are done before returning from ISR. */
330 wmb();
Vipin Deep Kaure17fb392019-02-13 15:46:01 +0530331 if ((dm_tx_st & TX_DMA_DONE) || (dm_rx_st & RX_DMA_DONE))
332 complete(&gi2c->xfer);
333
Sagar Dharia7c927c02016-11-23 11:51:43 -0700334 }
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600335 /* if this is err with done-bit not set, handle that thr' timeout. */
Vipin Deep Kaure17fb392019-02-13 15:46:01 +0530336 else if (m_stat & M_CMD_DONE_EN)
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600337 complete(&gi2c->xfer);
338
Sagar Dharia7c927c02016-11-23 11:51:43 -0700339 return IRQ_HANDLED;
340}
341
Sagar Dharia673a4502017-04-14 14:20:21 -0600342static void gi2c_ev_cb(struct dma_chan *ch, struct msm_gpi_cb const *cb_str,
343 void *ptr)
344{
345 struct geni_i2c_dev *gi2c = ptr;
346 u32 m_stat = cb_str->status;
347
348 switch (cb_str->cb_event) {
349 case MSM_GPI_QUP_ERROR:
350 case MSM_GPI_QUP_SW_ERROR:
351 case MSM_GPI_QUP_MAX_EVENT:
352 /* fall through to stall impacted channel */
353 case MSM_GPI_QUP_CH_ERROR:
354 case MSM_GPI_QUP_PENDING_EVENT:
355 case MSM_GPI_QUP_EOT_DESC_MISMATCH:
356 break;
357 case MSM_GPI_QUP_NOTIFY:
358 if (m_stat & M_GP_IRQ_1_EN)
359 geni_i2c_err(gi2c, I2C_NACK);
360 if (m_stat & M_GP_IRQ_3_EN)
361 geni_i2c_err(gi2c, I2C_BUS_PROTO);
362 if (m_stat & M_GP_IRQ_4_EN)
363 geni_i2c_err(gi2c, I2C_ARB_LOST);
364 complete(&gi2c->xfer);
365 break;
366 default:
367 break;
368 }
369 if (cb_str->cb_event != MSM_GPI_QUP_NOTIFY)
370 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
371 "GSI QN err:0x%x, status:0x%x, err:%d\n",
372 cb_str->error_log.error_code,
373 m_stat, cb_str->cb_event);
374}
375
Karthikeyan Ramasubramanianea339692017-11-01 18:41:39 -0600376static void gi2c_gsi_cb_err(struct msm_gpi_dma_async_tx_cb_param *cb,
377 char *xfer)
378{
379 struct geni_i2c_dev *gi2c = cb->userdata;
380
381 if (cb->status & DM_I2C_CB_ERR) {
382 GENI_SE_DBG(gi2c->ipcl, false, gi2c->dev,
383 "%s TCE Unexpected Err, stat:0x%x\n",
384 xfer, cb->status);
385 if (cb->status & (BIT(GP_IRQ1) << 5))
386 geni_i2c_err(gi2c, I2C_NACK);
387 if (cb->status & (BIT(GP_IRQ3) << 5))
388 geni_i2c_err(gi2c, I2C_BUS_PROTO);
389 if (cb->status & (BIT(GP_IRQ4) << 5))
390 geni_i2c_err(gi2c, I2C_ARB_LOST);
391 }
392}
393
Sagar Dharia673a4502017-04-14 14:20:21 -0600394static void gi2c_gsi_tx_cb(void *ptr)
395{
396 struct msm_gpi_dma_async_tx_cb_param *tx_cb = ptr;
397 struct geni_i2c_dev *gi2c = tx_cb->userdata;
398
Karthikeyan Ramasubramanianea339692017-11-01 18:41:39 -0600399 if (!(gi2c->cur->flags & I2C_M_RD)) {
400 gi2c_gsi_cb_err(tx_cb, "TX");
Sagar Dharia673a4502017-04-14 14:20:21 -0600401 complete(&gi2c->xfer);
Karthikeyan Ramasubramanianea339692017-11-01 18:41:39 -0600402 }
Sagar Dharia673a4502017-04-14 14:20:21 -0600403}
404
405static void gi2c_gsi_rx_cb(void *ptr)
406{
407 struct msm_gpi_dma_async_tx_cb_param *rx_cb = ptr;
408 struct geni_i2c_dev *gi2c = rx_cb->userdata;
409
410 if (gi2c->cur->flags & I2C_M_RD) {
Karthikeyan Ramasubramanianea339692017-11-01 18:41:39 -0600411 gi2c_gsi_cb_err(rx_cb, "RX");
Sagar Dharia673a4502017-04-14 14:20:21 -0600412 complete(&gi2c->xfer);
413 }
414}
415
416static int geni_i2c_gsi_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
417 int num)
418{
419 struct geni_i2c_dev *gi2c = i2c_get_adapdata(adap);
420 int i, ret = 0, timeout = 0;
421
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600422 ret = pinctrl_select_state(gi2c->i2c_rsc.geni_pinctrl,
423 gi2c->i2c_rsc.geni_gpio_active);
424 if (ret) {
425 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
426 "%s: Error %d pinctrl_select_state active\n",
427 __func__, ret);
428 return ret;
429 }
430
Sagar Dharia673a4502017-04-14 14:20:21 -0600431 if (!gi2c->tx_c) {
432 gi2c->tx_c = dma_request_slave_channel(gi2c->dev, "tx");
433 if (!gi2c->tx_c) {
434 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
435 "tx dma req slv chan ret :%d\n", ret);
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600436 ret = -EIO;
437 goto geni_i2c_gsi_xfer_out;
Sagar Dharia673a4502017-04-14 14:20:21 -0600438 }
439 gi2c->tx_ev.init.callback = gi2c_ev_cb;
440 gi2c->tx_ev.init.cb_param = gi2c;
441 gi2c->tx_ev.cmd = MSM_GPI_INIT;
442 gi2c->tx_c->private = &gi2c->tx_ev;
443 ret = dmaengine_slave_config(gi2c->tx_c, NULL);
444 if (ret) {
445 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
446 "tx dma slave config ret :%d\n", ret);
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600447 goto geni_i2c_gsi_xfer_out;
Sagar Dharia673a4502017-04-14 14:20:21 -0600448 }
449 }
450 if (!gi2c->rx_c) {
451 gi2c->rx_c = dma_request_slave_channel(gi2c->dev, "rx");
452 if (!gi2c->rx_c) {
453 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
454 "rx dma req slv chan ret :%d\n", ret);
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600455 ret = -EIO;
456 goto geni_i2c_gsi_xfer_out;
Sagar Dharia673a4502017-04-14 14:20:21 -0600457 }
458 gi2c->rx_ev.init.cb_param = gi2c;
459 gi2c->rx_ev.init.callback = gi2c_ev_cb;
460 gi2c->rx_ev.cmd = MSM_GPI_INIT;
461 gi2c->rx_c->private = &gi2c->rx_ev;
462 ret = dmaengine_slave_config(gi2c->rx_c, NULL);
463 if (ret) {
464 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
465 "rx dma slave config ret :%d\n", ret);
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600466 goto geni_i2c_gsi_xfer_out;
Sagar Dharia673a4502017-04-14 14:20:21 -0600467 }
468 }
469
470 if (!gi2c->cfg_sent) {
471 struct geni_i2c_clk_fld *itr = geni_i2c_clk_map +
472 gi2c->clk_fld_idx;
473 struct msm_gpi_tre *cfg0 = &gi2c->cfg0_t;
474
475 /* config0 */
476 cfg0->dword[0] = MSM_GPI_I2C_CONFIG0_TRE_DWORD0(I2C_PACK_EN,
477 itr->t_cycle,
478 itr->t_high,
479 itr->t_low);
480 cfg0->dword[1] = MSM_GPI_I2C_CONFIG0_TRE_DWORD1(0, 0);
481 cfg0->dword[2] = MSM_GPI_I2C_CONFIG0_TRE_DWORD2(0,
482 itr->clk_div);
483 cfg0->dword[3] = MSM_GPI_I2C_CONFIG0_TRE_DWORD3(0, 0, 0, 1);
484
485 gi2c->tx_cb.userdata = gi2c;
486 gi2c->rx_cb.userdata = gi2c;
487 }
488
489 for (i = 0; i < num; i++) {
490 u8 op = (msgs[i].flags & I2C_M_RD) ? 2 : 1;
491 int segs = 3 - op;
492 int index = 0;
493 int stretch = (i < (num - 1));
494 dma_cookie_t tx_cookie, rx_cookie;
495 struct msm_gpi_tre *go_t = &gi2c->go_t;
Girish Mahadevand87fe2e2017-09-13 11:44:04 -0600496 struct device *rx_dev = gi2c->wrapper_dev;
497 struct device *tx_dev = gi2c->wrapper_dev;
Sagar Dharia673a4502017-04-14 14:20:21 -0600498
499 gi2c->cur = &msgs[i];
Shrey Vijay96b4ead2018-02-26 15:01:22 +0530500 qcom_geni_i2c_calc_timeout(gi2c);
Sagar Dharia673a4502017-04-14 14:20:21 -0600501 if (!gi2c->cfg_sent) {
502 segs++;
503 sg_init_table(gi2c->tx_sg, segs);
504 sg_set_buf(gi2c->tx_sg, &gi2c->cfg0_t,
505 sizeof(gi2c->cfg0_t));
506 gi2c->cfg_sent = 1;
507 index++;
508 } else {
509 sg_init_table(gi2c->tx_sg, segs);
510 }
511
512 go_t->dword[0] = MSM_GPI_I2C_GO_TRE_DWORD0((stretch << 2),
513 msgs[i].addr, op);
514 go_t->dword[1] = MSM_GPI_I2C_GO_TRE_DWORD1;
515
516 if (msgs[i].flags & I2C_M_RD) {
517 go_t->dword[2] = MSM_GPI_I2C_GO_TRE_DWORD2(msgs[i].len);
518 go_t->dword[3] = MSM_GPI_I2C_GO_TRE_DWORD3(0, 0, 1, 0);
519 } else {
520 go_t->dword[2] = MSM_GPI_I2C_GO_TRE_DWORD2(0);
521 go_t->dword[3] = MSM_GPI_I2C_GO_TRE_DWORD3(0, 0, 0, 1);
522 }
523
524 sg_set_buf(&gi2c->tx_sg[index++], &gi2c->go_t,
525 sizeof(gi2c->go_t));
526
527 if (msgs[i].flags & I2C_M_RD) {
528 sg_init_table(&gi2c->rx_sg, 1);
Shrey Vijay58fbaa52018-05-24 14:48:28 +0530529 ret = geni_se_iommu_map_buf(rx_dev, &gi2c->rx_ph,
530 msgs[i].buf, msgs[i].len,
531 DMA_FROM_DEVICE);
532 if (ret) {
533 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
534 "geni_se_iommu_map_buf for rx failed :%d\n",
535 ret);
536 goto geni_i2c_gsi_xfer_out;
537
538 }
Sagar Dharia673a4502017-04-14 14:20:21 -0600539 gi2c->rx_t.dword[0] =
540 MSM_GPI_DMA_W_BUFFER_TRE_DWORD0(gi2c->rx_ph);
541 gi2c->rx_t.dword[1] =
542 MSM_GPI_DMA_W_BUFFER_TRE_DWORD1(gi2c->rx_ph);
543 gi2c->rx_t.dword[2] =
544 MSM_GPI_DMA_W_BUFFER_TRE_DWORD2(msgs[i].len);
545 gi2c->rx_t.dword[3] =
546 MSM_GPI_DMA_W_BUFFER_TRE_DWORD3(0, 1, 0, 0);
547
548 sg_set_buf(&gi2c->rx_sg, &gi2c->rx_t,
549 sizeof(gi2c->rx_t));
550 gi2c->rx_desc = dmaengine_prep_slave_sg(gi2c->rx_c,
551 &gi2c->rx_sg, 1,
552 DMA_DEV_TO_MEM,
553 (DMA_PREP_INTERRUPT |
554 DMA_CTRL_ACK));
555 if (!gi2c->rx_desc) {
556 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
557 "prep_slave_sg for rx failed\n");
558 gi2c->err = -ENOMEM;
Shrey Vijay58fbaa52018-05-24 14:48:28 +0530559 goto geni_i2c_err_prep_sg;
Sagar Dharia673a4502017-04-14 14:20:21 -0600560 }
561 gi2c->rx_desc->callback = gi2c_gsi_rx_cb;
562 gi2c->rx_desc->callback_param = &gi2c->rx_cb;
563
564 /* Issue RX */
565 rx_cookie = dmaengine_submit(gi2c->rx_desc);
566 dma_async_issue_pending(gi2c->rx_c);
567 } else {
Shrey Vijay58fbaa52018-05-24 14:48:28 +0530568 ret = geni_se_iommu_map_buf(tx_dev, &gi2c->tx_ph,
569 msgs[i].buf, msgs[i].len,
570 DMA_TO_DEVICE);
571 if (ret) {
572 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
573 "geni_se_iommu_map_buf for tx failed :%d\n",
574 ret);
575 goto geni_i2c_gsi_xfer_out;
576
577 }
Sagar Dharia673a4502017-04-14 14:20:21 -0600578 gi2c->tx_t.dword[0] =
579 MSM_GPI_DMA_W_BUFFER_TRE_DWORD0(gi2c->tx_ph);
580 gi2c->tx_t.dword[1] =
581 MSM_GPI_DMA_W_BUFFER_TRE_DWORD1(gi2c->tx_ph);
582 gi2c->tx_t.dword[2] =
583 MSM_GPI_DMA_W_BUFFER_TRE_DWORD2(msgs[i].len);
584 gi2c->tx_t.dword[3] =
585 MSM_GPI_DMA_W_BUFFER_TRE_DWORD3(0, 1, 0, 0);
586
587 sg_set_buf(&gi2c->tx_sg[index++], &gi2c->tx_t,
588 sizeof(gi2c->tx_t));
589 }
590
591 gi2c->tx_desc = dmaengine_prep_slave_sg(gi2c->tx_c, gi2c->tx_sg,
592 segs, DMA_MEM_TO_DEV,
593 (DMA_PREP_INTERRUPT |
594 DMA_CTRL_ACK));
595 if (!gi2c->tx_desc) {
596 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
597 "prep_slave_sg for tx failed\n");
598 gi2c->err = -ENOMEM;
Shrey Vijay58fbaa52018-05-24 14:48:28 +0530599 goto geni_i2c_err_prep_sg;
Sagar Dharia673a4502017-04-14 14:20:21 -0600600 }
601 gi2c->tx_desc->callback = gi2c_gsi_tx_cb;
602 gi2c->tx_desc->callback_param = &gi2c->tx_cb;
603
604 /* Issue TX */
605 tx_cookie = dmaengine_submit(gi2c->tx_desc);
606 dma_async_issue_pending(gi2c->tx_c);
607
Shrey Vijay96b4ead2018-02-26 15:01:22 +0530608 timeout = wait_for_completion_timeout(&gi2c->xfer,
609 gi2c->xfer_timeout);
Sagar Dharia673a4502017-04-14 14:20:21 -0600610
611 if (!timeout) {
612 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
Shrey Vijay96b4ead2018-02-26 15:01:22 +0530613 "GSI Txn timed out: %u len: %d\n",
614 gi2c->xfer_timeout, gi2c->cur->len);
Sagar Dharia673a4502017-04-14 14:20:21 -0600615 gi2c->err = -ETIMEDOUT;
616 }
Shrey Vijay58fbaa52018-05-24 14:48:28 +0530617geni_i2c_err_prep_sg:
618 if (msgs[i].flags & I2C_M_RD)
619 geni_se_iommu_unmap_buf(rx_dev, &gi2c->rx_ph,
620 msgs[i].len, DMA_FROM_DEVICE);
621 else
622 geni_se_iommu_unmap_buf(tx_dev, &gi2c->tx_ph,
623 msgs[i].len, DMA_TO_DEVICE);
624
Sagar Dharia673a4502017-04-14 14:20:21 -0600625 if (gi2c->err) {
626 dmaengine_terminate_all(gi2c->tx_c);
627 gi2c->cfg_sent = 0;
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600628 goto geni_i2c_gsi_xfer_out;
Sagar Dharia673a4502017-04-14 14:20:21 -0600629 }
630 }
Shrey Vijay58fbaa52018-05-24 14:48:28 +0530631
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600632geni_i2c_gsi_xfer_out:
633 if (!ret && gi2c->err)
634 ret = gi2c->err;
635 pinctrl_select_state(gi2c->i2c_rsc.geni_pinctrl,
636 gi2c->i2c_rsc.geni_gpio_sleep);
637 return ret;
Sagar Dharia673a4502017-04-14 14:20:21 -0600638}
639
Sagar Dharia7c927c02016-11-23 11:51:43 -0700640static int geni_i2c_xfer(struct i2c_adapter *adap,
641 struct i2c_msg msgs[],
642 int num)
643{
644 struct geni_i2c_dev *gi2c = i2c_get_adapdata(adap);
645 int i, ret = 0, timeout = 0;
Shrey Vijayb061cda2018-04-13 16:35:10 +0530646 int ref = 0;
Sagar Dharia7c927c02016-11-23 11:51:43 -0700647
648 gi2c->err = 0;
649 gi2c->cur = &msgs[0];
650 reinit_completion(&gi2c->xfer);
Sagar Dhariab44003b2017-03-10 15:34:26 -0700651 ret = pm_runtime_get_sync(gi2c->dev);
652 if (ret < 0) {
Sagar Dharia818623c2017-04-27 13:13:29 -0600653 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
654 "error turning SE resources:%d\n", ret);
Sagar Dhariab44003b2017-03-10 15:34:26 -0700655 pm_runtime_put_noidle(gi2c->dev);
656 /* Set device in suspended since resume failed */
657 pm_runtime_set_suspended(gi2c->dev);
658 return ret;
659 }
Shrey Vijayb061cda2018-04-13 16:35:10 +0530660 ref = atomic_read(&gi2c->dev->power.usage_count);
661 if (ref <= 0) {
662 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
663 "resume usage count mismatch:%d\n", ref);
664 }
665
Sagar Dharia673a4502017-04-14 14:20:21 -0600666 if (gi2c->se_mode == GSI_ONLY) {
667 ret = geni_i2c_gsi_xfer(adap, msgs, num);
668 goto geni_i2c_txn_ret;
669 }
670
Shrey Vijay6f231202017-07-11 11:16:16 +0530671 qcom_geni_i2c_conf(gi2c, 0);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700672 dev_dbg(gi2c->dev, "i2c xfer:num:%d, msgs:len:%d,flg:%d\n",
673 num, msgs[0].len, msgs[0].flags);
674 for (i = 0; i < num; i++) {
675 int stretch = (i < (num - 1));
676 u32 m_param = 0;
677 u32 m_cmd = 0;
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600678 dma_addr_t tx_dma = 0;
679 dma_addr_t rx_dma = 0;
680 enum se_xfer_mode mode = FIFO_MODE;
Vipin Deep Kaure17fb392019-02-13 15:46:01 +0530681 reinit_completion(&gi2c->xfer);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700682
Girish Mahadevand5890b22017-03-30 13:20:02 -0600683 m_param |= (stretch ? STOP_STRETCH : 0);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700684 m_param |= ((msgs[i].addr & 0x7F) << SLV_ADDR_SHFT);
685
686 gi2c->cur = &msgs[i];
Shrey Vijay96b4ead2018-02-26 15:01:22 +0530687 qcom_geni_i2c_calc_timeout(gi2c);
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600688 mode = msgs[i].len > 32 ? SE_DMA : FIFO_MODE;
689 ret = geni_se_select_mode(gi2c->base, mode);
690 if (ret) {
691 dev_err(gi2c->dev, "%s: Error mode init %d:%d:%d\n",
692 __func__, mode, i, msgs[i].len);
693 break;
694 }
Sagar Dharia7c927c02016-11-23 11:51:43 -0700695 if (msgs[i].flags & I2C_M_RD) {
696 dev_dbg(gi2c->dev,
697 "READ,n:%d,i:%d len:%d, stretch:%d\n",
698 num, i, msgs[i].len, stretch);
699 geni_write_reg(msgs[i].len,
700 gi2c->base, SE_I2C_RX_TRANS_LEN);
701 m_cmd = I2C_READ;
702 geni_setup_m_cmd(gi2c->base, m_cmd, m_param);
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600703 if (mode == SE_DMA) {
704 ret = geni_se_rx_dma_prep(gi2c->wrapper_dev,
705 gi2c->base, msgs[i].buf,
706 msgs[i].len, &rx_dma);
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600707 if (ret) {
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600708 mode = FIFO_MODE;
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600709 ret = geni_se_select_mode(gi2c->base,
710 mode);
711 }
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600712 }
Sagar Dharia7c927c02016-11-23 11:51:43 -0700713 } else {
714 dev_dbg(gi2c->dev,
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600715 "WRITE:n:%d,i:%d len:%d, stretch:%d, m_param:0x%x\n",
716 num, i, msgs[i].len, stretch, m_param);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700717 geni_write_reg(msgs[i].len, gi2c->base,
718 SE_I2C_TX_TRANS_LEN);
719 m_cmd = I2C_WRITE;
720 geni_setup_m_cmd(gi2c->base, m_cmd, m_param);
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600721 if (mode == SE_DMA) {
722 ret = geni_se_tx_dma_prep(gi2c->wrapper_dev,
723 gi2c->base, msgs[i].buf,
724 msgs[i].len, &tx_dma);
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600725 if (ret) {
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600726 mode = FIFO_MODE;
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600727 ret = geni_se_select_mode(gi2c->base,
728 mode);
729 }
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600730 }
Sagar Dharia1bfc8d12017-06-29 17:50:18 -0600731 if (mode == FIFO_MODE) /* Get FIFO IRQ */
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600732 geni_write_reg(1, gi2c->base,
733 SE_GENI_TX_WATERMARK_REG);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700734 }
735 /* Ensure FIFO write go through before waiting for Done evet */
736 mb();
Shrey Vijay96b4ead2018-02-26 15:01:22 +0530737 timeout = wait_for_completion_timeout(&gi2c->xfer,
738 gi2c->xfer_timeout);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700739 if (!timeout) {
Sagar Dharia818623c2017-04-27 13:13:29 -0600740 geni_i2c_err(gi2c, GENI_TIMEOUT);
Vipin Deep Kaure17fb392019-02-13 15:46:01 +0530741 reinit_completion(&gi2c->xfer);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700742 gi2c->cur = NULL;
743 geni_abort_m_cmd(gi2c->base);
744 timeout = wait_for_completion_timeout(&gi2c->xfer, HZ);
745 }
746 gi2c->cur_wr = 0;
747 gi2c->cur_rd = 0;
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600748 if (mode == SE_DMA) {
749 if (gi2c->err) {
Vipin Deep Kaure17fb392019-02-13 15:46:01 +0530750 reinit_completion(&gi2c->xfer);
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600751 if (msgs[i].flags != I2C_M_RD)
752 writel_relaxed(1, gi2c->base +
753 SE_DMA_TX_FSM_RST);
754 else
755 writel_relaxed(1, gi2c->base +
756 SE_DMA_RX_FSM_RST);
757 wait_for_completion_timeout(&gi2c->xfer, HZ);
758 }
759 geni_se_rx_dma_unprep(gi2c->wrapper_dev, rx_dma,
760 msgs[i].len);
761 geni_se_tx_dma_unprep(gi2c->wrapper_dev, tx_dma,
762 msgs[i].len);
763 }
764 ret = gi2c->err;
Sagar Dharia7c927c02016-11-23 11:51:43 -0700765 if (gi2c->err) {
766 dev_err(gi2c->dev, "i2c error :%d\n", gi2c->err);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700767 break;
768 }
769 }
Sagar Dharia673a4502017-04-14 14:20:21 -0600770geni_i2c_txn_ret:
Sagar Dharia7c927c02016-11-23 11:51:43 -0700771 if (ret == 0)
Sagar Dharia673a4502017-04-14 14:20:21 -0600772 ret = num;
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600773
Shrey Vijayb061cda2018-04-13 16:35:10 +0530774 if (gi2c->autosuspend_disable) {
775 pm_runtime_put_sync(gi2c->dev);
776 ref = atomic_read(&gi2c->dev->power.usage_count);
777 if (ref < 0)
778 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
779 "suspend usage count mismatch:%d\n", ref);
780 } else {
781 pm_runtime_mark_last_busy(gi2c->dev);
782 pm_runtime_put_autosuspend(gi2c->dev);
783 }
784
Sagar Dharia7c927c02016-11-23 11:51:43 -0700785 gi2c->cur = NULL;
786 gi2c->err = 0;
787 dev_dbg(gi2c->dev, "i2c txn ret:%d\n", ret);
788 return ret;
789}
790
791static u32 geni_i2c_func(struct i2c_adapter *adap)
792{
793 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
794}
795
796static const struct i2c_algorithm geni_i2c_algo = {
797 .master_xfer = geni_i2c_xfer,
798 .functionality = geni_i2c_func,
799};
800
801static int geni_i2c_probe(struct platform_device *pdev)
802{
803 struct geni_i2c_dev *gi2c;
804 struct resource *res;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600805 struct platform_device *wrapper_pdev;
806 struct device_node *wrapper_ph_node;
Sagar Dharia7c927c02016-11-23 11:51:43 -0700807 int ret;
808
809 gi2c = devm_kzalloc(&pdev->dev, sizeof(*gi2c), GFP_KERNEL);
810 if (!gi2c)
811 return -ENOMEM;
812
813 gi2c->dev = &pdev->dev;
814
815 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
816 if (!res)
817 return -EINVAL;
818
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600819 wrapper_ph_node = of_parse_phandle(pdev->dev.of_node,
820 "qcom,wrapper-core", 0);
821 if (IS_ERR_OR_NULL(wrapper_ph_node)) {
822 ret = PTR_ERR(wrapper_ph_node);
823 dev_err(&pdev->dev, "No wrapper core defined\n");
824 return ret;
825 }
826 wrapper_pdev = of_find_device_by_node(wrapper_ph_node);
827 of_node_put(wrapper_ph_node);
828 if (IS_ERR_OR_NULL(wrapper_pdev)) {
829 ret = PTR_ERR(wrapper_pdev);
830 dev_err(&pdev->dev, "Cannot retrieve wrapper device\n");
831 return ret;
832 }
833 gi2c->wrapper_dev = &wrapper_pdev->dev;
834 gi2c->i2c_rsc.wrapper_dev = &wrapper_pdev->dev;
835 ret = geni_se_resources_init(&gi2c->i2c_rsc, I2C_CORE2X_VOTE,
836 (DEFAULT_SE_CLK * DEFAULT_BUS_WIDTH));
837 if (ret) {
838 dev_err(gi2c->dev, "geni_se_resources_init\n");
839 return ret;
840 }
841
Shrey Vijaydb097e82018-05-09 17:31:00 +0530842 gi2c->i2c_rsc.ctrl_dev = gi2c->dev;
Sagar Dhariab44003b2017-03-10 15:34:26 -0700843 gi2c->i2c_rsc.se_clk = devm_clk_get(&pdev->dev, "se-clk");
844 if (IS_ERR(gi2c->i2c_rsc.se_clk)) {
845 ret = PTR_ERR(gi2c->i2c_rsc.se_clk);
846 dev_err(&pdev->dev, "Err getting SE Core clk %d\n", ret);
847 return ret;
848 }
849
850 gi2c->i2c_rsc.m_ahb_clk = devm_clk_get(&pdev->dev, "m-ahb");
851 if (IS_ERR(gi2c->i2c_rsc.m_ahb_clk)) {
852 ret = PTR_ERR(gi2c->i2c_rsc.m_ahb_clk);
853 dev_err(&pdev->dev, "Err getting M AHB clk %d\n", ret);
854 return ret;
855 }
856
857 gi2c->i2c_rsc.s_ahb_clk = devm_clk_get(&pdev->dev, "s-ahb");
858 if (IS_ERR(gi2c->i2c_rsc.s_ahb_clk)) {
859 ret = PTR_ERR(gi2c->i2c_rsc.s_ahb_clk);
860 dev_err(&pdev->dev, "Err getting S AHB clk %d\n", ret);
861 return ret;
862 }
863
Sagar Dharia7c927c02016-11-23 11:51:43 -0700864 gi2c->base = devm_ioremap_resource(gi2c->dev, res);
865 if (IS_ERR(gi2c->base))
866 return PTR_ERR(gi2c->base);
867
Sagar Dhariab44003b2017-03-10 15:34:26 -0700868 gi2c->i2c_rsc.geni_pinctrl = devm_pinctrl_get(&pdev->dev);
869 if (IS_ERR_OR_NULL(gi2c->i2c_rsc.geni_pinctrl)) {
870 dev_err(&pdev->dev, "No pinctrl config specified\n");
871 ret = PTR_ERR(gi2c->i2c_rsc.geni_pinctrl);
872 return ret;
873 }
874 gi2c->i2c_rsc.geni_gpio_active =
875 pinctrl_lookup_state(gi2c->i2c_rsc.geni_pinctrl,
876 PINCTRL_DEFAULT);
877 if (IS_ERR_OR_NULL(gi2c->i2c_rsc.geni_gpio_active)) {
878 dev_err(&pdev->dev, "No default config specified\n");
879 ret = PTR_ERR(gi2c->i2c_rsc.geni_gpio_active);
880 return ret;
881 }
882 gi2c->i2c_rsc.geni_gpio_sleep =
883 pinctrl_lookup_state(gi2c->i2c_rsc.geni_pinctrl,
884 PINCTRL_SLEEP);
885 if (IS_ERR_OR_NULL(gi2c->i2c_rsc.geni_gpio_sleep)) {
886 dev_err(&pdev->dev, "No sleep config specified\n");
887 ret = PTR_ERR(gi2c->i2c_rsc.geni_gpio_sleep);
888 return ret;
889 }
890
Shrey Vijay6f231202017-07-11 11:16:16 +0530891 if (of_property_read_u32(pdev->dev.of_node, "qcom,clk-freq-out",
892 &gi2c->i2c_rsc.clk_freq_out)) {
893 dev_info(&pdev->dev,
894 "Bus frequency not specified, default to 400KHz.\n");
895 gi2c->i2c_rsc.clk_freq_out = KHz(400);
896 }
897
Shrey Vijayb061cda2018-04-13 16:35:10 +0530898 gi2c->autosuspend_disable = of_property_read_bool(pdev->dev.of_node,
899 "qcom,disable-autosuspend");
900
Sagar Dharia7c927c02016-11-23 11:51:43 -0700901 gi2c->irq = platform_get_irq(pdev, 0);
902 if (gi2c->irq < 0) {
903 dev_err(gi2c->dev, "IRQ error for i2c-geni\n");
904 return gi2c->irq;
905 }
906
Shrey Vijay6f231202017-07-11 11:16:16 +0530907 ret = geni_i2c_clk_map_idx(gi2c);
908 if (ret) {
909 dev_err(gi2c->dev, "Invalid clk frequency %d KHz: %d\n",
910 gi2c->i2c_rsc.clk_freq_out, ret);
911 return ret;
912 }
913
Sagar Dharia7c927c02016-11-23 11:51:43 -0700914 gi2c->adap.algo = &geni_i2c_algo;
915 init_completion(&gi2c->xfer);
916 platform_set_drvdata(pdev, gi2c);
917 ret = devm_request_irq(gi2c->dev, gi2c->irq, geni_i2c_irq,
918 IRQF_TRIGGER_HIGH, "i2c_geni", gi2c);
919 if (ret) {
920 dev_err(gi2c->dev, "Request_irq failed:%d: err:%d\n",
921 gi2c->irq, ret);
922 return ret;
923 }
924 disable_irq(gi2c->irq);
925 i2c_set_adapdata(&gi2c->adap, gi2c);
926 gi2c->adap.dev.parent = gi2c->dev;
927 gi2c->adap.dev.of_node = pdev->dev.of_node;
928
929 strlcpy(gi2c->adap.name, "Geni-I2C", sizeof(gi2c->adap.name));
930
Sagar Dhariab44003b2017-03-10 15:34:26 -0700931 pm_runtime_set_suspended(gi2c->dev);
Shrey Vijayb061cda2018-04-13 16:35:10 +0530932 if (!gi2c->autosuspend_disable) {
933 pm_runtime_set_autosuspend_delay(gi2c->dev,
934 I2C_AUTO_SUSPEND_DELAY);
935 pm_runtime_use_autosuspend(gi2c->dev);
936 }
Sagar Dhariab44003b2017-03-10 15:34:26 -0700937 pm_runtime_enable(gi2c->dev);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700938 i2c_add_adapter(&gi2c->adap);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700939
Karthikeyan Ramasubramaniana5766572017-04-19 11:31:42 -0600940 dev_dbg(gi2c->dev, "I2C probed\n");
Sagar Dharia7c927c02016-11-23 11:51:43 -0700941 return 0;
942}
943
944static int geni_i2c_remove(struct platform_device *pdev)
945{
946 struct geni_i2c_dev *gi2c = platform_get_drvdata(pdev);
947
Sagar Dhariab44003b2017-03-10 15:34:26 -0700948 pm_runtime_disable(gi2c->dev);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700949 i2c_del_adapter(&gi2c->adap);
Sagar Dharia818623c2017-04-27 13:13:29 -0600950 if (gi2c->ipcl)
951 ipc_log_context_destroy(gi2c->ipcl);
Sagar Dharia7c927c02016-11-23 11:51:43 -0700952 return 0;
953}
954
Sagar Dhariab44003b2017-03-10 15:34:26 -0700955static int geni_i2c_resume_noirq(struct device *device)
Sagar Dharia7c927c02016-11-23 11:51:43 -0700956{
957 return 0;
958}
959
Sagar Dhariab44003b2017-03-10 15:34:26 -0700960#ifdef CONFIG_PM
961static int geni_i2c_runtime_suspend(struct device *dev)
962{
963 struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
964
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600965 if (gi2c->se_mode == FIFO_SE_DMA) {
Sagar Dharia673a4502017-04-14 14:20:21 -0600966 disable_irq(gi2c->irq);
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600967 se_geni_resources_off(&gi2c->i2c_rsc);
968 } else {
969 /* GPIO is set to sleep state already. So just clocks off */
970 se_geni_clks_off(&gi2c->i2c_rsc);
971 }
Sagar Dhariab44003b2017-03-10 15:34:26 -0700972 return 0;
973}
974
975static int geni_i2c_runtime_resume(struct device *dev)
976{
977 int ret;
978 struct geni_i2c_dev *gi2c = dev_get_drvdata(dev);
979
Sagar Dharia818623c2017-04-27 13:13:29 -0600980 if (!gi2c->ipcl) {
981 char ipc_name[I2C_NAME_SIZE];
982
983 snprintf(ipc_name, I2C_NAME_SIZE, "i2c-%d", gi2c->adap.nr);
984 gi2c->ipcl = ipc_log_context_create(2, ipc_name, 0);
985 }
Karthikeyan Ramasubramanian383b41e2017-10-25 17:32:52 -0600986
987 if (gi2c->se_mode != GSI_ONLY)
988 ret = se_geni_resources_on(&gi2c->i2c_rsc);
989 else
990 ret = se_geni_clks_on(&gi2c->i2c_rsc);
991
Sagar Dhariab44003b2017-03-10 15:34:26 -0700992 if (ret)
993 return ret;
994
Sagar Dharia673a4502017-04-14 14:20:21 -0600995 if (gi2c->se_mode == UNINITIALIZED) {
Girish Mahadevanb9137c12017-10-16 10:16:46 -0600996 int proto = get_se_proto(gi2c->base);
997 u32 se_mode;
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -0600998
Girish Mahadevanb9137c12017-10-16 10:16:46 -0600999 if (unlikely(proto != I2C)) {
1000 dev_err(gi2c->dev, "Invalid proto %d\n", proto);
1001 se_geni_resources_off(&gi2c->i2c_rsc);
1002 return -ENXIO;
1003 }
1004
1005 se_mode = readl_relaxed(gi2c->base +
1006 GENI_IF_FIFO_DISABLE_RO);
Sagar Dharia673a4502017-04-14 14:20:21 -06001007 if (se_mode) {
1008 gi2c->se_mode = GSI_ONLY;
1009 geni_se_select_mode(gi2c->base, GSI_DMA);
1010 GENI_SE_DBG(gi2c->ipcl, false, gi2c->dev,
1011 "i2c in GSI ONLY mode\n");
1012 } else {
1013 int gi2c_tx_depth = get_tx_fifo_depth(gi2c->base);
1014
1015 gi2c->se_mode = FIFO_SE_DMA;
1016
1017 gi2c->tx_wm = gi2c_tx_depth - 1;
1018 geni_se_init(gi2c->base, gi2c->tx_wm, gi2c_tx_depth);
1019 se_config_packing(gi2c->base, 8, 4, true);
1020 GENI_SE_DBG(gi2c->ipcl, false, gi2c->dev,
1021 "i2c fifo/se-dma mode. fifo depth:%d\n",
1022 gi2c_tx_depth);
1023 }
Shrey Vijayb061cda2018-04-13 16:35:10 +05301024 if (gi2c->autosuspend_disable)
1025 GENI_SE_DBG(gi2c->ipcl, false, gi2c->dev,
1026 "i2c in autosuspend disable mode\n");
Karthikeyan Ramasubramanian0d578b72017-04-26 10:44:02 -06001027 }
Sagar Dharia673a4502017-04-14 14:20:21 -06001028 if (gi2c->se_mode == FIFO_SE_DMA)
1029 enable_irq(gi2c->irq);
1030
Sagar Dhariab44003b2017-03-10 15:34:26 -07001031 return 0;
1032}
1033
1034static int geni_i2c_suspend_noirq(struct device *device)
1035{
Sagar Dharia9b8e10522017-09-28 22:59:56 -06001036 struct geni_i2c_dev *gi2c = dev_get_drvdata(device);
1037 int ret;
1038
1039 /* Make sure no transactions are pending */
1040 ret = i2c_trylock_bus(&gi2c->adap, I2C_LOCK_SEGMENT);
1041 if (!ret) {
1042 GENI_SE_ERR(gi2c->ipcl, true, gi2c->dev,
1043 "late I2C transaction request\n");
Sagar Dhariab44003b2017-03-10 15:34:26 -07001044 return -EBUSY;
Sagar Dharia9b8e10522017-09-28 22:59:56 -06001045 }
1046 if (!pm_runtime_status_suspended(device)) {
1047 geni_i2c_runtime_suspend(device);
1048 pm_runtime_disable(device);
1049 pm_runtime_set_suspended(device);
1050 pm_runtime_enable(device);
1051 }
1052 i2c_unlock_bus(&gi2c->adap, I2C_LOCK_SEGMENT);
Sagar Dhariab44003b2017-03-10 15:34:26 -07001053 return 0;
1054}
1055#else
1056static int geni_i2c_runtime_suspend(struct device *dev)
1057{
1058 return 0;
1059}
1060
1061static int geni_i2c_runtime_resume(struct device *dev)
1062{
1063 return 0;
1064}
1065
1066static int geni_i2c_suspend_noirq(struct device *device)
Sagar Dharia7c927c02016-11-23 11:51:43 -07001067{
1068 return 0;
1069}
1070#endif
1071
1072static const struct dev_pm_ops geni_i2c_pm_ops = {
Sagar Dhariab44003b2017-03-10 15:34:26 -07001073 .suspend_noirq = geni_i2c_suspend_noirq,
1074 .resume_noirq = geni_i2c_resume_noirq,
1075 .runtime_suspend = geni_i2c_runtime_suspend,
1076 .runtime_resume = geni_i2c_runtime_resume,
Sagar Dharia7c927c02016-11-23 11:51:43 -07001077};
1078
1079static const struct of_device_id geni_i2c_dt_match[] = {
1080 { .compatible = "qcom,i2c-geni" },
1081 {}
1082};
1083MODULE_DEVICE_TABLE(of, geni_i2c_dt_match);
1084
1085static struct platform_driver geni_i2c_driver = {
1086 .probe = geni_i2c_probe,
1087 .remove = geni_i2c_remove,
1088 .driver = {
1089 .name = "i2c_geni",
1090 .pm = &geni_i2c_pm_ops,
1091 .of_match_table = geni_i2c_dt_match,
1092 },
1093};
1094
1095module_platform_driver(geni_i2c_driver);
1096
1097MODULE_LICENSE("GPL v2");
1098MODULE_ALIAS("platform:i2c_geni");