blob: 7cc51223db1cbe8e905307850b7bd42b6c739279 [file] [log] [blame]
Martyn Welch60479692009-07-31 09:28:17 +01001/*
2 * Support for the Tundra Universe I/II VME-PCI Bridge Chips
3 *
Martyn Welch66bd8db2010-02-18 15:12:52 +00004 * Author: Martyn Welch <martyn.welch@ge.com>
5 * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
Martyn Welch60479692009-07-31 09:28:17 +01006 *
7 * Based on work by Tom Armistead and Ajit Prem
8 * Copyright 2004 Motorola Inc.
9 *
10 * Derived from ca91c042.c by Michael Wyrick
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 */
17
Martyn Welch60479692009-07-31 09:28:17 +010018#include <linux/module.h>
19#include <linux/mm.h>
20#include <linux/types.h>
21#include <linux/errno.h>
Martyn Welch60479692009-07-31 09:28:17 +010022#include <linux/pci.h>
23#include <linux/dma-mapping.h>
24#include <linux/poll.h>
25#include <linux/interrupt.h>
26#include <linux/spinlock.h>
Greg Kroah-Hartman6af783c2009-10-12 15:00:08 -070027#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Martyn Welch79463282010-03-22 14:58:57 +000029#include <linux/time.h>
30#include <linux/io.h>
31#include <linux/uaccess.h>
Greg Kroah-Hartmandb3b9e92012-04-26 12:34:58 -070032#include <linux/vme.h>
Martyn Welch60479692009-07-31 09:28:17 +010033
Martyn Welch60479692009-07-31 09:28:17 +010034#include "../vme_bridge.h"
35#include "vme_ca91cx42.h"
36
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010037static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
38static void ca91cx42_remove(struct pci_dev *);
Martyn Welch60479692009-07-31 09:28:17 +010039
Martyn Welch12b2d5c2009-12-15 08:42:56 +000040/* Module parameters */
41static int geoid;
42
Vincent Bossier584721c2011-06-03 10:07:39 +010043static const char driver_name[] = "vme_ca91cx42";
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010044
Jingoo Hanc3a09c12013-12-03 08:29:48 +090045static const struct pci_device_id ca91cx42_ids[] = {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010046 { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
47 { },
Martyn Welch60479692009-07-31 09:28:17 +010048};
49
Alessio Igor Bogani553ebb82016-06-14 16:36:55 +020050MODULE_DEVICE_TABLE(pci, ca91cx42_ids);
51
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010052static struct pci_driver ca91cx42_driver = {
53 .name = driver_name,
54 .id_table = ca91cx42_ids,
55 .probe = ca91cx42_probe,
56 .remove = ca91cx42_remove,
Martyn Welch60479692009-07-31 09:28:17 +010057};
58
Martyn Welch29848ac2010-02-18 15:13:05 +000059static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
Martyn Welch60479692009-07-31 09:28:17 +010060{
Emilio G. Cota886953e2010-11-12 11:14:07 +000061 wake_up(&bridge->dma_queue);
Martyn Welch60479692009-07-31 09:28:17 +010062
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010063 return CA91CX42_LINT_DMA;
Martyn Welch60479692009-07-31 09:28:17 +010064}
65
Martyn Welch29848ac2010-02-18 15:13:05 +000066static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010067{
68 int i;
69 u32 serviced = 0;
70
71 for (i = 0; i < 4; i++) {
72 if (stat & CA91CX42_LINT_LM[i]) {
73 /* We only enable interrupts if the callback is set */
Aaron Sierrafa54b322016-04-29 16:41:02 -050074 bridge->lm_callback[i](bridge->lm_data[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010075 serviced |= CA91CX42_LINT_LM[i];
76 }
77 }
78
79 return serviced;
80}
81
82/* XXX This needs to be split into 4 queues */
Martyn Welch29848ac2010-02-18 15:13:05 +000083static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010084{
Emilio G. Cota886953e2010-11-12 11:14:07 +000085 wake_up(&bridge->mbox_queue);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010086
87 return CA91CX42_LINT_MBOX;
88}
89
Martyn Welch29848ac2010-02-18 15:13:05 +000090static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010091{
Emilio G. Cota886953e2010-11-12 11:14:07 +000092 wake_up(&bridge->iack_queue);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010093
94 return CA91CX42_LINT_SW_IACK;
95}
96
Martyn Welch48d9356e2010-03-22 14:58:50 +000097static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +010098{
99 int val;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000100 struct ca91cx42_driver *bridge;
101
102 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100103
Martyn Welch29848ac2010-02-18 15:13:05 +0000104 val = ioread32(bridge->base + DGCS);
Martyn Welch60479692009-07-31 09:28:17 +0100105
106 if (!(val & 0x00000800)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000107 dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
108 "Read Error DGCS=%08X\n", val);
Martyn Welch60479692009-07-31 09:28:17 +0100109 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100110
111 return CA91CX42_LINT_VERR;
Martyn Welch60479692009-07-31 09:28:17 +0100112}
113
Martyn Welch48d9356e2010-03-22 14:58:50 +0000114static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +0100115{
116 int val;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000117 struct ca91cx42_driver *bridge;
118
119 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100120
Martyn Welch29848ac2010-02-18 15:13:05 +0000121 val = ioread32(bridge->base + DGCS);
Martyn Welch60479692009-07-31 09:28:17 +0100122
Martyn Welch48d9356e2010-03-22 14:58:50 +0000123 if (!(val & 0x00000800))
124 dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
125 "Read Error DGCS=%08X\n", val);
Martyn Welch60479692009-07-31 09:28:17 +0100126
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100127 return CA91CX42_LINT_LERR;
Martyn Welch60479692009-07-31 09:28:17 +0100128}
129
Martyn Welch60479692009-07-31 09:28:17 +0100130
Martyn Welch29848ac2010-02-18 15:13:05 +0000131static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
132 int stat)
Martyn Welch60479692009-07-31 09:28:17 +0100133{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100134 int vec, i, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000135 struct ca91cx42_driver *bridge;
136
137 bridge = ca91cx42_bridge->driver_priv;
138
Martyn Welch60479692009-07-31 09:28:17 +0100139
140 for (i = 7; i > 0; i--) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100141 if (stat & (1 << i)) {
Martyn Welch29848ac2010-02-18 15:13:05 +0000142 vec = ioread32(bridge->base +
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100143 CA91CX42_V_STATID[i]) & 0xff;
144
Martyn Welchc813f592009-10-29 16:34:54 +0000145 vme_irq_handler(ca91cx42_bridge, i, vec);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100146
147 serviced |= (1 << i);
Martyn Welch60479692009-07-31 09:28:17 +0100148 }
149 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100150
151 return serviced;
Martyn Welch60479692009-07-31 09:28:17 +0100152}
153
Martyn Welch29848ac2010-02-18 15:13:05 +0000154static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
Martyn Welch60479692009-07-31 09:28:17 +0100155{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100156 u32 stat, enable, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000157 struct vme_bridge *ca91cx42_bridge;
158 struct ca91cx42_driver *bridge;
Martyn Welch60479692009-07-31 09:28:17 +0100159
Martyn Welch29848ac2010-02-18 15:13:05 +0000160 ca91cx42_bridge = ptr;
Martyn Welch60479692009-07-31 09:28:17 +0100161
Martyn Welch29848ac2010-02-18 15:13:05 +0000162 bridge = ca91cx42_bridge->driver_priv;
163
164 enable = ioread32(bridge->base + LINT_EN);
165 stat = ioread32(bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100166
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100167 /* Only look at unmasked interrupts */
168 stat &= enable;
169
170 if (unlikely(!stat))
171 return IRQ_NONE;
172
173 if (stat & CA91CX42_LINT_DMA)
Martyn Welch29848ac2010-02-18 15:13:05 +0000174 serviced |= ca91cx42_DMA_irqhandler(bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100175 if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
176 CA91CX42_LINT_LM3))
Martyn Welch29848ac2010-02-18 15:13:05 +0000177 serviced |= ca91cx42_LM_irqhandler(bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100178 if (stat & CA91CX42_LINT_MBOX)
Martyn Welch29848ac2010-02-18 15:13:05 +0000179 serviced |= ca91cx42_MB_irqhandler(bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100180 if (stat & CA91CX42_LINT_SW_IACK)
Martyn Welch29848ac2010-02-18 15:13:05 +0000181 serviced |= ca91cx42_IACK_irqhandler(bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100182 if (stat & CA91CX42_LINT_VERR)
Martyn Welch48d9356e2010-03-22 14:58:50 +0000183 serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100184 if (stat & CA91CX42_LINT_LERR)
Martyn Welch48d9356e2010-03-22 14:58:50 +0000185 serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100186 if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
187 CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
188 CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
189 CA91CX42_LINT_VIRQ7))
Martyn Welch29848ac2010-02-18 15:13:05 +0000190 serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100191
192 /* Clear serviced interrupts */
Vincent Bossier56fc5082011-06-02 12:30:02 +0200193 iowrite32(serviced, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100194
195 return IRQ_HANDLED;
196}
197
Martyn Welch29848ac2010-02-18 15:13:05 +0000198static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +0100199{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100200 int result, tmp;
201 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000202 struct ca91cx42_driver *bridge;
203
204 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100205
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100206 /* Need pdev */
Geliang Tang445f8242015-12-27 18:46:04 +0800207 pdev = to_pci_dev(ca91cx42_bridge->parent);
Martyn Welch60479692009-07-31 09:28:17 +0100208
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100209 /* Disable interrupts from PCI to VME */
210 iowrite32(0, bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100211
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100212 /* Disable PCI interrupts */
213 iowrite32(0, bridge->base + LINT_EN);
214 /* Clear Any Pending PCI Interrupts */
215 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100216
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100217 result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
Martyn Welch29848ac2010-02-18 15:13:05 +0000218 driver_name, ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100219 if (result) {
220 dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
221 pdev->irq);
222 return result;
Martyn Welch60479692009-07-31 09:28:17 +0100223 }
224
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100225 /* Ensure all interrupts are mapped to PCI Interrupt 0 */
226 iowrite32(0, bridge->base + LINT_MAP0);
227 iowrite32(0, bridge->base + LINT_MAP1);
228 iowrite32(0, bridge->base + LINT_MAP2);
Martyn Welch60479692009-07-31 09:28:17 +0100229
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100230 /* Enable DMA, mailbox & LM Interrupts */
231 tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
232 CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
233 CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
234
235 iowrite32(tmp, bridge->base + LINT_EN);
236
237 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100238}
239
Martyn Welch29848ac2010-02-18 15:13:05 +0000240static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
241 struct pci_dev *pdev)
Martyn Welch60479692009-07-31 09:28:17 +0100242{
Wei Yongjunef22d572013-08-26 12:04:05 +0800243 struct vme_bridge *ca91cx42_bridge;
244
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100245 /* Disable interrupts from PCI to VME */
Martyn Welch29848ac2010-02-18 15:13:05 +0000246 iowrite32(0, bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100247
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100248 /* Disable PCI interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000249 iowrite32(0, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100250 /* Clear Any Pending PCI Interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000251 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100252
Wei Yongjunef22d572013-08-26 12:04:05 +0800253 ca91cx42_bridge = container_of((void *)bridge, struct vme_bridge,
254 driver_priv);
255 free_irq(pdev->irq, ca91cx42_bridge);
Martyn Welch60479692009-07-31 09:28:17 +0100256}
257
Vincent Bossier54b4a772011-06-09 08:59:43 +0100258static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
259{
260 u32 tmp;
261
262 tmp = ioread32(bridge->base + LINT_STAT);
263
264 if (tmp & (1 << level))
265 return 0;
266 else
267 return 1;
268}
269
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100270/*
271 * Set up an VME interrupt
272 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000273static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
274 int state, int sync)
Martyn Welchc813f592009-10-29 16:34:54 +0000275
Martyn Welch60479692009-07-31 09:28:17 +0100276{
Martyn Welchc813f592009-10-29 16:34:54 +0000277 struct pci_dev *pdev;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100278 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000279 struct ca91cx42_driver *bridge;
280
281 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100282
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100283 /* Enable IRQ level */
Martyn Welch29848ac2010-02-18 15:13:05 +0000284 tmp = ioread32(bridge->base + LINT_EN);
Martyn Welchc813f592009-10-29 16:34:54 +0000285
286 if (state == 0)
287 tmp &= ~CA91CX42_LINT_VIRQ[level];
288 else
289 tmp |= CA91CX42_LINT_VIRQ[level];
290
Martyn Welch29848ac2010-02-18 15:13:05 +0000291 iowrite32(tmp, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100292
Martyn Welchc813f592009-10-29 16:34:54 +0000293 if ((state == 0) && (sync != 0)) {
Geliang Tang445f8242015-12-27 18:46:04 +0800294 pdev = to_pci_dev(ca91cx42_bridge->parent);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100295
296 synchronize_irq(pdev->irq);
Martyn Welch60479692009-07-31 09:28:17 +0100297 }
Martyn Welch60479692009-07-31 09:28:17 +0100298}
299
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000300static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
Martyn Welch29848ac2010-02-18 15:13:05 +0000301 int statid)
Martyn Welch60479692009-07-31 09:28:17 +0100302{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100303 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000304 struct ca91cx42_driver *bridge;
305
306 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100307
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100308 /* Universe can only generate even vectors */
309 if (statid & 1)
310 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100311
Emilio G. Cota886953e2010-11-12 11:14:07 +0000312 mutex_lock(&bridge->vme_int);
Martyn Welch60479692009-07-31 09:28:17 +0100313
Martyn Welch29848ac2010-02-18 15:13:05 +0000314 tmp = ioread32(bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100315
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100316 /* Set Status/ID */
Martyn Welch29848ac2010-02-18 15:13:05 +0000317 iowrite32(statid << 24, bridge->base + STATID);
Martyn Welch60479692009-07-31 09:28:17 +0100318
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100319 /* Assert VMEbus IRQ */
320 tmp = tmp | (1 << (level + 24));
Martyn Welch29848ac2010-02-18 15:13:05 +0000321 iowrite32(tmp, bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100322
323 /* Wait for IACK */
Vincent Bossier54b4a772011-06-09 08:59:43 +0100324 wait_event_interruptible(bridge->iack_queue,
325 ca91cx42_iack_received(bridge, level));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100326
327 /* Return interrupt to low state */
Martyn Welch29848ac2010-02-18 15:13:05 +0000328 tmp = ioread32(bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100329 tmp = tmp & ~(1 << (level + 24));
Martyn Welch29848ac2010-02-18 15:13:05 +0000330 iowrite32(tmp, bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100331
Emilio G. Cota886953e2010-11-12 11:14:07 +0000332 mutex_unlock(&bridge->vme_int);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100333
334 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100335}
336
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000337static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100338 unsigned long long vme_base, unsigned long long size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000339 dma_addr_t pci_base, u32 aspace, u32 cycle)
Martyn Welch60479692009-07-31 09:28:17 +0100340{
Martyn Welch21e0cf62010-02-18 15:13:32 +0000341 unsigned int i, addr = 0, granularity;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100342 unsigned int temp_ctl = 0;
343 unsigned int vme_bound, pci_offset;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000344 struct vme_bridge *ca91cx42_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000345 struct ca91cx42_driver *bridge;
346
Martyn Welch48d9356e2010-03-22 14:58:50 +0000347 ca91cx42_bridge = image->parent;
348
349 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100350
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100351 i = image->number;
Martyn Welch60479692009-07-31 09:28:17 +0100352
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100353 switch (aspace) {
354 case VME_A16:
355 addr |= CA91CX42_VSI_CTL_VAS_A16;
356 break;
357 case VME_A24:
358 addr |= CA91CX42_VSI_CTL_VAS_A24;
359 break;
360 case VME_A32:
361 addr |= CA91CX42_VSI_CTL_VAS_A32;
362 break;
363 case VME_USER1:
364 addr |= CA91CX42_VSI_CTL_VAS_USER1;
365 break;
366 case VME_USER2:
367 addr |= CA91CX42_VSI_CTL_VAS_USER2;
368 break;
Martyn Welch60479692009-07-31 09:28:17 +0100369 case VME_A64:
370 case VME_CRCSR:
371 case VME_USER3:
372 case VME_USER4:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100373 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +0000374 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100375 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100376 break;
377 }
378
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100379 /*
380 * Bound address is a valid address for the window, adjust
381 * accordingly
382 */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000383 vme_bound = vme_base + size;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100384 pci_offset = pci_base - vme_base;
Martyn Welch60479692009-07-31 09:28:17 +0100385
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100386 if ((i == 0) || (i == 4))
387 granularity = 0x1000;
388 else
389 granularity = 0x10000;
390
391 if (vme_base & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000392 dev_err(ca91cx42_bridge->parent, "Invalid VME base "
393 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100394 return -EINVAL;
395 }
396 if (vme_bound & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000397 dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
398 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100399 return -EINVAL;
400 }
401 if (pci_offset & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000402 dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
403 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100404 return -EINVAL;
405 }
406
407 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000408 temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100409 temp_ctl &= ~CA91CX42_VSI_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000410 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100411
412 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +0000413 iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
414 iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
415 iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100416
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100417 /* Setup address space */
418 temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
419 temp_ctl |= addr;
Martyn Welch60479692009-07-31 09:28:17 +0100420
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100421 /* Setup cycle types */
422 temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
423 if (cycle & VME_SUPER)
424 temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
425 if (cycle & VME_USER)
426 temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
427 if (cycle & VME_PROG)
428 temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
429 if (cycle & VME_DATA)
430 temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
Martyn Welch60479692009-07-31 09:28:17 +0100431
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100432 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +0000433 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100434
435 if (enabled)
436 temp_ctl |= CA91CX42_VSI_CTL_EN;
437
Martyn Welch29848ac2010-02-18 15:13:05 +0000438 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100439
440 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100441}
442
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000443static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100444 unsigned long long *vme_base, unsigned long long *size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000445 dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
Martyn Welch60479692009-07-31 09:28:17 +0100446{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100447 unsigned int i, granularity = 0, ctl = 0;
448 unsigned long long vme_bound, pci_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +0000449 struct ca91cx42_driver *bridge;
450
451 bridge = image->parent->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100452
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100453 i = image->number;
Martyn Welch60479692009-07-31 09:28:17 +0100454
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100455 if ((i == 0) || (i == 4))
456 granularity = 0x1000;
457 else
458 granularity = 0x10000;
Martyn Welch60479692009-07-31 09:28:17 +0100459
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100460 /* Read Registers */
Martyn Welch29848ac2010-02-18 15:13:05 +0000461 ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100462
Martyn Welch29848ac2010-02-18 15:13:05 +0000463 *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
464 vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
465 pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100466
Augusto Mecking Caringi57bfd5a2017-01-10 10:45:00 +0000467 *pci_base = (dma_addr_t)*vme_base + pci_offset;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100468 *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
469
470 *enabled = 0;
471 *aspace = 0;
472 *cycle = 0;
473
474 if (ctl & CA91CX42_VSI_CTL_EN)
475 *enabled = 1;
476
477 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
478 *aspace = VME_A16;
479 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
480 *aspace = VME_A24;
481 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
482 *aspace = VME_A32;
483 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
484 *aspace = VME_USER1;
485 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
486 *aspace = VME_USER2;
487
488 if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
489 *cycle |= VME_SUPER;
490 if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
491 *cycle |= VME_USER;
492 if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
493 *cycle |= VME_PROG;
494 if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
495 *cycle |= VME_DATA;
496
497 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100498}
499
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100500/*
501 * Allocate and map PCI Resource
502 */
503static int ca91cx42_alloc_resource(struct vme_master_resource *image,
504 unsigned long long size)
Martyn Welch60479692009-07-31 09:28:17 +0100505{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100506 unsigned long long existing_size;
507 int retval = 0;
508 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000509 struct vme_bridge *ca91cx42_bridge;
510
511 ca91cx42_bridge = image->parent;
Martyn Welch60479692009-07-31 09:28:17 +0100512
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100513 /* Find pci_dev container of dev */
514 if (ca91cx42_bridge->parent == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000515 dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100516 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100517 }
Geliang Tang445f8242015-12-27 18:46:04 +0800518 pdev = to_pci_dev(ca91cx42_bridge->parent);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100519
Martyn Welch8fafb472010-02-18 15:13:12 +0000520 existing_size = (unsigned long long)(image->bus_resource.end -
521 image->bus_resource.start);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100522
523 /* If the existing size is OK, return */
524 if (existing_size == (size - 1))
525 return 0;
526
527 if (existing_size != 0) {
528 iounmap(image->kern_base);
529 image->kern_base = NULL;
Ilia Mirkin794a8942011-03-13 00:29:13 -0500530 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000531 release_resource(&image->bus_resource);
532 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch60479692009-07-31 09:28:17 +0100533 }
534
Martyn Welch8fafb472010-02-18 15:13:12 +0000535 if (image->bus_resource.name == NULL) {
Julia Lawall0aa3f132010-05-30 22:27:46 +0200536 image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
Martyn Welch8fafb472010-02-18 15:13:12 +0000537 if (image->bus_resource.name == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000538 dev_err(ca91cx42_bridge->parent, "Unable to allocate "
539 "memory for resource name\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100540 retval = -ENOMEM;
541 goto err_name;
542 }
Martyn Welch60479692009-07-31 09:28:17 +0100543 }
544
Martyn Welch8fafb472010-02-18 15:13:12 +0000545 sprintf((char *)image->bus_resource.name, "%s.%d",
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100546 ca91cx42_bridge->name, image->number);
547
Martyn Welch8fafb472010-02-18 15:13:12 +0000548 image->bus_resource.start = 0;
549 image->bus_resource.end = (unsigned long)size;
550 image->bus_resource.flags = IORESOURCE_MEM;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100551
552 retval = pci_bus_alloc_resource(pdev->bus,
Dmitry Kalinkinda5ae8a2015-07-08 17:42:17 +0300553 &image->bus_resource, size, 0x10000, PCIBIOS_MIN_MEM,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100554 0, NULL, NULL);
555 if (retval) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000556 dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
557 "resource for window %d size 0x%lx start 0x%lx\n",
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100558 image->number, (unsigned long)size,
Martyn Welch8fafb472010-02-18 15:13:12 +0000559 (unsigned long)image->bus_resource.start);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100560 goto err_resource;
Martyn Welch60479692009-07-31 09:28:17 +0100561 }
562
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100563 image->kern_base = ioremap_nocache(
Martyn Welch8fafb472010-02-18 15:13:12 +0000564 image->bus_resource.start, size);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100565 if (image->kern_base == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000566 dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100567 retval = -ENOMEM;
568 goto err_remap;
Martyn Welch60479692009-07-31 09:28:17 +0100569 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100570
571 return 0;
572
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100573err_remap:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000574 release_resource(&image->bus_resource);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100575err_resource:
Martyn Welch8fafb472010-02-18 15:13:12 +0000576 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000577 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100578err_name:
579 return retval;
580}
581
582/*
Martyn Welch4860ab72010-02-18 15:13:25 +0000583 * Free and unmap PCI Resource
584 */
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100585static void ca91cx42_free_resource(struct vme_master_resource *image)
586{
587 iounmap(image->kern_base);
588 image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +0000589 release_resource(&image->bus_resource);
Martyn Welch8fafb472010-02-18 15:13:12 +0000590 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000591 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100592}
593
594
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000595static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +0000596 unsigned long long vme_base, unsigned long long size, u32 aspace,
597 u32 cycle, u32 dwidth)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100598{
599 int retval = 0;
Martyn Welch21e0cf62010-02-18 15:13:32 +0000600 unsigned int i, granularity = 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100601 unsigned int temp_ctl = 0;
602 unsigned long long pci_bound, vme_offset, pci_base;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000603 struct vme_bridge *ca91cx42_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000604 struct ca91cx42_driver *bridge;
605
Martyn Welch48d9356e2010-03-22 14:58:50 +0000606 ca91cx42_bridge = image->parent;
607
608 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100609
Martyn Welch21e0cf62010-02-18 15:13:32 +0000610 i = image->number;
611
612 if ((i == 0) || (i == 4))
613 granularity = 0x1000;
614 else
615 granularity = 0x10000;
616
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100617 /* Verify input data */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000618 if (vme_base & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000619 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
620 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100621 retval = -EINVAL;
622 goto err_window;
623 }
Martyn Welch21e0cf62010-02-18 15:13:32 +0000624 if (size & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000625 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
626 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100627 retval = -EINVAL;
628 goto err_window;
629 }
630
Emilio G. Cota886953e2010-11-12 11:14:07 +0000631 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100632
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100633 /*
634 * Let's allocate the resource here rather than further up the stack as
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300635 * it avoids pushing loads of bus dependent stuff up the stack
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100636 */
637 retval = ca91cx42_alloc_resource(image, size);
638 if (retval) {
Emilio G. Cota886953e2010-11-12 11:14:07 +0000639 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000640 dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
641 "for resource name\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100642 retval = -ENOMEM;
643 goto err_res;
644 }
645
Martyn Welch8fafb472010-02-18 15:13:12 +0000646 pci_base = (unsigned long long)image->bus_resource.start;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100647
648 /*
649 * Bound address is a valid address for the window, adjust
650 * according to window granularity.
651 */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000652 pci_bound = pci_base + size;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100653 vme_offset = vme_base - pci_base;
654
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100655 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000656 temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100657 temp_ctl &= ~CA91CX42_LSI_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000658 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100659
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100660 /* Setup cycle types */
661 temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
662 if (cycle & VME_BLT)
663 temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
664 if (cycle & VME_MBLT)
665 temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
Martyn Welch60479692009-07-31 09:28:17 +0100666
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100667 /* Setup data width */
668 temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
669 switch (dwidth) {
670 case VME_D8:
671 temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
Martyn Welch60479692009-07-31 09:28:17 +0100672 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100673 case VME_D16:
674 temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
Martyn Welch60479692009-07-31 09:28:17 +0100675 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100676 case VME_D32:
677 temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
Martyn Welch60479692009-07-31 09:28:17 +0100678 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100679 case VME_D64:
680 temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
Martyn Welch60479692009-07-31 09:28:17 +0100681 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100682 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000683 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000684 dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100685 retval = -EINVAL;
686 goto err_dwidth;
Martyn Welch60479692009-07-31 09:28:17 +0100687 break;
688 }
689
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100690 /* Setup address space */
691 temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
692 switch (aspace) {
693 case VME_A16:
694 temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
695 break;
696 case VME_A24:
697 temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
698 break;
699 case VME_A32:
700 temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
701 break;
702 case VME_CRCSR:
703 temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
704 break;
705 case VME_USER1:
706 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
707 break;
708 case VME_USER2:
709 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
710 break;
Martyn Welch60479692009-07-31 09:28:17 +0100711 case VME_A64:
712 case VME_USER3:
713 case VME_USER4:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100714 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000715 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000716 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100717 retval = -EINVAL;
718 goto err_aspace;
Martyn Welch60479692009-07-31 09:28:17 +0100719 break;
720 }
721
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100722 temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
723 if (cycle & VME_SUPER)
724 temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
725 if (cycle & VME_PROG)
726 temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
Martyn Welch60479692009-07-31 09:28:17 +0100727
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100728 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +0000729 iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
730 iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
731 iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100732
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100733 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +0000734 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100735
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100736 if (enabled)
737 temp_ctl |= CA91CX42_LSI_CTL_EN;
Martyn Welch60479692009-07-31 09:28:17 +0100738
Martyn Welch29848ac2010-02-18 15:13:05 +0000739 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100740
Emilio G. Cota886953e2010-11-12 11:14:07 +0000741 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100742 return 0;
743
744err_aspace:
745err_dwidth:
746 ca91cx42_free_resource(image);
747err_res:
748err_window:
749 return retval;
Martyn Welch60479692009-07-31 09:28:17 +0100750}
751
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000752static int __ca91cx42_master_get(struct vme_master_resource *image,
753 int *enabled, unsigned long long *vme_base, unsigned long long *size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000754 u32 *aspace, u32 *cycle, u32 *dwidth)
Martyn Welch60479692009-07-31 09:28:17 +0100755{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100756 unsigned int i, ctl;
757 unsigned long long pci_base, pci_bound, vme_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +0000758 struct ca91cx42_driver *bridge;
759
760 bridge = image->parent->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100761
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100762 i = image->number;
763
Martyn Welch29848ac2010-02-18 15:13:05 +0000764 ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100765
Martyn Welch29848ac2010-02-18 15:13:05 +0000766 pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
767 vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
768 pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100769
770 *vme_base = pci_base + vme_offset;
Martyn Welch21e0cf62010-02-18 15:13:32 +0000771 *size = (unsigned long long)(pci_bound - pci_base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100772
773 *enabled = 0;
774 *aspace = 0;
775 *cycle = 0;
776 *dwidth = 0;
777
778 if (ctl & CA91CX42_LSI_CTL_EN)
779 *enabled = 1;
780
781 /* Setup address space */
782 switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
783 case CA91CX42_LSI_CTL_VAS_A16:
784 *aspace = VME_A16;
785 break;
786 case CA91CX42_LSI_CTL_VAS_A24:
787 *aspace = VME_A24;
788 break;
789 case CA91CX42_LSI_CTL_VAS_A32:
790 *aspace = VME_A32;
791 break;
792 case CA91CX42_LSI_CTL_VAS_CRCSR:
793 *aspace = VME_CRCSR;
794 break;
795 case CA91CX42_LSI_CTL_VAS_USER1:
796 *aspace = VME_USER1;
797 break;
798 case CA91CX42_LSI_CTL_VAS_USER2:
799 *aspace = VME_USER2;
800 break;
Martyn Welch60479692009-07-31 09:28:17 +0100801 }
Martyn Welch60479692009-07-31 09:28:17 +0100802
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100803 /* XXX Not sure howto check for MBLT */
804 /* Setup cycle types */
805 if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
806 *cycle |= VME_BLT;
807 else
808 *cycle |= VME_SCT;
809
810 if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
811 *cycle |= VME_SUPER;
812 else
813 *cycle |= VME_USER;
814
815 if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
816 *cycle = VME_PROG;
817 else
818 *cycle = VME_DATA;
819
820 /* Setup data width */
821 switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
822 case CA91CX42_LSI_CTL_VDW_D8:
823 *dwidth = VME_D8;
824 break;
825 case CA91CX42_LSI_CTL_VDW_D16:
826 *dwidth = VME_D16;
827 break;
828 case CA91CX42_LSI_CTL_VDW_D32:
829 *dwidth = VME_D32;
830 break;
831 case CA91CX42_LSI_CTL_VDW_D64:
832 *dwidth = VME_D64;
833 break;
834 }
835
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100836 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100837}
838
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000839static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +0000840 unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
841 u32 *cycle, u32 *dwidth)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100842{
843 int retval;
844
Emilio G. Cota886953e2010-11-12 11:14:07 +0000845 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100846
847 retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
848 cycle, dwidth);
849
Emilio G. Cota886953e2010-11-12 11:14:07 +0000850 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100851
852 return retval;
853}
854
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000855static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
856 void *buf, size_t count, loff_t offset)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100857{
Martyn Welch21e0cf62010-02-18 15:13:32 +0000858 ssize_t retval;
Jingoo Hand90f32c2013-08-19 16:39:40 +0900859 void __iomem *addr = image->kern_base + offset;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200860 unsigned int done = 0;
861 unsigned int count32;
862
863 if (count == 0)
864 return 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100865
Emilio G. Cota886953e2010-11-12 11:14:07 +0000866 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100867
Martyn Welcha2a720e2014-02-06 13:35:36 +0000868 /* The following code handles VME address alignment. We cannot use
869 * memcpy_xxx here because it may cut data transfers in to 8-bit
870 * cycles when D16 or D32 cycles are required on the VME bus.
871 * On the other hand, the bridge itself assures that the maximum data
872 * cycle configured for the transfer is used and splits it
873 * automatically for non-aligned addresses, so we don't want the
874 * overhead of needlessly forcing small transfers for the entire cycle.
Arthur Benilov53059aa2010-09-24 19:26:13 +0200875 */
Manohar Vangab91a9362011-11-02 16:50:39 +0100876 if ((uintptr_t)addr & 0x1) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200877 *(u8 *)buf = ioread8(addr);
878 done += 1;
879 if (done == count)
880 goto out;
881 }
Martyn Welchf0342e62014-02-07 15:48:56 +0000882 if ((uintptr_t)(addr + done) & 0x2) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200883 if ((count - done) < 2) {
884 *(u8 *)(buf + done) = ioread8(addr + done);
885 done += 1;
886 goto out;
887 } else {
888 *(u16 *)(buf + done) = ioread16(addr + done);
889 done += 2;
890 }
891 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100892
Arthur Benilov53059aa2010-09-24 19:26:13 +0200893 count32 = (count - done) & ~0x3;
Martyn Welcha2a720e2014-02-06 13:35:36 +0000894 while (done < count32) {
895 *(u32 *)(buf + done) = ioread32(addr + done);
896 done += 4;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200897 }
898
899 if ((count - done) & 0x2) {
900 *(u16 *)(buf + done) = ioread16(addr + done);
901 done += 2;
902 }
903 if ((count - done) & 0x1) {
904 *(u8 *)(buf + done) = ioread8(addr + done);
905 done += 1;
906 }
907out:
908 retval = count;
Emilio G. Cota886953e2010-11-12 11:14:07 +0000909 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100910
911 return retval;
912}
913
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000914static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
915 void *buf, size_t count, loff_t offset)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100916{
Arthur Benilov53059aa2010-09-24 19:26:13 +0200917 ssize_t retval;
Jingoo Hand90f32c2013-08-19 16:39:40 +0900918 void __iomem *addr = image->kern_base + offset;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200919 unsigned int done = 0;
920 unsigned int count32;
921
922 if (count == 0)
923 return 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100924
Emilio G. Cota886953e2010-11-12 11:14:07 +0000925 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100926
Arthur Benilov53059aa2010-09-24 19:26:13 +0200927 /* Here we apply for the same strategy we do in master_read
Martyn Welcha2a720e2014-02-06 13:35:36 +0000928 * function in order to assure the correct cycles.
Arthur Benilov53059aa2010-09-24 19:26:13 +0200929 */
Manohar Vangab91a9362011-11-02 16:50:39 +0100930 if ((uintptr_t)addr & 0x1) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200931 iowrite8(*(u8 *)buf, addr);
932 done += 1;
933 if (done == count)
934 goto out;
935 }
Martyn Welchf0342e62014-02-07 15:48:56 +0000936 if ((uintptr_t)(addr + done) & 0x2) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200937 if ((count - done) < 2) {
938 iowrite8(*(u8 *)(buf + done), addr + done);
939 done += 1;
940 goto out;
941 } else {
942 iowrite16(*(u16 *)(buf + done), addr + done);
943 done += 2;
944 }
945 }
946
947 count32 = (count - done) & ~0x3;
Martyn Welcha2a720e2014-02-06 13:35:36 +0000948 while (done < count32) {
949 iowrite32(*(u32 *)(buf + done), addr + done);
950 done += 4;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200951 }
952
953 if ((count - done) & 0x2) {
954 iowrite16(*(u16 *)(buf + done), addr + done);
955 done += 2;
956 }
957 if ((count - done) & 0x1) {
958 iowrite8(*(u8 *)(buf + done), addr + done);
959 done += 1;
960 }
961out:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100962 retval = count;
963
Emilio G. Cota886953e2010-11-12 11:14:07 +0000964 spin_unlock(&image->lock);
965
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100966 return retval;
967}
968
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000969static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
Martyn Welch04e10e12010-02-18 15:13:38 +0000970 unsigned int mask, unsigned int compare, unsigned int swap,
971 loff_t offset)
972{
Manohar Vangab91a9362011-11-02 16:50:39 +0100973 u32 result;
974 uintptr_t pci_addr;
Martyn Welch04e10e12010-02-18 15:13:38 +0000975 int i;
976 struct ca91cx42_driver *bridge;
977 struct device *dev;
978
979 bridge = image->parent->driver_priv;
980 dev = image->parent->parent;
981
982 /* Find the PCI address that maps to the desired VME address */
983 i = image->number;
984
985 /* Locking as we can only do one of these at a time */
Emilio G. Cota886953e2010-11-12 11:14:07 +0000986 mutex_lock(&bridge->vme_rmw);
Martyn Welch04e10e12010-02-18 15:13:38 +0000987
988 /* Lock image */
Emilio G. Cota886953e2010-11-12 11:14:07 +0000989 spin_lock(&image->lock);
Martyn Welch04e10e12010-02-18 15:13:38 +0000990
Manohar Vangab91a9362011-11-02 16:50:39 +0100991 pci_addr = (uintptr_t)image->kern_base + offset;
Martyn Welch04e10e12010-02-18 15:13:38 +0000992
993 /* Address must be 4-byte aligned */
994 if (pci_addr & 0x3) {
995 dev_err(dev, "RMW Address not 4-byte aligned\n");
Julia Lawall7c0ace52010-05-26 17:59:11 +0200996 result = -EINVAL;
997 goto out;
Martyn Welch04e10e12010-02-18 15:13:38 +0000998 }
999
1000 /* Ensure RMW Disabled whilst configuring */
1001 iowrite32(0, bridge->base + SCYC_CTL);
1002
1003 /* Configure registers */
1004 iowrite32(mask, bridge->base + SCYC_EN);
1005 iowrite32(compare, bridge->base + SCYC_CMP);
1006 iowrite32(swap, bridge->base + SCYC_SWP);
1007 iowrite32(pci_addr, bridge->base + SCYC_ADDR);
1008
1009 /* Enable RMW */
1010 iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
1011
1012 /* Kick process off with a read to the required address. */
1013 result = ioread32(image->kern_base + offset);
1014
1015 /* Disable RMW */
1016 iowrite32(0, bridge->base + SCYC_CTL);
1017
Julia Lawall7c0ace52010-05-26 17:59:11 +02001018out:
Emilio G. Cota886953e2010-11-12 11:14:07 +00001019 spin_unlock(&image->lock);
Martyn Welch04e10e12010-02-18 15:13:38 +00001020
Emilio G. Cota886953e2010-11-12 11:14:07 +00001021 mutex_unlock(&bridge->vme_rmw);
Martyn Welch04e10e12010-02-18 15:13:38 +00001022
1023 return result;
1024}
1025
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001026static int ca91cx42_dma_list_add(struct vme_dma_list *list,
1027 struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
Martyn Welch4860ab72010-02-18 15:13:25 +00001028{
1029 struct ca91cx42_dma_entry *entry, *prev;
1030 struct vme_dma_pci *pci_attr;
1031 struct vme_dma_vme *vme_attr;
1032 dma_addr_t desc_ptr;
1033 int retval = 0;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001034 struct device *dev;
1035
1036 dev = list->parent->parent->parent;
Martyn Welch4860ab72010-02-18 15:13:25 +00001037
1038 /* XXX descriptor must be aligned on 64-bit boundaries */
Julia Lawall32414872010-05-11 20:26:57 +02001039 entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
Martyn Welch4860ab72010-02-18 15:13:25 +00001040 if (entry == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001041 dev_err(dev, "Failed to allocate memory for dma resource "
Martyn Welch4860ab72010-02-18 15:13:25 +00001042 "structure\n");
1043 retval = -ENOMEM;
1044 goto err_mem;
1045 }
1046
1047 /* Test descriptor alignment */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001048 if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001049 dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
Emilio G. Cota886953e2010-11-12 11:14:07 +00001050 "required: %p\n", &entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001051 retval = -EINVAL;
1052 goto err_align;
1053 }
1054
Emilio G. Cota886953e2010-11-12 11:14:07 +00001055 memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
Martyn Welch4860ab72010-02-18 15:13:25 +00001056
1057 if (dest->type == VME_DMA_VME) {
1058 entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
Kulikov Vasiliyfeffce42010-06-29 14:16:16 +04001059 vme_attr = dest->private;
1060 pci_attr = src->private;
Martyn Welch4860ab72010-02-18 15:13:25 +00001061 } else {
Kulikov Vasiliyfeffce42010-06-29 14:16:16 +04001062 vme_attr = src->private;
1063 pci_attr = dest->private;
Martyn Welch4860ab72010-02-18 15:13:25 +00001064 }
1065
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001066 /* Check we can do fulfill required attributes */
Martyn Welch4860ab72010-02-18 15:13:25 +00001067 if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
1068 VME_USER2)) != 0) {
1069
Martyn Welch48d9356e2010-03-22 14:58:50 +00001070 dev_err(dev, "Unsupported cycle type\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001071 retval = -EINVAL;
1072 goto err_aspace;
1073 }
1074
1075 if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
1076 VME_PROG | VME_DATA)) != 0) {
1077
Martyn Welch48d9356e2010-03-22 14:58:50 +00001078 dev_err(dev, "Unsupported cycle type\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001079 retval = -EINVAL;
1080 goto err_cycle;
1081 }
1082
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001083 /* Check to see if we can fulfill source and destination */
Martyn Welch4860ab72010-02-18 15:13:25 +00001084 if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
1085 ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
1086
Martyn Welch48d9356e2010-03-22 14:58:50 +00001087 dev_err(dev, "Cannot perform transfer with this "
Martyn Welch4860ab72010-02-18 15:13:25 +00001088 "source-destination combination\n");
1089 retval = -EINVAL;
1090 goto err_direct;
1091 }
1092
1093 /* Setup cycle types */
1094 if (vme_attr->cycle & VME_BLT)
1095 entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
1096
1097 /* Setup data width */
1098 switch (vme_attr->dwidth) {
1099 case VME_D8:
1100 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
1101 break;
1102 case VME_D16:
1103 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
1104 break;
1105 case VME_D32:
1106 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
1107 break;
1108 case VME_D64:
1109 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
1110 break;
1111 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001112 dev_err(dev, "Invalid data width\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001113 return -EINVAL;
1114 }
1115
1116 /* Setup address space */
1117 switch (vme_attr->aspace) {
1118 case VME_A16:
1119 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
1120 break;
1121 case VME_A24:
1122 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
1123 break;
1124 case VME_A32:
1125 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
1126 break;
1127 case VME_USER1:
1128 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
1129 break;
1130 case VME_USER2:
1131 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
1132 break;
1133 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001134 dev_err(dev, "Invalid address space\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001135 return -EINVAL;
1136 break;
1137 }
1138
1139 if (vme_attr->cycle & VME_SUPER)
1140 entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
1141 if (vme_attr->cycle & VME_PROG)
1142 entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
1143
1144 entry->descriptor.dtbc = count;
1145 entry->descriptor.dla = pci_attr->address;
1146 entry->descriptor.dva = vme_attr->address;
1147 entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
1148
1149 /* Add to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001150 list_add_tail(&entry->list, &list->entries);
Martyn Welch4860ab72010-02-18 15:13:25 +00001151
1152 /* Fill out previous descriptors "Next Address" */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001153 if (entry->list.prev != &list->entries) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001154 prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
1155 list);
1156 /* We need the bus address for the pointer */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001157 desc_ptr = virt_to_bus(&entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001158 prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
1159 }
1160
1161 return 0;
1162
1163err_cycle:
1164err_aspace:
1165err_direct:
1166err_align:
1167 kfree(entry);
1168err_mem:
1169 return retval;
1170}
1171
1172static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
1173{
1174 u32 tmp;
1175 struct ca91cx42_driver *bridge;
1176
1177 bridge = ca91cx42_bridge->driver_priv;
1178
1179 tmp = ioread32(bridge->base + DGCS);
1180
1181 if (tmp & CA91CX42_DGCS_ACT)
1182 return 0;
1183 else
1184 return 1;
1185}
1186
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001187static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
Martyn Welch4860ab72010-02-18 15:13:25 +00001188{
1189 struct vme_dma_resource *ctrlr;
1190 struct ca91cx42_dma_entry *entry;
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001191 int retval;
Martyn Welch4860ab72010-02-18 15:13:25 +00001192 dma_addr_t bus_addr;
1193 u32 val;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001194 struct device *dev;
Martyn Welch4860ab72010-02-18 15:13:25 +00001195 struct ca91cx42_driver *bridge;
1196
1197 ctrlr = list->parent;
1198
1199 bridge = ctrlr->parent->driver_priv;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001200 dev = ctrlr->parent->parent;
Martyn Welch4860ab72010-02-18 15:13:25 +00001201
Emilio G. Cota886953e2010-11-12 11:14:07 +00001202 mutex_lock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001203
Emilio G. Cota886953e2010-11-12 11:14:07 +00001204 if (!(list_empty(&ctrlr->running))) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001205 /*
1206 * XXX We have an active DMA transfer and currently haven't
1207 * sorted out the mechanism for "pending" DMA transfers.
1208 * Return busy.
1209 */
1210 /* Need to add to pending here */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001211 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001212 return -EBUSY;
1213 } else {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001214 list_add(&list->list, &ctrlr->running);
Martyn Welch4860ab72010-02-18 15:13:25 +00001215 }
1216
1217 /* Get first bus address and write into registers */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001218 entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
Martyn Welch4860ab72010-02-18 15:13:25 +00001219 list);
1220
Emilio G. Cota886953e2010-11-12 11:14:07 +00001221 bus_addr = virt_to_bus(&entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001222
Emilio G. Cota886953e2010-11-12 11:14:07 +00001223 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001224
1225 iowrite32(0, bridge->base + DTBC);
1226 iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
1227
1228 /* Start the operation */
1229 val = ioread32(bridge->base + DGCS);
1230
1231 /* XXX Could set VMEbus On and Off Counters here */
1232 val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
1233
1234 val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
1235 CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1236 CA91CX42_DGCS_PERR);
1237
1238 iowrite32(val, bridge->base + DGCS);
1239
1240 val |= CA91CX42_DGCS_GO;
1241
1242 iowrite32(val, bridge->base + DGCS);
1243
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001244 retval = wait_event_interruptible(bridge->dma_queue,
1245 ca91cx42_dma_busy(ctrlr->parent));
1246
1247 if (retval) {
1248 val = ioread32(bridge->base + DGCS);
1249 iowrite32(val | CA91CX42_DGCS_STOP_REQ, bridge->base + DGCS);
1250 /* Wait for the operation to abort */
1251 wait_event(bridge->dma_queue,
1252 ca91cx42_dma_busy(ctrlr->parent));
1253 retval = -EINTR;
1254 goto exit;
1255 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001256
1257 /*
1258 * Read status register, this register is valid until we kick off a
1259 * new transfer.
1260 */
1261 val = ioread32(bridge->base + DGCS);
1262
1263 if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1264 CA91CX42_DGCS_PERR)) {
1265
Martyn Welch48d9356e2010-03-22 14:58:50 +00001266 dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
Martyn Welch4860ab72010-02-18 15:13:25 +00001267 val = ioread32(bridge->base + DCTL);
Dmitry Kalinkin1cfb6452015-05-28 15:07:06 +03001268 retval = -EIO;
Martyn Welch4860ab72010-02-18 15:13:25 +00001269 }
1270
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001271exit:
Martyn Welch4860ab72010-02-18 15:13:25 +00001272 /* Remove list from running list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001273 mutex_lock(&ctrlr->mtx);
1274 list_del(&list->list);
1275 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001276
1277 return retval;
1278
1279}
1280
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001281static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
Martyn Welch4860ab72010-02-18 15:13:25 +00001282{
1283 struct list_head *pos, *temp;
1284 struct ca91cx42_dma_entry *entry;
1285
1286 /* detach and free each entry */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001287 list_for_each_safe(pos, temp, &list->entries) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001288 list_del(pos);
1289 entry = list_entry(pos, struct ca91cx42_dma_entry, list);
1290 kfree(entry);
1291 }
1292
1293 return 0;
1294}
1295
Martyn Welch2b82beb2010-02-18 15:13:19 +00001296/*
1297 * All 4 location monitors reside at the same base - this is therefore a
1298 * system wide configuration.
1299 *
1300 * This does not enable the LM monitor - that should be done when the first
1301 * callback is attached and disabled when the last callback is removed.
1302 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001303static int ca91cx42_lm_set(struct vme_lm_resource *lm,
Martyn Welch6af04b02011-12-01 17:06:29 +00001304 unsigned long long lm_base, u32 aspace, u32 cycle)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001305{
1306 u32 temp_base, lm_ctl = 0;
1307 int i;
1308 struct ca91cx42_driver *bridge;
1309 struct device *dev;
1310
1311 bridge = lm->parent->driver_priv;
1312 dev = lm->parent->parent;
1313
1314 /* Check the alignment of the location monitor */
1315 temp_base = (u32)lm_base;
1316 if (temp_base & 0xffff) {
1317 dev_err(dev, "Location monitor must be aligned to 64KB "
1318 "boundary");
1319 return -EINVAL;
1320 }
1321
Emilio G. Cota886953e2010-11-12 11:14:07 +00001322 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001323
1324 /* If we already have a callback attached, we can't move it! */
1325 for (i = 0; i < lm->monitors; i++) {
1326 if (bridge->lm_callback[i] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001327 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001328 dev_err(dev, "Location monitor callback attached, "
1329 "can't reset\n");
1330 return -EBUSY;
1331 }
1332 }
1333
1334 switch (aspace) {
1335 case VME_A16:
1336 lm_ctl |= CA91CX42_LM_CTL_AS_A16;
1337 break;
1338 case VME_A24:
1339 lm_ctl |= CA91CX42_LM_CTL_AS_A24;
1340 break;
1341 case VME_A32:
1342 lm_ctl |= CA91CX42_LM_CTL_AS_A32;
1343 break;
1344 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +00001345 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001346 dev_err(dev, "Invalid address space\n");
1347 return -EINVAL;
1348 break;
1349 }
1350
1351 if (cycle & VME_SUPER)
1352 lm_ctl |= CA91CX42_LM_CTL_SUPR;
1353 if (cycle & VME_USER)
1354 lm_ctl |= CA91CX42_LM_CTL_NPRIV;
1355 if (cycle & VME_PROG)
1356 lm_ctl |= CA91CX42_LM_CTL_PGM;
1357 if (cycle & VME_DATA)
1358 lm_ctl |= CA91CX42_LM_CTL_DATA;
1359
1360 iowrite32(lm_base, bridge->base + LM_BS);
1361 iowrite32(lm_ctl, bridge->base + LM_CTL);
1362
Emilio G. Cota886953e2010-11-12 11:14:07 +00001363 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001364
1365 return 0;
1366}
1367
1368/* Get configuration of the callback monitor and return whether it is enabled
1369 * or disabled.
1370 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001371static int ca91cx42_lm_get(struct vme_lm_resource *lm,
Martyn Welch6af04b02011-12-01 17:06:29 +00001372 unsigned long long *lm_base, u32 *aspace, u32 *cycle)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001373{
1374 u32 lm_ctl, enabled = 0;
1375 struct ca91cx42_driver *bridge;
1376
1377 bridge = lm->parent->driver_priv;
1378
Emilio G. Cota886953e2010-11-12 11:14:07 +00001379 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001380
1381 *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
1382 lm_ctl = ioread32(bridge->base + LM_CTL);
1383
1384 if (lm_ctl & CA91CX42_LM_CTL_EN)
1385 enabled = 1;
1386
1387 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
1388 *aspace = VME_A16;
1389 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
1390 *aspace = VME_A24;
1391 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
1392 *aspace = VME_A32;
1393
1394 *cycle = 0;
1395 if (lm_ctl & CA91CX42_LM_CTL_SUPR)
1396 *cycle |= VME_SUPER;
1397 if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
1398 *cycle |= VME_USER;
1399 if (lm_ctl & CA91CX42_LM_CTL_PGM)
1400 *cycle |= VME_PROG;
1401 if (lm_ctl & CA91CX42_LM_CTL_DATA)
1402 *cycle |= VME_DATA;
1403
Emilio G. Cota886953e2010-11-12 11:14:07 +00001404 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001405
1406 return enabled;
1407}
1408
1409/*
1410 * Attach a callback to a specific location monitor.
1411 *
1412 * Callback will be passed the monitor triggered.
1413 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001414static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
Aaron Sierrafa54b322016-04-29 16:41:02 -05001415 void (*callback)(void *), void *data)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001416{
1417 u32 lm_ctl, tmp;
1418 struct ca91cx42_driver *bridge;
1419 struct device *dev;
1420
1421 bridge = lm->parent->driver_priv;
1422 dev = lm->parent->parent;
1423
Emilio G. Cota886953e2010-11-12 11:14:07 +00001424 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001425
1426 /* Ensure that the location monitor is configured - need PGM or DATA */
1427 lm_ctl = ioread32(bridge->base + LM_CTL);
1428 if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001429 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001430 dev_err(dev, "Location monitor not properly configured\n");
1431 return -EINVAL;
1432 }
1433
1434 /* Check that a callback isn't already attached */
1435 if (bridge->lm_callback[monitor] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001436 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001437 dev_err(dev, "Existing callback attached\n");
1438 return -EBUSY;
1439 }
1440
1441 /* Attach callback */
1442 bridge->lm_callback[monitor] = callback;
Aaron Sierrafa54b322016-04-29 16:41:02 -05001443 bridge->lm_data[monitor] = data;
Martyn Welch2b82beb2010-02-18 15:13:19 +00001444
1445 /* Enable Location Monitor interrupt */
1446 tmp = ioread32(bridge->base + LINT_EN);
1447 tmp |= CA91CX42_LINT_LM[monitor];
1448 iowrite32(tmp, bridge->base + LINT_EN);
1449
1450 /* Ensure that global Location Monitor Enable set */
1451 if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
1452 lm_ctl |= CA91CX42_LM_CTL_EN;
1453 iowrite32(lm_ctl, bridge->base + LM_CTL);
1454 }
1455
Emilio G. Cota886953e2010-11-12 11:14:07 +00001456 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001457
1458 return 0;
1459}
1460
1461/*
1462 * Detach a callback function forn a specific location monitor.
1463 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001464static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001465{
1466 u32 tmp;
1467 struct ca91cx42_driver *bridge;
1468
1469 bridge = lm->parent->driver_priv;
1470
Emilio G. Cota886953e2010-11-12 11:14:07 +00001471 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001472
1473 /* Disable Location Monitor and ensure previous interrupts are clear */
1474 tmp = ioread32(bridge->base + LINT_EN);
1475 tmp &= ~CA91CX42_LINT_LM[monitor];
1476 iowrite32(tmp, bridge->base + LINT_EN);
1477
1478 iowrite32(CA91CX42_LINT_LM[monitor],
1479 bridge->base + LINT_STAT);
1480
1481 /* Detach callback */
1482 bridge->lm_callback[monitor] = NULL;
Aaron Sierrafa54b322016-04-29 16:41:02 -05001483 bridge->lm_data[monitor] = NULL;
Martyn Welch2b82beb2010-02-18 15:13:19 +00001484
1485 /* If all location monitors disabled, disable global Location Monitor */
1486 if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
1487 CA91CX42_LINT_LM3)) == 0) {
1488 tmp = ioread32(bridge->base + LM_CTL);
1489 tmp &= ~CA91CX42_LM_CTL_EN;
1490 iowrite32(tmp, bridge->base + LM_CTL);
1491 }
1492
Emilio G. Cota886953e2010-11-12 11:14:07 +00001493 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001494
1495 return 0;
1496}
1497
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001498static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001499{
1500 u32 slot = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +00001501 struct ca91cx42_driver *bridge;
1502
1503 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001504
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001505 if (!geoid) {
Martyn Welch29848ac2010-02-18 15:13:05 +00001506 slot = ioread32(bridge->base + VCSR_BS);
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001507 slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
1508 } else
1509 slot = geoid;
1510
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001511 return (int)slot;
1512
1513}
1514
H Hartley Sweetena11cfdf2012-05-02 17:12:22 -07001515static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
Manohar Vanga7f58f022011-08-10 11:33:46 +02001516 dma_addr_t *dma)
1517{
1518 struct pci_dev *pdev;
1519
1520 /* Find pci_dev container of dev */
Geliang Tang445f8242015-12-27 18:46:04 +08001521 pdev = to_pci_dev(parent);
Manohar Vanga7f58f022011-08-10 11:33:46 +02001522
1523 return pci_alloc_consistent(pdev, size, dma);
1524}
1525
H Hartley Sweetena11cfdf2012-05-02 17:12:22 -07001526static void ca91cx42_free_consistent(struct device *parent, size_t size,
1527 void *vaddr, dma_addr_t dma)
Manohar Vanga7f58f022011-08-10 11:33:46 +02001528{
1529 struct pci_dev *pdev;
1530
1531 /* Find pci_dev container of dev */
Geliang Tang445f8242015-12-27 18:46:04 +08001532 pdev = to_pci_dev(parent);
Manohar Vanga7f58f022011-08-10 11:33:46 +02001533
1534 pci_free_consistent(pdev, size, vaddr, dma);
1535}
1536
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001537/*
1538 * Configure CR/CSR space
1539 *
1540 * Access to the CR/CSR can be configured at power-up. The location of the
1541 * CR/CSR registers in the CR/CSR address space is determined by the boards
1542 * Auto-ID or Geographic address. This function ensures that the window is
1543 * enabled at an offset consistent with the boards geopgraphic address.
1544 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001545static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
1546 struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001547{
1548 unsigned int crcsr_addr;
1549 int tmp, slot;
Martyn Welch29848ac2010-02-18 15:13:05 +00001550 struct ca91cx42_driver *bridge;
1551
1552 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001553
Martyn Welch29848ac2010-02-18 15:13:05 +00001554 slot = ca91cx42_slot_get(ca91cx42_bridge);
Martyn Welch25331ba2010-02-18 15:13:45 +00001555
1556 /* Write CSR Base Address if slot ID is supplied as a module param */
1557 if (geoid)
1558 iowrite32(geoid << 27, bridge->base + VCSR_BS);
1559
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001560 dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
1561 if (slot == 0) {
1562 dev_err(&pdev->dev, "Slot number is unset, not configuring "
1563 "CR/CSR space\n");
1564 return -EINVAL;
1565 }
1566
1567 /* Allocate mem for CR/CSR image */
Joe Perches88b26082014-08-08 14:24:53 -07001568 bridge->crcsr_kernel = pci_zalloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
1569 &bridge->crcsr_bus);
Martyn Welch29848ac2010-02-18 15:13:05 +00001570 if (bridge->crcsr_kernel == NULL) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001571 dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
1572 "image\n");
1573 return -ENOMEM;
1574 }
1575
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001576 crcsr_addr = slot * (512 * 1024);
Martyn Welch29848ac2010-02-18 15:13:05 +00001577 iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001578
Martyn Welch29848ac2010-02-18 15:13:05 +00001579 tmp = ioread32(bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001580 tmp |= CA91CX42_VCSR_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001581 iowrite32(tmp, bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001582
1583 return 0;
1584}
1585
Martyn Welch29848ac2010-02-18 15:13:05 +00001586static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
1587 struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001588{
1589 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +00001590 struct ca91cx42_driver *bridge;
1591
1592 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001593
1594 /* Turn off CR/CSR space */
Martyn Welch29848ac2010-02-18 15:13:05 +00001595 tmp = ioread32(bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001596 tmp &= ~CA91CX42_VCSR_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001597 iowrite32(tmp, bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001598
1599 /* Free image */
Martyn Welch29848ac2010-02-18 15:13:05 +00001600 iowrite32(0, bridge->base + VCSR_TO);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001601
Martyn Welch29848ac2010-02-18 15:13:05 +00001602 pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
1603 bridge->crcsr_bus);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001604}
1605
1606static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1607{
1608 int retval, i;
1609 u32 data;
Wei Yongjun43f5e462012-08-21 12:17:34 +08001610 struct list_head *pos = NULL, *n;
Martyn Welch29848ac2010-02-18 15:13:05 +00001611 struct vme_bridge *ca91cx42_bridge;
1612 struct ca91cx42_driver *ca91cx42_device;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001613 struct vme_master_resource *master_image;
1614 struct vme_slave_resource *slave_image;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001615 struct vme_dma_resource *dma_ctrlr;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001616 struct vme_lm_resource *lm;
1617
1618 /* We want to support more than one of each bridge so we need to
1619 * dynamically allocate the bridge structure
1620 */
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02001621 ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001622
1623 if (ca91cx42_bridge == NULL) {
1624 dev_err(&pdev->dev, "Failed to allocate memory for device "
1625 "structure\n");
1626 retval = -ENOMEM;
1627 goto err_struct;
1628 }
Aaron Sierra326071b2016-04-24 15:11:38 -05001629 vme_init_bridge(ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001630
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02001631 ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
Martyn Welch29848ac2010-02-18 15:13:05 +00001632
1633 if (ca91cx42_device == NULL) {
1634 dev_err(&pdev->dev, "Failed to allocate memory for device "
1635 "structure\n");
1636 retval = -ENOMEM;
1637 goto err_driver;
1638 }
1639
Martyn Welch29848ac2010-02-18 15:13:05 +00001640 ca91cx42_bridge->driver_priv = ca91cx42_device;
1641
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001642 /* Enable the device */
1643 retval = pci_enable_device(pdev);
1644 if (retval) {
1645 dev_err(&pdev->dev, "Unable to enable device\n");
1646 goto err_enable;
1647 }
1648
1649 /* Map Registers */
1650 retval = pci_request_regions(pdev, driver_name);
1651 if (retval) {
1652 dev_err(&pdev->dev, "Unable to reserve resources\n");
1653 goto err_resource;
1654 }
1655
1656 /* map registers in BAR 0 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001657 ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001658 4096);
Martyn Welch29848ac2010-02-18 15:13:05 +00001659 if (!ca91cx42_device->base) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001660 dev_err(&pdev->dev, "Unable to remap CRG region\n");
1661 retval = -EIO;
1662 goto err_remap;
1663 }
1664
1665 /* Check to see if the mapping worked out */
Martyn Welch29848ac2010-02-18 15:13:05 +00001666 data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001667 if (data != PCI_VENDOR_ID_TUNDRA) {
1668 dev_err(&pdev->dev, "PCI_ID check failed\n");
1669 retval = -EIO;
1670 goto err_test;
1671 }
1672
1673 /* Initialize wait queues & mutual exclusion flags */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001674 init_waitqueue_head(&ca91cx42_device->dma_queue);
1675 init_waitqueue_head(&ca91cx42_device->iack_queue);
1676 mutex_init(&ca91cx42_device->vme_int);
1677 mutex_init(&ca91cx42_device->vme_rmw);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001678
Emilio G. Cota886953e2010-11-12 11:14:07 +00001679 ca91cx42_bridge->parent = &pdev->dev;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001680 strcpy(ca91cx42_bridge->name, driver_name);
1681
1682 /* Setup IRQ */
1683 retval = ca91cx42_irq_init(ca91cx42_bridge);
1684 if (retval != 0) {
1685 dev_err(&pdev->dev, "Chip Initialization failed.\n");
1686 goto err_irq;
1687 }
1688
1689 /* Add master windows to list */
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001690 for (i = 0; i < CA91C142_MAX_MASTER; i++) {
1691 master_image = kmalloc(sizeof(struct vme_master_resource),
1692 GFP_KERNEL);
1693 if (master_image == NULL) {
1694 dev_err(&pdev->dev, "Failed to allocate memory for "
1695 "master resource structure\n");
1696 retval = -ENOMEM;
1697 goto err_master;
1698 }
1699 master_image->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001700 spin_lock_init(&master_image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001701 master_image->locked = 0;
1702 master_image->number = i;
1703 master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
1704 VME_CRCSR | VME_USER1 | VME_USER2;
1705 master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1706 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
1707 master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001708 memset(&master_image->bus_resource, 0,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001709 sizeof(struct resource));
1710 master_image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001711 list_add_tail(&master_image->list,
1712 &ca91cx42_bridge->master_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001713 }
1714
1715 /* Add slave windows to list */
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001716 for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
1717 slave_image = kmalloc(sizeof(struct vme_slave_resource),
1718 GFP_KERNEL);
1719 if (slave_image == NULL) {
1720 dev_err(&pdev->dev, "Failed to allocate memory for "
1721 "slave resource structure\n");
1722 retval = -ENOMEM;
1723 goto err_slave;
1724 }
1725 slave_image->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001726 mutex_init(&slave_image->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001727 slave_image->locked = 0;
1728 slave_image->number = i;
1729 slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
1730 VME_USER2;
1731
1732 /* Only windows 0 and 4 support A16 */
1733 if (i == 0 || i == 4)
1734 slave_image->address_attr |= VME_A16;
1735
1736 slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1737 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001738 list_add_tail(&slave_image->list,
1739 &ca91cx42_bridge->slave_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001740 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001741
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001742 /* Add dma engines to list */
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001743 for (i = 0; i < CA91C142_MAX_DMA; i++) {
1744 dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
1745 GFP_KERNEL);
1746 if (dma_ctrlr == NULL) {
1747 dev_err(&pdev->dev, "Failed to allocate memory for "
1748 "dma resource structure\n");
1749 retval = -ENOMEM;
1750 goto err_dma;
1751 }
1752 dma_ctrlr->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001753 mutex_init(&dma_ctrlr->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001754 dma_ctrlr->locked = 0;
1755 dma_ctrlr->number = i;
Martyn Welch4f723df2010-02-18 15:12:58 +00001756 dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
1757 VME_DMA_MEM_TO_VME;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001758 INIT_LIST_HEAD(&dma_ctrlr->pending);
1759 INIT_LIST_HEAD(&dma_ctrlr->running);
1760 list_add_tail(&dma_ctrlr->list,
1761 &ca91cx42_bridge->dma_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001762 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001763
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001764 /* Add location monitor to list */
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001765 lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
1766 if (lm == NULL) {
1767 dev_err(&pdev->dev, "Failed to allocate memory for "
1768 "location monitor resource structure\n");
1769 retval = -ENOMEM;
1770 goto err_lm;
1771 }
1772 lm->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001773 mutex_init(&lm->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001774 lm->locked = 0;
1775 lm->number = 1;
1776 lm->monitors = 4;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001777 list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001778
1779 ca91cx42_bridge->slave_get = ca91cx42_slave_get;
1780 ca91cx42_bridge->slave_set = ca91cx42_slave_set;
1781 ca91cx42_bridge->master_get = ca91cx42_master_get;
1782 ca91cx42_bridge->master_set = ca91cx42_master_set;
1783 ca91cx42_bridge->master_read = ca91cx42_master_read;
1784 ca91cx42_bridge->master_write = ca91cx42_master_write;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001785 ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
1786 ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
1787 ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
1788 ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
Martyn Welchc813f592009-10-29 16:34:54 +00001789 ca91cx42_bridge->irq_set = ca91cx42_irq_set;
1790 ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001791 ca91cx42_bridge->lm_set = ca91cx42_lm_set;
1792 ca91cx42_bridge->lm_get = ca91cx42_lm_get;
1793 ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
1794 ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001795 ca91cx42_bridge->slot_get = ca91cx42_slot_get;
Manohar Vanga7f58f022011-08-10 11:33:46 +02001796 ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
1797 ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001798
Martyn Welch29848ac2010-02-18 15:13:05 +00001799 data = ioread32(ca91cx42_device->base + MISC_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001800 dev_info(&pdev->dev, "Board is%s the VME system controller\n",
1801 (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
Martyn Welch29848ac2010-02-18 15:13:05 +00001802 dev_info(&pdev->dev, "Slot ID is %d\n",
1803 ca91cx42_slot_get(ca91cx42_bridge));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001804
Martyn Welch79463282010-03-22 14:58:57 +00001805 if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001806 dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001807
1808 /* Need to save ca91cx42_bridge pointer locally in link list for use in
1809 * ca91cx42_remove()
1810 */
1811 retval = vme_register_bridge(ca91cx42_bridge);
1812 if (retval != 0) {
1813 dev_err(&pdev->dev, "Chip Registration failed.\n");
1814 goto err_reg;
1815 }
1816
Martyn Welch29848ac2010-02-18 15:13:05 +00001817 pci_set_drvdata(pdev, ca91cx42_bridge);
1818
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001819 return 0;
1820
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001821err_reg:
Martyn Welch29848ac2010-02-18 15:13:05 +00001822 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001823err_lm:
1824 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001825 list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001826 lm = list_entry(pos, struct vme_lm_resource, list);
1827 list_del(pos);
1828 kfree(lm);
1829 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001830err_dma:
1831 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001832 list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001833 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1834 list_del(pos);
1835 kfree(dma_ctrlr);
1836 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001837err_slave:
1838 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001839 list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001840 slave_image = list_entry(pos, struct vme_slave_resource, list);
1841 list_del(pos);
1842 kfree(slave_image);
1843 }
1844err_master:
1845 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001846 list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001847 master_image = list_entry(pos, struct vme_master_resource,
1848 list);
1849 list_del(pos);
1850 kfree(master_image);
1851 }
1852
Martyn Welch29848ac2010-02-18 15:13:05 +00001853 ca91cx42_irq_exit(ca91cx42_device, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001854err_irq:
1855err_test:
Martyn Welch29848ac2010-02-18 15:13:05 +00001856 iounmap(ca91cx42_device->base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001857err_remap:
1858 pci_release_regions(pdev);
1859err_resource:
1860 pci_disable_device(pdev);
1861err_enable:
Martyn Welch29848ac2010-02-18 15:13:05 +00001862 kfree(ca91cx42_device);
1863err_driver:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001864 kfree(ca91cx42_bridge);
1865err_struct:
1866 return retval;
1867
1868}
1869
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001870static void ca91cx42_remove(struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001871{
Wei Yongjun43f5e462012-08-21 12:17:34 +08001872 struct list_head *pos = NULL, *n;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001873 struct vme_master_resource *master_image;
1874 struct vme_slave_resource *slave_image;
1875 struct vme_dma_resource *dma_ctrlr;
1876 struct vme_lm_resource *lm;
Martyn Welch29848ac2010-02-18 15:13:05 +00001877 struct ca91cx42_driver *bridge;
1878 struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
1879
1880 bridge = ca91cx42_bridge->driver_priv;
1881
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001882
1883 /* Turn off Ints */
Martyn Welch29848ac2010-02-18 15:13:05 +00001884 iowrite32(0, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001885
1886 /* Turn off the windows */
Martyn Welch29848ac2010-02-18 15:13:05 +00001887 iowrite32(0x00800000, bridge->base + LSI0_CTL);
1888 iowrite32(0x00800000, bridge->base + LSI1_CTL);
1889 iowrite32(0x00800000, bridge->base + LSI2_CTL);
1890 iowrite32(0x00800000, bridge->base + LSI3_CTL);
1891 iowrite32(0x00800000, bridge->base + LSI4_CTL);
1892 iowrite32(0x00800000, bridge->base + LSI5_CTL);
1893 iowrite32(0x00800000, bridge->base + LSI6_CTL);
1894 iowrite32(0x00800000, bridge->base + LSI7_CTL);
1895 iowrite32(0x00F00000, bridge->base + VSI0_CTL);
1896 iowrite32(0x00F00000, bridge->base + VSI1_CTL);
1897 iowrite32(0x00F00000, bridge->base + VSI2_CTL);
1898 iowrite32(0x00F00000, bridge->base + VSI3_CTL);
1899 iowrite32(0x00F00000, bridge->base + VSI4_CTL);
1900 iowrite32(0x00F00000, bridge->base + VSI5_CTL);
1901 iowrite32(0x00F00000, bridge->base + VSI6_CTL);
1902 iowrite32(0x00F00000, bridge->base + VSI7_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001903
1904 vme_unregister_bridge(ca91cx42_bridge);
Martyn Welchbb9ea892010-02-18 16:22:13 +00001905
1906 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
1907
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001908 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001909 list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001910 lm = list_entry(pos, struct vme_lm_resource, list);
1911 list_del(pos);
1912 kfree(lm);
1913 }
1914
1915 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001916 list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001917 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1918 list_del(pos);
1919 kfree(dma_ctrlr);
1920 }
1921
1922 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001923 list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001924 slave_image = list_entry(pos, struct vme_slave_resource, list);
1925 list_del(pos);
1926 kfree(slave_image);
1927 }
1928
1929 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001930 list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001931 master_image = list_entry(pos, struct vme_master_resource,
1932 list);
1933 list_del(pos);
1934 kfree(master_image);
1935 }
1936
Martyn Welch29848ac2010-02-18 15:13:05 +00001937 ca91cx42_irq_exit(bridge, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001938
Martyn Welch29848ac2010-02-18 15:13:05 +00001939 iounmap(bridge->base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001940
1941 pci_release_regions(pdev);
1942
1943 pci_disable_device(pdev);
1944
1945 kfree(ca91cx42_bridge);
1946}
1947
Wei Yongjunc7b50a22012-10-18 23:13:37 +08001948module_pci_driver(ca91cx42_driver);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001949
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001950MODULE_PARM_DESC(geoid, "Override geographical addressing");
1951module_param(geoid, int, 0);
1952
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001953MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
1954MODULE_LICENSE("GPL");