blob: 940c88136a345a90e9b40f4cdb508090d508157a [file] [log] [blame]
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05301/*
2 * ALSA SoC Synopsys I2S Audio Layer
3 *
Rajeev Kumar22a4adf2013-06-11 09:29:08 +05304 * sound/soc/dwc/designware_i2s.c
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05305 *
6 * Copyright (C) 2010 ST Microelectronics
Rajeev Kumar9a302c32014-09-05 16:47:04 +05307 * Rajeev Kumar <rajeevkumar.linux@gmail.com>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05308 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
14#include <linux/clk.h>
15#include <linux/device.h>
16#include <linux/init.h>
17#include <linux/io.h>
18#include <linux/interrupt.h>
19#include <linux/module.h>
20#include <linux/slab.h>
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -050021#include <linux/pm_runtime.h>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053022#include <sound/designware_i2s.h>
23#include <sound/pcm.h>
24#include <sound/pcm_params.h>
25#include <sound/soc.h>
Andrew Jackson0d274542014-12-30 10:55:48 +000026#include <sound/dmaengine_pcm.h>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053027
28/* common register for all channel */
29#define IER 0x000
30#define IRER 0x004
31#define ITER 0x008
32#define CER 0x00C
33#define CCR 0x010
34#define RXFFR 0x014
35#define TXFFR 0x018
36
37/* I2STxRxRegisters for all channels */
38#define LRBR_LTHR(x) (0x40 * x + 0x020)
39#define RRBR_RTHR(x) (0x40 * x + 0x024)
40#define RER(x) (0x40 * x + 0x028)
41#define TER(x) (0x40 * x + 0x02C)
42#define RCR(x) (0x40 * x + 0x030)
43#define TCR(x) (0x40 * x + 0x034)
44#define ISR(x) (0x40 * x + 0x038)
45#define IMR(x) (0x40 * x + 0x03C)
46#define ROR(x) (0x40 * x + 0x040)
47#define TOR(x) (0x40 * x + 0x044)
48#define RFCR(x) (0x40 * x + 0x048)
49#define TFCR(x) (0x40 * x + 0x04C)
50#define RFF(x) (0x40 * x + 0x050)
51#define TFF(x) (0x40 * x + 0x054)
52
53/* I2SCOMPRegisters */
54#define I2S_COMP_PARAM_2 0x01F0
55#define I2S_COMP_PARAM_1 0x01F4
56#define I2S_COMP_VERSION 0x01F8
57#define I2S_COMP_TYPE 0x01FC
58
Andrew Jacksonb226efe2014-12-30 10:55:45 +000059/*
60 * Component parameter register fields - define the I2S block's
61 * configuration.
62 */
63#define COMP1_TX_WORDSIZE_3(r) (((r) & GENMASK(27, 25)) >> 25)
64#define COMP1_TX_WORDSIZE_2(r) (((r) & GENMASK(24, 22)) >> 22)
65#define COMP1_TX_WORDSIZE_1(r) (((r) & GENMASK(21, 19)) >> 19)
66#define COMP1_TX_WORDSIZE_0(r) (((r) & GENMASK(18, 16)) >> 16)
67#define COMP1_TX_CHANNELS(r) (((r) & GENMASK(10, 9)) >> 9)
68#define COMP1_RX_CHANNELS(r) (((r) & GENMASK(8, 7)) >> 7)
69#define COMP1_RX_ENABLED(r) (((r) & BIT(6)) >> 6)
70#define COMP1_TX_ENABLED(r) (((r) & BIT(5)) >> 5)
71#define COMP1_MODE_EN(r) (((r) & BIT(4)) >> 4)
72#define COMP1_FIFO_DEPTH_GLOBAL(r) (((r) & GENMASK(3, 2)) >> 2)
73#define COMP1_APB_DATA_WIDTH(r) (((r) & GENMASK(1, 0)) >> 0)
74
75#define COMP2_RX_WORDSIZE_3(r) (((r) & GENMASK(12, 10)) >> 10)
76#define COMP2_RX_WORDSIZE_2(r) (((r) & GENMASK(9, 7)) >> 7)
77#define COMP2_RX_WORDSIZE_1(r) (((r) & GENMASK(5, 3)) >> 3)
78#define COMP2_RX_WORDSIZE_0(r) (((r) & GENMASK(2, 0)) >> 0)
79
80/* Number of entries in WORDSIZE and DATA_WIDTH parameter registers */
81#define COMP_MAX_WORDSIZE (1 << 3)
82#define COMP_MAX_DATA_WIDTH (1 << 2)
83
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053084#define MAX_CHANNEL_NUM 8
85#define MIN_CHANNEL_NUM 2
86
Andrew Jackson0d274542014-12-30 10:55:48 +000087union dw_i2s_snd_dma_data {
88 struct i2s_dma_data pd;
89 struct snd_dmaengine_dai_dma_data dt;
90};
91
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053092struct dw_i2s_dev {
93 void __iomem *i2s_base;
94 struct clk *clk;
95 int active;
96 unsigned int capability;
Maruthi Srinivas Bayyavarapue1648352015-12-04 18:40:32 -050097 unsigned int quirks;
98 unsigned int i2s_reg_comp1;
99 unsigned int i2s_reg_comp2;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530100 struct device *dev;
101
102 /* data related to DMA transfers b/w i2s and DMAC */
Andrew Jackson0d274542014-12-30 10:55:48 +0000103 union dw_i2s_snd_dma_data play_dma_data;
104 union dw_i2s_snd_dma_data capture_dma_data;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530105 struct i2s_clk_config_data config;
106 int (*i2s_clk_cfg)(struct i2s_clk_config_data *config);
107};
108
Mark Brown6b4a21b2012-06-28 13:11:47 +0100109static inline void i2s_write_reg(void __iomem *io_base, int reg, u32 val)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530110{
111 writel(val, io_base + reg);
112}
113
Mark Brown6b4a21b2012-06-28 13:11:47 +0100114static inline u32 i2s_read_reg(void __iomem *io_base, int reg)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530115{
116 return readl(io_base + reg);
117}
118
119static inline void i2s_disable_channels(struct dw_i2s_dev *dev, u32 stream)
120{
121 u32 i = 0;
122
123 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
124 for (i = 0; i < 4; i++)
125 i2s_write_reg(dev->i2s_base, TER(i), 0);
126 } else {
127 for (i = 0; i < 4; i++)
128 i2s_write_reg(dev->i2s_base, RER(i), 0);
129 }
130}
131
132static inline void i2s_clear_irqs(struct dw_i2s_dev *dev, u32 stream)
133{
134 u32 i = 0;
135
136 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
137 for (i = 0; i < 4; i++)
Yitian Bu48738672015-10-02 15:18:41 +0800138 i2s_read_reg(dev->i2s_base, TOR(i));
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530139 } else {
140 for (i = 0; i < 4; i++)
Yitian Bu48738672015-10-02 15:18:41 +0800141 i2s_read_reg(dev->i2s_base, ROR(i));
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530142 }
143}
144
Mark Brown1520ffd2012-07-04 19:04:11 +0100145static void i2s_start(struct dw_i2s_dev *dev,
146 struct snd_pcm_substream *substream)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530147{
yitian924eb472015-09-29 22:43:17 +0800148 u32 i, irq;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530149 i2s_write_reg(dev->i2s_base, IER, 1);
150
yitian924eb472015-09-29 22:43:17 +0800151 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
152 for (i = 0; i < 4; i++) {
153 irq = i2s_read_reg(dev->i2s_base, IMR(i));
154 i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x30);
155 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530156 i2s_write_reg(dev->i2s_base, ITER, 1);
yitian924eb472015-09-29 22:43:17 +0800157 } else {
158 for (i = 0; i < 4; i++) {
159 irq = i2s_read_reg(dev->i2s_base, IMR(i));
160 i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x03);
161 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530162 i2s_write_reg(dev->i2s_base, IRER, 1);
yitian924eb472015-09-29 22:43:17 +0800163 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530164
165 i2s_write_reg(dev->i2s_base, CER, 1);
166}
167
168static void i2s_stop(struct dw_i2s_dev *dev,
169 struct snd_pcm_substream *substream)
170{
171 u32 i = 0, irq;
172
173 i2s_clear_irqs(dev, substream->stream);
174 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
175 i2s_write_reg(dev->i2s_base, ITER, 0);
176
177 for (i = 0; i < 4; i++) {
178 irq = i2s_read_reg(dev->i2s_base, IMR(i));
179 i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x30);
180 }
181 } else {
182 i2s_write_reg(dev->i2s_base, IRER, 0);
183
184 for (i = 0; i < 4; i++) {
185 irq = i2s_read_reg(dev->i2s_base, IMR(i));
186 i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x03);
187 }
188 }
189
190 if (!dev->active) {
191 i2s_write_reg(dev->i2s_base, CER, 0);
192 i2s_write_reg(dev->i2s_base, IER, 0);
193 }
194}
195
196static int dw_i2s_startup(struct snd_pcm_substream *substream,
197 struct snd_soc_dai *cpu_dai)
198{
199 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Andrew Jackson0d274542014-12-30 10:55:48 +0000200 union dw_i2s_snd_dma_data *dma_data = NULL;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530201
202 if (!(dev->capability & DWC_I2S_RECORD) &&
203 (substream->stream == SNDRV_PCM_STREAM_CAPTURE))
204 return -EINVAL;
205
206 if (!(dev->capability & DWC_I2S_PLAY) &&
207 (substream->stream == SNDRV_PCM_STREAM_PLAYBACK))
208 return -EINVAL;
209
210 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
211 dma_data = &dev->play_dma_data;
212 else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
213 dma_data = &dev->capture_dma_data;
214
215 snd_soc_dai_set_dma_data(cpu_dai, substream, (void *)dma_data);
216
217 return 0;
218}
219
220static int dw_i2s_hw_params(struct snd_pcm_substream *substream,
221 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
222{
223 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
224 struct i2s_clk_config_data *config = &dev->config;
225 u32 ccr, xfer_resolution, ch_reg, irq;
226 int ret;
227
228 switch (params_format(params)) {
229 case SNDRV_PCM_FORMAT_S16_LE:
230 config->data_width = 16;
231 ccr = 0x00;
232 xfer_resolution = 0x02;
233 break;
234
235 case SNDRV_PCM_FORMAT_S24_LE:
236 config->data_width = 24;
237 ccr = 0x08;
238 xfer_resolution = 0x04;
239 break;
240
241 case SNDRV_PCM_FORMAT_S32_LE:
242 config->data_width = 32;
243 ccr = 0x10;
244 xfer_resolution = 0x05;
245 break;
246
247 default:
248 dev_err(dev->dev, "designware-i2s: unsuppted PCM fmt");
249 return -EINVAL;
250 }
251
252 config->chan_nr = params_channels(params);
253
254 switch (config->chan_nr) {
255 case EIGHT_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530256 case SIX_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530257 case FOUR_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530258 case TWO_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530259 break;
260 default:
261 dev_err(dev->dev, "channel not supported\n");
Dan Carpenter0099d242013-01-25 09:43:43 +0300262 return -EINVAL;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530263 }
264
265 i2s_disable_channels(dev, substream->stream);
266
Andrew Jacksondb2c1f92014-12-19 16:18:06 +0000267 for (ch_reg = 0; ch_reg < (config->chan_nr / 2); ch_reg++) {
268 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
269 i2s_write_reg(dev->i2s_base, TCR(ch_reg),
270 xfer_resolution);
271 i2s_write_reg(dev->i2s_base, TFCR(ch_reg), 0x02);
272 irq = i2s_read_reg(dev->i2s_base, IMR(ch_reg));
273 i2s_write_reg(dev->i2s_base, IMR(ch_reg), irq & ~0x30);
274 i2s_write_reg(dev->i2s_base, TER(ch_reg), 1);
275 } else {
276 i2s_write_reg(dev->i2s_base, RCR(ch_reg),
277 xfer_resolution);
278 i2s_write_reg(dev->i2s_base, RFCR(ch_reg), 0x07);
279 irq = i2s_read_reg(dev->i2s_base, IMR(ch_reg));
280 i2s_write_reg(dev->i2s_base, IMR(ch_reg), irq & ~0x03);
281 i2s_write_reg(dev->i2s_base, RER(ch_reg), 1);
282 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530283 }
284
285 i2s_write_reg(dev->i2s_base, CCR, ccr);
286
287 config->sample_rate = params_rate(params);
288
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400289 if (dev->capability & DW_I2S_MASTER) {
290 if (dev->i2s_clk_cfg) {
291 ret = dev->i2s_clk_cfg(config);
292 if (ret < 0) {
293 dev_err(dev->dev, "runtime audio clk config fail\n");
294 return ret;
295 }
296 } else {
297 u32 bitclk = config->sample_rate *
298 config->data_width * 2;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530299
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400300 ret = clk_set_rate(dev->clk, bitclk);
301 if (ret) {
302 dev_err(dev->dev, "Can't set I2S clock rate: %d\n",
303 ret);
304 return ret;
305 }
Andrew Jackson0d274542014-12-30 10:55:48 +0000306 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530307 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530308 return 0;
309}
310
311static void dw_i2s_shutdown(struct snd_pcm_substream *substream,
312 struct snd_soc_dai *dai)
313{
314 snd_soc_dai_set_dma_data(dai, substream, NULL);
315}
316
Andrew Jackson3475c3d2014-12-19 16:18:05 +0000317static int dw_i2s_prepare(struct snd_pcm_substream *substream,
318 struct snd_soc_dai *dai)
319{
320 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
321
322 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
323 i2s_write_reg(dev->i2s_base, TXFFR, 1);
324 else
325 i2s_write_reg(dev->i2s_base, RXFFR, 1);
326
327 return 0;
328}
329
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530330static int dw_i2s_trigger(struct snd_pcm_substream *substream,
331 int cmd, struct snd_soc_dai *dai)
332{
333 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
334 int ret = 0;
335
336 switch (cmd) {
337 case SNDRV_PCM_TRIGGER_START:
338 case SNDRV_PCM_TRIGGER_RESUME:
339 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
340 dev->active++;
341 i2s_start(dev, substream);
342 break;
343
344 case SNDRV_PCM_TRIGGER_STOP:
345 case SNDRV_PCM_TRIGGER_SUSPEND:
346 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
347 dev->active--;
348 i2s_stop(dev, substream);
349 break;
350 default:
351 ret = -EINVAL;
352 break;
353 }
354 return ret;
355}
356
Maruthi Srinivas Bayyavarapuab57b8e2015-10-23 17:15:41 -0400357static int dw_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
358{
359 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
360 int ret = 0;
361
362 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
363 case SND_SOC_DAIFMT_CBM_CFM:
364 if (dev->capability & DW_I2S_SLAVE)
365 ret = 0;
366 else
367 ret = -EINVAL;
368 break;
369 case SND_SOC_DAIFMT_CBS_CFS:
370 if (dev->capability & DW_I2S_MASTER)
371 ret = 0;
372 else
373 ret = -EINVAL;
374 break;
375 case SND_SOC_DAIFMT_CBM_CFS:
376 case SND_SOC_DAIFMT_CBS_CFM:
377 ret = -EINVAL;
378 break;
379 default:
380 dev_dbg(dev->dev, "dwc : Invalid master/slave format\n");
381 ret = -EINVAL;
382 break;
383 }
384 return ret;
385}
386
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530387static struct snd_soc_dai_ops dw_i2s_dai_ops = {
388 .startup = dw_i2s_startup,
389 .shutdown = dw_i2s_shutdown,
390 .hw_params = dw_i2s_hw_params,
Andrew Jackson3475c3d2014-12-19 16:18:05 +0000391 .prepare = dw_i2s_prepare,
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530392 .trigger = dw_i2s_trigger,
Maruthi Srinivas Bayyavarapuab57b8e2015-10-23 17:15:41 -0400393 .set_fmt = dw_i2s_set_fmt,
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530394};
395
Kuninori Morimoto92eaa322013-03-21 03:31:30 -0700396static const struct snd_soc_component_driver dw_i2s_component = {
397 .name = "dw-i2s",
398};
399
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530400#ifdef CONFIG_PM
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500401static int dw_i2s_runtime_suspend(struct device *dev)
402{
403 struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
404
405 if (dw_dev->capability & DW_I2S_MASTER)
406 clk_disable(dw_dev->clk);
407 return 0;
408}
409
410static int dw_i2s_runtime_resume(struct device *dev)
411{
412 struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
413
414 if (dw_dev->capability & DW_I2S_MASTER)
415 clk_enable(dw_dev->clk);
416 return 0;
417}
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530418
419static int dw_i2s_suspend(struct snd_soc_dai *dai)
420{
421 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
422
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400423 if (dev->capability & DW_I2S_MASTER)
424 clk_disable(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530425 return 0;
426}
427
428static int dw_i2s_resume(struct snd_soc_dai *dai)
429{
430 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
431
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400432 if (dev->capability & DW_I2S_MASTER)
433 clk_enable(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530434 return 0;
435}
436
437#else
438#define dw_i2s_suspend NULL
439#define dw_i2s_resume NULL
440#endif
441
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000442/*
443 * The following tables allow a direct lookup of various parameters
444 * defined in the I2S block's configuration in terms of sound system
445 * parameters. Each table is sized to the number of entries possible
446 * according to the number of configuration bits describing an I2S
447 * block parameter.
448 */
449
Andrew Jackson0d274542014-12-30 10:55:48 +0000450/* Maximum bit resolution of a channel - not uniformly spaced */
451static const u32 fifo_width[COMP_MAX_WORDSIZE] = {
452 12, 16, 20, 24, 32, 0, 0, 0
453};
454
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000455/* Width of (DMA) bus */
456static const u32 bus_widths[COMP_MAX_DATA_WIDTH] = {
457 DMA_SLAVE_BUSWIDTH_1_BYTE,
458 DMA_SLAVE_BUSWIDTH_2_BYTES,
459 DMA_SLAVE_BUSWIDTH_4_BYTES,
460 DMA_SLAVE_BUSWIDTH_UNDEFINED
461};
462
463/* PCM format to support channel resolution */
464static const u32 formats[COMP_MAX_WORDSIZE] = {
465 SNDRV_PCM_FMTBIT_S16_LE,
466 SNDRV_PCM_FMTBIT_S16_LE,
467 SNDRV_PCM_FMTBIT_S24_LE,
468 SNDRV_PCM_FMTBIT_S24_LE,
469 SNDRV_PCM_FMTBIT_S32_LE,
470 0,
471 0,
472 0
473};
474
Andrew Jackson0d274542014-12-30 10:55:48 +0000475static int dw_configure_dai(struct dw_i2s_dev *dev,
Andrew Jacksonafa86032014-12-19 16:18:07 +0000476 struct snd_soc_dai_driver *dw_i2s_dai,
Andrew Jackson0d274542014-12-30 10:55:48 +0000477 unsigned int rates)
Andrew Jacksonafa86032014-12-19 16:18:07 +0000478{
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000479 /*
480 * Read component parameter registers to extract
481 * the I2S block's configuration.
482 */
Maruthi Srinivas Bayyavarapue1648352015-12-04 18:40:32 -0500483 u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
484 u32 comp2 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp2);
Andrew Jackson0d274542014-12-30 10:55:48 +0000485 u32 idx;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000486
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000487 if (COMP1_TX_ENABLED(comp1)) {
Andrew Jacksonafa86032014-12-19 16:18:07 +0000488 dev_dbg(dev->dev, " designware: play supported\n");
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000489 idx = COMP1_TX_WORDSIZE_0(comp1);
490 if (WARN_ON(idx >= ARRAY_SIZE(formats)))
491 return -EINVAL;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000492 dw_i2s_dai->playback.channels_min = MIN_CHANNEL_NUM;
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000493 dw_i2s_dai->playback.channels_max =
494 1 << (COMP1_TX_CHANNELS(comp1) + 1);
495 dw_i2s_dai->playback.formats = formats[idx];
Andrew Jackson0d274542014-12-30 10:55:48 +0000496 dw_i2s_dai->playback.rates = rates;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000497 }
498
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000499 if (COMP1_RX_ENABLED(comp1)) {
Andrew Jacksonafa86032014-12-19 16:18:07 +0000500 dev_dbg(dev->dev, "designware: record supported\n");
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000501 idx = COMP2_RX_WORDSIZE_0(comp2);
502 if (WARN_ON(idx >= ARRAY_SIZE(formats)))
503 return -EINVAL;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000504 dw_i2s_dai->capture.channels_min = MIN_CHANNEL_NUM;
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000505 dw_i2s_dai->capture.channels_max =
506 1 << (COMP1_RX_CHANNELS(comp1) + 1);
507 dw_i2s_dai->capture.formats = formats[idx];
Andrew Jackson0d274542014-12-30 10:55:48 +0000508 dw_i2s_dai->capture.rates = rates;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000509 }
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000510
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400511 if (COMP1_MODE_EN(comp1)) {
512 dev_dbg(dev->dev, "designware: i2s master mode supported\n");
513 dev->capability |= DW_I2S_MASTER;
514 } else {
515 dev_dbg(dev->dev, "designware: i2s slave mode supported\n");
516 dev->capability |= DW_I2S_SLAVE;
517 }
518
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000519 return 0;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000520}
521
Andrew Jackson0d274542014-12-30 10:55:48 +0000522static int dw_configure_dai_by_pd(struct dw_i2s_dev *dev,
523 struct snd_soc_dai_driver *dw_i2s_dai,
524 struct resource *res,
525 const struct i2s_platform_data *pdata)
526{
Maruthi Srinivas Bayyavarapue1648352015-12-04 18:40:32 -0500527 u32 comp1 = i2s_read_reg(dev->i2s_base, dev->i2s_reg_comp1);
Andrew Jackson0d274542014-12-30 10:55:48 +0000528 u32 idx = COMP1_APB_DATA_WIDTH(comp1);
529 int ret;
530
531 if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
532 return -EINVAL;
533
534 ret = dw_configure_dai(dev, dw_i2s_dai, pdata->snd_rates);
535 if (ret < 0)
536 return ret;
537
538 /* Set DMA slaves info */
539 dev->play_dma_data.pd.data = pdata->play_dma_data;
540 dev->capture_dma_data.pd.data = pdata->capture_dma_data;
541 dev->play_dma_data.pd.addr = res->start + I2S_TXDMA;
542 dev->capture_dma_data.pd.addr = res->start + I2S_RXDMA;
543 dev->play_dma_data.pd.max_burst = 16;
544 dev->capture_dma_data.pd.max_burst = 16;
545 dev->play_dma_data.pd.addr_width = bus_widths[idx];
546 dev->capture_dma_data.pd.addr_width = bus_widths[idx];
547 dev->play_dma_data.pd.filter = pdata->filter;
548 dev->capture_dma_data.pd.filter = pdata->filter;
549
550 return 0;
551}
552
553static int dw_configure_dai_by_dt(struct dw_i2s_dev *dev,
554 struct snd_soc_dai_driver *dw_i2s_dai,
555 struct resource *res)
556{
557 u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
558 u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
559 u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
560 u32 idx = COMP1_APB_DATA_WIDTH(comp1);
561 u32 idx2;
562 int ret;
563
564 if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
565 return -EINVAL;
566
567 ret = dw_configure_dai(dev, dw_i2s_dai, SNDRV_PCM_RATE_8000_192000);
568 if (ret < 0)
569 return ret;
570
571 if (COMP1_TX_ENABLED(comp1)) {
572 idx2 = COMP1_TX_WORDSIZE_0(comp1);
573
574 dev->capability |= DWC_I2S_PLAY;
575 dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
576 dev->play_dma_data.dt.addr_width = bus_widths[idx];
577 dev->play_dma_data.dt.chan_name = "TX";
578 dev->play_dma_data.dt.fifo_size = fifo_depth *
579 (fifo_width[idx2]) >> 8;
580 dev->play_dma_data.dt.maxburst = 16;
581 }
582 if (COMP1_RX_ENABLED(comp1)) {
583 idx2 = COMP2_RX_WORDSIZE_0(comp2);
584
585 dev->capability |= DWC_I2S_RECORD;
586 dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
587 dev->capture_dma_data.dt.addr_width = bus_widths[idx];
588 dev->capture_dma_data.dt.chan_name = "RX";
589 dev->capture_dma_data.dt.fifo_size = fifo_depth *
590 (fifo_width[idx2] >> 8);
591 dev->capture_dma_data.dt.maxburst = 16;
592 }
593
594 return 0;
595
596}
597
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530598static int dw_i2s_probe(struct platform_device *pdev)
599{
600 const struct i2s_platform_data *pdata = pdev->dev.platform_data;
601 struct dw_i2s_dev *dev;
602 struct resource *res;
603 int ret;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530604 struct snd_soc_dai_driver *dw_i2s_dai;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400605 const char *clk_id;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530606
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530607 dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
608 if (!dev) {
609 dev_warn(&pdev->dev, "kzalloc fail\n");
610 return -ENOMEM;
611 }
612
Andrew Jacksonb163be42014-12-03 16:38:46 +0000613 dw_i2s_dai = devm_kzalloc(&pdev->dev, sizeof(*dw_i2s_dai), GFP_KERNEL);
Andrew Jacksonbe334652014-12-12 09:25:00 +0000614 if (!dw_i2s_dai)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530615 return -ENOMEM;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530616
Andrew Jacksonb163be42014-12-03 16:38:46 +0000617 dw_i2s_dai->ops = &dw_i2s_dai_ops;
618 dw_i2s_dai->suspend = dw_i2s_suspend;
619 dw_i2s_dai->resume = dw_i2s_resume;
620
621 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Andrew Jacksonb163be42014-12-03 16:38:46 +0000622 dev->i2s_base = devm_ioremap_resource(&pdev->dev, res);
Andrew Jacksonbe334652014-12-12 09:25:00 +0000623 if (IS_ERR(dev->i2s_base))
Andrew Jacksonb163be42014-12-03 16:38:46 +0000624 return PTR_ERR(dev->i2s_base);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530625
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530626 dev->dev = &pdev->dev;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400627
Andrew Jackson0d274542014-12-30 10:55:48 +0000628 if (pdata) {
Andrew Jackson0d274542014-12-30 10:55:48 +0000629 dev->capability = pdata->cap;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400630 clk_id = NULL;
Maruthi Srinivas Bayyavarapue1648352015-12-04 18:40:32 -0500631 dev->quirks = pdata->quirks;
632 if (dev->quirks & DW_I2S_QUIRK_COMP_REG_OFFSET) {
633 dev->i2s_reg_comp1 = pdata->i2s_reg_comp1;
634 dev->i2s_reg_comp2 = pdata->i2s_reg_comp2;
635 } else {
636 dev->i2s_reg_comp1 = I2S_COMP_PARAM_1;
637 dev->i2s_reg_comp2 = I2S_COMP_PARAM_2;
638 }
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400639 ret = dw_configure_dai_by_pd(dev, dw_i2s_dai, res, pdata);
Andrew Jackson0d274542014-12-30 10:55:48 +0000640 } else {
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400641 clk_id = "i2sclk";
Andrew Jackson0d274542014-12-30 10:55:48 +0000642 ret = dw_configure_dai_by_dt(dev, dw_i2s_dai, res);
Andrew Jackson0d274542014-12-30 10:55:48 +0000643 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530644 if (ret < 0)
Andrew Jacksona56257c62014-12-30 10:55:43 +0000645 return ret;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530646
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400647 if (dev->capability & DW_I2S_MASTER) {
648 if (pdata) {
649 dev->i2s_clk_cfg = pdata->i2s_clk_cfg;
650 if (!dev->i2s_clk_cfg) {
651 dev_err(&pdev->dev, "no clock configure method\n");
652 return -ENODEV;
653 }
654 }
655 dev->clk = devm_clk_get(&pdev->dev, clk_id);
656
657 if (IS_ERR(dev->clk))
658 return PTR_ERR(dev->clk);
659
660 ret = clk_prepare_enable(dev->clk);
661 if (ret < 0)
662 return ret;
663 }
664
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530665 dev_set_drvdata(&pdev->dev, dev);
Andrew Jackson758c2de2014-12-30 10:55:46 +0000666 ret = devm_snd_soc_register_component(&pdev->dev, &dw_i2s_component,
Kuninori Morimoto92eaa322013-03-21 03:31:30 -0700667 dw_i2s_dai, 1);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530668 if (ret != 0) {
669 dev_err(&pdev->dev, "not able to register dai\n");
Fabio Estevame925a6b12013-08-26 09:25:15 -0300670 goto err_clk_disable;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530671 }
672
Andrew Jackson0d274542014-12-30 10:55:48 +0000673 if (!pdata) {
674 ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
675 if (ret) {
676 dev_err(&pdev->dev,
677 "Could not register PCM: %d\n", ret);
678 goto err_clk_disable;
679 }
680 }
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500681 pm_runtime_enable(&pdev->dev);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530682 return 0;
683
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530684err_clk_disable:
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400685 if (dev->capability & DW_I2S_MASTER)
686 clk_disable_unprepare(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530687 return ret;
688}
689
690static int dw_i2s_remove(struct platform_device *pdev)
691{
692 struct dw_i2s_dev *dev = dev_get_drvdata(&pdev->dev);
693
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400694 if (dev->capability & DW_I2S_MASTER)
695 clk_disable_unprepare(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530696
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500697 pm_runtime_disable(&pdev->dev);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530698 return 0;
699}
700
Andrew Jackson0d274542014-12-30 10:55:48 +0000701#ifdef CONFIG_OF
702static const struct of_device_id dw_i2s_of_match[] = {
703 { .compatible = "snps,designware-i2s", },
704 {},
705};
706
707MODULE_DEVICE_TABLE(of, dw_i2s_of_match);
708#endif
709
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500710static const struct dev_pm_ops dwc_pm_ops = {
711 SET_RUNTIME_PM_OPS(dw_i2s_runtime_suspend, dw_i2s_runtime_resume, NULL)
712};
713
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530714static struct platform_driver dw_i2s_driver = {
715 .probe = dw_i2s_probe,
716 .remove = dw_i2s_remove,
717 .driver = {
718 .name = "designware-i2s",
Andrew Jackson0d274542014-12-30 10:55:48 +0000719 .of_match_table = of_match_ptr(dw_i2s_of_match),
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500720 .pm = &dwc_pm_ops,
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530721 },
722};
723
724module_platform_driver(dw_i2s_driver);
725
Rajeev Kumarb794dbc2014-09-09 12:27:19 +0530726MODULE_AUTHOR("Rajeev Kumar <rajeevkumar.linux@gmail.com>");
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530727MODULE_DESCRIPTION("DESIGNWARE I2S SoC Interface");
728MODULE_LICENSE("GPL");
729MODULE_ALIAS("platform:designware_i2s");