blob: 3d7754c115ec2266e1e9650d92b1f0c3c3afb14f [file] [log] [blame]
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05301/*
2 * ALSA SoC Synopsys I2S Audio Layer
3 *
Rajeev Kumar22a4adf2013-06-11 09:29:08 +05304 * sound/soc/dwc/designware_i2s.c
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05305 *
6 * Copyright (C) 2010 ST Microelectronics
Rajeev Kumar9a302c32014-09-05 16:47:04 +05307 * Rajeev Kumar <rajeevkumar.linux@gmail.com>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +05308 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
14#include <linux/clk.h>
15#include <linux/device.h>
16#include <linux/init.h>
17#include <linux/io.h>
18#include <linux/interrupt.h>
19#include <linux/module.h>
20#include <linux/slab.h>
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -050021#include <linux/pm_runtime.h>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053022#include <sound/designware_i2s.h>
23#include <sound/pcm.h>
24#include <sound/pcm_params.h>
25#include <sound/soc.h>
Andrew Jackson0d274542014-12-30 10:55:48 +000026#include <sound/dmaengine_pcm.h>
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053027
28/* common register for all channel */
29#define IER 0x000
30#define IRER 0x004
31#define ITER 0x008
32#define CER 0x00C
33#define CCR 0x010
34#define RXFFR 0x014
35#define TXFFR 0x018
36
37/* I2STxRxRegisters for all channels */
38#define LRBR_LTHR(x) (0x40 * x + 0x020)
39#define RRBR_RTHR(x) (0x40 * x + 0x024)
40#define RER(x) (0x40 * x + 0x028)
41#define TER(x) (0x40 * x + 0x02C)
42#define RCR(x) (0x40 * x + 0x030)
43#define TCR(x) (0x40 * x + 0x034)
44#define ISR(x) (0x40 * x + 0x038)
45#define IMR(x) (0x40 * x + 0x03C)
46#define ROR(x) (0x40 * x + 0x040)
47#define TOR(x) (0x40 * x + 0x044)
48#define RFCR(x) (0x40 * x + 0x048)
49#define TFCR(x) (0x40 * x + 0x04C)
50#define RFF(x) (0x40 * x + 0x050)
51#define TFF(x) (0x40 * x + 0x054)
52
53/* I2SCOMPRegisters */
54#define I2S_COMP_PARAM_2 0x01F0
55#define I2S_COMP_PARAM_1 0x01F4
56#define I2S_COMP_VERSION 0x01F8
57#define I2S_COMP_TYPE 0x01FC
58
Andrew Jacksonb226efe2014-12-30 10:55:45 +000059/*
60 * Component parameter register fields - define the I2S block's
61 * configuration.
62 */
63#define COMP1_TX_WORDSIZE_3(r) (((r) & GENMASK(27, 25)) >> 25)
64#define COMP1_TX_WORDSIZE_2(r) (((r) & GENMASK(24, 22)) >> 22)
65#define COMP1_TX_WORDSIZE_1(r) (((r) & GENMASK(21, 19)) >> 19)
66#define COMP1_TX_WORDSIZE_0(r) (((r) & GENMASK(18, 16)) >> 16)
67#define COMP1_TX_CHANNELS(r) (((r) & GENMASK(10, 9)) >> 9)
68#define COMP1_RX_CHANNELS(r) (((r) & GENMASK(8, 7)) >> 7)
69#define COMP1_RX_ENABLED(r) (((r) & BIT(6)) >> 6)
70#define COMP1_TX_ENABLED(r) (((r) & BIT(5)) >> 5)
71#define COMP1_MODE_EN(r) (((r) & BIT(4)) >> 4)
72#define COMP1_FIFO_DEPTH_GLOBAL(r) (((r) & GENMASK(3, 2)) >> 2)
73#define COMP1_APB_DATA_WIDTH(r) (((r) & GENMASK(1, 0)) >> 0)
74
75#define COMP2_RX_WORDSIZE_3(r) (((r) & GENMASK(12, 10)) >> 10)
76#define COMP2_RX_WORDSIZE_2(r) (((r) & GENMASK(9, 7)) >> 7)
77#define COMP2_RX_WORDSIZE_1(r) (((r) & GENMASK(5, 3)) >> 3)
78#define COMP2_RX_WORDSIZE_0(r) (((r) & GENMASK(2, 0)) >> 0)
79
80/* Number of entries in WORDSIZE and DATA_WIDTH parameter registers */
81#define COMP_MAX_WORDSIZE (1 << 3)
82#define COMP_MAX_DATA_WIDTH (1 << 2)
83
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053084#define MAX_CHANNEL_NUM 8
85#define MIN_CHANNEL_NUM 2
86
Andrew Jackson0d274542014-12-30 10:55:48 +000087union dw_i2s_snd_dma_data {
88 struct i2s_dma_data pd;
89 struct snd_dmaengine_dai_dma_data dt;
90};
91
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +053092struct dw_i2s_dev {
93 void __iomem *i2s_base;
94 struct clk *clk;
95 int active;
96 unsigned int capability;
97 struct device *dev;
98
99 /* data related to DMA transfers b/w i2s and DMAC */
Andrew Jackson0d274542014-12-30 10:55:48 +0000100 union dw_i2s_snd_dma_data play_dma_data;
101 union dw_i2s_snd_dma_data capture_dma_data;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530102 struct i2s_clk_config_data config;
103 int (*i2s_clk_cfg)(struct i2s_clk_config_data *config);
104};
105
Mark Brown6b4a21b2012-06-28 13:11:47 +0100106static inline void i2s_write_reg(void __iomem *io_base, int reg, u32 val)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530107{
108 writel(val, io_base + reg);
109}
110
Mark Brown6b4a21b2012-06-28 13:11:47 +0100111static inline u32 i2s_read_reg(void __iomem *io_base, int reg)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530112{
113 return readl(io_base + reg);
114}
115
116static inline void i2s_disable_channels(struct dw_i2s_dev *dev, u32 stream)
117{
118 u32 i = 0;
119
120 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
121 for (i = 0; i < 4; i++)
122 i2s_write_reg(dev->i2s_base, TER(i), 0);
123 } else {
124 for (i = 0; i < 4; i++)
125 i2s_write_reg(dev->i2s_base, RER(i), 0);
126 }
127}
128
129static inline void i2s_clear_irqs(struct dw_i2s_dev *dev, u32 stream)
130{
131 u32 i = 0;
132
133 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
134 for (i = 0; i < 4; i++)
Yitian Bu48738672015-10-02 15:18:41 +0800135 i2s_read_reg(dev->i2s_base, TOR(i));
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530136 } else {
137 for (i = 0; i < 4; i++)
Yitian Bu48738672015-10-02 15:18:41 +0800138 i2s_read_reg(dev->i2s_base, ROR(i));
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530139 }
140}
141
Mark Brown1520ffd2012-07-04 19:04:11 +0100142static void i2s_start(struct dw_i2s_dev *dev,
143 struct snd_pcm_substream *substream)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530144{
yitian924eb472015-09-29 22:43:17 +0800145 u32 i, irq;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530146 i2s_write_reg(dev->i2s_base, IER, 1);
147
yitian924eb472015-09-29 22:43:17 +0800148 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
149 for (i = 0; i < 4; i++) {
150 irq = i2s_read_reg(dev->i2s_base, IMR(i));
151 i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x30);
152 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530153 i2s_write_reg(dev->i2s_base, ITER, 1);
yitian924eb472015-09-29 22:43:17 +0800154 } else {
155 for (i = 0; i < 4; i++) {
156 irq = i2s_read_reg(dev->i2s_base, IMR(i));
157 i2s_write_reg(dev->i2s_base, IMR(i), irq & ~0x03);
158 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530159 i2s_write_reg(dev->i2s_base, IRER, 1);
yitian924eb472015-09-29 22:43:17 +0800160 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530161
162 i2s_write_reg(dev->i2s_base, CER, 1);
163}
164
165static void i2s_stop(struct dw_i2s_dev *dev,
166 struct snd_pcm_substream *substream)
167{
168 u32 i = 0, irq;
169
170 i2s_clear_irqs(dev, substream->stream);
171 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
172 i2s_write_reg(dev->i2s_base, ITER, 0);
173
174 for (i = 0; i < 4; i++) {
175 irq = i2s_read_reg(dev->i2s_base, IMR(i));
176 i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x30);
177 }
178 } else {
179 i2s_write_reg(dev->i2s_base, IRER, 0);
180
181 for (i = 0; i < 4; i++) {
182 irq = i2s_read_reg(dev->i2s_base, IMR(i));
183 i2s_write_reg(dev->i2s_base, IMR(i), irq | 0x03);
184 }
185 }
186
187 if (!dev->active) {
188 i2s_write_reg(dev->i2s_base, CER, 0);
189 i2s_write_reg(dev->i2s_base, IER, 0);
190 }
191}
192
193static int dw_i2s_startup(struct snd_pcm_substream *substream,
194 struct snd_soc_dai *cpu_dai)
195{
196 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Andrew Jackson0d274542014-12-30 10:55:48 +0000197 union dw_i2s_snd_dma_data *dma_data = NULL;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530198
199 if (!(dev->capability & DWC_I2S_RECORD) &&
200 (substream->stream == SNDRV_PCM_STREAM_CAPTURE))
201 return -EINVAL;
202
203 if (!(dev->capability & DWC_I2S_PLAY) &&
204 (substream->stream == SNDRV_PCM_STREAM_PLAYBACK))
205 return -EINVAL;
206
207 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
208 dma_data = &dev->play_dma_data;
209 else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
210 dma_data = &dev->capture_dma_data;
211
212 snd_soc_dai_set_dma_data(cpu_dai, substream, (void *)dma_data);
213
214 return 0;
215}
216
217static int dw_i2s_hw_params(struct snd_pcm_substream *substream,
218 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
219{
220 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
221 struct i2s_clk_config_data *config = &dev->config;
222 u32 ccr, xfer_resolution, ch_reg, irq;
223 int ret;
224
225 switch (params_format(params)) {
226 case SNDRV_PCM_FORMAT_S16_LE:
227 config->data_width = 16;
228 ccr = 0x00;
229 xfer_resolution = 0x02;
230 break;
231
232 case SNDRV_PCM_FORMAT_S24_LE:
233 config->data_width = 24;
234 ccr = 0x08;
235 xfer_resolution = 0x04;
236 break;
237
238 case SNDRV_PCM_FORMAT_S32_LE:
239 config->data_width = 32;
240 ccr = 0x10;
241 xfer_resolution = 0x05;
242 break;
243
244 default:
245 dev_err(dev->dev, "designware-i2s: unsuppted PCM fmt");
246 return -EINVAL;
247 }
248
249 config->chan_nr = params_channels(params);
250
251 switch (config->chan_nr) {
252 case EIGHT_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530253 case SIX_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530254 case FOUR_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530255 case TWO_CHANNEL_SUPPORT:
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530256 break;
257 default:
258 dev_err(dev->dev, "channel not supported\n");
Dan Carpenter0099d242013-01-25 09:43:43 +0300259 return -EINVAL;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530260 }
261
262 i2s_disable_channels(dev, substream->stream);
263
Andrew Jacksondb2c1f92014-12-19 16:18:06 +0000264 for (ch_reg = 0; ch_reg < (config->chan_nr / 2); ch_reg++) {
265 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
266 i2s_write_reg(dev->i2s_base, TCR(ch_reg),
267 xfer_resolution);
268 i2s_write_reg(dev->i2s_base, TFCR(ch_reg), 0x02);
269 irq = i2s_read_reg(dev->i2s_base, IMR(ch_reg));
270 i2s_write_reg(dev->i2s_base, IMR(ch_reg), irq & ~0x30);
271 i2s_write_reg(dev->i2s_base, TER(ch_reg), 1);
272 } else {
273 i2s_write_reg(dev->i2s_base, RCR(ch_reg),
274 xfer_resolution);
275 i2s_write_reg(dev->i2s_base, RFCR(ch_reg), 0x07);
276 irq = i2s_read_reg(dev->i2s_base, IMR(ch_reg));
277 i2s_write_reg(dev->i2s_base, IMR(ch_reg), irq & ~0x03);
278 i2s_write_reg(dev->i2s_base, RER(ch_reg), 1);
279 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530280 }
281
282 i2s_write_reg(dev->i2s_base, CCR, ccr);
283
284 config->sample_rate = params_rate(params);
285
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400286 if (dev->capability & DW_I2S_MASTER) {
287 if (dev->i2s_clk_cfg) {
288 ret = dev->i2s_clk_cfg(config);
289 if (ret < 0) {
290 dev_err(dev->dev, "runtime audio clk config fail\n");
291 return ret;
292 }
293 } else {
294 u32 bitclk = config->sample_rate *
295 config->data_width * 2;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530296
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400297 ret = clk_set_rate(dev->clk, bitclk);
298 if (ret) {
299 dev_err(dev->dev, "Can't set I2S clock rate: %d\n",
300 ret);
301 return ret;
302 }
Andrew Jackson0d274542014-12-30 10:55:48 +0000303 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530304 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530305 return 0;
306}
307
308static void dw_i2s_shutdown(struct snd_pcm_substream *substream,
309 struct snd_soc_dai *dai)
310{
311 snd_soc_dai_set_dma_data(dai, substream, NULL);
312}
313
Andrew Jackson3475c3d2014-12-19 16:18:05 +0000314static int dw_i2s_prepare(struct snd_pcm_substream *substream,
315 struct snd_soc_dai *dai)
316{
317 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
318
319 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
320 i2s_write_reg(dev->i2s_base, TXFFR, 1);
321 else
322 i2s_write_reg(dev->i2s_base, RXFFR, 1);
323
324 return 0;
325}
326
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530327static int dw_i2s_trigger(struct snd_pcm_substream *substream,
328 int cmd, struct snd_soc_dai *dai)
329{
330 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
331 int ret = 0;
332
333 switch (cmd) {
334 case SNDRV_PCM_TRIGGER_START:
335 case SNDRV_PCM_TRIGGER_RESUME:
336 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
337 dev->active++;
338 i2s_start(dev, substream);
339 break;
340
341 case SNDRV_PCM_TRIGGER_STOP:
342 case SNDRV_PCM_TRIGGER_SUSPEND:
343 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
344 dev->active--;
345 i2s_stop(dev, substream);
346 break;
347 default:
348 ret = -EINVAL;
349 break;
350 }
351 return ret;
352}
353
Maruthi Srinivas Bayyavarapuab57b8e2015-10-23 17:15:41 -0400354static int dw_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
355{
356 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
357 int ret = 0;
358
359 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
360 case SND_SOC_DAIFMT_CBM_CFM:
361 if (dev->capability & DW_I2S_SLAVE)
362 ret = 0;
363 else
364 ret = -EINVAL;
365 break;
366 case SND_SOC_DAIFMT_CBS_CFS:
367 if (dev->capability & DW_I2S_MASTER)
368 ret = 0;
369 else
370 ret = -EINVAL;
371 break;
372 case SND_SOC_DAIFMT_CBM_CFS:
373 case SND_SOC_DAIFMT_CBS_CFM:
374 ret = -EINVAL;
375 break;
376 default:
377 dev_dbg(dev->dev, "dwc : Invalid master/slave format\n");
378 ret = -EINVAL;
379 break;
380 }
381 return ret;
382}
383
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530384static struct snd_soc_dai_ops dw_i2s_dai_ops = {
385 .startup = dw_i2s_startup,
386 .shutdown = dw_i2s_shutdown,
387 .hw_params = dw_i2s_hw_params,
Andrew Jackson3475c3d2014-12-19 16:18:05 +0000388 .prepare = dw_i2s_prepare,
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530389 .trigger = dw_i2s_trigger,
Maruthi Srinivas Bayyavarapuab57b8e2015-10-23 17:15:41 -0400390 .set_fmt = dw_i2s_set_fmt,
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530391};
392
Kuninori Morimoto92eaa322013-03-21 03:31:30 -0700393static const struct snd_soc_component_driver dw_i2s_component = {
394 .name = "dw-i2s",
395};
396
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530397#ifdef CONFIG_PM
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500398static int dw_i2s_runtime_suspend(struct device *dev)
399{
400 struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
401
402 if (dw_dev->capability & DW_I2S_MASTER)
403 clk_disable(dw_dev->clk);
404 return 0;
405}
406
407static int dw_i2s_runtime_resume(struct device *dev)
408{
409 struct dw_i2s_dev *dw_dev = dev_get_drvdata(dev);
410
411 if (dw_dev->capability & DW_I2S_MASTER)
412 clk_enable(dw_dev->clk);
413 return 0;
414}
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530415
416static int dw_i2s_suspend(struct snd_soc_dai *dai)
417{
418 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
419
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400420 if (dev->capability & DW_I2S_MASTER)
421 clk_disable(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530422 return 0;
423}
424
425static int dw_i2s_resume(struct snd_soc_dai *dai)
426{
427 struct dw_i2s_dev *dev = snd_soc_dai_get_drvdata(dai);
428
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400429 if (dev->capability & DW_I2S_MASTER)
430 clk_enable(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530431 return 0;
432}
433
434#else
435#define dw_i2s_suspend NULL
436#define dw_i2s_resume NULL
437#endif
438
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000439/*
440 * The following tables allow a direct lookup of various parameters
441 * defined in the I2S block's configuration in terms of sound system
442 * parameters. Each table is sized to the number of entries possible
443 * according to the number of configuration bits describing an I2S
444 * block parameter.
445 */
446
Andrew Jackson0d274542014-12-30 10:55:48 +0000447/* Maximum bit resolution of a channel - not uniformly spaced */
448static const u32 fifo_width[COMP_MAX_WORDSIZE] = {
449 12, 16, 20, 24, 32, 0, 0, 0
450};
451
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000452/* Width of (DMA) bus */
453static const u32 bus_widths[COMP_MAX_DATA_WIDTH] = {
454 DMA_SLAVE_BUSWIDTH_1_BYTE,
455 DMA_SLAVE_BUSWIDTH_2_BYTES,
456 DMA_SLAVE_BUSWIDTH_4_BYTES,
457 DMA_SLAVE_BUSWIDTH_UNDEFINED
458};
459
460/* PCM format to support channel resolution */
461static const u32 formats[COMP_MAX_WORDSIZE] = {
462 SNDRV_PCM_FMTBIT_S16_LE,
463 SNDRV_PCM_FMTBIT_S16_LE,
464 SNDRV_PCM_FMTBIT_S24_LE,
465 SNDRV_PCM_FMTBIT_S24_LE,
466 SNDRV_PCM_FMTBIT_S32_LE,
467 0,
468 0,
469 0
470};
471
Andrew Jackson0d274542014-12-30 10:55:48 +0000472static int dw_configure_dai(struct dw_i2s_dev *dev,
Andrew Jacksonafa86032014-12-19 16:18:07 +0000473 struct snd_soc_dai_driver *dw_i2s_dai,
Andrew Jackson0d274542014-12-30 10:55:48 +0000474 unsigned int rates)
Andrew Jacksonafa86032014-12-19 16:18:07 +0000475{
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000476 /*
477 * Read component parameter registers to extract
478 * the I2S block's configuration.
479 */
480 u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
481 u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
Andrew Jackson0d274542014-12-30 10:55:48 +0000482 u32 idx;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000483
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000484 if (COMP1_TX_ENABLED(comp1)) {
Andrew Jacksonafa86032014-12-19 16:18:07 +0000485 dev_dbg(dev->dev, " designware: play supported\n");
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000486 idx = COMP1_TX_WORDSIZE_0(comp1);
487 if (WARN_ON(idx >= ARRAY_SIZE(formats)))
488 return -EINVAL;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000489 dw_i2s_dai->playback.channels_min = MIN_CHANNEL_NUM;
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000490 dw_i2s_dai->playback.channels_max =
491 1 << (COMP1_TX_CHANNELS(comp1) + 1);
492 dw_i2s_dai->playback.formats = formats[idx];
Andrew Jackson0d274542014-12-30 10:55:48 +0000493 dw_i2s_dai->playback.rates = rates;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000494 }
495
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000496 if (COMP1_RX_ENABLED(comp1)) {
Andrew Jacksonafa86032014-12-19 16:18:07 +0000497 dev_dbg(dev->dev, "designware: record supported\n");
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000498 idx = COMP2_RX_WORDSIZE_0(comp2);
499 if (WARN_ON(idx >= ARRAY_SIZE(formats)))
500 return -EINVAL;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000501 dw_i2s_dai->capture.channels_min = MIN_CHANNEL_NUM;
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000502 dw_i2s_dai->capture.channels_max =
503 1 << (COMP1_RX_CHANNELS(comp1) + 1);
504 dw_i2s_dai->capture.formats = formats[idx];
Andrew Jackson0d274542014-12-30 10:55:48 +0000505 dw_i2s_dai->capture.rates = rates;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000506 }
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000507
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400508 if (COMP1_MODE_EN(comp1)) {
509 dev_dbg(dev->dev, "designware: i2s master mode supported\n");
510 dev->capability |= DW_I2S_MASTER;
511 } else {
512 dev_dbg(dev->dev, "designware: i2s slave mode supported\n");
513 dev->capability |= DW_I2S_SLAVE;
514 }
515
Andrew Jacksonb226efe2014-12-30 10:55:45 +0000516 return 0;
Andrew Jacksonafa86032014-12-19 16:18:07 +0000517}
518
Andrew Jackson0d274542014-12-30 10:55:48 +0000519static int dw_configure_dai_by_pd(struct dw_i2s_dev *dev,
520 struct snd_soc_dai_driver *dw_i2s_dai,
521 struct resource *res,
522 const struct i2s_platform_data *pdata)
523{
524 u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
525 u32 idx = COMP1_APB_DATA_WIDTH(comp1);
526 int ret;
527
528 if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
529 return -EINVAL;
530
531 ret = dw_configure_dai(dev, dw_i2s_dai, pdata->snd_rates);
532 if (ret < 0)
533 return ret;
534
535 /* Set DMA slaves info */
536 dev->play_dma_data.pd.data = pdata->play_dma_data;
537 dev->capture_dma_data.pd.data = pdata->capture_dma_data;
538 dev->play_dma_data.pd.addr = res->start + I2S_TXDMA;
539 dev->capture_dma_data.pd.addr = res->start + I2S_RXDMA;
540 dev->play_dma_data.pd.max_burst = 16;
541 dev->capture_dma_data.pd.max_burst = 16;
542 dev->play_dma_data.pd.addr_width = bus_widths[idx];
543 dev->capture_dma_data.pd.addr_width = bus_widths[idx];
544 dev->play_dma_data.pd.filter = pdata->filter;
545 dev->capture_dma_data.pd.filter = pdata->filter;
546
547 return 0;
548}
549
550static int dw_configure_dai_by_dt(struct dw_i2s_dev *dev,
551 struct snd_soc_dai_driver *dw_i2s_dai,
552 struct resource *res)
553{
554 u32 comp1 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_1);
555 u32 comp2 = i2s_read_reg(dev->i2s_base, I2S_COMP_PARAM_2);
556 u32 fifo_depth = 1 << (1 + COMP1_FIFO_DEPTH_GLOBAL(comp1));
557 u32 idx = COMP1_APB_DATA_WIDTH(comp1);
558 u32 idx2;
559 int ret;
560
561 if (WARN_ON(idx >= ARRAY_SIZE(bus_widths)))
562 return -EINVAL;
563
564 ret = dw_configure_dai(dev, dw_i2s_dai, SNDRV_PCM_RATE_8000_192000);
565 if (ret < 0)
566 return ret;
567
568 if (COMP1_TX_ENABLED(comp1)) {
569 idx2 = COMP1_TX_WORDSIZE_0(comp1);
570
571 dev->capability |= DWC_I2S_PLAY;
572 dev->play_dma_data.dt.addr = res->start + I2S_TXDMA;
573 dev->play_dma_data.dt.addr_width = bus_widths[idx];
574 dev->play_dma_data.dt.chan_name = "TX";
575 dev->play_dma_data.dt.fifo_size = fifo_depth *
576 (fifo_width[idx2]) >> 8;
577 dev->play_dma_data.dt.maxburst = 16;
578 }
579 if (COMP1_RX_ENABLED(comp1)) {
580 idx2 = COMP2_RX_WORDSIZE_0(comp2);
581
582 dev->capability |= DWC_I2S_RECORD;
583 dev->capture_dma_data.dt.addr = res->start + I2S_RXDMA;
584 dev->capture_dma_data.dt.addr_width = bus_widths[idx];
585 dev->capture_dma_data.dt.chan_name = "RX";
586 dev->capture_dma_data.dt.fifo_size = fifo_depth *
587 (fifo_width[idx2] >> 8);
588 dev->capture_dma_data.dt.maxburst = 16;
589 }
590
591 return 0;
592
593}
594
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530595static int dw_i2s_probe(struct platform_device *pdev)
596{
597 const struct i2s_platform_data *pdata = pdev->dev.platform_data;
598 struct dw_i2s_dev *dev;
599 struct resource *res;
600 int ret;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530601 struct snd_soc_dai_driver *dw_i2s_dai;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400602 const char *clk_id;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530603
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530604 dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
605 if (!dev) {
606 dev_warn(&pdev->dev, "kzalloc fail\n");
607 return -ENOMEM;
608 }
609
Andrew Jacksonb163be42014-12-03 16:38:46 +0000610 dw_i2s_dai = devm_kzalloc(&pdev->dev, sizeof(*dw_i2s_dai), GFP_KERNEL);
Andrew Jacksonbe334652014-12-12 09:25:00 +0000611 if (!dw_i2s_dai)
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530612 return -ENOMEM;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530613
Andrew Jacksonb163be42014-12-03 16:38:46 +0000614 dw_i2s_dai->ops = &dw_i2s_dai_ops;
615 dw_i2s_dai->suspend = dw_i2s_suspend;
616 dw_i2s_dai->resume = dw_i2s_resume;
617
618 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Andrew Jacksonb163be42014-12-03 16:38:46 +0000619 dev->i2s_base = devm_ioremap_resource(&pdev->dev, res);
Andrew Jacksonbe334652014-12-12 09:25:00 +0000620 if (IS_ERR(dev->i2s_base))
Andrew Jacksonb163be42014-12-03 16:38:46 +0000621 return PTR_ERR(dev->i2s_base);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530622
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530623 dev->dev = &pdev->dev;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400624
Andrew Jackson0d274542014-12-30 10:55:48 +0000625 if (pdata) {
Andrew Jackson0d274542014-12-30 10:55:48 +0000626 dev->capability = pdata->cap;
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400627 clk_id = NULL;
628 ret = dw_configure_dai_by_pd(dev, dw_i2s_dai, res, pdata);
Andrew Jackson0d274542014-12-30 10:55:48 +0000629 } else {
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400630 clk_id = "i2sclk";
Andrew Jackson0d274542014-12-30 10:55:48 +0000631 ret = dw_configure_dai_by_dt(dev, dw_i2s_dai, res);
Andrew Jackson0d274542014-12-30 10:55:48 +0000632 }
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530633 if (ret < 0)
Andrew Jacksona56257c62014-12-30 10:55:43 +0000634 return ret;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530635
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400636 if (dev->capability & DW_I2S_MASTER) {
637 if (pdata) {
638 dev->i2s_clk_cfg = pdata->i2s_clk_cfg;
639 if (!dev->i2s_clk_cfg) {
640 dev_err(&pdev->dev, "no clock configure method\n");
641 return -ENODEV;
642 }
643 }
644 dev->clk = devm_clk_get(&pdev->dev, clk_id);
645
646 if (IS_ERR(dev->clk))
647 return PTR_ERR(dev->clk);
648
649 ret = clk_prepare_enable(dev->clk);
650 if (ret < 0)
651 return ret;
652 }
653
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530654 dev_set_drvdata(&pdev->dev, dev);
Andrew Jackson758c2de2014-12-30 10:55:46 +0000655 ret = devm_snd_soc_register_component(&pdev->dev, &dw_i2s_component,
Kuninori Morimoto92eaa322013-03-21 03:31:30 -0700656 dw_i2s_dai, 1);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530657 if (ret != 0) {
658 dev_err(&pdev->dev, "not able to register dai\n");
Fabio Estevame925a6b12013-08-26 09:25:15 -0300659 goto err_clk_disable;
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530660 }
661
Andrew Jackson0d274542014-12-30 10:55:48 +0000662 if (!pdata) {
663 ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
664 if (ret) {
665 dev_err(&pdev->dev,
666 "Could not register PCM: %d\n", ret);
667 goto err_clk_disable;
668 }
669 }
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500670 pm_runtime_enable(&pdev->dev);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530671 return 0;
672
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530673err_clk_disable:
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400674 if (dev->capability & DW_I2S_MASTER)
675 clk_disable_unprepare(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530676 return ret;
677}
678
679static int dw_i2s_remove(struct platform_device *pdev)
680{
681 struct dw_i2s_dev *dev = dev_get_drvdata(&pdev->dev);
682
Maruthi Srinivas Bayyavarapu1d957d82015-09-25 17:48:22 -0400683 if (dev->capability & DW_I2S_MASTER)
684 clk_disable_unprepare(dev->clk);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530685
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500686 pm_runtime_disable(&pdev->dev);
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530687 return 0;
688}
689
Andrew Jackson0d274542014-12-30 10:55:48 +0000690#ifdef CONFIG_OF
691static const struct of_device_id dw_i2s_of_match[] = {
692 { .compatible = "snps,designware-i2s", },
693 {},
694};
695
696MODULE_DEVICE_TABLE(of, dw_i2s_of_match);
697#endif
698
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500699static const struct dev_pm_ops dwc_pm_ops = {
700 SET_RUNTIME_PM_OPS(dw_i2s_runtime_suspend, dw_i2s_runtime_resume, NULL)
701};
702
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530703static struct platform_driver dw_i2s_driver = {
704 .probe = dw_i2s_probe,
705 .remove = dw_i2s_remove,
706 .driver = {
707 .name = "designware-i2s",
Andrew Jackson0d274542014-12-30 10:55:48 +0000708 .of_match_table = of_match_ptr(dw_i2s_of_match),
Maruthi Srinivas Bayyavarapuf4830312015-12-04 18:40:31 -0500709 .pm = &dwc_pm_ops,
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530710 },
711};
712
713module_platform_driver(dw_i2s_driver);
714
Rajeev Kumarb794dbc2014-09-09 12:27:19 +0530715MODULE_AUTHOR("Rajeev Kumar <rajeevkumar.linux@gmail.com>");
Rajeev Kumar3a9cf8e2012-06-21 15:54:51 +0530716MODULE_DESCRIPTION("DESIGNWARE I2S SoC Interface");
717MODULE_LICENSE("GPL");
718MODULE_ALIAS("platform:designware_i2s");