blob: ad254675edd82fb700567c80e104d0e85f8ee644 [file] [log] [blame]
Carlo Caione7a29a862015-06-01 13:13:53 +02001/*
2 * Copyright (c) 2015 Endless Mobile, Inc.
3 * Author: Carlo Caione <carlo@endlessm.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __CLKC_H
19#define __CLKC_H
20
21#define PMASK(width) GENMASK(width - 1, 0)
22#define SETPMASK(width, shift) GENMASK(shift + width - 1, shift)
23#define CLRPMASK(width, shift) (~SETPMASK(width, shift))
24
25#define PARM_GET(width, shift, reg) \
26 (((reg) & SETPMASK(width, shift)) >> (shift))
27#define PARM_SET(width, shift, reg, val) \
Jerome Brunet1ddfe82e2017-03-09 11:41:46 +010028 (((reg) & CLRPMASK(width, shift)) | ((val) << (shift)))
Carlo Caione7a29a862015-06-01 13:13:53 +020029
30#define MESON_PARM_APPLICABLE(p) (!!((p)->width))
31
32struct parm {
33 u16 reg_off;
34 u8 shift;
35 u8 width;
36};
Michael Turquetteec623f22016-04-28 12:01:42 -070037
Carlo Caione7a29a862015-06-01 13:13:53 +020038struct pll_rate_table {
39 unsigned long rate;
40 u16 m;
41 u16 n;
42 u16 od;
Michael Turquette4a472952016-06-06 18:08:15 -070043 u16 od2;
44 u16 frac;
Carlo Caione7a29a862015-06-01 13:13:53 +020045};
Michael Turquette4a472952016-06-06 18:08:15 -070046
Carlo Caione7a29a862015-06-01 13:13:53 +020047#define PLL_RATE(_r, _m, _n, _od) \
48 { \
49 .rate = (_r), \
50 .m = (_m), \
51 .n = (_n), \
52 .od = (_od), \
53 } \
54
Michael Turquette4a472952016-06-06 18:08:15 -070055#define PLL_FRAC_RATE(_r, _m, _n, _od, _od2, _frac) \
56 { \
57 .rate = (_r), \
58 .m = (_m), \
59 .n = (_n), \
60 .od = (_od), \
61 .od2 = (_od2), \
62 .frac = (_frac), \
63 } \
64
Michael Turquetteec623f22016-04-28 12:01:42 -070065struct meson_clk_pll {
66 struct clk_hw hw;
67 void __iomem *base;
68 struct parm m;
69 struct parm n;
Michael Turquette4a472952016-06-06 18:08:15 -070070 struct parm frac;
Michael Turquetteec623f22016-04-28 12:01:42 -070071 struct parm od;
Michael Turquette4a472952016-06-06 18:08:15 -070072 struct parm od2;
Michael Turquetteec623f22016-04-28 12:01:42 -070073 const struct pll_rate_table *rate_table;
74 unsigned int rate_count;
75 spinlock_t *lock;
Carlo Caione7a29a862015-06-01 13:13:53 +020076};
77
Michael Turquetteec623f22016-04-28 12:01:42 -070078#define to_meson_clk_pll(_hw) container_of(_hw, struct meson_clk_pll, hw)
79
Michael Turquette55d42c42016-04-30 12:47:36 -070080struct meson_clk_cpu {
81 struct clk_hw hw;
82 void __iomem *base;
83 u16 reg_off;
84 struct notifier_block clk_nb;
85 const struct clk_div_table *div_table;
86};
87
Michael Turquette55d42c42016-04-30 12:47:36 -070088int meson_clk_cpu_notifier_cb(struct notifier_block *nb, unsigned long event,
89 void *data);
Michael Turquetteec623f22016-04-28 12:01:42 -070090
Michael Turquette1c50da42016-06-06 23:16:17 -070091struct meson_clk_mpll {
92 struct clk_hw hw;
93 void __iomem *base;
94 struct parm sdm;
Jerome Brunet007e6e52017-03-09 11:41:50 +010095 struct parm sdm_en;
Michael Turquette1c50da42016-06-06 23:16:17 -070096 struct parm n2;
Jerome Brunet007e6e52017-03-09 11:41:50 +010097 struct parm en;
Michael Turquette1c50da42016-06-06 23:16:17 -070098 spinlock_t *lock;
99};
100
Michael Turquette73de5c82016-06-07 16:00:55 -0700101#define MESON_GATE(_name, _reg, _bit) \
Alexander Müller7ba64d82016-08-27 19:40:53 +0200102struct clk_gate _name = { \
Michael Turquette73de5c82016-06-07 16:00:55 -0700103 .reg = (void __iomem *) _reg, \
104 .bit_idx = (_bit), \
105 .lock = &clk_lock, \
106 .hw.init = &(struct clk_init_data) { \
107 .name = #_name, \
108 .ops = &clk_gate_ops, \
109 .parent_names = (const char *[]){ "clk81" }, \
110 .num_parents = 1, \
111 .flags = (CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED), \
112 }, \
113};
114
Michael Turquetteec623f22016-04-28 12:01:42 -0700115/* clk_ops */
116extern const struct clk_ops meson_clk_pll_ro_ops;
117extern const struct clk_ops meson_clk_pll_ops;
Michael Turquette55d42c42016-04-30 12:47:36 -0700118extern const struct clk_ops meson_clk_cpu_ops;
Michael Turquette1c50da42016-06-06 23:16:17 -0700119extern const struct clk_ops meson_clk_mpll_ro_ops;
Jerome Brunet007e6e52017-03-09 11:41:50 +0100120extern const struct clk_ops meson_clk_mpll_ops;
Carlo Caione7a29a862015-06-01 13:13:53 +0200121
122#endif /* __CLKC_H */