blob: b69b85e7a24499719ac556f5300022c9279f2935 [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07002 * Copyright(c) 2015 - 2017 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47
48/*
49 * This file contains all of the code that is specific to the HFI chip
50 */
51
52#include <linux/pci.h>
53#include <linux/delay.h>
54#include <linux/interrupt.h>
55#include <linux/module.h>
56
57#include "hfi.h"
58#include "trace.h"
59#include "mad.h"
60#include "pio.h"
61#include "sdma.h"
62#include "eprom.h"
Dean Luick5d9157a2015-11-16 21:59:34 -050063#include "efivar.h"
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080064#include "platform.h"
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080065#include "aspm.h"
Dennis Dalessandro41973442016-07-25 07:52:36 -070066#include "affinity.h"
Don Hiatt243d9f42017-03-20 17:26:20 -070067#include "debugfs.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040068
69#define NUM_IB_PORTS 1
70
71uint kdeth_qp;
72module_param_named(kdeth_qp, kdeth_qp, uint, S_IRUGO);
73MODULE_PARM_DESC(kdeth_qp, "Set the KDETH queue pair prefix");
74
75uint num_vls = HFI1_MAX_VLS_SUPPORTED;
76module_param(num_vls, uint, S_IRUGO);
77MODULE_PARM_DESC(num_vls, "Set number of Virtual Lanes to use (1-8)");
78
79/*
80 * Default time to aggregate two 10K packets from the idle state
81 * (timer not running). The timer starts at the end of the first packet,
82 * so only the time for one 10K packet and header plus a bit extra is needed.
83 * 10 * 1024 + 64 header byte = 10304 byte
84 * 10304 byte / 12.5 GB/s = 824.32ns
85 */
86uint rcv_intr_timeout = (824 + 16); /* 16 is for coalescing interrupt */
87module_param(rcv_intr_timeout, uint, S_IRUGO);
88MODULE_PARM_DESC(rcv_intr_timeout, "Receive interrupt mitigation timeout in ns");
89
90uint rcv_intr_count = 16; /* same as qib */
91module_param(rcv_intr_count, uint, S_IRUGO);
92MODULE_PARM_DESC(rcv_intr_count, "Receive interrupt mitigation count");
93
94ushort link_crc_mask = SUPPORTED_CRCS;
95module_param(link_crc_mask, ushort, S_IRUGO);
96MODULE_PARM_DESC(link_crc_mask, "CRCs to use on the link");
97
98uint loopback;
99module_param_named(loopback, loopback, uint, S_IRUGO);
100MODULE_PARM_DESC(loopback, "Put into loopback mode (1 = serdes, 3 = external cable");
101
102/* Other driver tunables */
103uint rcv_intr_dynamic = 1; /* enable dynamic mode for rcv int mitigation*/
104static ushort crc_14b_sideband = 1;
105static uint use_flr = 1;
106uint quick_linkup; /* skip LNI */
107
108struct flag_table {
109 u64 flag; /* the flag */
110 char *str; /* description string */
111 u16 extra; /* extra information */
112 u16 unused0;
113 u32 unused1;
114};
115
116/* str must be a string constant */
117#define FLAG_ENTRY(str, extra, flag) {flag, str, extra}
118#define FLAG_ENTRY0(str, flag) {flag, str, 0}
119
120/* Send Error Consequences */
121#define SEC_WRITE_DROPPED 0x1
122#define SEC_PACKET_DROPPED 0x2
123#define SEC_SC_HALTED 0x4 /* per-context only */
124#define SEC_SPC_FREEZE 0x8 /* per-HFI only */
125
Harish Chegondi8784ac02016-07-25 13:38:50 -0700126#define DEFAULT_KRCVQS 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400127#define MIN_KERNEL_KCTXTS 2
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -0500128#define FIRST_KERNEL_KCTXT 1
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700129
130/*
131 * RSM instance allocation
132 * 0 - Verbs
133 * 1 - User Fecn Handling
134 * 2 - Vnic
135 */
136#define RSM_INS_VERBS 0
137#define RSM_INS_FECN 1
138#define RSM_INS_VNIC 2
Mike Marciniszyn77241052015-07-30 15:17:43 -0400139
140/* Bit offset into the GUID which carries HFI id information */
141#define GUID_HFI_INDEX_SHIFT 39
142
143/* extract the emulation revision */
144#define emulator_rev(dd) ((dd)->irev >> 8)
145/* parallel and serial emulation versions are 3 and 4 respectively */
146#define is_emulator_p(dd) ((((dd)->irev) & 0xf) == 3)
147#define is_emulator_s(dd) ((((dd)->irev) & 0xf) == 4)
148
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700149/* RSM fields for Verbs */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400150/* packet type */
151#define IB_PACKET_TYPE 2ull
152#define QW_SHIFT 6ull
153/* QPN[7..1] */
154#define QPN_WIDTH 7ull
155
156/* LRH.BTH: QW 0, OFFSET 48 - for match */
157#define LRH_BTH_QW 0ull
158#define LRH_BTH_BIT_OFFSET 48ull
159#define LRH_BTH_OFFSET(off) ((LRH_BTH_QW << QW_SHIFT) | (off))
160#define LRH_BTH_MATCH_OFFSET LRH_BTH_OFFSET(LRH_BTH_BIT_OFFSET)
161#define LRH_BTH_SELECT
162#define LRH_BTH_MASK 3ull
163#define LRH_BTH_VALUE 2ull
164
165/* LRH.SC[3..0] QW 0, OFFSET 56 - for match */
166#define LRH_SC_QW 0ull
167#define LRH_SC_BIT_OFFSET 56ull
168#define LRH_SC_OFFSET(off) ((LRH_SC_QW << QW_SHIFT) | (off))
169#define LRH_SC_MATCH_OFFSET LRH_SC_OFFSET(LRH_SC_BIT_OFFSET)
170#define LRH_SC_MASK 128ull
171#define LRH_SC_VALUE 0ull
172
173/* SC[n..0] QW 0, OFFSET 60 - for select */
174#define LRH_SC_SELECT_OFFSET ((LRH_SC_QW << QW_SHIFT) | (60ull))
175
176/* QPN[m+n:1] QW 1, OFFSET 1 */
177#define QPN_SELECT_OFFSET ((1ull << QW_SHIFT) | (1ull))
178
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -0700179/* RSM fields for Vnic */
180/* L2_TYPE: QW 0, OFFSET 61 - for match */
181#define L2_TYPE_QW 0ull
182#define L2_TYPE_BIT_OFFSET 61ull
183#define L2_TYPE_OFFSET(off) ((L2_TYPE_QW << QW_SHIFT) | (off))
184#define L2_TYPE_MATCH_OFFSET L2_TYPE_OFFSET(L2_TYPE_BIT_OFFSET)
185#define L2_TYPE_MASK 3ull
186#define L2_16B_VALUE 2ull
187
188/* L4_TYPE QW 1, OFFSET 0 - for match */
189#define L4_TYPE_QW 1ull
190#define L4_TYPE_BIT_OFFSET 0ull
191#define L4_TYPE_OFFSET(off) ((L4_TYPE_QW << QW_SHIFT) | (off))
192#define L4_TYPE_MATCH_OFFSET L4_TYPE_OFFSET(L4_TYPE_BIT_OFFSET)
193#define L4_16B_TYPE_MASK 0xFFull
194#define L4_16B_ETH_VALUE 0x78ull
195
196/* 16B VESWID - for select */
197#define L4_16B_HDR_VESWID_OFFSET ((2 << QW_SHIFT) | (16ull))
198/* 16B ENTROPY - for select */
199#define L2_16B_ENTROPY_OFFSET ((1 << QW_SHIFT) | (32ull))
200
Mike Marciniszyn77241052015-07-30 15:17:43 -0400201/* defines to build power on SC2VL table */
202#define SC2VL_VAL( \
203 num, \
204 sc0, sc0val, \
205 sc1, sc1val, \
206 sc2, sc2val, \
207 sc3, sc3val, \
208 sc4, sc4val, \
209 sc5, sc5val, \
210 sc6, sc6val, \
211 sc7, sc7val) \
212( \
213 ((u64)(sc0val) << SEND_SC2VLT##num##_SC##sc0##_SHIFT) | \
214 ((u64)(sc1val) << SEND_SC2VLT##num##_SC##sc1##_SHIFT) | \
215 ((u64)(sc2val) << SEND_SC2VLT##num##_SC##sc2##_SHIFT) | \
216 ((u64)(sc3val) << SEND_SC2VLT##num##_SC##sc3##_SHIFT) | \
217 ((u64)(sc4val) << SEND_SC2VLT##num##_SC##sc4##_SHIFT) | \
218 ((u64)(sc5val) << SEND_SC2VLT##num##_SC##sc5##_SHIFT) | \
219 ((u64)(sc6val) << SEND_SC2VLT##num##_SC##sc6##_SHIFT) | \
220 ((u64)(sc7val) << SEND_SC2VLT##num##_SC##sc7##_SHIFT) \
221)
222
223#define DC_SC_VL_VAL( \
224 range, \
225 e0, e0val, \
226 e1, e1val, \
227 e2, e2val, \
228 e3, e3val, \
229 e4, e4val, \
230 e5, e5val, \
231 e6, e6val, \
232 e7, e7val, \
233 e8, e8val, \
234 e9, e9val, \
235 e10, e10val, \
236 e11, e11val, \
237 e12, e12val, \
238 e13, e13val, \
239 e14, e14val, \
240 e15, e15val) \
241( \
242 ((u64)(e0val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e0##_SHIFT) | \
243 ((u64)(e1val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e1##_SHIFT) | \
244 ((u64)(e2val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e2##_SHIFT) | \
245 ((u64)(e3val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e3##_SHIFT) | \
246 ((u64)(e4val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e4##_SHIFT) | \
247 ((u64)(e5val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e5##_SHIFT) | \
248 ((u64)(e6val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e6##_SHIFT) | \
249 ((u64)(e7val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e7##_SHIFT) | \
250 ((u64)(e8val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e8##_SHIFT) | \
251 ((u64)(e9val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e9##_SHIFT) | \
252 ((u64)(e10val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e10##_SHIFT) | \
253 ((u64)(e11val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e11##_SHIFT) | \
254 ((u64)(e12val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e12##_SHIFT) | \
255 ((u64)(e13val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e13##_SHIFT) | \
256 ((u64)(e14val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e14##_SHIFT) | \
257 ((u64)(e15val) << DCC_CFG_SC_VL_TABLE_##range##_ENTRY##e15##_SHIFT) \
258)
259
260/* all CceStatus sub-block freeze bits */
261#define ALL_FROZE (CCE_STATUS_SDMA_FROZE_SMASK \
262 | CCE_STATUS_RXE_FROZE_SMASK \
263 | CCE_STATUS_TXE_FROZE_SMASK \
264 | CCE_STATUS_TXE_PIO_FROZE_SMASK)
265/* all CceStatus sub-block TXE pause bits */
266#define ALL_TXE_PAUSE (CCE_STATUS_TXE_PIO_PAUSED_SMASK \
267 | CCE_STATUS_TXE_PAUSED_SMASK \
268 | CCE_STATUS_SDMA_PAUSED_SMASK)
269/* all CceStatus sub-block RXE pause bits */
270#define ALL_RXE_PAUSE CCE_STATUS_RXE_PAUSED_SMASK
271
Jakub Pawlak2b719042016-07-01 16:01:22 -0700272#define CNTR_MAX 0xFFFFFFFFFFFFFFFFULL
273#define CNTR_32BIT_MAX 0x00000000FFFFFFFF
274
Mike Marciniszyn77241052015-07-30 15:17:43 -0400275/*
276 * CCE Error flags.
277 */
278static struct flag_table cce_err_status_flags[] = {
279/* 0*/ FLAG_ENTRY0("CceCsrParityErr",
280 CCE_ERR_STATUS_CCE_CSR_PARITY_ERR_SMASK),
281/* 1*/ FLAG_ENTRY0("CceCsrReadBadAddrErr",
282 CCE_ERR_STATUS_CCE_CSR_READ_BAD_ADDR_ERR_SMASK),
283/* 2*/ FLAG_ENTRY0("CceCsrWriteBadAddrErr",
284 CCE_ERR_STATUS_CCE_CSR_WRITE_BAD_ADDR_ERR_SMASK),
285/* 3*/ FLAG_ENTRY0("CceTrgtAsyncFifoParityErr",
286 CCE_ERR_STATUS_CCE_TRGT_ASYNC_FIFO_PARITY_ERR_SMASK),
287/* 4*/ FLAG_ENTRY0("CceTrgtAccessErr",
288 CCE_ERR_STATUS_CCE_TRGT_ACCESS_ERR_SMASK),
289/* 5*/ FLAG_ENTRY0("CceRspdDataParityErr",
290 CCE_ERR_STATUS_CCE_RSPD_DATA_PARITY_ERR_SMASK),
291/* 6*/ FLAG_ENTRY0("CceCli0AsyncFifoParityErr",
292 CCE_ERR_STATUS_CCE_CLI0_ASYNC_FIFO_PARITY_ERR_SMASK),
293/* 7*/ FLAG_ENTRY0("CceCsrCfgBusParityErr",
294 CCE_ERR_STATUS_CCE_CSR_CFG_BUS_PARITY_ERR_SMASK),
295/* 8*/ FLAG_ENTRY0("CceCli2AsyncFifoParityErr",
296 CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK),
297/* 9*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
298 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR_SMASK),
299/*10*/ FLAG_ENTRY0("CceCli1AsyncFifoPioCrdtParityErr",
300 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR_SMASK),
301/*11*/ FLAG_ENTRY0("CceCli1AsyncFifoRxdmaParityError",
302 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERROR_SMASK),
303/*12*/ FLAG_ENTRY0("CceCli1AsyncFifoDbgParityError",
304 CCE_ERR_STATUS_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERROR_SMASK),
305/*13*/ FLAG_ENTRY0("PcicRetryMemCorErr",
306 CCE_ERR_STATUS_PCIC_RETRY_MEM_COR_ERR_SMASK),
307/*14*/ FLAG_ENTRY0("PcicRetryMemCorErr",
308 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_COR_ERR_SMASK),
309/*15*/ FLAG_ENTRY0("PcicPostHdQCorErr",
310 CCE_ERR_STATUS_PCIC_POST_HD_QCOR_ERR_SMASK),
311/*16*/ FLAG_ENTRY0("PcicPostHdQCorErr",
312 CCE_ERR_STATUS_PCIC_POST_DAT_QCOR_ERR_SMASK),
313/*17*/ FLAG_ENTRY0("PcicPostHdQCorErr",
314 CCE_ERR_STATUS_PCIC_CPL_HD_QCOR_ERR_SMASK),
315/*18*/ FLAG_ENTRY0("PcicCplDatQCorErr",
316 CCE_ERR_STATUS_PCIC_CPL_DAT_QCOR_ERR_SMASK),
317/*19*/ FLAG_ENTRY0("PcicNPostHQParityErr",
318 CCE_ERR_STATUS_PCIC_NPOST_HQ_PARITY_ERR_SMASK),
319/*20*/ FLAG_ENTRY0("PcicNPostDatQParityErr",
320 CCE_ERR_STATUS_PCIC_NPOST_DAT_QPARITY_ERR_SMASK),
321/*21*/ FLAG_ENTRY0("PcicRetryMemUncErr",
322 CCE_ERR_STATUS_PCIC_RETRY_MEM_UNC_ERR_SMASK),
323/*22*/ FLAG_ENTRY0("PcicRetrySotMemUncErr",
324 CCE_ERR_STATUS_PCIC_RETRY_SOT_MEM_UNC_ERR_SMASK),
325/*23*/ FLAG_ENTRY0("PcicPostHdQUncErr",
326 CCE_ERR_STATUS_PCIC_POST_HD_QUNC_ERR_SMASK),
327/*24*/ FLAG_ENTRY0("PcicPostDatQUncErr",
328 CCE_ERR_STATUS_PCIC_POST_DAT_QUNC_ERR_SMASK),
329/*25*/ FLAG_ENTRY0("PcicCplHdQUncErr",
330 CCE_ERR_STATUS_PCIC_CPL_HD_QUNC_ERR_SMASK),
331/*26*/ FLAG_ENTRY0("PcicCplDatQUncErr",
332 CCE_ERR_STATUS_PCIC_CPL_DAT_QUNC_ERR_SMASK),
333/*27*/ FLAG_ENTRY0("PcicTransmitFrontParityErr",
334 CCE_ERR_STATUS_PCIC_TRANSMIT_FRONT_PARITY_ERR_SMASK),
335/*28*/ FLAG_ENTRY0("PcicTransmitBackParityErr",
336 CCE_ERR_STATUS_PCIC_TRANSMIT_BACK_PARITY_ERR_SMASK),
337/*29*/ FLAG_ENTRY0("PcicReceiveParityErr",
338 CCE_ERR_STATUS_PCIC_RECEIVE_PARITY_ERR_SMASK),
339/*30*/ FLAG_ENTRY0("CceTrgtCplTimeoutErr",
340 CCE_ERR_STATUS_CCE_TRGT_CPL_TIMEOUT_ERR_SMASK),
341/*31*/ FLAG_ENTRY0("LATriggered",
342 CCE_ERR_STATUS_LA_TRIGGERED_SMASK),
343/*32*/ FLAG_ENTRY0("CceSegReadBadAddrErr",
344 CCE_ERR_STATUS_CCE_SEG_READ_BAD_ADDR_ERR_SMASK),
345/*33*/ FLAG_ENTRY0("CceSegWriteBadAddrErr",
346 CCE_ERR_STATUS_CCE_SEG_WRITE_BAD_ADDR_ERR_SMASK),
347/*34*/ FLAG_ENTRY0("CceRcplAsyncFifoParityErr",
348 CCE_ERR_STATUS_CCE_RCPL_ASYNC_FIFO_PARITY_ERR_SMASK),
349/*35*/ FLAG_ENTRY0("CceRxdmaConvFifoParityErr",
350 CCE_ERR_STATUS_CCE_RXDMA_CONV_FIFO_PARITY_ERR_SMASK),
351/*36*/ FLAG_ENTRY0("CceMsixTableCorErr",
352 CCE_ERR_STATUS_CCE_MSIX_TABLE_COR_ERR_SMASK),
353/*37*/ FLAG_ENTRY0("CceMsixTableUncErr",
354 CCE_ERR_STATUS_CCE_MSIX_TABLE_UNC_ERR_SMASK),
355/*38*/ FLAG_ENTRY0("CceIntMapCorErr",
356 CCE_ERR_STATUS_CCE_INT_MAP_COR_ERR_SMASK),
357/*39*/ FLAG_ENTRY0("CceIntMapUncErr",
358 CCE_ERR_STATUS_CCE_INT_MAP_UNC_ERR_SMASK),
359/*40*/ FLAG_ENTRY0("CceMsixCsrParityErr",
360 CCE_ERR_STATUS_CCE_MSIX_CSR_PARITY_ERR_SMASK),
361/*41-63 reserved*/
362};
363
364/*
365 * Misc Error flags
366 */
367#define MES(text) MISC_ERR_STATUS_MISC_##text##_ERR_SMASK
368static struct flag_table misc_err_status_flags[] = {
369/* 0*/ FLAG_ENTRY0("CSR_PARITY", MES(CSR_PARITY)),
370/* 1*/ FLAG_ENTRY0("CSR_READ_BAD_ADDR", MES(CSR_READ_BAD_ADDR)),
371/* 2*/ FLAG_ENTRY0("CSR_WRITE_BAD_ADDR", MES(CSR_WRITE_BAD_ADDR)),
372/* 3*/ FLAG_ENTRY0("SBUS_WRITE_FAILED", MES(SBUS_WRITE_FAILED)),
373/* 4*/ FLAG_ENTRY0("KEY_MISMATCH", MES(KEY_MISMATCH)),
374/* 5*/ FLAG_ENTRY0("FW_AUTH_FAILED", MES(FW_AUTH_FAILED)),
375/* 6*/ FLAG_ENTRY0("EFUSE_CSR_PARITY", MES(EFUSE_CSR_PARITY)),
376/* 7*/ FLAG_ENTRY0("EFUSE_READ_BAD_ADDR", MES(EFUSE_READ_BAD_ADDR)),
377/* 8*/ FLAG_ENTRY0("EFUSE_WRITE", MES(EFUSE_WRITE)),
378/* 9*/ FLAG_ENTRY0("EFUSE_DONE_PARITY", MES(EFUSE_DONE_PARITY)),
379/*10*/ FLAG_ENTRY0("INVALID_EEP_CMD", MES(INVALID_EEP_CMD)),
380/*11*/ FLAG_ENTRY0("MBIST_FAIL", MES(MBIST_FAIL)),
381/*12*/ FLAG_ENTRY0("PLL_LOCK_FAIL", MES(PLL_LOCK_FAIL))
382};
383
384/*
385 * TXE PIO Error flags and consequences
386 */
387static struct flag_table pio_err_status_flags[] = {
388/* 0*/ FLAG_ENTRY("PioWriteBadCtxt",
389 SEC_WRITE_DROPPED,
390 SEND_PIO_ERR_STATUS_PIO_WRITE_BAD_CTXT_ERR_SMASK),
391/* 1*/ FLAG_ENTRY("PioWriteAddrParity",
392 SEC_SPC_FREEZE,
393 SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK),
394/* 2*/ FLAG_ENTRY("PioCsrParity",
395 SEC_SPC_FREEZE,
396 SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK),
397/* 3*/ FLAG_ENTRY("PioSbMemFifo0",
398 SEC_SPC_FREEZE,
399 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK),
400/* 4*/ FLAG_ENTRY("PioSbMemFifo1",
401 SEC_SPC_FREEZE,
402 SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK),
403/* 5*/ FLAG_ENTRY("PioPccFifoParity",
404 SEC_SPC_FREEZE,
405 SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK),
406/* 6*/ FLAG_ENTRY("PioPecFifoParity",
407 SEC_SPC_FREEZE,
408 SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK),
409/* 7*/ FLAG_ENTRY("PioSbrdctlCrrelParity",
410 SEC_SPC_FREEZE,
411 SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK),
412/* 8*/ FLAG_ENTRY("PioSbrdctrlCrrelFifoParity",
413 SEC_SPC_FREEZE,
414 SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK),
415/* 9*/ FLAG_ENTRY("PioPktEvictFifoParityErr",
416 SEC_SPC_FREEZE,
417 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK),
418/*10*/ FLAG_ENTRY("PioSmPktResetParity",
419 SEC_SPC_FREEZE,
420 SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK),
421/*11*/ FLAG_ENTRY("PioVlLenMemBank0Unc",
422 SEC_SPC_FREEZE,
423 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK),
424/*12*/ FLAG_ENTRY("PioVlLenMemBank1Unc",
425 SEC_SPC_FREEZE,
426 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK),
427/*13*/ FLAG_ENTRY("PioVlLenMemBank0Cor",
428 0,
429 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_COR_ERR_SMASK),
430/*14*/ FLAG_ENTRY("PioVlLenMemBank1Cor",
431 0,
432 SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_COR_ERR_SMASK),
433/*15*/ FLAG_ENTRY("PioCreditRetFifoParity",
434 SEC_SPC_FREEZE,
435 SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK),
436/*16*/ FLAG_ENTRY("PioPpmcPblFifo",
437 SEC_SPC_FREEZE,
438 SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK),
439/*17*/ FLAG_ENTRY("PioInitSmIn",
440 0,
441 SEND_PIO_ERR_STATUS_PIO_INIT_SM_IN_ERR_SMASK),
442/*18*/ FLAG_ENTRY("PioPktEvictSmOrArbSm",
443 SEC_SPC_FREEZE,
444 SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK),
445/*19*/ FLAG_ENTRY("PioHostAddrMemUnc",
446 SEC_SPC_FREEZE,
447 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK),
448/*20*/ FLAG_ENTRY("PioHostAddrMemCor",
449 0,
450 SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_COR_ERR_SMASK),
451/*21*/ FLAG_ENTRY("PioWriteDataParity",
452 SEC_SPC_FREEZE,
453 SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK),
454/*22*/ FLAG_ENTRY("PioStateMachine",
455 SEC_SPC_FREEZE,
456 SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK),
457/*23*/ FLAG_ENTRY("PioWriteQwValidParity",
Jubin John8638b772016-02-14 20:19:24 -0800458 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400459 SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK),
460/*24*/ FLAG_ENTRY("PioBlockQwCountParity",
Jubin John8638b772016-02-14 20:19:24 -0800461 SEC_WRITE_DROPPED | SEC_SPC_FREEZE,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400462 SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK),
463/*25*/ FLAG_ENTRY("PioVlfVlLenParity",
464 SEC_SPC_FREEZE,
465 SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK),
466/*26*/ FLAG_ENTRY("PioVlfSopParity",
467 SEC_SPC_FREEZE,
468 SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK),
469/*27*/ FLAG_ENTRY("PioVlFifoParity",
470 SEC_SPC_FREEZE,
471 SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK),
472/*28*/ FLAG_ENTRY("PioPpmcBqcMemParity",
473 SEC_SPC_FREEZE,
474 SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK),
475/*29*/ FLAG_ENTRY("PioPpmcSopLen",
476 SEC_SPC_FREEZE,
477 SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK),
478/*30-31 reserved*/
479/*32*/ FLAG_ENTRY("PioCurrentFreeCntParity",
480 SEC_SPC_FREEZE,
481 SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK),
482/*33*/ FLAG_ENTRY("PioLastReturnedCntParity",
483 SEC_SPC_FREEZE,
484 SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK),
485/*34*/ FLAG_ENTRY("PioPccSopHeadParity",
486 SEC_SPC_FREEZE,
487 SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK),
488/*35*/ FLAG_ENTRY("PioPecSopHeadParityErr",
489 SEC_SPC_FREEZE,
490 SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK),
491/*36-63 reserved*/
492};
493
494/* TXE PIO errors that cause an SPC freeze */
495#define ALL_PIO_FREEZE_ERR \
496 (SEND_PIO_ERR_STATUS_PIO_WRITE_ADDR_PARITY_ERR_SMASK \
497 | SEND_PIO_ERR_STATUS_PIO_CSR_PARITY_ERR_SMASK \
498 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO0_ERR_SMASK \
499 | SEND_PIO_ERR_STATUS_PIO_SB_MEM_FIFO1_ERR_SMASK \
500 | SEND_PIO_ERR_STATUS_PIO_PCC_FIFO_PARITY_ERR_SMASK \
501 | SEND_PIO_ERR_STATUS_PIO_PEC_FIFO_PARITY_ERR_SMASK \
502 | SEND_PIO_ERR_STATUS_PIO_SBRDCTL_CRREL_PARITY_ERR_SMASK \
503 | SEND_PIO_ERR_STATUS_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR_SMASK \
504 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_FIFO_PARITY_ERR_SMASK \
505 | SEND_PIO_ERR_STATUS_PIO_SM_PKT_RESET_PARITY_ERR_SMASK \
506 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK0_UNC_ERR_SMASK \
507 | SEND_PIO_ERR_STATUS_PIO_VL_LEN_MEM_BANK1_UNC_ERR_SMASK \
508 | SEND_PIO_ERR_STATUS_PIO_CREDIT_RET_FIFO_PARITY_ERR_SMASK \
509 | SEND_PIO_ERR_STATUS_PIO_PPMC_PBL_FIFO_ERR_SMASK \
510 | SEND_PIO_ERR_STATUS_PIO_PKT_EVICT_SM_OR_ARB_SM_ERR_SMASK \
511 | SEND_PIO_ERR_STATUS_PIO_HOST_ADDR_MEM_UNC_ERR_SMASK \
512 | SEND_PIO_ERR_STATUS_PIO_WRITE_DATA_PARITY_ERR_SMASK \
513 | SEND_PIO_ERR_STATUS_PIO_STATE_MACHINE_ERR_SMASK \
514 | SEND_PIO_ERR_STATUS_PIO_WRITE_QW_VALID_PARITY_ERR_SMASK \
515 | SEND_PIO_ERR_STATUS_PIO_BLOCK_QW_COUNT_PARITY_ERR_SMASK \
516 | SEND_PIO_ERR_STATUS_PIO_VLF_VL_LEN_PARITY_ERR_SMASK \
517 | SEND_PIO_ERR_STATUS_PIO_VLF_SOP_PARITY_ERR_SMASK \
518 | SEND_PIO_ERR_STATUS_PIO_VL_FIFO_PARITY_ERR_SMASK \
519 | SEND_PIO_ERR_STATUS_PIO_PPMC_BQC_MEM_PARITY_ERR_SMASK \
520 | SEND_PIO_ERR_STATUS_PIO_PPMC_SOP_LEN_ERR_SMASK \
521 | SEND_PIO_ERR_STATUS_PIO_CURRENT_FREE_CNT_PARITY_ERR_SMASK \
522 | SEND_PIO_ERR_STATUS_PIO_LAST_RETURNED_CNT_PARITY_ERR_SMASK \
523 | SEND_PIO_ERR_STATUS_PIO_PCC_SOP_HEAD_PARITY_ERR_SMASK \
524 | SEND_PIO_ERR_STATUS_PIO_PEC_SOP_HEAD_PARITY_ERR_SMASK)
525
526/*
527 * TXE SDMA Error flags
528 */
529static struct flag_table sdma_err_status_flags[] = {
530/* 0*/ FLAG_ENTRY0("SDmaRpyTagErr",
531 SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK),
532/* 1*/ FLAG_ENTRY0("SDmaCsrParityErr",
533 SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK),
534/* 2*/ FLAG_ENTRY0("SDmaPcieReqTrackingUncErr",
535 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK),
536/* 3*/ FLAG_ENTRY0("SDmaPcieReqTrackingCorErr",
537 SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_COR_ERR_SMASK),
538/*04-63 reserved*/
539};
540
541/* TXE SDMA errors that cause an SPC freeze */
542#define ALL_SDMA_FREEZE_ERR \
543 (SEND_DMA_ERR_STATUS_SDMA_RPY_TAG_ERR_SMASK \
544 | SEND_DMA_ERR_STATUS_SDMA_CSR_PARITY_ERR_SMASK \
545 | SEND_DMA_ERR_STATUS_SDMA_PCIE_REQ_TRACKING_UNC_ERR_SMASK)
546
Mike Marciniszyn69a00b82016-02-03 14:31:49 -0800547/* SendEgressErrInfo bits that correspond to a PortXmitDiscard counter */
548#define PORT_DISCARD_EGRESS_ERRS \
549 (SEND_EGRESS_ERR_INFO_TOO_LONG_IB_PACKET_ERR_SMASK \
550 | SEND_EGRESS_ERR_INFO_VL_MAPPING_ERR_SMASK \
551 | SEND_EGRESS_ERR_INFO_VL_ERR_SMASK)
552
Mike Marciniszyn77241052015-07-30 15:17:43 -0400553/*
554 * TXE Egress Error flags
555 */
556#define SEES(text) SEND_EGRESS_ERR_STATUS_##text##_ERR_SMASK
557static struct flag_table egress_err_status_flags[] = {
558/* 0*/ FLAG_ENTRY0("TxPktIntegrityMemCorErr", SEES(TX_PKT_INTEGRITY_MEM_COR)),
559/* 1*/ FLAG_ENTRY0("TxPktIntegrityMemUncErr", SEES(TX_PKT_INTEGRITY_MEM_UNC)),
560/* 2 reserved */
561/* 3*/ FLAG_ENTRY0("TxEgressFifoUnderrunOrParityErr",
562 SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY)),
563/* 4*/ FLAG_ENTRY0("TxLinkdownErr", SEES(TX_LINKDOWN)),
564/* 5*/ FLAG_ENTRY0("TxIncorrectLinkStateErr", SEES(TX_INCORRECT_LINK_STATE)),
565/* 6 reserved */
566/* 7*/ FLAG_ENTRY0("TxPioLaunchIntfParityErr",
567 SEES(TX_PIO_LAUNCH_INTF_PARITY)),
568/* 8*/ FLAG_ENTRY0("TxSdmaLaunchIntfParityErr",
569 SEES(TX_SDMA_LAUNCH_INTF_PARITY)),
570/* 9-10 reserved */
571/*11*/ FLAG_ENTRY0("TxSbrdCtlStateMachineParityErr",
572 SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY)),
573/*12*/ FLAG_ENTRY0("TxIllegalVLErr", SEES(TX_ILLEGAL_VL)),
574/*13*/ FLAG_ENTRY0("TxLaunchCsrParityErr", SEES(TX_LAUNCH_CSR_PARITY)),
575/*14*/ FLAG_ENTRY0("TxSbrdCtlCsrParityErr", SEES(TX_SBRD_CTL_CSR_PARITY)),
576/*15*/ FLAG_ENTRY0("TxConfigParityErr", SEES(TX_CONFIG_PARITY)),
577/*16*/ FLAG_ENTRY0("TxSdma0DisallowedPacketErr",
578 SEES(TX_SDMA0_DISALLOWED_PACKET)),
579/*17*/ FLAG_ENTRY0("TxSdma1DisallowedPacketErr",
580 SEES(TX_SDMA1_DISALLOWED_PACKET)),
581/*18*/ FLAG_ENTRY0("TxSdma2DisallowedPacketErr",
582 SEES(TX_SDMA2_DISALLOWED_PACKET)),
583/*19*/ FLAG_ENTRY0("TxSdma3DisallowedPacketErr",
584 SEES(TX_SDMA3_DISALLOWED_PACKET)),
585/*20*/ FLAG_ENTRY0("TxSdma4DisallowedPacketErr",
586 SEES(TX_SDMA4_DISALLOWED_PACKET)),
587/*21*/ FLAG_ENTRY0("TxSdma5DisallowedPacketErr",
588 SEES(TX_SDMA5_DISALLOWED_PACKET)),
589/*22*/ FLAG_ENTRY0("TxSdma6DisallowedPacketErr",
590 SEES(TX_SDMA6_DISALLOWED_PACKET)),
591/*23*/ FLAG_ENTRY0("TxSdma7DisallowedPacketErr",
592 SEES(TX_SDMA7_DISALLOWED_PACKET)),
593/*24*/ FLAG_ENTRY0("TxSdma8DisallowedPacketErr",
594 SEES(TX_SDMA8_DISALLOWED_PACKET)),
595/*25*/ FLAG_ENTRY0("TxSdma9DisallowedPacketErr",
596 SEES(TX_SDMA9_DISALLOWED_PACKET)),
597/*26*/ FLAG_ENTRY0("TxSdma10DisallowedPacketErr",
598 SEES(TX_SDMA10_DISALLOWED_PACKET)),
599/*27*/ FLAG_ENTRY0("TxSdma11DisallowedPacketErr",
600 SEES(TX_SDMA11_DISALLOWED_PACKET)),
601/*28*/ FLAG_ENTRY0("TxSdma12DisallowedPacketErr",
602 SEES(TX_SDMA12_DISALLOWED_PACKET)),
603/*29*/ FLAG_ENTRY0("TxSdma13DisallowedPacketErr",
604 SEES(TX_SDMA13_DISALLOWED_PACKET)),
605/*30*/ FLAG_ENTRY0("TxSdma14DisallowedPacketErr",
606 SEES(TX_SDMA14_DISALLOWED_PACKET)),
607/*31*/ FLAG_ENTRY0("TxSdma15DisallowedPacketErr",
608 SEES(TX_SDMA15_DISALLOWED_PACKET)),
609/*32*/ FLAG_ENTRY0("TxLaunchFifo0UncOrParityErr",
610 SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY)),
611/*33*/ FLAG_ENTRY0("TxLaunchFifo1UncOrParityErr",
612 SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY)),
613/*34*/ FLAG_ENTRY0("TxLaunchFifo2UncOrParityErr",
614 SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY)),
615/*35*/ FLAG_ENTRY0("TxLaunchFifo3UncOrParityErr",
616 SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY)),
617/*36*/ FLAG_ENTRY0("TxLaunchFifo4UncOrParityErr",
618 SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY)),
619/*37*/ FLAG_ENTRY0("TxLaunchFifo5UncOrParityErr",
620 SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY)),
621/*38*/ FLAG_ENTRY0("TxLaunchFifo6UncOrParityErr",
622 SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY)),
623/*39*/ FLAG_ENTRY0("TxLaunchFifo7UncOrParityErr",
624 SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY)),
625/*40*/ FLAG_ENTRY0("TxLaunchFifo8UncOrParityErr",
626 SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY)),
627/*41*/ FLAG_ENTRY0("TxCreditReturnParityErr", SEES(TX_CREDIT_RETURN_PARITY)),
628/*42*/ FLAG_ENTRY0("TxSbHdrUncErr", SEES(TX_SB_HDR_UNC)),
629/*43*/ FLAG_ENTRY0("TxReadSdmaMemoryUncErr", SEES(TX_READ_SDMA_MEMORY_UNC)),
630/*44*/ FLAG_ENTRY0("TxReadPioMemoryUncErr", SEES(TX_READ_PIO_MEMORY_UNC)),
631/*45*/ FLAG_ENTRY0("TxEgressFifoUncErr", SEES(TX_EGRESS_FIFO_UNC)),
632/*46*/ FLAG_ENTRY0("TxHcrcInsertionErr", SEES(TX_HCRC_INSERTION)),
633/*47*/ FLAG_ENTRY0("TxCreditReturnVLErr", SEES(TX_CREDIT_RETURN_VL)),
634/*48*/ FLAG_ENTRY0("TxLaunchFifo0CorErr", SEES(TX_LAUNCH_FIFO0_COR)),
635/*49*/ FLAG_ENTRY0("TxLaunchFifo1CorErr", SEES(TX_LAUNCH_FIFO1_COR)),
636/*50*/ FLAG_ENTRY0("TxLaunchFifo2CorErr", SEES(TX_LAUNCH_FIFO2_COR)),
637/*51*/ FLAG_ENTRY0("TxLaunchFifo3CorErr", SEES(TX_LAUNCH_FIFO3_COR)),
638/*52*/ FLAG_ENTRY0("TxLaunchFifo4CorErr", SEES(TX_LAUNCH_FIFO4_COR)),
639/*53*/ FLAG_ENTRY0("TxLaunchFifo5CorErr", SEES(TX_LAUNCH_FIFO5_COR)),
640/*54*/ FLAG_ENTRY0("TxLaunchFifo6CorErr", SEES(TX_LAUNCH_FIFO6_COR)),
641/*55*/ FLAG_ENTRY0("TxLaunchFifo7CorErr", SEES(TX_LAUNCH_FIFO7_COR)),
642/*56*/ FLAG_ENTRY0("TxLaunchFifo8CorErr", SEES(TX_LAUNCH_FIFO8_COR)),
643/*57*/ FLAG_ENTRY0("TxCreditOverrunErr", SEES(TX_CREDIT_OVERRUN)),
644/*58*/ FLAG_ENTRY0("TxSbHdrCorErr", SEES(TX_SB_HDR_COR)),
645/*59*/ FLAG_ENTRY0("TxReadSdmaMemoryCorErr", SEES(TX_READ_SDMA_MEMORY_COR)),
646/*60*/ FLAG_ENTRY0("TxReadPioMemoryCorErr", SEES(TX_READ_PIO_MEMORY_COR)),
647/*61*/ FLAG_ENTRY0("TxEgressFifoCorErr", SEES(TX_EGRESS_FIFO_COR)),
648/*62*/ FLAG_ENTRY0("TxReadSdmaMemoryCsrUncErr",
649 SEES(TX_READ_SDMA_MEMORY_CSR_UNC)),
650/*63*/ FLAG_ENTRY0("TxReadPioMemoryCsrUncErr",
651 SEES(TX_READ_PIO_MEMORY_CSR_UNC)),
652};
653
654/*
655 * TXE Egress Error Info flags
656 */
657#define SEEI(text) SEND_EGRESS_ERR_INFO_##text##_ERR_SMASK
658static struct flag_table egress_err_info_flags[] = {
659/* 0*/ FLAG_ENTRY0("Reserved", 0ull),
660/* 1*/ FLAG_ENTRY0("VLErr", SEEI(VL)),
661/* 2*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
662/* 3*/ FLAG_ENTRY0("JobKeyErr", SEEI(JOB_KEY)),
663/* 4*/ FLAG_ENTRY0("PartitionKeyErr", SEEI(PARTITION_KEY)),
664/* 5*/ FLAG_ENTRY0("SLIDErr", SEEI(SLID)),
665/* 6*/ FLAG_ENTRY0("OpcodeErr", SEEI(OPCODE)),
666/* 7*/ FLAG_ENTRY0("VLMappingErr", SEEI(VL_MAPPING)),
667/* 8*/ FLAG_ENTRY0("RawErr", SEEI(RAW)),
668/* 9*/ FLAG_ENTRY0("RawIPv6Err", SEEI(RAW_IPV6)),
669/*10*/ FLAG_ENTRY0("GRHErr", SEEI(GRH)),
670/*11*/ FLAG_ENTRY0("BypassErr", SEEI(BYPASS)),
671/*12*/ FLAG_ENTRY0("KDETHPacketsErr", SEEI(KDETH_PACKETS)),
672/*13*/ FLAG_ENTRY0("NonKDETHPacketsErr", SEEI(NON_KDETH_PACKETS)),
673/*14*/ FLAG_ENTRY0("TooSmallIBPacketsErr", SEEI(TOO_SMALL_IB_PACKETS)),
674/*15*/ FLAG_ENTRY0("TooSmallBypassPacketsErr", SEEI(TOO_SMALL_BYPASS_PACKETS)),
675/*16*/ FLAG_ENTRY0("PbcTestErr", SEEI(PBC_TEST)),
676/*17*/ FLAG_ENTRY0("BadPktLenErr", SEEI(BAD_PKT_LEN)),
677/*18*/ FLAG_ENTRY0("TooLongIBPacketErr", SEEI(TOO_LONG_IB_PACKET)),
678/*19*/ FLAG_ENTRY0("TooLongBypassPacketsErr", SEEI(TOO_LONG_BYPASS_PACKETS)),
679/*20*/ FLAG_ENTRY0("PbcStaticRateControlErr", SEEI(PBC_STATIC_RATE_CONTROL)),
680/*21*/ FLAG_ENTRY0("BypassBadPktLenErr", SEEI(BAD_PKT_LEN)),
681};
682
683/* TXE Egress errors that cause an SPC freeze */
684#define ALL_TXE_EGRESS_FREEZE_ERR \
685 (SEES(TX_EGRESS_FIFO_UNDERRUN_OR_PARITY) \
686 | SEES(TX_PIO_LAUNCH_INTF_PARITY) \
687 | SEES(TX_SDMA_LAUNCH_INTF_PARITY) \
688 | SEES(TX_SBRD_CTL_STATE_MACHINE_PARITY) \
689 | SEES(TX_LAUNCH_CSR_PARITY) \
690 | SEES(TX_SBRD_CTL_CSR_PARITY) \
691 | SEES(TX_CONFIG_PARITY) \
692 | SEES(TX_LAUNCH_FIFO0_UNC_OR_PARITY) \
693 | SEES(TX_LAUNCH_FIFO1_UNC_OR_PARITY) \
694 | SEES(TX_LAUNCH_FIFO2_UNC_OR_PARITY) \
695 | SEES(TX_LAUNCH_FIFO3_UNC_OR_PARITY) \
696 | SEES(TX_LAUNCH_FIFO4_UNC_OR_PARITY) \
697 | SEES(TX_LAUNCH_FIFO5_UNC_OR_PARITY) \
698 | SEES(TX_LAUNCH_FIFO6_UNC_OR_PARITY) \
699 | SEES(TX_LAUNCH_FIFO7_UNC_OR_PARITY) \
700 | SEES(TX_LAUNCH_FIFO8_UNC_OR_PARITY) \
701 | SEES(TX_CREDIT_RETURN_PARITY))
702
703/*
704 * TXE Send error flags
705 */
706#define SES(name) SEND_ERR_STATUS_SEND_##name##_ERR_SMASK
707static struct flag_table send_err_status_flags[] = {
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -0500708/* 0*/ FLAG_ENTRY0("SendCsrParityErr", SES(CSR_PARITY)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400709/* 1*/ FLAG_ENTRY0("SendCsrReadBadAddrErr", SES(CSR_READ_BAD_ADDR)),
710/* 2*/ FLAG_ENTRY0("SendCsrWriteBadAddrErr", SES(CSR_WRITE_BAD_ADDR))
711};
712
713/*
714 * TXE Send Context Error flags and consequences
715 */
716static struct flag_table sc_err_status_flags[] = {
717/* 0*/ FLAG_ENTRY("InconsistentSop",
718 SEC_PACKET_DROPPED | SEC_SC_HALTED,
719 SEND_CTXT_ERR_STATUS_PIO_INCONSISTENT_SOP_ERR_SMASK),
720/* 1*/ FLAG_ENTRY("DisallowedPacket",
721 SEC_PACKET_DROPPED | SEC_SC_HALTED,
722 SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK),
723/* 2*/ FLAG_ENTRY("WriteCrossesBoundary",
724 SEC_WRITE_DROPPED | SEC_SC_HALTED,
725 SEND_CTXT_ERR_STATUS_PIO_WRITE_CROSSES_BOUNDARY_ERR_SMASK),
726/* 3*/ FLAG_ENTRY("WriteOverflow",
727 SEC_WRITE_DROPPED | SEC_SC_HALTED,
728 SEND_CTXT_ERR_STATUS_PIO_WRITE_OVERFLOW_ERR_SMASK),
729/* 4*/ FLAG_ENTRY("WriteOutOfBounds",
730 SEC_WRITE_DROPPED | SEC_SC_HALTED,
731 SEND_CTXT_ERR_STATUS_PIO_WRITE_OUT_OF_BOUNDS_ERR_SMASK),
732/* 5-63 reserved*/
733};
734
735/*
736 * RXE Receive Error flags
737 */
738#define RXES(name) RCV_ERR_STATUS_RX_##name##_ERR_SMASK
739static struct flag_table rxe_err_status_flags[] = {
740/* 0*/ FLAG_ENTRY0("RxDmaCsrCorErr", RXES(DMA_CSR_COR)),
741/* 1*/ FLAG_ENTRY0("RxDcIntfParityErr", RXES(DC_INTF_PARITY)),
742/* 2*/ FLAG_ENTRY0("RxRcvHdrUncErr", RXES(RCV_HDR_UNC)),
743/* 3*/ FLAG_ENTRY0("RxRcvHdrCorErr", RXES(RCV_HDR_COR)),
744/* 4*/ FLAG_ENTRY0("RxRcvDataUncErr", RXES(RCV_DATA_UNC)),
745/* 5*/ FLAG_ENTRY0("RxRcvDataCorErr", RXES(RCV_DATA_COR)),
746/* 6*/ FLAG_ENTRY0("RxRcvQpMapTableUncErr", RXES(RCV_QP_MAP_TABLE_UNC)),
747/* 7*/ FLAG_ENTRY0("RxRcvQpMapTableCorErr", RXES(RCV_QP_MAP_TABLE_COR)),
748/* 8*/ FLAG_ENTRY0("RxRcvCsrParityErr", RXES(RCV_CSR_PARITY)),
749/* 9*/ FLAG_ENTRY0("RxDcSopEopParityErr", RXES(DC_SOP_EOP_PARITY)),
750/*10*/ FLAG_ENTRY0("RxDmaFlagUncErr", RXES(DMA_FLAG_UNC)),
751/*11*/ FLAG_ENTRY0("RxDmaFlagCorErr", RXES(DMA_FLAG_COR)),
752/*12*/ FLAG_ENTRY0("RxRcvFsmEncodingErr", RXES(RCV_FSM_ENCODING)),
753/*13*/ FLAG_ENTRY0("RxRbufFreeListUncErr", RXES(RBUF_FREE_LIST_UNC)),
754/*14*/ FLAG_ENTRY0("RxRbufFreeListCorErr", RXES(RBUF_FREE_LIST_COR)),
755/*15*/ FLAG_ENTRY0("RxRbufLookupDesRegUncErr", RXES(RBUF_LOOKUP_DES_REG_UNC)),
756/*16*/ FLAG_ENTRY0("RxRbufLookupDesRegUncCorErr",
757 RXES(RBUF_LOOKUP_DES_REG_UNC_COR)),
758/*17*/ FLAG_ENTRY0("RxRbufLookupDesUncErr", RXES(RBUF_LOOKUP_DES_UNC)),
759/*18*/ FLAG_ENTRY0("RxRbufLookupDesCorErr", RXES(RBUF_LOOKUP_DES_COR)),
760/*19*/ FLAG_ENTRY0("RxRbufBlockListReadUncErr",
761 RXES(RBUF_BLOCK_LIST_READ_UNC)),
762/*20*/ FLAG_ENTRY0("RxRbufBlockListReadCorErr",
763 RXES(RBUF_BLOCK_LIST_READ_COR)),
764/*21*/ FLAG_ENTRY0("RxRbufCsrQHeadBufNumParityErr",
765 RXES(RBUF_CSR_QHEAD_BUF_NUM_PARITY)),
766/*22*/ FLAG_ENTRY0("RxRbufCsrQEntCntParityErr",
767 RXES(RBUF_CSR_QENT_CNT_PARITY)),
768/*23*/ FLAG_ENTRY0("RxRbufCsrQNextBufParityErr",
769 RXES(RBUF_CSR_QNEXT_BUF_PARITY)),
770/*24*/ FLAG_ENTRY0("RxRbufCsrQVldBitParityErr",
771 RXES(RBUF_CSR_QVLD_BIT_PARITY)),
772/*25*/ FLAG_ENTRY0("RxRbufCsrQHdPtrParityErr", RXES(RBUF_CSR_QHD_PTR_PARITY)),
773/*26*/ FLAG_ENTRY0("RxRbufCsrQTlPtrParityErr", RXES(RBUF_CSR_QTL_PTR_PARITY)),
774/*27*/ FLAG_ENTRY0("RxRbufCsrQNumOfPktParityErr",
775 RXES(RBUF_CSR_QNUM_OF_PKT_PARITY)),
776/*28*/ FLAG_ENTRY0("RxRbufCsrQEOPDWParityErr", RXES(RBUF_CSR_QEOPDW_PARITY)),
777/*29*/ FLAG_ENTRY0("RxRbufCtxIdParityErr", RXES(RBUF_CTX_ID_PARITY)),
778/*30*/ FLAG_ENTRY0("RxRBufBadLookupErr", RXES(RBUF_BAD_LOOKUP)),
779/*31*/ FLAG_ENTRY0("RxRbufFullErr", RXES(RBUF_FULL)),
780/*32*/ FLAG_ENTRY0("RxRbufEmptyErr", RXES(RBUF_EMPTY)),
781/*33*/ FLAG_ENTRY0("RxRbufFlRdAddrParityErr", RXES(RBUF_FL_RD_ADDR_PARITY)),
782/*34*/ FLAG_ENTRY0("RxRbufFlWrAddrParityErr", RXES(RBUF_FL_WR_ADDR_PARITY)),
783/*35*/ FLAG_ENTRY0("RxRbufFlInitdoneParityErr",
784 RXES(RBUF_FL_INITDONE_PARITY)),
785/*36*/ FLAG_ENTRY0("RxRbufFlInitWrAddrParityErr",
786 RXES(RBUF_FL_INIT_WR_ADDR_PARITY)),
787/*37*/ FLAG_ENTRY0("RxRbufNextFreeBufUncErr", RXES(RBUF_NEXT_FREE_BUF_UNC)),
788/*38*/ FLAG_ENTRY0("RxRbufNextFreeBufCorErr", RXES(RBUF_NEXT_FREE_BUF_COR)),
789/*39*/ FLAG_ENTRY0("RxLookupDesPart1UncErr", RXES(LOOKUP_DES_PART1_UNC)),
790/*40*/ FLAG_ENTRY0("RxLookupDesPart1UncCorErr",
791 RXES(LOOKUP_DES_PART1_UNC_COR)),
792/*41*/ FLAG_ENTRY0("RxLookupDesPart2ParityErr",
793 RXES(LOOKUP_DES_PART2_PARITY)),
794/*42*/ FLAG_ENTRY0("RxLookupRcvArrayUncErr", RXES(LOOKUP_RCV_ARRAY_UNC)),
795/*43*/ FLAG_ENTRY0("RxLookupRcvArrayCorErr", RXES(LOOKUP_RCV_ARRAY_COR)),
796/*44*/ FLAG_ENTRY0("RxLookupCsrParityErr", RXES(LOOKUP_CSR_PARITY)),
797/*45*/ FLAG_ENTRY0("RxHqIntrCsrParityErr", RXES(HQ_INTR_CSR_PARITY)),
798/*46*/ FLAG_ENTRY0("RxHqIntrFsmErr", RXES(HQ_INTR_FSM)),
799/*47*/ FLAG_ENTRY0("RxRbufDescPart1UncErr", RXES(RBUF_DESC_PART1_UNC)),
800/*48*/ FLAG_ENTRY0("RxRbufDescPart1CorErr", RXES(RBUF_DESC_PART1_COR)),
801/*49*/ FLAG_ENTRY0("RxRbufDescPart2UncErr", RXES(RBUF_DESC_PART2_UNC)),
802/*50*/ FLAG_ENTRY0("RxRbufDescPart2CorErr", RXES(RBUF_DESC_PART2_COR)),
803/*51*/ FLAG_ENTRY0("RxDmaHdrFifoRdUncErr", RXES(DMA_HDR_FIFO_RD_UNC)),
804/*52*/ FLAG_ENTRY0("RxDmaHdrFifoRdCorErr", RXES(DMA_HDR_FIFO_RD_COR)),
805/*53*/ FLAG_ENTRY0("RxDmaDataFifoRdUncErr", RXES(DMA_DATA_FIFO_RD_UNC)),
806/*54*/ FLAG_ENTRY0("RxDmaDataFifoRdCorErr", RXES(DMA_DATA_FIFO_RD_COR)),
807/*55*/ FLAG_ENTRY0("RxRbufDataUncErr", RXES(RBUF_DATA_UNC)),
808/*56*/ FLAG_ENTRY0("RxRbufDataCorErr", RXES(RBUF_DATA_COR)),
809/*57*/ FLAG_ENTRY0("RxDmaCsrParityErr", RXES(DMA_CSR_PARITY)),
810/*58*/ FLAG_ENTRY0("RxDmaEqFsmEncodingErr", RXES(DMA_EQ_FSM_ENCODING)),
811/*59*/ FLAG_ENTRY0("RxDmaDqFsmEncodingErr", RXES(DMA_DQ_FSM_ENCODING)),
812/*60*/ FLAG_ENTRY0("RxDmaCsrUncErr", RXES(DMA_CSR_UNC)),
813/*61*/ FLAG_ENTRY0("RxCsrReadBadAddrErr", RXES(CSR_READ_BAD_ADDR)),
814/*62*/ FLAG_ENTRY0("RxCsrWriteBadAddrErr", RXES(CSR_WRITE_BAD_ADDR)),
815/*63*/ FLAG_ENTRY0("RxCsrParityErr", RXES(CSR_PARITY))
816};
817
818/* RXE errors that will trigger an SPC freeze */
819#define ALL_RXE_FREEZE_ERR \
820 (RCV_ERR_STATUS_RX_RCV_QP_MAP_TABLE_UNC_ERR_SMASK \
821 | RCV_ERR_STATUS_RX_RCV_CSR_PARITY_ERR_SMASK \
822 | RCV_ERR_STATUS_RX_DMA_FLAG_UNC_ERR_SMASK \
823 | RCV_ERR_STATUS_RX_RCV_FSM_ENCODING_ERR_SMASK \
824 | RCV_ERR_STATUS_RX_RBUF_FREE_LIST_UNC_ERR_SMASK \
825 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_ERR_SMASK \
826 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR_SMASK \
827 | RCV_ERR_STATUS_RX_RBUF_LOOKUP_DES_UNC_ERR_SMASK \
828 | RCV_ERR_STATUS_RX_RBUF_BLOCK_LIST_READ_UNC_ERR_SMASK \
829 | RCV_ERR_STATUS_RX_RBUF_CSR_QHEAD_BUF_NUM_PARITY_ERR_SMASK \
830 | RCV_ERR_STATUS_RX_RBUF_CSR_QENT_CNT_PARITY_ERR_SMASK \
831 | RCV_ERR_STATUS_RX_RBUF_CSR_QNEXT_BUF_PARITY_ERR_SMASK \
832 | RCV_ERR_STATUS_RX_RBUF_CSR_QVLD_BIT_PARITY_ERR_SMASK \
833 | RCV_ERR_STATUS_RX_RBUF_CSR_QHD_PTR_PARITY_ERR_SMASK \
834 | RCV_ERR_STATUS_RX_RBUF_CSR_QTL_PTR_PARITY_ERR_SMASK \
835 | RCV_ERR_STATUS_RX_RBUF_CSR_QNUM_OF_PKT_PARITY_ERR_SMASK \
836 | RCV_ERR_STATUS_RX_RBUF_CSR_QEOPDW_PARITY_ERR_SMASK \
837 | RCV_ERR_STATUS_RX_RBUF_CTX_ID_PARITY_ERR_SMASK \
838 | RCV_ERR_STATUS_RX_RBUF_BAD_LOOKUP_ERR_SMASK \
839 | RCV_ERR_STATUS_RX_RBUF_FULL_ERR_SMASK \
840 | RCV_ERR_STATUS_RX_RBUF_EMPTY_ERR_SMASK \
841 | RCV_ERR_STATUS_RX_RBUF_FL_RD_ADDR_PARITY_ERR_SMASK \
842 | RCV_ERR_STATUS_RX_RBUF_FL_WR_ADDR_PARITY_ERR_SMASK \
843 | RCV_ERR_STATUS_RX_RBUF_FL_INITDONE_PARITY_ERR_SMASK \
844 | RCV_ERR_STATUS_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR_SMASK \
845 | RCV_ERR_STATUS_RX_RBUF_NEXT_FREE_BUF_UNC_ERR_SMASK \
846 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_ERR_SMASK \
847 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART1_UNC_COR_ERR_SMASK \
848 | RCV_ERR_STATUS_RX_LOOKUP_DES_PART2_PARITY_ERR_SMASK \
849 | RCV_ERR_STATUS_RX_LOOKUP_RCV_ARRAY_UNC_ERR_SMASK \
850 | RCV_ERR_STATUS_RX_LOOKUP_CSR_PARITY_ERR_SMASK \
851 | RCV_ERR_STATUS_RX_HQ_INTR_CSR_PARITY_ERR_SMASK \
852 | RCV_ERR_STATUS_RX_HQ_INTR_FSM_ERR_SMASK \
853 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_UNC_ERR_SMASK \
854 | RCV_ERR_STATUS_RX_RBUF_DESC_PART1_COR_ERR_SMASK \
855 | RCV_ERR_STATUS_RX_RBUF_DESC_PART2_UNC_ERR_SMASK \
856 | RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK \
857 | RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK \
858 | RCV_ERR_STATUS_RX_RBUF_DATA_UNC_ERR_SMASK \
859 | RCV_ERR_STATUS_RX_DMA_CSR_PARITY_ERR_SMASK \
860 | RCV_ERR_STATUS_RX_DMA_EQ_FSM_ENCODING_ERR_SMASK \
861 | RCV_ERR_STATUS_RX_DMA_DQ_FSM_ENCODING_ERR_SMASK \
862 | RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK \
863 | RCV_ERR_STATUS_RX_CSR_PARITY_ERR_SMASK)
864
865#define RXE_FREEZE_ABORT_MASK \
866 (RCV_ERR_STATUS_RX_DMA_CSR_UNC_ERR_SMASK | \
867 RCV_ERR_STATUS_RX_DMA_HDR_FIFO_RD_UNC_ERR_SMASK | \
868 RCV_ERR_STATUS_RX_DMA_DATA_FIFO_RD_UNC_ERR_SMASK)
869
870/*
871 * DCC Error Flags
872 */
873#define DCCE(name) DCC_ERR_FLG_##name##_SMASK
874static struct flag_table dcc_err_flags[] = {
875 FLAG_ENTRY0("bad_l2_err", DCCE(BAD_L2_ERR)),
876 FLAG_ENTRY0("bad_sc_err", DCCE(BAD_SC_ERR)),
877 FLAG_ENTRY0("bad_mid_tail_err", DCCE(BAD_MID_TAIL_ERR)),
878 FLAG_ENTRY0("bad_preemption_err", DCCE(BAD_PREEMPTION_ERR)),
879 FLAG_ENTRY0("preemption_err", DCCE(PREEMPTION_ERR)),
880 FLAG_ENTRY0("preemptionvl15_err", DCCE(PREEMPTIONVL15_ERR)),
881 FLAG_ENTRY0("bad_vl_marker_err", DCCE(BAD_VL_MARKER_ERR)),
882 FLAG_ENTRY0("bad_dlid_target_err", DCCE(BAD_DLID_TARGET_ERR)),
883 FLAG_ENTRY0("bad_lver_err", DCCE(BAD_LVER_ERR)),
884 FLAG_ENTRY0("uncorrectable_err", DCCE(UNCORRECTABLE_ERR)),
885 FLAG_ENTRY0("bad_crdt_ack_err", DCCE(BAD_CRDT_ACK_ERR)),
886 FLAG_ENTRY0("unsup_pkt_type", DCCE(UNSUP_PKT_TYPE)),
887 FLAG_ENTRY0("bad_ctrl_flit_err", DCCE(BAD_CTRL_FLIT_ERR)),
888 FLAG_ENTRY0("event_cntr_parity_err", DCCE(EVENT_CNTR_PARITY_ERR)),
889 FLAG_ENTRY0("event_cntr_rollover_err", DCCE(EVENT_CNTR_ROLLOVER_ERR)),
890 FLAG_ENTRY0("link_err", DCCE(LINK_ERR)),
891 FLAG_ENTRY0("misc_cntr_rollover_err", DCCE(MISC_CNTR_ROLLOVER_ERR)),
892 FLAG_ENTRY0("bad_ctrl_dist_err", DCCE(BAD_CTRL_DIST_ERR)),
893 FLAG_ENTRY0("bad_tail_dist_err", DCCE(BAD_TAIL_DIST_ERR)),
894 FLAG_ENTRY0("bad_head_dist_err", DCCE(BAD_HEAD_DIST_ERR)),
895 FLAG_ENTRY0("nonvl15_state_err", DCCE(NONVL15_STATE_ERR)),
896 FLAG_ENTRY0("vl15_multi_err", DCCE(VL15_MULTI_ERR)),
897 FLAG_ENTRY0("bad_pkt_length_err", DCCE(BAD_PKT_LENGTH_ERR)),
898 FLAG_ENTRY0("unsup_vl_err", DCCE(UNSUP_VL_ERR)),
899 FLAG_ENTRY0("perm_nvl15_err", DCCE(PERM_NVL15_ERR)),
900 FLAG_ENTRY0("slid_zero_err", DCCE(SLID_ZERO_ERR)),
901 FLAG_ENTRY0("dlid_zero_err", DCCE(DLID_ZERO_ERR)),
902 FLAG_ENTRY0("length_mtu_err", DCCE(LENGTH_MTU_ERR)),
903 FLAG_ENTRY0("rx_early_drop_err", DCCE(RX_EARLY_DROP_ERR)),
904 FLAG_ENTRY0("late_short_err", DCCE(LATE_SHORT_ERR)),
905 FLAG_ENTRY0("late_long_err", DCCE(LATE_LONG_ERR)),
906 FLAG_ENTRY0("late_ebp_err", DCCE(LATE_EBP_ERR)),
907 FLAG_ENTRY0("fpe_tx_fifo_ovflw_err", DCCE(FPE_TX_FIFO_OVFLW_ERR)),
908 FLAG_ENTRY0("fpe_tx_fifo_unflw_err", DCCE(FPE_TX_FIFO_UNFLW_ERR)),
909 FLAG_ENTRY0("csr_access_blocked_host", DCCE(CSR_ACCESS_BLOCKED_HOST)),
910 FLAG_ENTRY0("csr_access_blocked_uc", DCCE(CSR_ACCESS_BLOCKED_UC)),
911 FLAG_ENTRY0("tx_ctrl_parity_err", DCCE(TX_CTRL_PARITY_ERR)),
912 FLAG_ENTRY0("tx_ctrl_parity_mbe_err", DCCE(TX_CTRL_PARITY_MBE_ERR)),
913 FLAG_ENTRY0("tx_sc_parity_err", DCCE(TX_SC_PARITY_ERR)),
914 FLAG_ENTRY0("rx_ctrl_parity_mbe_err", DCCE(RX_CTRL_PARITY_MBE_ERR)),
915 FLAG_ENTRY0("csr_parity_err", DCCE(CSR_PARITY_ERR)),
916 FLAG_ENTRY0("csr_inval_addr", DCCE(CSR_INVAL_ADDR)),
917 FLAG_ENTRY0("tx_byte_shft_parity_err", DCCE(TX_BYTE_SHFT_PARITY_ERR)),
918 FLAG_ENTRY0("rx_byte_shft_parity_err", DCCE(RX_BYTE_SHFT_PARITY_ERR)),
919 FLAG_ENTRY0("fmconfig_err", DCCE(FMCONFIG_ERR)),
920 FLAG_ENTRY0("rcvport_err", DCCE(RCVPORT_ERR)),
921};
922
923/*
924 * LCB error flags
925 */
926#define LCBE(name) DC_LCB_ERR_FLG_##name##_SMASK
927static struct flag_table lcb_err_flags[] = {
928/* 0*/ FLAG_ENTRY0("CSR_PARITY_ERR", LCBE(CSR_PARITY_ERR)),
929/* 1*/ FLAG_ENTRY0("INVALID_CSR_ADDR", LCBE(INVALID_CSR_ADDR)),
930/* 2*/ FLAG_ENTRY0("RST_FOR_FAILED_DESKEW", LCBE(RST_FOR_FAILED_DESKEW)),
931/* 3*/ FLAG_ENTRY0("ALL_LNS_FAILED_REINIT_TEST",
932 LCBE(ALL_LNS_FAILED_REINIT_TEST)),
933/* 4*/ FLAG_ENTRY0("LOST_REINIT_STALL_OR_TOS", LCBE(LOST_REINIT_STALL_OR_TOS)),
934/* 5*/ FLAG_ENTRY0("TX_LESS_THAN_FOUR_LNS", LCBE(TX_LESS_THAN_FOUR_LNS)),
935/* 6*/ FLAG_ENTRY0("RX_LESS_THAN_FOUR_LNS", LCBE(RX_LESS_THAN_FOUR_LNS)),
936/* 7*/ FLAG_ENTRY0("SEQ_CRC_ERR", LCBE(SEQ_CRC_ERR)),
937/* 8*/ FLAG_ENTRY0("REINIT_FROM_PEER", LCBE(REINIT_FROM_PEER)),
938/* 9*/ FLAG_ENTRY0("REINIT_FOR_LN_DEGRADE", LCBE(REINIT_FOR_LN_DEGRADE)),
939/*10*/ FLAG_ENTRY0("CRC_ERR_CNT_HIT_LIMIT", LCBE(CRC_ERR_CNT_HIT_LIMIT)),
940/*11*/ FLAG_ENTRY0("RCLK_STOPPED", LCBE(RCLK_STOPPED)),
941/*12*/ FLAG_ENTRY0("UNEXPECTED_REPLAY_MARKER", LCBE(UNEXPECTED_REPLAY_MARKER)),
942/*13*/ FLAG_ENTRY0("UNEXPECTED_ROUND_TRIP_MARKER",
943 LCBE(UNEXPECTED_ROUND_TRIP_MARKER)),
944/*14*/ FLAG_ENTRY0("ILLEGAL_NULL_LTP", LCBE(ILLEGAL_NULL_LTP)),
945/*15*/ FLAG_ENTRY0("ILLEGAL_FLIT_ENCODING", LCBE(ILLEGAL_FLIT_ENCODING)),
946/*16*/ FLAG_ENTRY0("FLIT_INPUT_BUF_OFLW", LCBE(FLIT_INPUT_BUF_OFLW)),
947/*17*/ FLAG_ENTRY0("VL_ACK_INPUT_BUF_OFLW", LCBE(VL_ACK_INPUT_BUF_OFLW)),
948/*18*/ FLAG_ENTRY0("VL_ACK_INPUT_PARITY_ERR", LCBE(VL_ACK_INPUT_PARITY_ERR)),
949/*19*/ FLAG_ENTRY0("VL_ACK_INPUT_WRONG_CRC_MODE",
950 LCBE(VL_ACK_INPUT_WRONG_CRC_MODE)),
951/*20*/ FLAG_ENTRY0("FLIT_INPUT_BUF_MBE", LCBE(FLIT_INPUT_BUF_MBE)),
952/*21*/ FLAG_ENTRY0("FLIT_INPUT_BUF_SBE", LCBE(FLIT_INPUT_BUF_SBE)),
953/*22*/ FLAG_ENTRY0("REPLAY_BUF_MBE", LCBE(REPLAY_BUF_MBE)),
954/*23*/ FLAG_ENTRY0("REPLAY_BUF_SBE", LCBE(REPLAY_BUF_SBE)),
955/*24*/ FLAG_ENTRY0("CREDIT_RETURN_FLIT_MBE", LCBE(CREDIT_RETURN_FLIT_MBE)),
956/*25*/ FLAG_ENTRY0("RST_FOR_LINK_TIMEOUT", LCBE(RST_FOR_LINK_TIMEOUT)),
957/*26*/ FLAG_ENTRY0("RST_FOR_INCOMPLT_RND_TRIP",
958 LCBE(RST_FOR_INCOMPLT_RND_TRIP)),
959/*27*/ FLAG_ENTRY0("HOLD_REINIT", LCBE(HOLD_REINIT)),
960/*28*/ FLAG_ENTRY0("NEG_EDGE_LINK_TRANSFER_ACTIVE",
961 LCBE(NEG_EDGE_LINK_TRANSFER_ACTIVE)),
962/*29*/ FLAG_ENTRY0("REDUNDANT_FLIT_PARITY_ERR",
963 LCBE(REDUNDANT_FLIT_PARITY_ERR))
964};
965
966/*
967 * DC8051 Error Flags
968 */
969#define D8E(name) DC_DC8051_ERR_FLG_##name##_SMASK
970static struct flag_table dc8051_err_flags[] = {
971 FLAG_ENTRY0("SET_BY_8051", D8E(SET_BY_8051)),
972 FLAG_ENTRY0("LOST_8051_HEART_BEAT", D8E(LOST_8051_HEART_BEAT)),
973 FLAG_ENTRY0("CRAM_MBE", D8E(CRAM_MBE)),
974 FLAG_ENTRY0("CRAM_SBE", D8E(CRAM_SBE)),
975 FLAG_ENTRY0("DRAM_MBE", D8E(DRAM_MBE)),
976 FLAG_ENTRY0("DRAM_SBE", D8E(DRAM_SBE)),
977 FLAG_ENTRY0("IRAM_MBE", D8E(IRAM_MBE)),
978 FLAG_ENTRY0("IRAM_SBE", D8E(IRAM_SBE)),
979 FLAG_ENTRY0("UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES",
Jubin John17fb4f22016-02-14 20:21:52 -0800980 D8E(UNMATCHED_SECURE_MSG_ACROSS_BCC_LANES)),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400981 FLAG_ENTRY0("INVALID_CSR_ADDR", D8E(INVALID_CSR_ADDR)),
982};
983
984/*
985 * DC8051 Information Error flags
986 *
987 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.ERROR field.
988 */
989static struct flag_table dc8051_info_err_flags[] = {
990 FLAG_ENTRY0("Spico ROM check failed", SPICO_ROM_FAILED),
991 FLAG_ENTRY0("Unknown frame received", UNKNOWN_FRAME),
992 FLAG_ENTRY0("Target BER not met", TARGET_BER_NOT_MET),
993 FLAG_ENTRY0("Serdes internal loopback failure",
Jubin John17fb4f22016-02-14 20:21:52 -0800994 FAILED_SERDES_INTERNAL_LOOPBACK),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400995 FLAG_ENTRY0("Failed SerDes init", FAILED_SERDES_INIT),
996 FLAG_ENTRY0("Failed LNI(Polling)", FAILED_LNI_POLLING),
997 FLAG_ENTRY0("Failed LNI(Debounce)", FAILED_LNI_DEBOUNCE),
998 FLAG_ENTRY0("Failed LNI(EstbComm)", FAILED_LNI_ESTBCOMM),
999 FLAG_ENTRY0("Failed LNI(OptEq)", FAILED_LNI_OPTEQ),
1000 FLAG_ENTRY0("Failed LNI(VerifyCap_1)", FAILED_LNI_VERIFY_CAP1),
1001 FLAG_ENTRY0("Failed LNI(VerifyCap_2)", FAILED_LNI_VERIFY_CAP2),
Jubin John8fefef12016-03-05 08:50:38 -08001002 FLAG_ENTRY0("Failed LNI(ConfigLT)", FAILED_LNI_CONFIGLT),
Dean Luick50921be2016-09-25 07:41:53 -07001003 FLAG_ENTRY0("Host Handshake Timeout", HOST_HANDSHAKE_TIMEOUT),
1004 FLAG_ENTRY0("External Device Request Timeout",
1005 EXTERNAL_DEVICE_REQ_TIMEOUT),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001006};
1007
1008/*
1009 * DC8051 Information Host Information flags
1010 *
1011 * Flags in DC8051_DBG_ERR_INFO_SET_BY_8051.HOST_MSG field.
1012 */
1013static struct flag_table dc8051_info_host_msg_flags[] = {
1014 FLAG_ENTRY0("Host request done", 0x0001),
Bartlomiej Dudekddbf2ef2017-06-09 15:59:26 -07001015 FLAG_ENTRY0("BC PWR_MGM message", 0x0002),
1016 FLAG_ENTRY0("BC SMA message", 0x0004),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001017 FLAG_ENTRY0("BC Unknown message (BCC)", 0x0008),
1018 FLAG_ENTRY0("BC Unknown message (LCB)", 0x0010),
1019 FLAG_ENTRY0("External device config request", 0x0020),
1020 FLAG_ENTRY0("VerifyCap all frames received", 0x0040),
1021 FLAG_ENTRY0("LinkUp achieved", 0x0080),
1022 FLAG_ENTRY0("Link going down", 0x0100),
Bartlomiej Dudekddbf2ef2017-06-09 15:59:26 -07001023 FLAG_ENTRY0("Link width downgraded", 0x0200),
Mike Marciniszyn77241052015-07-30 15:17:43 -04001024};
1025
Mike Marciniszyn77241052015-07-30 15:17:43 -04001026static u32 encoded_size(u32 size);
1027static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate);
1028static int set_physical_link_state(struct hfi1_devdata *dd, u64 state);
1029static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
1030 u8 *continuous);
1031static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
1032 u8 *vcu, u16 *vl15buf, u8 *crc_sizes);
1033static void read_vc_remote_link_width(struct hfi1_devdata *dd,
1034 u8 *remote_tx_rate, u16 *link_widths);
1035static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
1036 u8 *flag_bits, u16 *link_widths);
1037static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
1038 u8 *device_rev);
1039static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed);
1040static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx);
1041static int read_tx_settings(struct hfi1_devdata *dd, u8 *enable_lane_tx,
1042 u8 *tx_polarity_inversion,
1043 u8 *rx_polarity_inversion, u8 *max_rate);
1044static void handle_sdma_eng_err(struct hfi1_devdata *dd,
1045 unsigned int context, u64 err_status);
1046static void handle_qsfp_int(struct hfi1_devdata *dd, u32 source, u64 reg);
1047static void handle_dcc_err(struct hfi1_devdata *dd,
1048 unsigned int context, u64 err_status);
1049static void handle_lcb_err(struct hfi1_devdata *dd,
1050 unsigned int context, u64 err_status);
1051static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg);
1052static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1053static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1054static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1055static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1056static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1057static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
1058static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001059static void set_partition_keys(struct hfi1_pportdata *ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001060static const char *link_state_name(u32 state);
1061static const char *link_state_reason_name(struct hfi1_pportdata *ppd,
1062 u32 state);
1063static int do_8051_command(struct hfi1_devdata *dd, u32 type, u64 in_data,
1064 u64 *out_data);
1065static int read_idle_sma(struct hfi1_devdata *dd, u64 *data);
1066static int thermal_init(struct hfi1_devdata *dd);
1067
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -07001068static void update_statusp(struct hfi1_pportdata *ppd, u32 state);
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -07001069static int wait_phys_link_offline_substates(struct hfi1_pportdata *ppd,
1070 int msecs);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001071static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
1072 int msecs);
Jakub Byczkowskid392a672017-08-13 08:08:52 -07001073static void log_state_transition(struct hfi1_pportdata *ppd, u32 state);
1074static void log_physical_state(struct hfi1_pportdata *ppd, u32 state);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -07001075static int wait_physical_linkstate(struct hfi1_pportdata *ppd, u32 state,
1076 int msecs);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001077static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc);
Dean Luickfeb831d2016-04-14 08:31:36 -07001078static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr);
Michael J. Ruhlf4cd8762017-05-04 05:14:39 -07001079static void handle_temp_err(struct hfi1_devdata *dd);
1080static void dc_shutdown(struct hfi1_devdata *dd);
1081static void dc_start(struct hfi1_devdata *dd);
Dean Luick8f000f72016-04-12 11:32:06 -07001082static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
1083 unsigned int *np);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07001084static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd);
Dean Luickec8a1422017-03-20 17:24:39 -07001085static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07001086static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001087
1088/*
1089 * Error interrupt table entry. This is used as input to the interrupt
1090 * "clear down" routine used for all second tier error interrupt register.
1091 * Second tier interrupt registers have a single bit representing them
1092 * in the top-level CceIntStatus.
1093 */
1094struct err_reg_info {
1095 u32 status; /* status CSR offset */
1096 u32 clear; /* clear CSR offset */
1097 u32 mask; /* mask CSR offset */
1098 void (*handler)(struct hfi1_devdata *dd, u32 source, u64 reg);
1099 const char *desc;
1100};
1101
1102#define NUM_MISC_ERRS (IS_GENERAL_ERR_END - IS_GENERAL_ERR_START)
1103#define NUM_DC_ERRS (IS_DC_END - IS_DC_START)
1104#define NUM_VARIOUS (IS_VARIOUS_END - IS_VARIOUS_START)
1105
1106/*
1107 * Helpers for building HFI and DC error interrupt table entries. Different
1108 * helpers are needed because of inconsistent register names.
1109 */
1110#define EE(reg, handler, desc) \
1111 { reg##_STATUS, reg##_CLEAR, reg##_MASK, \
1112 handler, desc }
1113#define DC_EE1(reg, handler, desc) \
1114 { reg##_FLG, reg##_FLG_CLR, reg##_FLG_EN, handler, desc }
1115#define DC_EE2(reg, handler, desc) \
1116 { reg##_FLG, reg##_CLR, reg##_EN, handler, desc }
1117
1118/*
1119 * Table of the "misc" grouping of error interrupts. Each entry refers to
1120 * another register containing more information.
1121 */
1122static const struct err_reg_info misc_errs[NUM_MISC_ERRS] = {
1123/* 0*/ EE(CCE_ERR, handle_cce_err, "CceErr"),
1124/* 1*/ EE(RCV_ERR, handle_rxe_err, "RxeErr"),
1125/* 2*/ EE(MISC_ERR, handle_misc_err, "MiscErr"),
1126/* 3*/ { 0, 0, 0, NULL }, /* reserved */
1127/* 4*/ EE(SEND_PIO_ERR, handle_pio_err, "PioErr"),
1128/* 5*/ EE(SEND_DMA_ERR, handle_sdma_err, "SDmaErr"),
1129/* 6*/ EE(SEND_EGRESS_ERR, handle_egress_err, "EgressErr"),
1130/* 7*/ EE(SEND_ERR, handle_txe_err, "TxeErr")
1131 /* the rest are reserved */
1132};
1133
1134/*
1135 * Index into the Various section of the interrupt sources
1136 * corresponding to the Critical Temperature interrupt.
1137 */
1138#define TCRIT_INT_SOURCE 4
1139
1140/*
1141 * SDMA error interrupt entry - refers to another register containing more
1142 * information.
1143 */
1144static const struct err_reg_info sdma_eng_err =
1145 EE(SEND_DMA_ENG_ERR, handle_sdma_eng_err, "SDmaEngErr");
1146
1147static const struct err_reg_info various_err[NUM_VARIOUS] = {
1148/* 0*/ { 0, 0, 0, NULL }, /* PbcInt */
1149/* 1*/ { 0, 0, 0, NULL }, /* GpioAssertInt */
1150/* 2*/ EE(ASIC_QSFP1, handle_qsfp_int, "QSFP1"),
1151/* 3*/ EE(ASIC_QSFP2, handle_qsfp_int, "QSFP2"),
1152/* 4*/ { 0, 0, 0, NULL }, /* TCritInt */
1153 /* rest are reserved */
1154};
1155
1156/*
1157 * The DC encoding of mtu_cap for 10K MTU in the DCC_CFG_PORT_CONFIG
1158 * register can not be derived from the MTU value because 10K is not
1159 * a power of 2. Therefore, we need a constant. Everything else can
1160 * be calculated.
1161 */
1162#define DCC_CFG_PORT_MTU_CAP_10240 7
1163
1164/*
1165 * Table of the DC grouping of error interrupts. Each entry refers to
1166 * another register containing more information.
1167 */
1168static const struct err_reg_info dc_errs[NUM_DC_ERRS] = {
1169/* 0*/ DC_EE1(DCC_ERR, handle_dcc_err, "DCC Err"),
1170/* 1*/ DC_EE2(DC_LCB_ERR, handle_lcb_err, "LCB Err"),
1171/* 2*/ DC_EE2(DC_DC8051_ERR, handle_8051_interrupt, "DC8051 Interrupt"),
1172/* 3*/ /* dc_lbm_int - special, see is_dc_int() */
1173 /* the rest are reserved */
1174};
1175
1176struct cntr_entry {
1177 /*
1178 * counter name
1179 */
1180 char *name;
1181
1182 /*
1183 * csr to read for name (if applicable)
1184 */
1185 u64 csr;
1186
1187 /*
1188 * offset into dd or ppd to store the counter's value
1189 */
1190 int offset;
1191
1192 /*
1193 * flags
1194 */
1195 u8 flags;
1196
1197 /*
1198 * accessor for stat element, context either dd or ppd
1199 */
Jubin John17fb4f22016-02-14 20:21:52 -08001200 u64 (*rw_cntr)(const struct cntr_entry *, void *context, int vl,
1201 int mode, u64 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001202};
1203
1204#define C_RCV_HDR_OVF_FIRST C_RCV_HDR_OVF_0
1205#define C_RCV_HDR_OVF_LAST C_RCV_HDR_OVF_159
1206
1207#define CNTR_ELEM(name, csr, offset, flags, accessor) \
1208{ \
1209 name, \
1210 csr, \
1211 offset, \
1212 flags, \
1213 accessor \
1214}
1215
1216/* 32bit RXE */
1217#define RXE32_PORT_CNTR_ELEM(name, counter, flags) \
1218CNTR_ELEM(#name, \
1219 (counter * 8 + RCV_COUNTER_ARRAY32), \
1220 0, flags | CNTR_32BIT, \
1221 port_access_u32_csr)
1222
1223#define RXE32_DEV_CNTR_ELEM(name, counter, flags) \
1224CNTR_ELEM(#name, \
1225 (counter * 8 + RCV_COUNTER_ARRAY32), \
1226 0, flags | CNTR_32BIT, \
1227 dev_access_u32_csr)
1228
1229/* 64bit RXE */
1230#define RXE64_PORT_CNTR_ELEM(name, counter, flags) \
1231CNTR_ELEM(#name, \
1232 (counter * 8 + RCV_COUNTER_ARRAY64), \
1233 0, flags, \
1234 port_access_u64_csr)
1235
1236#define RXE64_DEV_CNTR_ELEM(name, counter, flags) \
1237CNTR_ELEM(#name, \
1238 (counter * 8 + RCV_COUNTER_ARRAY64), \
1239 0, flags, \
1240 dev_access_u64_csr)
1241
1242#define OVR_LBL(ctx) C_RCV_HDR_OVF_ ## ctx
1243#define OVR_ELM(ctx) \
1244CNTR_ELEM("RcvHdrOvr" #ctx, \
Jubin John8638b772016-02-14 20:19:24 -08001245 (RCV_HDR_OVFL_CNT + ctx * 0x100), \
Mike Marciniszyn77241052015-07-30 15:17:43 -04001246 0, CNTR_NORMAL, port_access_u64_csr)
1247
1248/* 32bit TXE */
1249#define TXE32_PORT_CNTR_ELEM(name, counter, flags) \
1250CNTR_ELEM(#name, \
1251 (counter * 8 + SEND_COUNTER_ARRAY32), \
1252 0, flags | CNTR_32BIT, \
1253 port_access_u32_csr)
1254
1255/* 64bit TXE */
1256#define TXE64_PORT_CNTR_ELEM(name, counter, flags) \
1257CNTR_ELEM(#name, \
1258 (counter * 8 + SEND_COUNTER_ARRAY64), \
1259 0, flags, \
1260 port_access_u64_csr)
1261
1262# define TX64_DEV_CNTR_ELEM(name, counter, flags) \
1263CNTR_ELEM(#name,\
1264 counter * 8 + SEND_COUNTER_ARRAY64, \
1265 0, \
1266 flags, \
1267 dev_access_u64_csr)
1268
1269/* CCE */
1270#define CCE_PERF_DEV_CNTR_ELEM(name, counter, flags) \
1271CNTR_ELEM(#name, \
1272 (counter * 8 + CCE_COUNTER_ARRAY32), \
1273 0, flags | CNTR_32BIT, \
1274 dev_access_u32_csr)
1275
1276#define CCE_INT_DEV_CNTR_ELEM(name, counter, flags) \
1277CNTR_ELEM(#name, \
1278 (counter * 8 + CCE_INT_COUNTER_ARRAY32), \
1279 0, flags | CNTR_32BIT, \
1280 dev_access_u32_csr)
1281
1282/* DC */
1283#define DC_PERF_CNTR(name, counter, flags) \
1284CNTR_ELEM(#name, \
1285 counter, \
1286 0, \
1287 flags, \
1288 dev_access_u64_csr)
1289
1290#define DC_PERF_CNTR_LCB(name, counter, flags) \
1291CNTR_ELEM(#name, \
1292 counter, \
1293 0, \
1294 flags, \
1295 dc_access_lcb_cntr)
1296
1297/* ibp counters */
1298#define SW_IBP_CNTR(name, cntr) \
1299CNTR_ELEM(#name, \
1300 0, \
1301 0, \
1302 CNTR_SYNTH, \
1303 access_ibp_##cntr)
1304
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001305/**
1306 * hfi_addr_from_offset - return addr for readq/writeq
1307 * @dd - the dd device
1308 * @offset - the offset of the CSR within bar0
1309 *
1310 * This routine selects the appropriate base address
1311 * based on the indicated offset.
1312 */
1313static inline void __iomem *hfi1_addr_from_offset(
1314 const struct hfi1_devdata *dd,
1315 u32 offset)
1316{
1317 if (offset >= dd->base2_start)
1318 return dd->kregbase2 + (offset - dd->base2_start);
1319 return dd->kregbase1 + offset;
1320}
1321
1322/**
1323 * read_csr - read CSR at the indicated offset
1324 * @dd - the dd device
1325 * @offset - the offset of the CSR within bar0
1326 *
1327 * Return: the value read or all FF's if there
1328 * is no mapping
1329 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001330u64 read_csr(const struct hfi1_devdata *dd, u32 offset)
1331{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001332 if (dd->flags & HFI1_PRESENT)
1333 return readq(hfi1_addr_from_offset(dd, offset));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001334 return -1;
1335}
1336
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001337/**
1338 * write_csr - write CSR at the indicated offset
1339 * @dd - the dd device
1340 * @offset - the offset of the CSR within bar0
1341 * @value - value to write
1342 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001343void write_csr(const struct hfi1_devdata *dd, u32 offset, u64 value)
1344{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001345 if (dd->flags & HFI1_PRESENT) {
1346 void __iomem *base = hfi1_addr_from_offset(dd, offset);
1347
1348 /* avoid write to RcvArray */
1349 if (WARN_ON(offset >= RCV_ARRAY && offset < dd->base2_start))
1350 return;
1351 writeq(value, base);
1352 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001353}
1354
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001355/**
1356 * get_csr_addr - return te iomem address for offset
1357 * @dd - the dd device
1358 * @offset - the offset of the CSR within bar0
1359 *
1360 * Return: The iomem address to use in subsequent
1361 * writeq/readq operations.
1362 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001363void __iomem *get_csr_addr(
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001364 const struct hfi1_devdata *dd,
Mike Marciniszyn77241052015-07-30 15:17:43 -04001365 u32 offset)
1366{
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07001367 if (dd->flags & HFI1_PRESENT)
1368 return hfi1_addr_from_offset(dd, offset);
1369 return NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001370}
1371
1372static inline u64 read_write_csr(const struct hfi1_devdata *dd, u32 csr,
1373 int mode, u64 value)
1374{
1375 u64 ret;
1376
Mike Marciniszyn77241052015-07-30 15:17:43 -04001377 if (mode == CNTR_MODE_R) {
1378 ret = read_csr(dd, csr);
1379 } else if (mode == CNTR_MODE_W) {
1380 write_csr(dd, csr, value);
1381 ret = value;
1382 } else {
1383 dd_dev_err(dd, "Invalid cntr register access mode");
1384 return 0;
1385 }
1386
1387 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, ret, mode);
1388 return ret;
1389}
1390
1391/* Dev Access */
1392static u64 dev_access_u32_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001393 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001394{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301395 struct hfi1_devdata *dd = context;
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001396 u64 csr = entry->csr;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001397
Vennila Megavannana699c6c2016-01-11 18:30:56 -05001398 if (entry->flags & CNTR_SDMA) {
1399 if (vl == CNTR_INVALID_VL)
1400 return 0;
1401 csr += 0x100 * vl;
1402 } else {
1403 if (vl != CNTR_INVALID_VL)
1404 return 0;
1405 }
1406 return read_write_csr(dd, csr, mode, data);
1407}
1408
1409static u64 access_sde_err_cnt(const struct cntr_entry *entry,
1410 void *context, int idx, int mode, u64 data)
1411{
1412 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1413
1414 if (dd->per_sdma && idx < dd->num_sdma)
1415 return dd->per_sdma[idx].err_cnt;
1416 return 0;
1417}
1418
1419static u64 access_sde_int_cnt(const struct cntr_entry *entry,
1420 void *context, int idx, int mode, u64 data)
1421{
1422 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1423
1424 if (dd->per_sdma && idx < dd->num_sdma)
1425 return dd->per_sdma[idx].sdma_int_cnt;
1426 return 0;
1427}
1428
1429static u64 access_sde_idle_int_cnt(const struct cntr_entry *entry,
1430 void *context, int idx, int mode, u64 data)
1431{
1432 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1433
1434 if (dd->per_sdma && idx < dd->num_sdma)
1435 return dd->per_sdma[idx].idle_int_cnt;
1436 return 0;
1437}
1438
1439static u64 access_sde_progress_int_cnt(const struct cntr_entry *entry,
1440 void *context, int idx, int mode,
1441 u64 data)
1442{
1443 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1444
1445 if (dd->per_sdma && idx < dd->num_sdma)
1446 return dd->per_sdma[idx].progress_int_cnt;
1447 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001448}
1449
1450static u64 dev_access_u64_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001451 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001452{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301453 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001454
1455 u64 val = 0;
1456 u64 csr = entry->csr;
1457
1458 if (entry->flags & CNTR_VL) {
1459 if (vl == CNTR_INVALID_VL)
1460 return 0;
1461 csr += 8 * vl;
1462 } else {
1463 if (vl != CNTR_INVALID_VL)
1464 return 0;
1465 }
1466
1467 val = read_write_csr(dd, csr, mode, data);
1468 return val;
1469}
1470
1471static u64 dc_access_lcb_cntr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001472 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001473{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301474 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001475 u32 csr = entry->csr;
1476 int ret = 0;
1477
1478 if (vl != CNTR_INVALID_VL)
1479 return 0;
1480 if (mode == CNTR_MODE_R)
1481 ret = read_lcb_csr(dd, csr, &data);
1482 else if (mode == CNTR_MODE_W)
1483 ret = write_lcb_csr(dd, csr, data);
1484
1485 if (ret) {
1486 dd_dev_err(dd, "Could not acquire LCB for counter 0x%x", csr);
1487 return 0;
1488 }
1489
1490 hfi1_cdbg(CNTR, "csr 0x%x val 0x%llx mode %d", csr, data, mode);
1491 return data;
1492}
1493
1494/* Port Access */
1495static u64 port_access_u32_csr(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001496 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001497{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301498 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001499
1500 if (vl != CNTR_INVALID_VL)
1501 return 0;
1502 return read_write_csr(ppd->dd, entry->csr, mode, data);
1503}
1504
1505static u64 port_access_u64_csr(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001506 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001507{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301508 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001509 u64 val;
1510 u64 csr = entry->csr;
1511
1512 if (entry->flags & CNTR_VL) {
1513 if (vl == CNTR_INVALID_VL)
1514 return 0;
1515 csr += 8 * vl;
1516 } else {
1517 if (vl != CNTR_INVALID_VL)
1518 return 0;
1519 }
1520 val = read_write_csr(ppd->dd, csr, mode, data);
1521 return val;
1522}
1523
1524/* Software defined */
1525static inline u64 read_write_sw(struct hfi1_devdata *dd, u64 *cntr, int mode,
1526 u64 data)
1527{
1528 u64 ret;
1529
1530 if (mode == CNTR_MODE_R) {
1531 ret = *cntr;
1532 } else if (mode == CNTR_MODE_W) {
1533 *cntr = data;
1534 ret = data;
1535 } else {
1536 dd_dev_err(dd, "Invalid cntr sw access mode");
1537 return 0;
1538 }
1539
1540 hfi1_cdbg(CNTR, "val 0x%llx mode %d", ret, mode);
1541
1542 return ret;
1543}
1544
1545static u64 access_sw_link_dn_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001546 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001547{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301548 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001549
1550 if (vl != CNTR_INVALID_VL)
1551 return 0;
1552 return read_write_sw(ppd->dd, &ppd->link_downed, mode, data);
1553}
1554
1555static u64 access_sw_link_up_cnt(const struct cntr_entry *entry, void *context,
Jubin John17fb4f22016-02-14 20:21:52 -08001556 int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001557{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301558 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001559
1560 if (vl != CNTR_INVALID_VL)
1561 return 0;
1562 return read_write_sw(ppd->dd, &ppd->link_up, mode, data);
1563}
1564
Dean Luick6d014532015-12-01 15:38:23 -05001565static u64 access_sw_unknown_frame_cnt(const struct cntr_entry *entry,
1566 void *context, int vl, int mode,
1567 u64 data)
1568{
1569 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1570
1571 if (vl != CNTR_INVALID_VL)
1572 return 0;
1573 return read_write_sw(ppd->dd, &ppd->unknown_frame_count, mode, data);
1574}
1575
Mike Marciniszyn77241052015-07-30 15:17:43 -04001576static u64 access_sw_xmit_discards(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001577 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001578{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001579 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context;
1580 u64 zero = 0;
1581 u64 *counter;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001582
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001583 if (vl == CNTR_INVALID_VL)
1584 counter = &ppd->port_xmit_discards;
1585 else if (vl >= 0 && vl < C_VL_COUNT)
1586 counter = &ppd->port_xmit_discards_vl[vl];
1587 else
1588 counter = &zero;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001589
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08001590 return read_write_sw(ppd->dd, counter, mode, data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001591}
1592
1593static u64 access_xmit_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001594 void *context, int vl, int mode,
1595 u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001596{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301597 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001598
1599 if (vl != CNTR_INVALID_VL)
1600 return 0;
1601
1602 return read_write_sw(ppd->dd, &ppd->port_xmit_constraint_errors,
1603 mode, data);
1604}
1605
1606static u64 access_rcv_constraint_errs(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001607 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001608{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301609 struct hfi1_pportdata *ppd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001610
1611 if (vl != CNTR_INVALID_VL)
1612 return 0;
1613
1614 return read_write_sw(ppd->dd, &ppd->port_rcv_constraint_errors,
1615 mode, data);
1616}
1617
1618u64 get_all_cpu_total(u64 __percpu *cntr)
1619{
1620 int cpu;
1621 u64 counter = 0;
1622
1623 for_each_possible_cpu(cpu)
1624 counter += *per_cpu_ptr(cntr, cpu);
1625 return counter;
1626}
1627
1628static u64 read_write_cpu(struct hfi1_devdata *dd, u64 *z_val,
1629 u64 __percpu *cntr,
1630 int vl, int mode, u64 data)
1631{
Mike Marciniszyn77241052015-07-30 15:17:43 -04001632 u64 ret = 0;
1633
1634 if (vl != CNTR_INVALID_VL)
1635 return 0;
1636
1637 if (mode == CNTR_MODE_R) {
1638 ret = get_all_cpu_total(cntr) - *z_val;
1639 } else if (mode == CNTR_MODE_W) {
1640 /* A write can only zero the counter */
1641 if (data == 0)
1642 *z_val = get_all_cpu_total(cntr);
1643 else
1644 dd_dev_err(dd, "Per CPU cntrs can only be zeroed");
1645 } else {
1646 dd_dev_err(dd, "Invalid cntr sw cpu access mode");
1647 return 0;
1648 }
1649
1650 return ret;
1651}
1652
1653static u64 access_sw_cpu_intr(const struct cntr_entry *entry,
1654 void *context, int vl, int mode, u64 data)
1655{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301656 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001657
1658 return read_write_cpu(dd, &dd->z_int_counter, dd->int_counter, vl,
1659 mode, data);
1660}
1661
1662static u64 access_sw_cpu_rcv_limit(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001663 void *context, int vl, int mode, u64 data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001664{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301665 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001666
1667 return read_write_cpu(dd, &dd->z_rcv_limit, dd->rcv_limit, vl,
1668 mode, data);
1669}
1670
1671static u64 access_sw_pio_wait(const struct cntr_entry *entry,
1672 void *context, int vl, int mode, u64 data)
1673{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301674 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001675
1676 return dd->verbs_dev.n_piowait;
1677}
1678
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08001679static u64 access_sw_pio_drain(const struct cntr_entry *entry,
1680 void *context, int vl, int mode, u64 data)
1681{
1682 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1683
1684 return dd->verbs_dev.n_piodrain;
1685}
1686
Mike Marciniszyn77241052015-07-30 15:17:43 -04001687static u64 access_sw_vtx_wait(const struct cntr_entry *entry,
1688 void *context, int vl, int mode, u64 data)
1689{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301690 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001691
1692 return dd->verbs_dev.n_txwait;
1693}
1694
1695static u64 access_sw_kmem_wait(const struct cntr_entry *entry,
1696 void *context, int vl, int mode, u64 data)
1697{
Shraddha Barkea787bde2015-10-15 00:58:29 +05301698 struct hfi1_devdata *dd = context;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001699
1700 return dd->verbs_dev.n_kmem_wait;
1701}
1702
Dean Luickb4219222015-10-26 10:28:35 -04001703static u64 access_sw_send_schedule(const struct cntr_entry *entry,
Jubin John17fb4f22016-02-14 20:21:52 -08001704 void *context, int vl, int mode, u64 data)
Dean Luickb4219222015-10-26 10:28:35 -04001705{
1706 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1707
Vennila Megavannan89abfc82016-02-03 14:34:07 -08001708 return read_write_cpu(dd, &dd->z_send_schedule, dd->send_schedule, vl,
1709 mode, data);
Dean Luickb4219222015-10-26 10:28:35 -04001710}
1711
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05001712/* Software counters for the error status bits within MISC_ERR_STATUS */
1713static u64 access_misc_pll_lock_fail_err_cnt(const struct cntr_entry *entry,
1714 void *context, int vl, int mode,
1715 u64 data)
1716{
1717 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1718
1719 return dd->misc_err_status_cnt[12];
1720}
1721
1722static u64 access_misc_mbist_fail_err_cnt(const struct cntr_entry *entry,
1723 void *context, int vl, int mode,
1724 u64 data)
1725{
1726 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1727
1728 return dd->misc_err_status_cnt[11];
1729}
1730
1731static u64 access_misc_invalid_eep_cmd_err_cnt(const struct cntr_entry *entry,
1732 void *context, int vl, int mode,
1733 u64 data)
1734{
1735 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1736
1737 return dd->misc_err_status_cnt[10];
1738}
1739
1740static u64 access_misc_efuse_done_parity_err_cnt(const struct cntr_entry *entry,
1741 void *context, int vl,
1742 int mode, u64 data)
1743{
1744 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1745
1746 return dd->misc_err_status_cnt[9];
1747}
1748
1749static u64 access_misc_efuse_write_err_cnt(const struct cntr_entry *entry,
1750 void *context, int vl, int mode,
1751 u64 data)
1752{
1753 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1754
1755 return dd->misc_err_status_cnt[8];
1756}
1757
1758static u64 access_misc_efuse_read_bad_addr_err_cnt(
1759 const struct cntr_entry *entry,
1760 void *context, int vl, int mode, u64 data)
1761{
1762 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1763
1764 return dd->misc_err_status_cnt[7];
1765}
1766
1767static u64 access_misc_efuse_csr_parity_err_cnt(const struct cntr_entry *entry,
1768 void *context, int vl,
1769 int mode, u64 data)
1770{
1771 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1772
1773 return dd->misc_err_status_cnt[6];
1774}
1775
1776static u64 access_misc_fw_auth_failed_err_cnt(const struct cntr_entry *entry,
1777 void *context, int vl, int mode,
1778 u64 data)
1779{
1780 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1781
1782 return dd->misc_err_status_cnt[5];
1783}
1784
1785static u64 access_misc_key_mismatch_err_cnt(const struct cntr_entry *entry,
1786 void *context, int vl, int mode,
1787 u64 data)
1788{
1789 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1790
1791 return dd->misc_err_status_cnt[4];
1792}
1793
1794static u64 access_misc_sbus_write_failed_err_cnt(const struct cntr_entry *entry,
1795 void *context, int vl,
1796 int mode, u64 data)
1797{
1798 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1799
1800 return dd->misc_err_status_cnt[3];
1801}
1802
1803static u64 access_misc_csr_write_bad_addr_err_cnt(
1804 const struct cntr_entry *entry,
1805 void *context, int vl, int mode, u64 data)
1806{
1807 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1808
1809 return dd->misc_err_status_cnt[2];
1810}
1811
1812static u64 access_misc_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1813 void *context, int vl,
1814 int mode, u64 data)
1815{
1816 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1817
1818 return dd->misc_err_status_cnt[1];
1819}
1820
1821static u64 access_misc_csr_parity_err_cnt(const struct cntr_entry *entry,
1822 void *context, int vl, int mode,
1823 u64 data)
1824{
1825 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1826
1827 return dd->misc_err_status_cnt[0];
1828}
1829
1830/*
1831 * Software counter for the aggregate of
1832 * individual CceErrStatus counters
1833 */
1834static u64 access_sw_cce_err_status_aggregated_cnt(
1835 const struct cntr_entry *entry,
1836 void *context, int vl, int mode, u64 data)
1837{
1838 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1839
1840 return dd->sw_cce_err_status_aggregate;
1841}
1842
1843/*
1844 * Software counters corresponding to each of the
1845 * error status bits within CceErrStatus
1846 */
1847static u64 access_cce_msix_csr_parity_err_cnt(const struct cntr_entry *entry,
1848 void *context, int vl, int mode,
1849 u64 data)
1850{
1851 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1852
1853 return dd->cce_err_status_cnt[40];
1854}
1855
1856static u64 access_cce_int_map_unc_err_cnt(const struct cntr_entry *entry,
1857 void *context, int vl, int mode,
1858 u64 data)
1859{
1860 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1861
1862 return dd->cce_err_status_cnt[39];
1863}
1864
1865static u64 access_cce_int_map_cor_err_cnt(const struct cntr_entry *entry,
1866 void *context, int vl, int mode,
1867 u64 data)
1868{
1869 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1870
1871 return dd->cce_err_status_cnt[38];
1872}
1873
1874static u64 access_cce_msix_table_unc_err_cnt(const struct cntr_entry *entry,
1875 void *context, int vl, int mode,
1876 u64 data)
1877{
1878 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1879
1880 return dd->cce_err_status_cnt[37];
1881}
1882
1883static u64 access_cce_msix_table_cor_err_cnt(const struct cntr_entry *entry,
1884 void *context, int vl, int mode,
1885 u64 data)
1886{
1887 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1888
1889 return dd->cce_err_status_cnt[36];
1890}
1891
1892static u64 access_cce_rxdma_conv_fifo_parity_err_cnt(
1893 const struct cntr_entry *entry,
1894 void *context, int vl, int mode, u64 data)
1895{
1896 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1897
1898 return dd->cce_err_status_cnt[35];
1899}
1900
1901static u64 access_cce_rcpl_async_fifo_parity_err_cnt(
1902 const struct cntr_entry *entry,
1903 void *context, int vl, int mode, u64 data)
1904{
1905 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1906
1907 return dd->cce_err_status_cnt[34];
1908}
1909
1910static u64 access_cce_seg_write_bad_addr_err_cnt(const struct cntr_entry *entry,
1911 void *context, int vl,
1912 int mode, u64 data)
1913{
1914 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1915
1916 return dd->cce_err_status_cnt[33];
1917}
1918
1919static u64 access_cce_seg_read_bad_addr_err_cnt(const struct cntr_entry *entry,
1920 void *context, int vl, int mode,
1921 u64 data)
1922{
1923 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1924
1925 return dd->cce_err_status_cnt[32];
1926}
1927
1928static u64 access_la_triggered_cnt(const struct cntr_entry *entry,
1929 void *context, int vl, int mode, u64 data)
1930{
1931 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1932
1933 return dd->cce_err_status_cnt[31];
1934}
1935
1936static u64 access_cce_trgt_cpl_timeout_err_cnt(const struct cntr_entry *entry,
1937 void *context, int vl, int mode,
1938 u64 data)
1939{
1940 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1941
1942 return dd->cce_err_status_cnt[30];
1943}
1944
1945static u64 access_pcic_receive_parity_err_cnt(const struct cntr_entry *entry,
1946 void *context, int vl, int mode,
1947 u64 data)
1948{
1949 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1950
1951 return dd->cce_err_status_cnt[29];
1952}
1953
1954static u64 access_pcic_transmit_back_parity_err_cnt(
1955 const struct cntr_entry *entry,
1956 void *context, int vl, int mode, u64 data)
1957{
1958 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1959
1960 return dd->cce_err_status_cnt[28];
1961}
1962
1963static u64 access_pcic_transmit_front_parity_err_cnt(
1964 const struct cntr_entry *entry,
1965 void *context, int vl, int mode, u64 data)
1966{
1967 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1968
1969 return dd->cce_err_status_cnt[27];
1970}
1971
1972static u64 access_pcic_cpl_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1973 void *context, int vl, int mode,
1974 u64 data)
1975{
1976 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1977
1978 return dd->cce_err_status_cnt[26];
1979}
1980
1981static u64 access_pcic_cpl_hd_q_unc_err_cnt(const struct cntr_entry *entry,
1982 void *context, int vl, int mode,
1983 u64 data)
1984{
1985 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1986
1987 return dd->cce_err_status_cnt[25];
1988}
1989
1990static u64 access_pcic_post_dat_q_unc_err_cnt(const struct cntr_entry *entry,
1991 void *context, int vl, int mode,
1992 u64 data)
1993{
1994 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
1995
1996 return dd->cce_err_status_cnt[24];
1997}
1998
1999static u64 access_pcic_post_hd_q_unc_err_cnt(const struct cntr_entry *entry,
2000 void *context, int vl, int mode,
2001 u64 data)
2002{
2003 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2004
2005 return dd->cce_err_status_cnt[23];
2006}
2007
2008static u64 access_pcic_retry_sot_mem_unc_err_cnt(const struct cntr_entry *entry,
2009 void *context, int vl,
2010 int mode, u64 data)
2011{
2012 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2013
2014 return dd->cce_err_status_cnt[22];
2015}
2016
2017static u64 access_pcic_retry_mem_unc_err(const struct cntr_entry *entry,
2018 void *context, int vl, int mode,
2019 u64 data)
2020{
2021 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2022
2023 return dd->cce_err_status_cnt[21];
2024}
2025
2026static u64 access_pcic_n_post_dat_q_parity_err_cnt(
2027 const struct cntr_entry *entry,
2028 void *context, int vl, int mode, u64 data)
2029{
2030 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2031
2032 return dd->cce_err_status_cnt[20];
2033}
2034
2035static u64 access_pcic_n_post_h_q_parity_err_cnt(const struct cntr_entry *entry,
2036 void *context, int vl,
2037 int mode, u64 data)
2038{
2039 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2040
2041 return dd->cce_err_status_cnt[19];
2042}
2043
2044static u64 access_pcic_cpl_dat_q_cor_err_cnt(const struct cntr_entry *entry,
2045 void *context, int vl, int mode,
2046 u64 data)
2047{
2048 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2049
2050 return dd->cce_err_status_cnt[18];
2051}
2052
2053static u64 access_pcic_cpl_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2054 void *context, int vl, int mode,
2055 u64 data)
2056{
2057 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2058
2059 return dd->cce_err_status_cnt[17];
2060}
2061
2062static u64 access_pcic_post_dat_q_cor_err_cnt(const struct cntr_entry *entry,
2063 void *context, int vl, int mode,
2064 u64 data)
2065{
2066 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2067
2068 return dd->cce_err_status_cnt[16];
2069}
2070
2071static u64 access_pcic_post_hd_q_cor_err_cnt(const struct cntr_entry *entry,
2072 void *context, int vl, int mode,
2073 u64 data)
2074{
2075 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2076
2077 return dd->cce_err_status_cnt[15];
2078}
2079
2080static u64 access_pcic_retry_sot_mem_cor_err_cnt(const struct cntr_entry *entry,
2081 void *context, int vl,
2082 int mode, u64 data)
2083{
2084 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2085
2086 return dd->cce_err_status_cnt[14];
2087}
2088
2089static u64 access_pcic_retry_mem_cor_err_cnt(const struct cntr_entry *entry,
2090 void *context, int vl, int mode,
2091 u64 data)
2092{
2093 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2094
2095 return dd->cce_err_status_cnt[13];
2096}
2097
2098static u64 access_cce_cli1_async_fifo_dbg_parity_err_cnt(
2099 const struct cntr_entry *entry,
2100 void *context, int vl, int mode, u64 data)
2101{
2102 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2103
2104 return dd->cce_err_status_cnt[12];
2105}
2106
2107static u64 access_cce_cli1_async_fifo_rxdma_parity_err_cnt(
2108 const struct cntr_entry *entry,
2109 void *context, int vl, int mode, u64 data)
2110{
2111 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2112
2113 return dd->cce_err_status_cnt[11];
2114}
2115
2116static u64 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt(
2117 const struct cntr_entry *entry,
2118 void *context, int vl, int mode, u64 data)
2119{
2120 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2121
2122 return dd->cce_err_status_cnt[10];
2123}
2124
2125static u64 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt(
2126 const struct cntr_entry *entry,
2127 void *context, int vl, int mode, u64 data)
2128{
2129 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2130
2131 return dd->cce_err_status_cnt[9];
2132}
2133
2134static u64 access_cce_cli2_async_fifo_parity_err_cnt(
2135 const struct cntr_entry *entry,
2136 void *context, int vl, int mode, u64 data)
2137{
2138 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2139
2140 return dd->cce_err_status_cnt[8];
2141}
2142
2143static u64 access_cce_csr_cfg_bus_parity_err_cnt(const struct cntr_entry *entry,
2144 void *context, int vl,
2145 int mode, u64 data)
2146{
2147 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2148
2149 return dd->cce_err_status_cnt[7];
2150}
2151
2152static u64 access_cce_cli0_async_fifo_parity_err_cnt(
2153 const struct cntr_entry *entry,
2154 void *context, int vl, int mode, u64 data)
2155{
2156 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2157
2158 return dd->cce_err_status_cnt[6];
2159}
2160
2161static u64 access_cce_rspd_data_parity_err_cnt(const struct cntr_entry *entry,
2162 void *context, int vl, int mode,
2163 u64 data)
2164{
2165 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2166
2167 return dd->cce_err_status_cnt[5];
2168}
2169
2170static u64 access_cce_trgt_access_err_cnt(const struct cntr_entry *entry,
2171 void *context, int vl, int mode,
2172 u64 data)
2173{
2174 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2175
2176 return dd->cce_err_status_cnt[4];
2177}
2178
2179static u64 access_cce_trgt_async_fifo_parity_err_cnt(
2180 const struct cntr_entry *entry,
2181 void *context, int vl, int mode, u64 data)
2182{
2183 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2184
2185 return dd->cce_err_status_cnt[3];
2186}
2187
2188static u64 access_cce_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2189 void *context, int vl,
2190 int mode, u64 data)
2191{
2192 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2193
2194 return dd->cce_err_status_cnt[2];
2195}
2196
2197static u64 access_cce_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2198 void *context, int vl,
2199 int mode, u64 data)
2200{
2201 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2202
2203 return dd->cce_err_status_cnt[1];
2204}
2205
2206static u64 access_ccs_csr_parity_err_cnt(const struct cntr_entry *entry,
2207 void *context, int vl, int mode,
2208 u64 data)
2209{
2210 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2211
2212 return dd->cce_err_status_cnt[0];
2213}
2214
2215/*
2216 * Software counters corresponding to each of the
2217 * error status bits within RcvErrStatus
2218 */
2219static u64 access_rx_csr_parity_err_cnt(const struct cntr_entry *entry,
2220 void *context, int vl, int mode,
2221 u64 data)
2222{
2223 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2224
2225 return dd->rcv_err_status_cnt[63];
2226}
2227
2228static u64 access_rx_csr_write_bad_addr_err_cnt(const struct cntr_entry *entry,
2229 void *context, int vl,
2230 int mode, u64 data)
2231{
2232 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2233
2234 return dd->rcv_err_status_cnt[62];
2235}
2236
2237static u64 access_rx_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
2238 void *context, int vl, int mode,
2239 u64 data)
2240{
2241 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2242
2243 return dd->rcv_err_status_cnt[61];
2244}
2245
2246static u64 access_rx_dma_csr_unc_err_cnt(const struct cntr_entry *entry,
2247 void *context, int vl, int mode,
2248 u64 data)
2249{
2250 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2251
2252 return dd->rcv_err_status_cnt[60];
2253}
2254
2255static u64 access_rx_dma_dq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2256 void *context, int vl,
2257 int mode, u64 data)
2258{
2259 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2260
2261 return dd->rcv_err_status_cnt[59];
2262}
2263
2264static u64 access_rx_dma_eq_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2265 void *context, int vl,
2266 int mode, u64 data)
2267{
2268 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2269
2270 return dd->rcv_err_status_cnt[58];
2271}
2272
2273static u64 access_rx_dma_csr_parity_err_cnt(const struct cntr_entry *entry,
2274 void *context, int vl, int mode,
2275 u64 data)
2276{
2277 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2278
2279 return dd->rcv_err_status_cnt[57];
2280}
2281
2282static u64 access_rx_rbuf_data_cor_err_cnt(const struct cntr_entry *entry,
2283 void *context, int vl, int mode,
2284 u64 data)
2285{
2286 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2287
2288 return dd->rcv_err_status_cnt[56];
2289}
2290
2291static u64 access_rx_rbuf_data_unc_err_cnt(const struct cntr_entry *entry,
2292 void *context, int vl, int mode,
2293 u64 data)
2294{
2295 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2296
2297 return dd->rcv_err_status_cnt[55];
2298}
2299
2300static u64 access_rx_dma_data_fifo_rd_cor_err_cnt(
2301 const struct cntr_entry *entry,
2302 void *context, int vl, int mode, u64 data)
2303{
2304 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2305
2306 return dd->rcv_err_status_cnt[54];
2307}
2308
2309static u64 access_rx_dma_data_fifo_rd_unc_err_cnt(
2310 const struct cntr_entry *entry,
2311 void *context, int vl, int mode, u64 data)
2312{
2313 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2314
2315 return dd->rcv_err_status_cnt[53];
2316}
2317
2318static u64 access_rx_dma_hdr_fifo_rd_cor_err_cnt(const struct cntr_entry *entry,
2319 void *context, int vl,
2320 int mode, u64 data)
2321{
2322 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2323
2324 return dd->rcv_err_status_cnt[52];
2325}
2326
2327static u64 access_rx_dma_hdr_fifo_rd_unc_err_cnt(const struct cntr_entry *entry,
2328 void *context, int vl,
2329 int mode, u64 data)
2330{
2331 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2332
2333 return dd->rcv_err_status_cnt[51];
2334}
2335
2336static u64 access_rx_rbuf_desc_part2_cor_err_cnt(const struct cntr_entry *entry,
2337 void *context, int vl,
2338 int mode, u64 data)
2339{
2340 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2341
2342 return dd->rcv_err_status_cnt[50];
2343}
2344
2345static u64 access_rx_rbuf_desc_part2_unc_err_cnt(const struct cntr_entry *entry,
2346 void *context, int vl,
2347 int mode, u64 data)
2348{
2349 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2350
2351 return dd->rcv_err_status_cnt[49];
2352}
2353
2354static u64 access_rx_rbuf_desc_part1_cor_err_cnt(const struct cntr_entry *entry,
2355 void *context, int vl,
2356 int mode, u64 data)
2357{
2358 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2359
2360 return dd->rcv_err_status_cnt[48];
2361}
2362
2363static u64 access_rx_rbuf_desc_part1_unc_err_cnt(const struct cntr_entry *entry,
2364 void *context, int vl,
2365 int mode, u64 data)
2366{
2367 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2368
2369 return dd->rcv_err_status_cnt[47];
2370}
2371
2372static u64 access_rx_hq_intr_fsm_err_cnt(const struct cntr_entry *entry,
2373 void *context, int vl, int mode,
2374 u64 data)
2375{
2376 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2377
2378 return dd->rcv_err_status_cnt[46];
2379}
2380
2381static u64 access_rx_hq_intr_csr_parity_err_cnt(
2382 const struct cntr_entry *entry,
2383 void *context, int vl, int mode, u64 data)
2384{
2385 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2386
2387 return dd->rcv_err_status_cnt[45];
2388}
2389
2390static u64 access_rx_lookup_csr_parity_err_cnt(
2391 const struct cntr_entry *entry,
2392 void *context, int vl, int mode, u64 data)
2393{
2394 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2395
2396 return dd->rcv_err_status_cnt[44];
2397}
2398
2399static u64 access_rx_lookup_rcv_array_cor_err_cnt(
2400 const struct cntr_entry *entry,
2401 void *context, int vl, int mode, u64 data)
2402{
2403 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2404
2405 return dd->rcv_err_status_cnt[43];
2406}
2407
2408static u64 access_rx_lookup_rcv_array_unc_err_cnt(
2409 const struct cntr_entry *entry,
2410 void *context, int vl, int mode, u64 data)
2411{
2412 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2413
2414 return dd->rcv_err_status_cnt[42];
2415}
2416
2417static u64 access_rx_lookup_des_part2_parity_err_cnt(
2418 const struct cntr_entry *entry,
2419 void *context, int vl, int mode, u64 data)
2420{
2421 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2422
2423 return dd->rcv_err_status_cnt[41];
2424}
2425
2426static u64 access_rx_lookup_des_part1_unc_cor_err_cnt(
2427 const struct cntr_entry *entry,
2428 void *context, int vl, int mode, u64 data)
2429{
2430 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2431
2432 return dd->rcv_err_status_cnt[40];
2433}
2434
2435static u64 access_rx_lookup_des_part1_unc_err_cnt(
2436 const struct cntr_entry *entry,
2437 void *context, int vl, int mode, u64 data)
2438{
2439 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2440
2441 return dd->rcv_err_status_cnt[39];
2442}
2443
2444static u64 access_rx_rbuf_next_free_buf_cor_err_cnt(
2445 const struct cntr_entry *entry,
2446 void *context, int vl, int mode, u64 data)
2447{
2448 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2449
2450 return dd->rcv_err_status_cnt[38];
2451}
2452
2453static u64 access_rx_rbuf_next_free_buf_unc_err_cnt(
2454 const struct cntr_entry *entry,
2455 void *context, int vl, int mode, u64 data)
2456{
2457 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2458
2459 return dd->rcv_err_status_cnt[37];
2460}
2461
2462static u64 access_rbuf_fl_init_wr_addr_parity_err_cnt(
2463 const struct cntr_entry *entry,
2464 void *context, int vl, int mode, u64 data)
2465{
2466 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2467
2468 return dd->rcv_err_status_cnt[36];
2469}
2470
2471static u64 access_rx_rbuf_fl_initdone_parity_err_cnt(
2472 const struct cntr_entry *entry,
2473 void *context, int vl, int mode, u64 data)
2474{
2475 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2476
2477 return dd->rcv_err_status_cnt[35];
2478}
2479
2480static u64 access_rx_rbuf_fl_write_addr_parity_err_cnt(
2481 const struct cntr_entry *entry,
2482 void *context, int vl, int mode, u64 data)
2483{
2484 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2485
2486 return dd->rcv_err_status_cnt[34];
2487}
2488
2489static u64 access_rx_rbuf_fl_rd_addr_parity_err_cnt(
2490 const struct cntr_entry *entry,
2491 void *context, int vl, int mode, u64 data)
2492{
2493 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2494
2495 return dd->rcv_err_status_cnt[33];
2496}
2497
2498static u64 access_rx_rbuf_empty_err_cnt(const struct cntr_entry *entry,
2499 void *context, int vl, int mode,
2500 u64 data)
2501{
2502 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2503
2504 return dd->rcv_err_status_cnt[32];
2505}
2506
2507static u64 access_rx_rbuf_full_err_cnt(const struct cntr_entry *entry,
2508 void *context, int vl, int mode,
2509 u64 data)
2510{
2511 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2512
2513 return dd->rcv_err_status_cnt[31];
2514}
2515
2516static u64 access_rbuf_bad_lookup_err_cnt(const struct cntr_entry *entry,
2517 void *context, int vl, int mode,
2518 u64 data)
2519{
2520 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2521
2522 return dd->rcv_err_status_cnt[30];
2523}
2524
2525static u64 access_rbuf_ctx_id_parity_err_cnt(const struct cntr_entry *entry,
2526 void *context, int vl, int mode,
2527 u64 data)
2528{
2529 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2530
2531 return dd->rcv_err_status_cnt[29];
2532}
2533
2534static u64 access_rbuf_csr_qeopdw_parity_err_cnt(const struct cntr_entry *entry,
2535 void *context, int vl,
2536 int mode, u64 data)
2537{
2538 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2539
2540 return dd->rcv_err_status_cnt[28];
2541}
2542
2543static u64 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt(
2544 const struct cntr_entry *entry,
2545 void *context, int vl, int mode, u64 data)
2546{
2547 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2548
2549 return dd->rcv_err_status_cnt[27];
2550}
2551
2552static u64 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt(
2553 const struct cntr_entry *entry,
2554 void *context, int vl, int mode, u64 data)
2555{
2556 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2557
2558 return dd->rcv_err_status_cnt[26];
2559}
2560
2561static u64 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt(
2562 const struct cntr_entry *entry,
2563 void *context, int vl, int mode, u64 data)
2564{
2565 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2566
2567 return dd->rcv_err_status_cnt[25];
2568}
2569
2570static u64 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt(
2571 const struct cntr_entry *entry,
2572 void *context, int vl, int mode, u64 data)
2573{
2574 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2575
2576 return dd->rcv_err_status_cnt[24];
2577}
2578
2579static u64 access_rx_rbuf_csr_q_next_buf_parity_err_cnt(
2580 const struct cntr_entry *entry,
2581 void *context, int vl, int mode, u64 data)
2582{
2583 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2584
2585 return dd->rcv_err_status_cnt[23];
2586}
2587
2588static u64 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt(
2589 const struct cntr_entry *entry,
2590 void *context, int vl, int mode, u64 data)
2591{
2592 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2593
2594 return dd->rcv_err_status_cnt[22];
2595}
2596
2597static u64 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt(
2598 const struct cntr_entry *entry,
2599 void *context, int vl, int mode, u64 data)
2600{
2601 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2602
2603 return dd->rcv_err_status_cnt[21];
2604}
2605
2606static u64 access_rx_rbuf_block_list_read_cor_err_cnt(
2607 const struct cntr_entry *entry,
2608 void *context, int vl, int mode, u64 data)
2609{
2610 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2611
2612 return dd->rcv_err_status_cnt[20];
2613}
2614
2615static u64 access_rx_rbuf_block_list_read_unc_err_cnt(
2616 const struct cntr_entry *entry,
2617 void *context, int vl, int mode, u64 data)
2618{
2619 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2620
2621 return dd->rcv_err_status_cnt[19];
2622}
2623
2624static u64 access_rx_rbuf_lookup_des_cor_err_cnt(const struct cntr_entry *entry,
2625 void *context, int vl,
2626 int mode, u64 data)
2627{
2628 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2629
2630 return dd->rcv_err_status_cnt[18];
2631}
2632
2633static u64 access_rx_rbuf_lookup_des_unc_err_cnt(const struct cntr_entry *entry,
2634 void *context, int vl,
2635 int mode, u64 data)
2636{
2637 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2638
2639 return dd->rcv_err_status_cnt[17];
2640}
2641
2642static u64 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt(
2643 const struct cntr_entry *entry,
2644 void *context, int vl, int mode, u64 data)
2645{
2646 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2647
2648 return dd->rcv_err_status_cnt[16];
2649}
2650
2651static u64 access_rx_rbuf_lookup_des_reg_unc_err_cnt(
2652 const struct cntr_entry *entry,
2653 void *context, int vl, int mode, u64 data)
2654{
2655 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2656
2657 return dd->rcv_err_status_cnt[15];
2658}
2659
2660static u64 access_rx_rbuf_free_list_cor_err_cnt(const struct cntr_entry *entry,
2661 void *context, int vl,
2662 int mode, u64 data)
2663{
2664 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2665
2666 return dd->rcv_err_status_cnt[14];
2667}
2668
2669static u64 access_rx_rbuf_free_list_unc_err_cnt(const struct cntr_entry *entry,
2670 void *context, int vl,
2671 int mode, u64 data)
2672{
2673 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2674
2675 return dd->rcv_err_status_cnt[13];
2676}
2677
2678static u64 access_rx_rcv_fsm_encoding_err_cnt(const struct cntr_entry *entry,
2679 void *context, int vl, int mode,
2680 u64 data)
2681{
2682 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2683
2684 return dd->rcv_err_status_cnt[12];
2685}
2686
2687static u64 access_rx_dma_flag_cor_err_cnt(const struct cntr_entry *entry,
2688 void *context, int vl, int mode,
2689 u64 data)
2690{
2691 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2692
2693 return dd->rcv_err_status_cnt[11];
2694}
2695
2696static u64 access_rx_dma_flag_unc_err_cnt(const struct cntr_entry *entry,
2697 void *context, int vl, int mode,
2698 u64 data)
2699{
2700 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2701
2702 return dd->rcv_err_status_cnt[10];
2703}
2704
2705static u64 access_rx_dc_sop_eop_parity_err_cnt(const struct cntr_entry *entry,
2706 void *context, int vl, int mode,
2707 u64 data)
2708{
2709 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2710
2711 return dd->rcv_err_status_cnt[9];
2712}
2713
2714static u64 access_rx_rcv_csr_parity_err_cnt(const struct cntr_entry *entry,
2715 void *context, int vl, int mode,
2716 u64 data)
2717{
2718 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2719
2720 return dd->rcv_err_status_cnt[8];
2721}
2722
2723static u64 access_rx_rcv_qp_map_table_cor_err_cnt(
2724 const struct cntr_entry *entry,
2725 void *context, int vl, int mode, u64 data)
2726{
2727 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2728
2729 return dd->rcv_err_status_cnt[7];
2730}
2731
2732static u64 access_rx_rcv_qp_map_table_unc_err_cnt(
2733 const struct cntr_entry *entry,
2734 void *context, int vl, int mode, u64 data)
2735{
2736 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2737
2738 return dd->rcv_err_status_cnt[6];
2739}
2740
2741static u64 access_rx_rcv_data_cor_err_cnt(const struct cntr_entry *entry,
2742 void *context, int vl, int mode,
2743 u64 data)
2744{
2745 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2746
2747 return dd->rcv_err_status_cnt[5];
2748}
2749
2750static u64 access_rx_rcv_data_unc_err_cnt(const struct cntr_entry *entry,
2751 void *context, int vl, int mode,
2752 u64 data)
2753{
2754 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2755
2756 return dd->rcv_err_status_cnt[4];
2757}
2758
2759static u64 access_rx_rcv_hdr_cor_err_cnt(const struct cntr_entry *entry,
2760 void *context, int vl, int mode,
2761 u64 data)
2762{
2763 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2764
2765 return dd->rcv_err_status_cnt[3];
2766}
2767
2768static u64 access_rx_rcv_hdr_unc_err_cnt(const struct cntr_entry *entry,
2769 void *context, int vl, int mode,
2770 u64 data)
2771{
2772 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2773
2774 return dd->rcv_err_status_cnt[2];
2775}
2776
2777static u64 access_rx_dc_intf_parity_err_cnt(const struct cntr_entry *entry,
2778 void *context, int vl, int mode,
2779 u64 data)
2780{
2781 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2782
2783 return dd->rcv_err_status_cnt[1];
2784}
2785
2786static u64 access_rx_dma_csr_cor_err_cnt(const struct cntr_entry *entry,
2787 void *context, int vl, int mode,
2788 u64 data)
2789{
2790 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2791
2792 return dd->rcv_err_status_cnt[0];
2793}
2794
2795/*
2796 * Software counters corresponding to each of the
2797 * error status bits within SendPioErrStatus
2798 */
2799static u64 access_pio_pec_sop_head_parity_err_cnt(
2800 const struct cntr_entry *entry,
2801 void *context, int vl, int mode, u64 data)
2802{
2803 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2804
2805 return dd->send_pio_err_status_cnt[35];
2806}
2807
2808static u64 access_pio_pcc_sop_head_parity_err_cnt(
2809 const struct cntr_entry *entry,
2810 void *context, int vl, int mode, u64 data)
2811{
2812 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2813
2814 return dd->send_pio_err_status_cnt[34];
2815}
2816
2817static u64 access_pio_last_returned_cnt_parity_err_cnt(
2818 const struct cntr_entry *entry,
2819 void *context, int vl, int mode, u64 data)
2820{
2821 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2822
2823 return dd->send_pio_err_status_cnt[33];
2824}
2825
2826static u64 access_pio_current_free_cnt_parity_err_cnt(
2827 const struct cntr_entry *entry,
2828 void *context, int vl, int mode, u64 data)
2829{
2830 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2831
2832 return dd->send_pio_err_status_cnt[32];
2833}
2834
2835static u64 access_pio_reserved_31_err_cnt(const struct cntr_entry *entry,
2836 void *context, int vl, int mode,
2837 u64 data)
2838{
2839 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2840
2841 return dd->send_pio_err_status_cnt[31];
2842}
2843
2844static u64 access_pio_reserved_30_err_cnt(const struct cntr_entry *entry,
2845 void *context, int vl, int mode,
2846 u64 data)
2847{
2848 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2849
2850 return dd->send_pio_err_status_cnt[30];
2851}
2852
2853static u64 access_pio_ppmc_sop_len_err_cnt(const struct cntr_entry *entry,
2854 void *context, int vl, int mode,
2855 u64 data)
2856{
2857 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2858
2859 return dd->send_pio_err_status_cnt[29];
2860}
2861
2862static u64 access_pio_ppmc_bqc_mem_parity_err_cnt(
2863 const struct cntr_entry *entry,
2864 void *context, int vl, int mode, u64 data)
2865{
2866 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2867
2868 return dd->send_pio_err_status_cnt[28];
2869}
2870
2871static u64 access_pio_vl_fifo_parity_err_cnt(const struct cntr_entry *entry,
2872 void *context, int vl, int mode,
2873 u64 data)
2874{
2875 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2876
2877 return dd->send_pio_err_status_cnt[27];
2878}
2879
2880static u64 access_pio_vlf_sop_parity_err_cnt(const struct cntr_entry *entry,
2881 void *context, int vl, int mode,
2882 u64 data)
2883{
2884 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2885
2886 return dd->send_pio_err_status_cnt[26];
2887}
2888
2889static u64 access_pio_vlf_v1_len_parity_err_cnt(const struct cntr_entry *entry,
2890 void *context, int vl,
2891 int mode, u64 data)
2892{
2893 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2894
2895 return dd->send_pio_err_status_cnt[25];
2896}
2897
2898static u64 access_pio_block_qw_count_parity_err_cnt(
2899 const struct cntr_entry *entry,
2900 void *context, int vl, int mode, u64 data)
2901{
2902 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2903
2904 return dd->send_pio_err_status_cnt[24];
2905}
2906
2907static u64 access_pio_write_qw_valid_parity_err_cnt(
2908 const struct cntr_entry *entry,
2909 void *context, int vl, int mode, u64 data)
2910{
2911 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2912
2913 return dd->send_pio_err_status_cnt[23];
2914}
2915
2916static u64 access_pio_state_machine_err_cnt(const struct cntr_entry *entry,
2917 void *context, int vl, int mode,
2918 u64 data)
2919{
2920 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2921
2922 return dd->send_pio_err_status_cnt[22];
2923}
2924
2925static u64 access_pio_write_data_parity_err_cnt(const struct cntr_entry *entry,
2926 void *context, int vl,
2927 int mode, u64 data)
2928{
2929 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2930
2931 return dd->send_pio_err_status_cnt[21];
2932}
2933
2934static u64 access_pio_host_addr_mem_cor_err_cnt(const struct cntr_entry *entry,
2935 void *context, int vl,
2936 int mode, u64 data)
2937{
2938 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2939
2940 return dd->send_pio_err_status_cnt[20];
2941}
2942
2943static u64 access_pio_host_addr_mem_unc_err_cnt(const struct cntr_entry *entry,
2944 void *context, int vl,
2945 int mode, u64 data)
2946{
2947 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2948
2949 return dd->send_pio_err_status_cnt[19];
2950}
2951
2952static u64 access_pio_pkt_evict_sm_or_arb_sm_err_cnt(
2953 const struct cntr_entry *entry,
2954 void *context, int vl, int mode, u64 data)
2955{
2956 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2957
2958 return dd->send_pio_err_status_cnt[18];
2959}
2960
2961static u64 access_pio_init_sm_in_err_cnt(const struct cntr_entry *entry,
2962 void *context, int vl, int mode,
2963 u64 data)
2964{
2965 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2966
2967 return dd->send_pio_err_status_cnt[17];
2968}
2969
2970static u64 access_pio_ppmc_pbl_fifo_err_cnt(const struct cntr_entry *entry,
2971 void *context, int vl, int mode,
2972 u64 data)
2973{
2974 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2975
2976 return dd->send_pio_err_status_cnt[16];
2977}
2978
2979static u64 access_pio_credit_ret_fifo_parity_err_cnt(
2980 const struct cntr_entry *entry,
2981 void *context, int vl, int mode, u64 data)
2982{
2983 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2984
2985 return dd->send_pio_err_status_cnt[15];
2986}
2987
2988static u64 access_pio_v1_len_mem_bank1_cor_err_cnt(
2989 const struct cntr_entry *entry,
2990 void *context, int vl, int mode, u64 data)
2991{
2992 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
2993
2994 return dd->send_pio_err_status_cnt[14];
2995}
2996
2997static u64 access_pio_v1_len_mem_bank0_cor_err_cnt(
2998 const struct cntr_entry *entry,
2999 void *context, int vl, int mode, u64 data)
3000{
3001 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3002
3003 return dd->send_pio_err_status_cnt[13];
3004}
3005
3006static u64 access_pio_v1_len_mem_bank1_unc_err_cnt(
3007 const struct cntr_entry *entry,
3008 void *context, int vl, int mode, u64 data)
3009{
3010 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3011
3012 return dd->send_pio_err_status_cnt[12];
3013}
3014
3015static u64 access_pio_v1_len_mem_bank0_unc_err_cnt(
3016 const struct cntr_entry *entry,
3017 void *context, int vl, int mode, u64 data)
3018{
3019 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3020
3021 return dd->send_pio_err_status_cnt[11];
3022}
3023
3024static u64 access_pio_sm_pkt_reset_parity_err_cnt(
3025 const struct cntr_entry *entry,
3026 void *context, int vl, int mode, u64 data)
3027{
3028 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3029
3030 return dd->send_pio_err_status_cnt[10];
3031}
3032
3033static u64 access_pio_pkt_evict_fifo_parity_err_cnt(
3034 const struct cntr_entry *entry,
3035 void *context, int vl, int mode, u64 data)
3036{
3037 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3038
3039 return dd->send_pio_err_status_cnt[9];
3040}
3041
3042static u64 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt(
3043 const struct cntr_entry *entry,
3044 void *context, int vl, int mode, u64 data)
3045{
3046 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3047
3048 return dd->send_pio_err_status_cnt[8];
3049}
3050
3051static u64 access_pio_sbrdctl_crrel_parity_err_cnt(
3052 const struct cntr_entry *entry,
3053 void *context, int vl, int mode, u64 data)
3054{
3055 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3056
3057 return dd->send_pio_err_status_cnt[7];
3058}
3059
3060static u64 access_pio_pec_fifo_parity_err_cnt(const struct cntr_entry *entry,
3061 void *context, int vl, int mode,
3062 u64 data)
3063{
3064 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3065
3066 return dd->send_pio_err_status_cnt[6];
3067}
3068
3069static u64 access_pio_pcc_fifo_parity_err_cnt(const struct cntr_entry *entry,
3070 void *context, int vl, int mode,
3071 u64 data)
3072{
3073 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3074
3075 return dd->send_pio_err_status_cnt[5];
3076}
3077
3078static u64 access_pio_sb_mem_fifo1_err_cnt(const struct cntr_entry *entry,
3079 void *context, int vl, int mode,
3080 u64 data)
3081{
3082 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3083
3084 return dd->send_pio_err_status_cnt[4];
3085}
3086
3087static u64 access_pio_sb_mem_fifo0_err_cnt(const struct cntr_entry *entry,
3088 void *context, int vl, int mode,
3089 u64 data)
3090{
3091 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3092
3093 return dd->send_pio_err_status_cnt[3];
3094}
3095
3096static u64 access_pio_csr_parity_err_cnt(const struct cntr_entry *entry,
3097 void *context, int vl, int mode,
3098 u64 data)
3099{
3100 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3101
3102 return dd->send_pio_err_status_cnt[2];
3103}
3104
3105static u64 access_pio_write_addr_parity_err_cnt(const struct cntr_entry *entry,
3106 void *context, int vl,
3107 int mode, u64 data)
3108{
3109 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3110
3111 return dd->send_pio_err_status_cnt[1];
3112}
3113
3114static u64 access_pio_write_bad_ctxt_err_cnt(const struct cntr_entry *entry,
3115 void *context, int vl, int mode,
3116 u64 data)
3117{
3118 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3119
3120 return dd->send_pio_err_status_cnt[0];
3121}
3122
3123/*
3124 * Software counters corresponding to each of the
3125 * error status bits within SendDmaErrStatus
3126 */
3127static u64 access_sdma_pcie_req_tracking_cor_err_cnt(
3128 const struct cntr_entry *entry,
3129 void *context, int vl, int mode, u64 data)
3130{
3131 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3132
3133 return dd->send_dma_err_status_cnt[3];
3134}
3135
3136static u64 access_sdma_pcie_req_tracking_unc_err_cnt(
3137 const struct cntr_entry *entry,
3138 void *context, int vl, int mode, u64 data)
3139{
3140 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3141
3142 return dd->send_dma_err_status_cnt[2];
3143}
3144
3145static u64 access_sdma_csr_parity_err_cnt(const struct cntr_entry *entry,
3146 void *context, int vl, int mode,
3147 u64 data)
3148{
3149 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3150
3151 return dd->send_dma_err_status_cnt[1];
3152}
3153
3154static u64 access_sdma_rpy_tag_err_cnt(const struct cntr_entry *entry,
3155 void *context, int vl, int mode,
3156 u64 data)
3157{
3158 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3159
3160 return dd->send_dma_err_status_cnt[0];
3161}
3162
3163/*
3164 * Software counters corresponding to each of the
3165 * error status bits within SendEgressErrStatus
3166 */
3167static u64 access_tx_read_pio_memory_csr_unc_err_cnt(
3168 const struct cntr_entry *entry,
3169 void *context, int vl, int mode, u64 data)
3170{
3171 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3172
3173 return dd->send_egress_err_status_cnt[63];
3174}
3175
3176static u64 access_tx_read_sdma_memory_csr_err_cnt(
3177 const struct cntr_entry *entry,
3178 void *context, int vl, int mode, u64 data)
3179{
3180 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3181
3182 return dd->send_egress_err_status_cnt[62];
3183}
3184
3185static u64 access_tx_egress_fifo_cor_err_cnt(const struct cntr_entry *entry,
3186 void *context, int vl, int mode,
3187 u64 data)
3188{
3189 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3190
3191 return dd->send_egress_err_status_cnt[61];
3192}
3193
3194static u64 access_tx_read_pio_memory_cor_err_cnt(const struct cntr_entry *entry,
3195 void *context, int vl,
3196 int mode, u64 data)
3197{
3198 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3199
3200 return dd->send_egress_err_status_cnt[60];
3201}
3202
3203static u64 access_tx_read_sdma_memory_cor_err_cnt(
3204 const struct cntr_entry *entry,
3205 void *context, int vl, int mode, u64 data)
3206{
3207 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3208
3209 return dd->send_egress_err_status_cnt[59];
3210}
3211
3212static u64 access_tx_sb_hdr_cor_err_cnt(const struct cntr_entry *entry,
3213 void *context, int vl, int mode,
3214 u64 data)
3215{
3216 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3217
3218 return dd->send_egress_err_status_cnt[58];
3219}
3220
3221static u64 access_tx_credit_overrun_err_cnt(const struct cntr_entry *entry,
3222 void *context, int vl, int mode,
3223 u64 data)
3224{
3225 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3226
3227 return dd->send_egress_err_status_cnt[57];
3228}
3229
3230static u64 access_tx_launch_fifo8_cor_err_cnt(const struct cntr_entry *entry,
3231 void *context, int vl, int mode,
3232 u64 data)
3233{
3234 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3235
3236 return dd->send_egress_err_status_cnt[56];
3237}
3238
3239static u64 access_tx_launch_fifo7_cor_err_cnt(const struct cntr_entry *entry,
3240 void *context, int vl, int mode,
3241 u64 data)
3242{
3243 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3244
3245 return dd->send_egress_err_status_cnt[55];
3246}
3247
3248static u64 access_tx_launch_fifo6_cor_err_cnt(const struct cntr_entry *entry,
3249 void *context, int vl, int mode,
3250 u64 data)
3251{
3252 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3253
3254 return dd->send_egress_err_status_cnt[54];
3255}
3256
3257static u64 access_tx_launch_fifo5_cor_err_cnt(const struct cntr_entry *entry,
3258 void *context, int vl, int mode,
3259 u64 data)
3260{
3261 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3262
3263 return dd->send_egress_err_status_cnt[53];
3264}
3265
3266static u64 access_tx_launch_fifo4_cor_err_cnt(const struct cntr_entry *entry,
3267 void *context, int vl, int mode,
3268 u64 data)
3269{
3270 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3271
3272 return dd->send_egress_err_status_cnt[52];
3273}
3274
3275static u64 access_tx_launch_fifo3_cor_err_cnt(const struct cntr_entry *entry,
3276 void *context, int vl, int mode,
3277 u64 data)
3278{
3279 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3280
3281 return dd->send_egress_err_status_cnt[51];
3282}
3283
3284static u64 access_tx_launch_fifo2_cor_err_cnt(const struct cntr_entry *entry,
3285 void *context, int vl, int mode,
3286 u64 data)
3287{
3288 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3289
3290 return dd->send_egress_err_status_cnt[50];
3291}
3292
3293static u64 access_tx_launch_fifo1_cor_err_cnt(const struct cntr_entry *entry,
3294 void *context, int vl, int mode,
3295 u64 data)
3296{
3297 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3298
3299 return dd->send_egress_err_status_cnt[49];
3300}
3301
3302static u64 access_tx_launch_fifo0_cor_err_cnt(const struct cntr_entry *entry,
3303 void *context, int vl, int mode,
3304 u64 data)
3305{
3306 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3307
3308 return dd->send_egress_err_status_cnt[48];
3309}
3310
3311static u64 access_tx_credit_return_vl_err_cnt(const struct cntr_entry *entry,
3312 void *context, int vl, int mode,
3313 u64 data)
3314{
3315 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3316
3317 return dd->send_egress_err_status_cnt[47];
3318}
3319
3320static u64 access_tx_hcrc_insertion_err_cnt(const struct cntr_entry *entry,
3321 void *context, int vl, int mode,
3322 u64 data)
3323{
3324 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3325
3326 return dd->send_egress_err_status_cnt[46];
3327}
3328
3329static u64 access_tx_egress_fifo_unc_err_cnt(const struct cntr_entry *entry,
3330 void *context, int vl, int mode,
3331 u64 data)
3332{
3333 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3334
3335 return dd->send_egress_err_status_cnt[45];
3336}
3337
3338static u64 access_tx_read_pio_memory_unc_err_cnt(const struct cntr_entry *entry,
3339 void *context, int vl,
3340 int mode, u64 data)
3341{
3342 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3343
3344 return dd->send_egress_err_status_cnt[44];
3345}
3346
3347static u64 access_tx_read_sdma_memory_unc_err_cnt(
3348 const struct cntr_entry *entry,
3349 void *context, int vl, int mode, u64 data)
3350{
3351 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3352
3353 return dd->send_egress_err_status_cnt[43];
3354}
3355
3356static u64 access_tx_sb_hdr_unc_err_cnt(const struct cntr_entry *entry,
3357 void *context, int vl, int mode,
3358 u64 data)
3359{
3360 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3361
3362 return dd->send_egress_err_status_cnt[42];
3363}
3364
3365static u64 access_tx_credit_return_partiy_err_cnt(
3366 const struct cntr_entry *entry,
3367 void *context, int vl, int mode, u64 data)
3368{
3369 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3370
3371 return dd->send_egress_err_status_cnt[41];
3372}
3373
3374static u64 access_tx_launch_fifo8_unc_or_parity_err_cnt(
3375 const struct cntr_entry *entry,
3376 void *context, int vl, int mode, u64 data)
3377{
3378 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3379
3380 return dd->send_egress_err_status_cnt[40];
3381}
3382
3383static u64 access_tx_launch_fifo7_unc_or_parity_err_cnt(
3384 const struct cntr_entry *entry,
3385 void *context, int vl, int mode, u64 data)
3386{
3387 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3388
3389 return dd->send_egress_err_status_cnt[39];
3390}
3391
3392static u64 access_tx_launch_fifo6_unc_or_parity_err_cnt(
3393 const struct cntr_entry *entry,
3394 void *context, int vl, int mode, u64 data)
3395{
3396 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3397
3398 return dd->send_egress_err_status_cnt[38];
3399}
3400
3401static u64 access_tx_launch_fifo5_unc_or_parity_err_cnt(
3402 const struct cntr_entry *entry,
3403 void *context, int vl, int mode, u64 data)
3404{
3405 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3406
3407 return dd->send_egress_err_status_cnt[37];
3408}
3409
3410static u64 access_tx_launch_fifo4_unc_or_parity_err_cnt(
3411 const struct cntr_entry *entry,
3412 void *context, int vl, int mode, u64 data)
3413{
3414 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3415
3416 return dd->send_egress_err_status_cnt[36];
3417}
3418
3419static u64 access_tx_launch_fifo3_unc_or_parity_err_cnt(
3420 const struct cntr_entry *entry,
3421 void *context, int vl, int mode, u64 data)
3422{
3423 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3424
3425 return dd->send_egress_err_status_cnt[35];
3426}
3427
3428static u64 access_tx_launch_fifo2_unc_or_parity_err_cnt(
3429 const struct cntr_entry *entry,
3430 void *context, int vl, int mode, u64 data)
3431{
3432 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3433
3434 return dd->send_egress_err_status_cnt[34];
3435}
3436
3437static u64 access_tx_launch_fifo1_unc_or_parity_err_cnt(
3438 const struct cntr_entry *entry,
3439 void *context, int vl, int mode, u64 data)
3440{
3441 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3442
3443 return dd->send_egress_err_status_cnt[33];
3444}
3445
3446static u64 access_tx_launch_fifo0_unc_or_parity_err_cnt(
3447 const struct cntr_entry *entry,
3448 void *context, int vl, int mode, u64 data)
3449{
3450 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3451
3452 return dd->send_egress_err_status_cnt[32];
3453}
3454
3455static u64 access_tx_sdma15_disallowed_packet_err_cnt(
3456 const struct cntr_entry *entry,
3457 void *context, int vl, int mode, u64 data)
3458{
3459 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3460
3461 return dd->send_egress_err_status_cnt[31];
3462}
3463
3464static u64 access_tx_sdma14_disallowed_packet_err_cnt(
3465 const struct cntr_entry *entry,
3466 void *context, int vl, int mode, u64 data)
3467{
3468 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3469
3470 return dd->send_egress_err_status_cnt[30];
3471}
3472
3473static u64 access_tx_sdma13_disallowed_packet_err_cnt(
3474 const struct cntr_entry *entry,
3475 void *context, int vl, int mode, u64 data)
3476{
3477 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3478
3479 return dd->send_egress_err_status_cnt[29];
3480}
3481
3482static u64 access_tx_sdma12_disallowed_packet_err_cnt(
3483 const struct cntr_entry *entry,
3484 void *context, int vl, int mode, u64 data)
3485{
3486 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3487
3488 return dd->send_egress_err_status_cnt[28];
3489}
3490
3491static u64 access_tx_sdma11_disallowed_packet_err_cnt(
3492 const struct cntr_entry *entry,
3493 void *context, int vl, int mode, u64 data)
3494{
3495 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3496
3497 return dd->send_egress_err_status_cnt[27];
3498}
3499
3500static u64 access_tx_sdma10_disallowed_packet_err_cnt(
3501 const struct cntr_entry *entry,
3502 void *context, int vl, int mode, u64 data)
3503{
3504 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3505
3506 return dd->send_egress_err_status_cnt[26];
3507}
3508
3509static u64 access_tx_sdma9_disallowed_packet_err_cnt(
3510 const struct cntr_entry *entry,
3511 void *context, int vl, int mode, u64 data)
3512{
3513 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3514
3515 return dd->send_egress_err_status_cnt[25];
3516}
3517
3518static u64 access_tx_sdma8_disallowed_packet_err_cnt(
3519 const struct cntr_entry *entry,
3520 void *context, int vl, int mode, u64 data)
3521{
3522 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3523
3524 return dd->send_egress_err_status_cnt[24];
3525}
3526
3527static u64 access_tx_sdma7_disallowed_packet_err_cnt(
3528 const struct cntr_entry *entry,
3529 void *context, int vl, int mode, u64 data)
3530{
3531 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3532
3533 return dd->send_egress_err_status_cnt[23];
3534}
3535
3536static u64 access_tx_sdma6_disallowed_packet_err_cnt(
3537 const struct cntr_entry *entry,
3538 void *context, int vl, int mode, u64 data)
3539{
3540 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3541
3542 return dd->send_egress_err_status_cnt[22];
3543}
3544
3545static u64 access_tx_sdma5_disallowed_packet_err_cnt(
3546 const struct cntr_entry *entry,
3547 void *context, int vl, int mode, u64 data)
3548{
3549 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3550
3551 return dd->send_egress_err_status_cnt[21];
3552}
3553
3554static u64 access_tx_sdma4_disallowed_packet_err_cnt(
3555 const struct cntr_entry *entry,
3556 void *context, int vl, int mode, u64 data)
3557{
3558 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3559
3560 return dd->send_egress_err_status_cnt[20];
3561}
3562
3563static u64 access_tx_sdma3_disallowed_packet_err_cnt(
3564 const struct cntr_entry *entry,
3565 void *context, int vl, int mode, u64 data)
3566{
3567 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3568
3569 return dd->send_egress_err_status_cnt[19];
3570}
3571
3572static u64 access_tx_sdma2_disallowed_packet_err_cnt(
3573 const struct cntr_entry *entry,
3574 void *context, int vl, int mode, u64 data)
3575{
3576 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3577
3578 return dd->send_egress_err_status_cnt[18];
3579}
3580
3581static u64 access_tx_sdma1_disallowed_packet_err_cnt(
3582 const struct cntr_entry *entry,
3583 void *context, int vl, int mode, u64 data)
3584{
3585 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3586
3587 return dd->send_egress_err_status_cnt[17];
3588}
3589
3590static u64 access_tx_sdma0_disallowed_packet_err_cnt(
3591 const struct cntr_entry *entry,
3592 void *context, int vl, int mode, u64 data)
3593{
3594 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3595
3596 return dd->send_egress_err_status_cnt[16];
3597}
3598
3599static u64 access_tx_config_parity_err_cnt(const struct cntr_entry *entry,
3600 void *context, int vl, int mode,
3601 u64 data)
3602{
3603 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3604
3605 return dd->send_egress_err_status_cnt[15];
3606}
3607
3608static u64 access_tx_sbrd_ctl_csr_parity_err_cnt(const struct cntr_entry *entry,
3609 void *context, int vl,
3610 int mode, u64 data)
3611{
3612 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3613
3614 return dd->send_egress_err_status_cnt[14];
3615}
3616
3617static u64 access_tx_launch_csr_parity_err_cnt(const struct cntr_entry *entry,
3618 void *context, int vl, int mode,
3619 u64 data)
3620{
3621 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3622
3623 return dd->send_egress_err_status_cnt[13];
3624}
3625
3626static u64 access_tx_illegal_vl_err_cnt(const struct cntr_entry *entry,
3627 void *context, int vl, int mode,
3628 u64 data)
3629{
3630 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3631
3632 return dd->send_egress_err_status_cnt[12];
3633}
3634
3635static u64 access_tx_sbrd_ctl_state_machine_parity_err_cnt(
3636 const struct cntr_entry *entry,
3637 void *context, int vl, int mode, u64 data)
3638{
3639 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3640
3641 return dd->send_egress_err_status_cnt[11];
3642}
3643
3644static u64 access_egress_reserved_10_err_cnt(const struct cntr_entry *entry,
3645 void *context, int vl, int mode,
3646 u64 data)
3647{
3648 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3649
3650 return dd->send_egress_err_status_cnt[10];
3651}
3652
3653static u64 access_egress_reserved_9_err_cnt(const struct cntr_entry *entry,
3654 void *context, int vl, int mode,
3655 u64 data)
3656{
3657 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3658
3659 return dd->send_egress_err_status_cnt[9];
3660}
3661
3662static u64 access_tx_sdma_launch_intf_parity_err_cnt(
3663 const struct cntr_entry *entry,
3664 void *context, int vl, int mode, u64 data)
3665{
3666 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3667
3668 return dd->send_egress_err_status_cnt[8];
3669}
3670
3671static u64 access_tx_pio_launch_intf_parity_err_cnt(
3672 const struct cntr_entry *entry,
3673 void *context, int vl, int mode, u64 data)
3674{
3675 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3676
3677 return dd->send_egress_err_status_cnt[7];
3678}
3679
3680static u64 access_egress_reserved_6_err_cnt(const struct cntr_entry *entry,
3681 void *context, int vl, int mode,
3682 u64 data)
3683{
3684 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3685
3686 return dd->send_egress_err_status_cnt[6];
3687}
3688
3689static u64 access_tx_incorrect_link_state_err_cnt(
3690 const struct cntr_entry *entry,
3691 void *context, int vl, int mode, u64 data)
3692{
3693 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3694
3695 return dd->send_egress_err_status_cnt[5];
3696}
3697
3698static u64 access_tx_linkdown_err_cnt(const struct cntr_entry *entry,
3699 void *context, int vl, int mode,
3700 u64 data)
3701{
3702 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3703
3704 return dd->send_egress_err_status_cnt[4];
3705}
3706
3707static u64 access_tx_egress_fifi_underrun_or_parity_err_cnt(
3708 const struct cntr_entry *entry,
3709 void *context, int vl, int mode, u64 data)
3710{
3711 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3712
3713 return dd->send_egress_err_status_cnt[3];
3714}
3715
3716static u64 access_egress_reserved_2_err_cnt(const struct cntr_entry *entry,
3717 void *context, int vl, int mode,
3718 u64 data)
3719{
3720 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3721
3722 return dd->send_egress_err_status_cnt[2];
3723}
3724
3725static u64 access_tx_pkt_integrity_mem_unc_err_cnt(
3726 const struct cntr_entry *entry,
3727 void *context, int vl, int mode, u64 data)
3728{
3729 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3730
3731 return dd->send_egress_err_status_cnt[1];
3732}
3733
3734static u64 access_tx_pkt_integrity_mem_cor_err_cnt(
3735 const struct cntr_entry *entry,
3736 void *context, int vl, int mode, u64 data)
3737{
3738 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3739
3740 return dd->send_egress_err_status_cnt[0];
3741}
3742
3743/*
3744 * Software counters corresponding to each of the
3745 * error status bits within SendErrStatus
3746 */
3747static u64 access_send_csr_write_bad_addr_err_cnt(
3748 const struct cntr_entry *entry,
3749 void *context, int vl, int mode, u64 data)
3750{
3751 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3752
3753 return dd->send_err_status_cnt[2];
3754}
3755
3756static u64 access_send_csr_read_bad_addr_err_cnt(const struct cntr_entry *entry,
3757 void *context, int vl,
3758 int mode, u64 data)
3759{
3760 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3761
3762 return dd->send_err_status_cnt[1];
3763}
3764
3765static u64 access_send_csr_parity_cnt(const struct cntr_entry *entry,
3766 void *context, int vl, int mode,
3767 u64 data)
3768{
3769 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3770
3771 return dd->send_err_status_cnt[0];
3772}
3773
3774/*
3775 * Software counters corresponding to each of the
3776 * error status bits within SendCtxtErrStatus
3777 */
3778static u64 access_pio_write_out_of_bounds_err_cnt(
3779 const struct cntr_entry *entry,
3780 void *context, int vl, int mode, u64 data)
3781{
3782 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3783
3784 return dd->sw_ctxt_err_status_cnt[4];
3785}
3786
3787static u64 access_pio_write_overflow_err_cnt(const struct cntr_entry *entry,
3788 void *context, int vl, int mode,
3789 u64 data)
3790{
3791 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3792
3793 return dd->sw_ctxt_err_status_cnt[3];
3794}
3795
3796static u64 access_pio_write_crosses_boundary_err_cnt(
3797 const struct cntr_entry *entry,
3798 void *context, int vl, int mode, u64 data)
3799{
3800 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3801
3802 return dd->sw_ctxt_err_status_cnt[2];
3803}
3804
3805static u64 access_pio_disallowed_packet_err_cnt(const struct cntr_entry *entry,
3806 void *context, int vl,
3807 int mode, u64 data)
3808{
3809 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3810
3811 return dd->sw_ctxt_err_status_cnt[1];
3812}
3813
3814static u64 access_pio_inconsistent_sop_err_cnt(const struct cntr_entry *entry,
3815 void *context, int vl, int mode,
3816 u64 data)
3817{
3818 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3819
3820 return dd->sw_ctxt_err_status_cnt[0];
3821}
3822
3823/*
3824 * Software counters corresponding to each of the
3825 * error status bits within SendDmaEngErrStatus
3826 */
3827static u64 access_sdma_header_request_fifo_cor_err_cnt(
3828 const struct cntr_entry *entry,
3829 void *context, int vl, int mode, u64 data)
3830{
3831 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3832
3833 return dd->sw_send_dma_eng_err_status_cnt[23];
3834}
3835
3836static u64 access_sdma_header_storage_cor_err_cnt(
3837 const struct cntr_entry *entry,
3838 void *context, int vl, int mode, u64 data)
3839{
3840 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3841
3842 return dd->sw_send_dma_eng_err_status_cnt[22];
3843}
3844
3845static u64 access_sdma_packet_tracking_cor_err_cnt(
3846 const struct cntr_entry *entry,
3847 void *context, int vl, int mode, u64 data)
3848{
3849 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3850
3851 return dd->sw_send_dma_eng_err_status_cnt[21];
3852}
3853
3854static u64 access_sdma_assembly_cor_err_cnt(const struct cntr_entry *entry,
3855 void *context, int vl, int mode,
3856 u64 data)
3857{
3858 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3859
3860 return dd->sw_send_dma_eng_err_status_cnt[20];
3861}
3862
3863static u64 access_sdma_desc_table_cor_err_cnt(const struct cntr_entry *entry,
3864 void *context, int vl, int mode,
3865 u64 data)
3866{
3867 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3868
3869 return dd->sw_send_dma_eng_err_status_cnt[19];
3870}
3871
3872static u64 access_sdma_header_request_fifo_unc_err_cnt(
3873 const struct cntr_entry *entry,
3874 void *context, int vl, int mode, u64 data)
3875{
3876 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3877
3878 return dd->sw_send_dma_eng_err_status_cnt[18];
3879}
3880
3881static u64 access_sdma_header_storage_unc_err_cnt(
3882 const struct cntr_entry *entry,
3883 void *context, int vl, int mode, u64 data)
3884{
3885 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3886
3887 return dd->sw_send_dma_eng_err_status_cnt[17];
3888}
3889
3890static u64 access_sdma_packet_tracking_unc_err_cnt(
3891 const struct cntr_entry *entry,
3892 void *context, int vl, int mode, u64 data)
3893{
3894 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3895
3896 return dd->sw_send_dma_eng_err_status_cnt[16];
3897}
3898
3899static u64 access_sdma_assembly_unc_err_cnt(const struct cntr_entry *entry,
3900 void *context, int vl, int mode,
3901 u64 data)
3902{
3903 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3904
3905 return dd->sw_send_dma_eng_err_status_cnt[15];
3906}
3907
3908static u64 access_sdma_desc_table_unc_err_cnt(const struct cntr_entry *entry,
3909 void *context, int vl, int mode,
3910 u64 data)
3911{
3912 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3913
3914 return dd->sw_send_dma_eng_err_status_cnt[14];
3915}
3916
3917static u64 access_sdma_timeout_err_cnt(const struct cntr_entry *entry,
3918 void *context, int vl, int mode,
3919 u64 data)
3920{
3921 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3922
3923 return dd->sw_send_dma_eng_err_status_cnt[13];
3924}
3925
3926static u64 access_sdma_header_length_err_cnt(const struct cntr_entry *entry,
3927 void *context, int vl, int mode,
3928 u64 data)
3929{
3930 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3931
3932 return dd->sw_send_dma_eng_err_status_cnt[12];
3933}
3934
3935static u64 access_sdma_header_address_err_cnt(const struct cntr_entry *entry,
3936 void *context, int vl, int mode,
3937 u64 data)
3938{
3939 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3940
3941 return dd->sw_send_dma_eng_err_status_cnt[11];
3942}
3943
3944static u64 access_sdma_header_select_err_cnt(const struct cntr_entry *entry,
3945 void *context, int vl, int mode,
3946 u64 data)
3947{
3948 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3949
3950 return dd->sw_send_dma_eng_err_status_cnt[10];
3951}
3952
3953static u64 access_sdma_reserved_9_err_cnt(const struct cntr_entry *entry,
3954 void *context, int vl, int mode,
3955 u64 data)
3956{
3957 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3958
3959 return dd->sw_send_dma_eng_err_status_cnt[9];
3960}
3961
3962static u64 access_sdma_packet_desc_overflow_err_cnt(
3963 const struct cntr_entry *entry,
3964 void *context, int vl, int mode, u64 data)
3965{
3966 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3967
3968 return dd->sw_send_dma_eng_err_status_cnt[8];
3969}
3970
3971static u64 access_sdma_length_mismatch_err_cnt(const struct cntr_entry *entry,
3972 void *context, int vl,
3973 int mode, u64 data)
3974{
3975 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3976
3977 return dd->sw_send_dma_eng_err_status_cnt[7];
3978}
3979
3980static u64 access_sdma_halt_err_cnt(const struct cntr_entry *entry,
3981 void *context, int vl, int mode, u64 data)
3982{
3983 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3984
3985 return dd->sw_send_dma_eng_err_status_cnt[6];
3986}
3987
3988static u64 access_sdma_mem_read_err_cnt(const struct cntr_entry *entry,
3989 void *context, int vl, int mode,
3990 u64 data)
3991{
3992 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
3993
3994 return dd->sw_send_dma_eng_err_status_cnt[5];
3995}
3996
3997static u64 access_sdma_first_desc_err_cnt(const struct cntr_entry *entry,
3998 void *context, int vl, int mode,
3999 u64 data)
4000{
4001 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4002
4003 return dd->sw_send_dma_eng_err_status_cnt[4];
4004}
4005
4006static u64 access_sdma_tail_out_of_bounds_err_cnt(
4007 const struct cntr_entry *entry,
4008 void *context, int vl, int mode, u64 data)
4009{
4010 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4011
4012 return dd->sw_send_dma_eng_err_status_cnt[3];
4013}
4014
4015static u64 access_sdma_too_long_err_cnt(const struct cntr_entry *entry,
4016 void *context, int vl, int mode,
4017 u64 data)
4018{
4019 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4020
4021 return dd->sw_send_dma_eng_err_status_cnt[2];
4022}
4023
4024static u64 access_sdma_gen_mismatch_err_cnt(const struct cntr_entry *entry,
4025 void *context, int vl, int mode,
4026 u64 data)
4027{
4028 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4029
4030 return dd->sw_send_dma_eng_err_status_cnt[1];
4031}
4032
4033static u64 access_sdma_wrong_dw_err_cnt(const struct cntr_entry *entry,
4034 void *context, int vl, int mode,
4035 u64 data)
4036{
4037 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4038
4039 return dd->sw_send_dma_eng_err_status_cnt[0];
4040}
4041
Jakub Pawlak2b719042016-07-01 16:01:22 -07004042static u64 access_dc_rcv_err_cnt(const struct cntr_entry *entry,
4043 void *context, int vl, int mode,
4044 u64 data)
4045{
4046 struct hfi1_devdata *dd = (struct hfi1_devdata *)context;
4047
4048 u64 val = 0;
4049 u64 csr = entry->csr;
4050
4051 val = read_write_csr(dd, csr, mode, data);
4052 if (mode == CNTR_MODE_R) {
4053 val = val > CNTR_MAX - dd->sw_rcv_bypass_packet_errors ?
4054 CNTR_MAX : val + dd->sw_rcv_bypass_packet_errors;
4055 } else if (mode == CNTR_MODE_W) {
4056 dd->sw_rcv_bypass_packet_errors = 0;
4057 } else {
4058 dd_dev_err(dd, "Invalid cntr register access mode");
4059 return 0;
4060 }
4061 return val;
4062}
4063
Mike Marciniszyn77241052015-07-30 15:17:43 -04004064#define def_access_sw_cpu(cntr) \
4065static u64 access_sw_cpu_##cntr(const struct cntr_entry *entry, \
4066 void *context, int vl, int mode, u64 data) \
4067{ \
4068 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004069 return read_write_cpu(ppd->dd, &ppd->ibport_data.rvp.z_ ##cntr, \
4070 ppd->ibport_data.rvp.cntr, vl, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004071 mode, data); \
4072}
4073
4074def_access_sw_cpu(rc_acks);
4075def_access_sw_cpu(rc_qacks);
4076def_access_sw_cpu(rc_delayed_comp);
4077
4078#define def_access_ibp_counter(cntr) \
4079static u64 access_ibp_##cntr(const struct cntr_entry *entry, \
4080 void *context, int vl, int mode, u64 data) \
4081{ \
4082 struct hfi1_pportdata *ppd = (struct hfi1_pportdata *)context; \
4083 \
4084 if (vl != CNTR_INVALID_VL) \
4085 return 0; \
4086 \
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08004087 return read_write_sw(ppd->dd, &ppd->ibport_data.rvp.n_ ##cntr, \
Mike Marciniszyn77241052015-07-30 15:17:43 -04004088 mode, data); \
4089}
4090
4091def_access_ibp_counter(loop_pkts);
4092def_access_ibp_counter(rc_resends);
4093def_access_ibp_counter(rnr_naks);
4094def_access_ibp_counter(other_naks);
4095def_access_ibp_counter(rc_timeouts);
4096def_access_ibp_counter(pkt_drops);
4097def_access_ibp_counter(dmawait);
4098def_access_ibp_counter(rc_seqnak);
4099def_access_ibp_counter(rc_dupreq);
4100def_access_ibp_counter(rdma_seq);
4101def_access_ibp_counter(unaligned);
4102def_access_ibp_counter(seq_naks);
4103
4104static struct cntr_entry dev_cntrs[DEV_CNTR_LAST] = {
4105[C_RCV_OVF] = RXE32_DEV_CNTR_ELEM(RcvOverflow, RCV_BUF_OVFL_CNT, CNTR_SYNTH),
4106[C_RX_TID_FULL] = RXE32_DEV_CNTR_ELEM(RxTIDFullEr, RCV_TID_FULL_ERR_CNT,
4107 CNTR_NORMAL),
4108[C_RX_TID_INVALID] = RXE32_DEV_CNTR_ELEM(RxTIDInvalid, RCV_TID_VALID_ERR_CNT,
4109 CNTR_NORMAL),
4110[C_RX_TID_FLGMS] = RXE32_DEV_CNTR_ELEM(RxTidFLGMs,
4111 RCV_TID_FLOW_GEN_MISMATCH_CNT,
4112 CNTR_NORMAL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004113[C_RX_CTX_EGRS] = RXE32_DEV_CNTR_ELEM(RxCtxEgrS, RCV_CONTEXT_EGR_STALL,
4114 CNTR_NORMAL),
4115[C_RCV_TID_FLSMS] = RXE32_DEV_CNTR_ELEM(RxTidFLSMs,
4116 RCV_TID_FLOW_SEQ_MISMATCH_CNT, CNTR_NORMAL),
4117[C_CCE_PCI_CR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciCrSt,
4118 CCE_PCIE_POSTED_CRDT_STALL_CNT, CNTR_NORMAL),
4119[C_CCE_PCI_TR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePciTrSt, CCE_PCIE_TRGT_STALL_CNT,
4120 CNTR_NORMAL),
4121[C_CCE_PIO_WR_ST] = CCE_PERF_DEV_CNTR_ELEM(CcePioWrSt, CCE_PIO_WR_STALL_CNT,
4122 CNTR_NORMAL),
4123[C_CCE_ERR_INT] = CCE_INT_DEV_CNTR_ELEM(CceErrInt, CCE_ERR_INT_CNT,
4124 CNTR_NORMAL),
4125[C_CCE_SDMA_INT] = CCE_INT_DEV_CNTR_ELEM(CceSdmaInt, CCE_SDMA_INT_CNT,
4126 CNTR_NORMAL),
4127[C_CCE_MISC_INT] = CCE_INT_DEV_CNTR_ELEM(CceMiscInt, CCE_MISC_INT_CNT,
4128 CNTR_NORMAL),
4129[C_CCE_RCV_AV_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvAvInt, CCE_RCV_AVAIL_INT_CNT,
4130 CNTR_NORMAL),
4131[C_CCE_RCV_URG_INT] = CCE_INT_DEV_CNTR_ELEM(CceRcvUrgInt,
4132 CCE_RCV_URGENT_INT_CNT, CNTR_NORMAL),
4133[C_CCE_SEND_CR_INT] = CCE_INT_DEV_CNTR_ELEM(CceSndCrInt,
4134 CCE_SEND_CREDIT_INT_CNT, CNTR_NORMAL),
4135[C_DC_UNC_ERR] = DC_PERF_CNTR(DcUnctblErr, DCC_ERR_UNCORRECTABLE_CNT,
4136 CNTR_SYNTH),
Jakub Pawlak2b719042016-07-01 16:01:22 -07004137[C_DC_RCV_ERR] = CNTR_ELEM("DcRecvErr", DCC_ERR_PORTRCV_ERR_CNT, 0, CNTR_SYNTH,
4138 access_dc_rcv_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004139[C_DC_FM_CFG_ERR] = DC_PERF_CNTR(DcFmCfgErr, DCC_ERR_FMCONFIG_ERR_CNT,
4140 CNTR_SYNTH),
4141[C_DC_RMT_PHY_ERR] = DC_PERF_CNTR(DcRmtPhyErr, DCC_ERR_RCVREMOTE_PHY_ERR_CNT,
4142 CNTR_SYNTH),
4143[C_DC_DROPPED_PKT] = DC_PERF_CNTR(DcDroppedPkt, DCC_ERR_DROPPED_PKT_CNT,
4144 CNTR_SYNTH),
4145[C_DC_MC_XMIT_PKTS] = DC_PERF_CNTR(DcMcXmitPkts,
4146 DCC_PRF_PORT_XMIT_MULTICAST_CNT, CNTR_SYNTH),
4147[C_DC_MC_RCV_PKTS] = DC_PERF_CNTR(DcMcRcvPkts,
4148 DCC_PRF_PORT_RCV_MULTICAST_PKT_CNT,
4149 CNTR_SYNTH),
4150[C_DC_XMIT_CERR] = DC_PERF_CNTR(DcXmitCorr,
4151 DCC_PRF_PORT_XMIT_CORRECTABLE_CNT, CNTR_SYNTH),
4152[C_DC_RCV_CERR] = DC_PERF_CNTR(DcRcvCorrCnt, DCC_PRF_PORT_RCV_CORRECTABLE_CNT,
4153 CNTR_SYNTH),
4154[C_DC_RCV_FCC] = DC_PERF_CNTR(DcRxFCntl, DCC_PRF_RX_FLOW_CRTL_CNT,
4155 CNTR_SYNTH),
4156[C_DC_XMIT_FCC] = DC_PERF_CNTR(DcXmitFCntl, DCC_PRF_TX_FLOW_CRTL_CNT,
4157 CNTR_SYNTH),
4158[C_DC_XMIT_FLITS] = DC_PERF_CNTR(DcXmitFlits, DCC_PRF_PORT_XMIT_DATA_CNT,
4159 CNTR_SYNTH),
4160[C_DC_RCV_FLITS] = DC_PERF_CNTR(DcRcvFlits, DCC_PRF_PORT_RCV_DATA_CNT,
4161 CNTR_SYNTH),
4162[C_DC_XMIT_PKTS] = DC_PERF_CNTR(DcXmitPkts, DCC_PRF_PORT_XMIT_PKTS_CNT,
4163 CNTR_SYNTH),
4164[C_DC_RCV_PKTS] = DC_PERF_CNTR(DcRcvPkts, DCC_PRF_PORT_RCV_PKTS_CNT,
4165 CNTR_SYNTH),
4166[C_DC_RX_FLIT_VL] = DC_PERF_CNTR(DcRxFlitVl, DCC_PRF_PORT_VL_RCV_DATA_CNT,
4167 CNTR_SYNTH | CNTR_VL),
4168[C_DC_RX_PKT_VL] = DC_PERF_CNTR(DcRxPktVl, DCC_PRF_PORT_VL_RCV_PKTS_CNT,
4169 CNTR_SYNTH | CNTR_VL),
4170[C_DC_RCV_FCN] = DC_PERF_CNTR(DcRcvFcn, DCC_PRF_PORT_RCV_FECN_CNT, CNTR_SYNTH),
4171[C_DC_RCV_FCN_VL] = DC_PERF_CNTR(DcRcvFcnVl, DCC_PRF_PORT_VL_RCV_FECN_CNT,
4172 CNTR_SYNTH | CNTR_VL),
4173[C_DC_RCV_BCN] = DC_PERF_CNTR(DcRcvBcn, DCC_PRF_PORT_RCV_BECN_CNT, CNTR_SYNTH),
4174[C_DC_RCV_BCN_VL] = DC_PERF_CNTR(DcRcvBcnVl, DCC_PRF_PORT_VL_RCV_BECN_CNT,
4175 CNTR_SYNTH | CNTR_VL),
4176[C_DC_RCV_BBL] = DC_PERF_CNTR(DcRcvBbl, DCC_PRF_PORT_RCV_BUBBLE_CNT,
4177 CNTR_SYNTH),
4178[C_DC_RCV_BBL_VL] = DC_PERF_CNTR(DcRcvBblVl, DCC_PRF_PORT_VL_RCV_BUBBLE_CNT,
4179 CNTR_SYNTH | CNTR_VL),
4180[C_DC_MARK_FECN] = DC_PERF_CNTR(DcMarkFcn, DCC_PRF_PORT_MARK_FECN_CNT,
4181 CNTR_SYNTH),
4182[C_DC_MARK_FECN_VL] = DC_PERF_CNTR(DcMarkFcnVl, DCC_PRF_PORT_VL_MARK_FECN_CNT,
4183 CNTR_SYNTH | CNTR_VL),
4184[C_DC_TOTAL_CRC] =
4185 DC_PERF_CNTR_LCB(DcTotCrc, DC_LCB_ERR_INFO_TOTAL_CRC_ERR,
4186 CNTR_SYNTH),
4187[C_DC_CRC_LN0] = DC_PERF_CNTR_LCB(DcCrcLn0, DC_LCB_ERR_INFO_CRC_ERR_LN0,
4188 CNTR_SYNTH),
4189[C_DC_CRC_LN1] = DC_PERF_CNTR_LCB(DcCrcLn1, DC_LCB_ERR_INFO_CRC_ERR_LN1,
4190 CNTR_SYNTH),
4191[C_DC_CRC_LN2] = DC_PERF_CNTR_LCB(DcCrcLn2, DC_LCB_ERR_INFO_CRC_ERR_LN2,
4192 CNTR_SYNTH),
4193[C_DC_CRC_LN3] = DC_PERF_CNTR_LCB(DcCrcLn3, DC_LCB_ERR_INFO_CRC_ERR_LN3,
4194 CNTR_SYNTH),
4195[C_DC_CRC_MULT_LN] =
4196 DC_PERF_CNTR_LCB(DcMultLn, DC_LCB_ERR_INFO_CRC_ERR_MULTI_LN,
4197 CNTR_SYNTH),
4198[C_DC_TX_REPLAY] = DC_PERF_CNTR_LCB(DcTxReplay, DC_LCB_ERR_INFO_TX_REPLAY_CNT,
4199 CNTR_SYNTH),
4200[C_DC_RX_REPLAY] = DC_PERF_CNTR_LCB(DcRxReplay, DC_LCB_ERR_INFO_RX_REPLAY_CNT,
4201 CNTR_SYNTH),
4202[C_DC_SEQ_CRC_CNT] =
4203 DC_PERF_CNTR_LCB(DcLinkSeqCrc, DC_LCB_ERR_INFO_SEQ_CRC_CNT,
4204 CNTR_SYNTH),
4205[C_DC_ESC0_ONLY_CNT] =
4206 DC_PERF_CNTR_LCB(DcEsc0, DC_LCB_ERR_INFO_ESCAPE_0_ONLY_CNT,
4207 CNTR_SYNTH),
4208[C_DC_ESC0_PLUS1_CNT] =
4209 DC_PERF_CNTR_LCB(DcEsc1, DC_LCB_ERR_INFO_ESCAPE_0_PLUS1_CNT,
4210 CNTR_SYNTH),
4211[C_DC_ESC0_PLUS2_CNT] =
4212 DC_PERF_CNTR_LCB(DcEsc0Plus2, DC_LCB_ERR_INFO_ESCAPE_0_PLUS2_CNT,
4213 CNTR_SYNTH),
4214[C_DC_REINIT_FROM_PEER_CNT] =
4215 DC_PERF_CNTR_LCB(DcReinitPeer, DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT,
4216 CNTR_SYNTH),
4217[C_DC_SBE_CNT] = DC_PERF_CNTR_LCB(DcSbe, DC_LCB_ERR_INFO_SBE_CNT,
4218 CNTR_SYNTH),
4219[C_DC_MISC_FLG_CNT] =
4220 DC_PERF_CNTR_LCB(DcMiscFlg, DC_LCB_ERR_INFO_MISC_FLG_CNT,
4221 CNTR_SYNTH),
4222[C_DC_PRF_GOOD_LTP_CNT] =
4223 DC_PERF_CNTR_LCB(DcGoodLTP, DC_LCB_PRF_GOOD_LTP_CNT, CNTR_SYNTH),
4224[C_DC_PRF_ACCEPTED_LTP_CNT] =
4225 DC_PERF_CNTR_LCB(DcAccLTP, DC_LCB_PRF_ACCEPTED_LTP_CNT,
4226 CNTR_SYNTH),
4227[C_DC_PRF_RX_FLIT_CNT] =
4228 DC_PERF_CNTR_LCB(DcPrfRxFlit, DC_LCB_PRF_RX_FLIT_CNT, CNTR_SYNTH),
4229[C_DC_PRF_TX_FLIT_CNT] =
4230 DC_PERF_CNTR_LCB(DcPrfTxFlit, DC_LCB_PRF_TX_FLIT_CNT, CNTR_SYNTH),
4231[C_DC_PRF_CLK_CNTR] =
4232 DC_PERF_CNTR_LCB(DcPrfClk, DC_LCB_PRF_CLK_CNTR, CNTR_SYNTH),
4233[C_DC_PG_DBG_FLIT_CRDTS_CNT] =
4234 DC_PERF_CNTR_LCB(DcFltCrdts, DC_LCB_PG_DBG_FLIT_CRDTS_CNT, CNTR_SYNTH),
4235[C_DC_PG_STS_PAUSE_COMPLETE_CNT] =
4236 DC_PERF_CNTR_LCB(DcPauseComp, DC_LCB_PG_STS_PAUSE_COMPLETE_CNT,
4237 CNTR_SYNTH),
4238[C_DC_PG_STS_TX_SBE_CNT] =
4239 DC_PERF_CNTR_LCB(DcStsTxSbe, DC_LCB_PG_STS_TX_SBE_CNT, CNTR_SYNTH),
4240[C_DC_PG_STS_TX_MBE_CNT] =
4241 DC_PERF_CNTR_LCB(DcStsTxMbe, DC_LCB_PG_STS_TX_MBE_CNT,
4242 CNTR_SYNTH),
4243[C_SW_CPU_INTR] = CNTR_ELEM("Intr", 0, 0, CNTR_NORMAL,
4244 access_sw_cpu_intr),
4245[C_SW_CPU_RCV_LIM] = CNTR_ELEM("RcvLimit", 0, 0, CNTR_NORMAL,
4246 access_sw_cpu_rcv_limit),
4247[C_SW_VTX_WAIT] = CNTR_ELEM("vTxWait", 0, 0, CNTR_NORMAL,
4248 access_sw_vtx_wait),
4249[C_SW_PIO_WAIT] = CNTR_ELEM("PioWait", 0, 0, CNTR_NORMAL,
4250 access_sw_pio_wait),
Mike Marciniszyn14553ca2016-02-14 12:45:36 -08004251[C_SW_PIO_DRAIN] = CNTR_ELEM("PioDrain", 0, 0, CNTR_NORMAL,
4252 access_sw_pio_drain),
Mike Marciniszyn77241052015-07-30 15:17:43 -04004253[C_SW_KMEM_WAIT] = CNTR_ELEM("KmemWait", 0, 0, CNTR_NORMAL,
4254 access_sw_kmem_wait),
Dean Luickb4219222015-10-26 10:28:35 -04004255[C_SW_SEND_SCHED] = CNTR_ELEM("SendSched", 0, 0, CNTR_NORMAL,
4256 access_sw_send_schedule),
Vennila Megavannana699c6c2016-01-11 18:30:56 -05004257[C_SDMA_DESC_FETCHED_CNT] = CNTR_ELEM("SDEDscFdCn",
4258 SEND_DMA_DESC_FETCHED_CNT, 0,
4259 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4260 dev_access_u32_csr),
4261[C_SDMA_INT_CNT] = CNTR_ELEM("SDMAInt", 0, 0,
4262 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4263 access_sde_int_cnt),
4264[C_SDMA_ERR_CNT] = CNTR_ELEM("SDMAErrCt", 0, 0,
4265 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4266 access_sde_err_cnt),
4267[C_SDMA_IDLE_INT_CNT] = CNTR_ELEM("SDMAIdInt", 0, 0,
4268 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4269 access_sde_idle_int_cnt),
4270[C_SDMA_PROGRESS_INT_CNT] = CNTR_ELEM("SDMAPrIntCn", 0, 0,
4271 CNTR_NORMAL | CNTR_32BIT | CNTR_SDMA,
4272 access_sde_progress_int_cnt),
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05004273/* MISC_ERR_STATUS */
4274[C_MISC_PLL_LOCK_FAIL_ERR] = CNTR_ELEM("MISC_PLL_LOCK_FAIL_ERR", 0, 0,
4275 CNTR_NORMAL,
4276 access_misc_pll_lock_fail_err_cnt),
4277[C_MISC_MBIST_FAIL_ERR] = CNTR_ELEM("MISC_MBIST_FAIL_ERR", 0, 0,
4278 CNTR_NORMAL,
4279 access_misc_mbist_fail_err_cnt),
4280[C_MISC_INVALID_EEP_CMD_ERR] = CNTR_ELEM("MISC_INVALID_EEP_CMD_ERR", 0, 0,
4281 CNTR_NORMAL,
4282 access_misc_invalid_eep_cmd_err_cnt),
4283[C_MISC_EFUSE_DONE_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_DONE_PARITY_ERR", 0, 0,
4284 CNTR_NORMAL,
4285 access_misc_efuse_done_parity_err_cnt),
4286[C_MISC_EFUSE_WRITE_ERR] = CNTR_ELEM("MISC_EFUSE_WRITE_ERR", 0, 0,
4287 CNTR_NORMAL,
4288 access_misc_efuse_write_err_cnt),
4289[C_MISC_EFUSE_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_EFUSE_READ_BAD_ADDR_ERR", 0,
4290 0, CNTR_NORMAL,
4291 access_misc_efuse_read_bad_addr_err_cnt),
4292[C_MISC_EFUSE_CSR_PARITY_ERR] = CNTR_ELEM("MISC_EFUSE_CSR_PARITY_ERR", 0, 0,
4293 CNTR_NORMAL,
4294 access_misc_efuse_csr_parity_err_cnt),
4295[C_MISC_FW_AUTH_FAILED_ERR] = CNTR_ELEM("MISC_FW_AUTH_FAILED_ERR", 0, 0,
4296 CNTR_NORMAL,
4297 access_misc_fw_auth_failed_err_cnt),
4298[C_MISC_KEY_MISMATCH_ERR] = CNTR_ELEM("MISC_KEY_MISMATCH_ERR", 0, 0,
4299 CNTR_NORMAL,
4300 access_misc_key_mismatch_err_cnt),
4301[C_MISC_SBUS_WRITE_FAILED_ERR] = CNTR_ELEM("MISC_SBUS_WRITE_FAILED_ERR", 0, 0,
4302 CNTR_NORMAL,
4303 access_misc_sbus_write_failed_err_cnt),
4304[C_MISC_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_WRITE_BAD_ADDR_ERR", 0, 0,
4305 CNTR_NORMAL,
4306 access_misc_csr_write_bad_addr_err_cnt),
4307[C_MISC_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("MISC_CSR_READ_BAD_ADDR_ERR", 0, 0,
4308 CNTR_NORMAL,
4309 access_misc_csr_read_bad_addr_err_cnt),
4310[C_MISC_CSR_PARITY_ERR] = CNTR_ELEM("MISC_CSR_PARITY_ERR", 0, 0,
4311 CNTR_NORMAL,
4312 access_misc_csr_parity_err_cnt),
4313/* CceErrStatus */
4314[C_CCE_ERR_STATUS_AGGREGATED_CNT] = CNTR_ELEM("CceErrStatusAggregatedCnt", 0, 0,
4315 CNTR_NORMAL,
4316 access_sw_cce_err_status_aggregated_cnt),
4317[C_CCE_MSIX_CSR_PARITY_ERR] = CNTR_ELEM("CceMsixCsrParityErr", 0, 0,
4318 CNTR_NORMAL,
4319 access_cce_msix_csr_parity_err_cnt),
4320[C_CCE_INT_MAP_UNC_ERR] = CNTR_ELEM("CceIntMapUncErr", 0, 0,
4321 CNTR_NORMAL,
4322 access_cce_int_map_unc_err_cnt),
4323[C_CCE_INT_MAP_COR_ERR] = CNTR_ELEM("CceIntMapCorErr", 0, 0,
4324 CNTR_NORMAL,
4325 access_cce_int_map_cor_err_cnt),
4326[C_CCE_MSIX_TABLE_UNC_ERR] = CNTR_ELEM("CceMsixTableUncErr", 0, 0,
4327 CNTR_NORMAL,
4328 access_cce_msix_table_unc_err_cnt),
4329[C_CCE_MSIX_TABLE_COR_ERR] = CNTR_ELEM("CceMsixTableCorErr", 0, 0,
4330 CNTR_NORMAL,
4331 access_cce_msix_table_cor_err_cnt),
4332[C_CCE_RXDMA_CONV_FIFO_PARITY_ERR] = CNTR_ELEM("CceRxdmaConvFifoParityErr", 0,
4333 0, CNTR_NORMAL,
4334 access_cce_rxdma_conv_fifo_parity_err_cnt),
4335[C_CCE_RCPL_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceRcplAsyncFifoParityErr", 0,
4336 0, CNTR_NORMAL,
4337 access_cce_rcpl_async_fifo_parity_err_cnt),
4338[C_CCE_SEG_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceSegWriteBadAddrErr", 0, 0,
4339 CNTR_NORMAL,
4340 access_cce_seg_write_bad_addr_err_cnt),
4341[C_CCE_SEG_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceSegReadBadAddrErr", 0, 0,
4342 CNTR_NORMAL,
4343 access_cce_seg_read_bad_addr_err_cnt),
4344[C_LA_TRIGGERED] = CNTR_ELEM("Cce LATriggered", 0, 0,
4345 CNTR_NORMAL,
4346 access_la_triggered_cnt),
4347[C_CCE_TRGT_CPL_TIMEOUT_ERR] = CNTR_ELEM("CceTrgtCplTimeoutErr", 0, 0,
4348 CNTR_NORMAL,
4349 access_cce_trgt_cpl_timeout_err_cnt),
4350[C_PCIC_RECEIVE_PARITY_ERR] = CNTR_ELEM("PcicReceiveParityErr", 0, 0,
4351 CNTR_NORMAL,
4352 access_pcic_receive_parity_err_cnt),
4353[C_PCIC_TRANSMIT_BACK_PARITY_ERR] = CNTR_ELEM("PcicTransmitBackParityErr", 0, 0,
4354 CNTR_NORMAL,
4355 access_pcic_transmit_back_parity_err_cnt),
4356[C_PCIC_TRANSMIT_FRONT_PARITY_ERR] = CNTR_ELEM("PcicTransmitFrontParityErr", 0,
4357 0, CNTR_NORMAL,
4358 access_pcic_transmit_front_parity_err_cnt),
4359[C_PCIC_CPL_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicCplDatQUncErr", 0, 0,
4360 CNTR_NORMAL,
4361 access_pcic_cpl_dat_q_unc_err_cnt),
4362[C_PCIC_CPL_HD_Q_UNC_ERR] = CNTR_ELEM("PcicCplHdQUncErr", 0, 0,
4363 CNTR_NORMAL,
4364 access_pcic_cpl_hd_q_unc_err_cnt),
4365[C_PCIC_POST_DAT_Q_UNC_ERR] = CNTR_ELEM("PcicPostDatQUncErr", 0, 0,
4366 CNTR_NORMAL,
4367 access_pcic_post_dat_q_unc_err_cnt),
4368[C_PCIC_POST_HD_Q_UNC_ERR] = CNTR_ELEM("PcicPostHdQUncErr", 0, 0,
4369 CNTR_NORMAL,
4370 access_pcic_post_hd_q_unc_err_cnt),
4371[C_PCIC_RETRY_SOT_MEM_UNC_ERR] = CNTR_ELEM("PcicRetrySotMemUncErr", 0, 0,
4372 CNTR_NORMAL,
4373 access_pcic_retry_sot_mem_unc_err_cnt),
4374[C_PCIC_RETRY_MEM_UNC_ERR] = CNTR_ELEM("PcicRetryMemUncErr", 0, 0,
4375 CNTR_NORMAL,
4376 access_pcic_retry_mem_unc_err),
4377[C_PCIC_N_POST_DAT_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostDatQParityErr", 0, 0,
4378 CNTR_NORMAL,
4379 access_pcic_n_post_dat_q_parity_err_cnt),
4380[C_PCIC_N_POST_H_Q_PARITY_ERR] = CNTR_ELEM("PcicNPostHQParityErr", 0, 0,
4381 CNTR_NORMAL,
4382 access_pcic_n_post_h_q_parity_err_cnt),
4383[C_PCIC_CPL_DAT_Q_COR_ERR] = CNTR_ELEM("PcicCplDatQCorErr", 0, 0,
4384 CNTR_NORMAL,
4385 access_pcic_cpl_dat_q_cor_err_cnt),
4386[C_PCIC_CPL_HD_Q_COR_ERR] = CNTR_ELEM("PcicCplHdQCorErr", 0, 0,
4387 CNTR_NORMAL,
4388 access_pcic_cpl_hd_q_cor_err_cnt),
4389[C_PCIC_POST_DAT_Q_COR_ERR] = CNTR_ELEM("PcicPostDatQCorErr", 0, 0,
4390 CNTR_NORMAL,
4391 access_pcic_post_dat_q_cor_err_cnt),
4392[C_PCIC_POST_HD_Q_COR_ERR] = CNTR_ELEM("PcicPostHdQCorErr", 0, 0,
4393 CNTR_NORMAL,
4394 access_pcic_post_hd_q_cor_err_cnt),
4395[C_PCIC_RETRY_SOT_MEM_COR_ERR] = CNTR_ELEM("PcicRetrySotMemCorErr", 0, 0,
4396 CNTR_NORMAL,
4397 access_pcic_retry_sot_mem_cor_err_cnt),
4398[C_PCIC_RETRY_MEM_COR_ERR] = CNTR_ELEM("PcicRetryMemCorErr", 0, 0,
4399 CNTR_NORMAL,
4400 access_pcic_retry_mem_cor_err_cnt),
4401[C_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERR] = CNTR_ELEM(
4402 "CceCli1AsyncFifoDbgParityError", 0, 0,
4403 CNTR_NORMAL,
4404 access_cce_cli1_async_fifo_dbg_parity_err_cnt),
4405[C_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERR] = CNTR_ELEM(
4406 "CceCli1AsyncFifoRxdmaParityError", 0, 0,
4407 CNTR_NORMAL,
4408 access_cce_cli1_async_fifo_rxdma_parity_err_cnt
4409 ),
4410[C_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR] = CNTR_ELEM(
4411 "CceCli1AsyncFifoSdmaHdParityErr", 0, 0,
4412 CNTR_NORMAL,
4413 access_cce_cli1_async_fifo_sdma_hd_parity_err_cnt),
4414[C_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR] = CNTR_ELEM(
4415 "CceCli1AsyncFifoPioCrdtParityErr", 0, 0,
4416 CNTR_NORMAL,
4417 access_cce_cl1_async_fifo_pio_crdt_parity_err_cnt),
4418[C_CCE_CLI2_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceCli2AsyncFifoParityErr", 0,
4419 0, CNTR_NORMAL,
4420 access_cce_cli2_async_fifo_parity_err_cnt),
4421[C_CCE_CSR_CFG_BUS_PARITY_ERR] = CNTR_ELEM("CceCsrCfgBusParityErr", 0, 0,
4422 CNTR_NORMAL,
4423 access_cce_csr_cfg_bus_parity_err_cnt),
4424[C_CCE_CLI0_ASYNC_FIFO_PARTIY_ERR] = CNTR_ELEM("CceCli0AsyncFifoParityErr", 0,
4425 0, CNTR_NORMAL,
4426 access_cce_cli0_async_fifo_parity_err_cnt),
4427[C_CCE_RSPD_DATA_PARITY_ERR] = CNTR_ELEM("CceRspdDataParityErr", 0, 0,
4428 CNTR_NORMAL,
4429 access_cce_rspd_data_parity_err_cnt),
4430[C_CCE_TRGT_ACCESS_ERR] = CNTR_ELEM("CceTrgtAccessErr", 0, 0,
4431 CNTR_NORMAL,
4432 access_cce_trgt_access_err_cnt),
4433[C_CCE_TRGT_ASYNC_FIFO_PARITY_ERR] = CNTR_ELEM("CceTrgtAsyncFifoParityErr", 0,
4434 0, CNTR_NORMAL,
4435 access_cce_trgt_async_fifo_parity_err_cnt),
4436[C_CCE_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrWriteBadAddrErr", 0, 0,
4437 CNTR_NORMAL,
4438 access_cce_csr_write_bad_addr_err_cnt),
4439[C_CCE_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("CceCsrReadBadAddrErr", 0, 0,
4440 CNTR_NORMAL,
4441 access_cce_csr_read_bad_addr_err_cnt),
4442[C_CCE_CSR_PARITY_ERR] = CNTR_ELEM("CceCsrParityErr", 0, 0,
4443 CNTR_NORMAL,
4444 access_ccs_csr_parity_err_cnt),
4445
4446/* RcvErrStatus */
4447[C_RX_CSR_PARITY_ERR] = CNTR_ELEM("RxCsrParityErr", 0, 0,
4448 CNTR_NORMAL,
4449 access_rx_csr_parity_err_cnt),
4450[C_RX_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrWriteBadAddrErr", 0, 0,
4451 CNTR_NORMAL,
4452 access_rx_csr_write_bad_addr_err_cnt),
4453[C_RX_CSR_READ_BAD_ADDR_ERR] = CNTR_ELEM("RxCsrReadBadAddrErr", 0, 0,
4454 CNTR_NORMAL,
4455 access_rx_csr_read_bad_addr_err_cnt),
4456[C_RX_DMA_CSR_UNC_ERR] = CNTR_ELEM("RxDmaCsrUncErr", 0, 0,
4457 CNTR_NORMAL,
4458 access_rx_dma_csr_unc_err_cnt),
4459[C_RX_DMA_DQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaDqFsmEncodingErr", 0, 0,
4460 CNTR_NORMAL,
4461 access_rx_dma_dq_fsm_encoding_err_cnt),
4462[C_RX_DMA_EQ_FSM_ENCODING_ERR] = CNTR_ELEM("RxDmaEqFsmEncodingErr", 0, 0,
4463 CNTR_NORMAL,
4464 access_rx_dma_eq_fsm_encoding_err_cnt),
4465[C_RX_DMA_CSR_PARITY_ERR] = CNTR_ELEM("RxDmaCsrParityErr", 0, 0,
4466 CNTR_NORMAL,
4467 access_rx_dma_csr_parity_err_cnt),
4468[C_RX_RBUF_DATA_COR_ERR] = CNTR_ELEM("RxRbufDataCorErr", 0, 0,
4469 CNTR_NORMAL,
4470 access_rx_rbuf_data_cor_err_cnt),
4471[C_RX_RBUF_DATA_UNC_ERR] = CNTR_ELEM("RxRbufDataUncErr", 0, 0,
4472 CNTR_NORMAL,
4473 access_rx_rbuf_data_unc_err_cnt),
4474[C_RX_DMA_DATA_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaDataFifoRdCorErr", 0, 0,
4475 CNTR_NORMAL,
4476 access_rx_dma_data_fifo_rd_cor_err_cnt),
4477[C_RX_DMA_DATA_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaDataFifoRdUncErr", 0, 0,
4478 CNTR_NORMAL,
4479 access_rx_dma_data_fifo_rd_unc_err_cnt),
4480[C_RX_DMA_HDR_FIFO_RD_COR_ERR] = CNTR_ELEM("RxDmaHdrFifoRdCorErr", 0, 0,
4481 CNTR_NORMAL,
4482 access_rx_dma_hdr_fifo_rd_cor_err_cnt),
4483[C_RX_DMA_HDR_FIFO_RD_UNC_ERR] = CNTR_ELEM("RxDmaHdrFifoRdUncErr", 0, 0,
4484 CNTR_NORMAL,
4485 access_rx_dma_hdr_fifo_rd_unc_err_cnt),
4486[C_RX_RBUF_DESC_PART2_COR_ERR] = CNTR_ELEM("RxRbufDescPart2CorErr", 0, 0,
4487 CNTR_NORMAL,
4488 access_rx_rbuf_desc_part2_cor_err_cnt),
4489[C_RX_RBUF_DESC_PART2_UNC_ERR] = CNTR_ELEM("RxRbufDescPart2UncErr", 0, 0,
4490 CNTR_NORMAL,
4491 access_rx_rbuf_desc_part2_unc_err_cnt),
4492[C_RX_RBUF_DESC_PART1_COR_ERR] = CNTR_ELEM("RxRbufDescPart1CorErr", 0, 0,
4493 CNTR_NORMAL,
4494 access_rx_rbuf_desc_part1_cor_err_cnt),
4495[C_RX_RBUF_DESC_PART1_UNC_ERR] = CNTR_ELEM("RxRbufDescPart1UncErr", 0, 0,
4496 CNTR_NORMAL,
4497 access_rx_rbuf_desc_part1_unc_err_cnt),
4498[C_RX_HQ_INTR_FSM_ERR] = CNTR_ELEM("RxHqIntrFsmErr", 0, 0,
4499 CNTR_NORMAL,
4500 access_rx_hq_intr_fsm_err_cnt),
4501[C_RX_HQ_INTR_CSR_PARITY_ERR] = CNTR_ELEM("RxHqIntrCsrParityErr", 0, 0,
4502 CNTR_NORMAL,
4503 access_rx_hq_intr_csr_parity_err_cnt),
4504[C_RX_LOOKUP_CSR_PARITY_ERR] = CNTR_ELEM("RxLookupCsrParityErr", 0, 0,
4505 CNTR_NORMAL,
4506 access_rx_lookup_csr_parity_err_cnt),
4507[C_RX_LOOKUP_RCV_ARRAY_COR_ERR] = CNTR_ELEM("RxLookupRcvArrayCorErr", 0, 0,
4508 CNTR_NORMAL,
4509 access_rx_lookup_rcv_array_cor_err_cnt),
4510[C_RX_LOOKUP_RCV_ARRAY_UNC_ERR] = CNTR_ELEM("RxLookupRcvArrayUncErr", 0, 0,
4511 CNTR_NORMAL,
4512 access_rx_lookup_rcv_array_unc_err_cnt),
4513[C_RX_LOOKUP_DES_PART2_PARITY_ERR] = CNTR_ELEM("RxLookupDesPart2ParityErr", 0,
4514 0, CNTR_NORMAL,
4515 access_rx_lookup_des_part2_parity_err_cnt),
4516[C_RX_LOOKUP_DES_PART1_UNC_COR_ERR] = CNTR_ELEM("RxLookupDesPart1UncCorErr", 0,
4517 0, CNTR_NORMAL,
4518 access_rx_lookup_des_part1_unc_cor_err_cnt),
4519[C_RX_LOOKUP_DES_PART1_UNC_ERR] = CNTR_ELEM("RxLookupDesPart1UncErr", 0, 0,
4520 CNTR_NORMAL,
4521 access_rx_lookup_des_part1_unc_err_cnt),
4522[C_RX_RBUF_NEXT_FREE_BUF_COR_ERR] = CNTR_ELEM("RxRbufNextFreeBufCorErr", 0, 0,
4523 CNTR_NORMAL,
4524 access_rx_rbuf_next_free_buf_cor_err_cnt),
4525[C_RX_RBUF_NEXT_FREE_BUF_UNC_ERR] = CNTR_ELEM("RxRbufNextFreeBufUncErr", 0, 0,
4526 CNTR_NORMAL,
4527 access_rx_rbuf_next_free_buf_unc_err_cnt),
4528[C_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR] = CNTR_ELEM(
4529 "RxRbufFlInitWrAddrParityErr", 0, 0,
4530 CNTR_NORMAL,
4531 access_rbuf_fl_init_wr_addr_parity_err_cnt),
4532[C_RX_RBUF_FL_INITDONE_PARITY_ERR] = CNTR_ELEM("RxRbufFlInitdoneParityErr", 0,
4533 0, CNTR_NORMAL,
4534 access_rx_rbuf_fl_initdone_parity_err_cnt),
4535[C_RX_RBUF_FL_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlWrAddrParityErr", 0,
4536 0, CNTR_NORMAL,
4537 access_rx_rbuf_fl_write_addr_parity_err_cnt),
4538[C_RX_RBUF_FL_RD_ADDR_PARITY_ERR] = CNTR_ELEM("RxRbufFlRdAddrParityErr", 0, 0,
4539 CNTR_NORMAL,
4540 access_rx_rbuf_fl_rd_addr_parity_err_cnt),
4541[C_RX_RBUF_EMPTY_ERR] = CNTR_ELEM("RxRbufEmptyErr", 0, 0,
4542 CNTR_NORMAL,
4543 access_rx_rbuf_empty_err_cnt),
4544[C_RX_RBUF_FULL_ERR] = CNTR_ELEM("RxRbufFullErr", 0, 0,
4545 CNTR_NORMAL,
4546 access_rx_rbuf_full_err_cnt),
4547[C_RX_RBUF_BAD_LOOKUP_ERR] = CNTR_ELEM("RxRBufBadLookupErr", 0, 0,
4548 CNTR_NORMAL,
4549 access_rbuf_bad_lookup_err_cnt),
4550[C_RX_RBUF_CTX_ID_PARITY_ERR] = CNTR_ELEM("RxRbufCtxIdParityErr", 0, 0,
4551 CNTR_NORMAL,
4552 access_rbuf_ctx_id_parity_err_cnt),
4553[C_RX_RBUF_CSR_QEOPDW_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEOPDWParityErr", 0, 0,
4554 CNTR_NORMAL,
4555 access_rbuf_csr_qeopdw_parity_err_cnt),
4556[C_RX_RBUF_CSR_Q_NUM_OF_PKT_PARITY_ERR] = CNTR_ELEM(
4557 "RxRbufCsrQNumOfPktParityErr", 0, 0,
4558 CNTR_NORMAL,
4559 access_rx_rbuf_csr_q_num_of_pkt_parity_err_cnt),
4560[C_RX_RBUF_CSR_Q_T1_PTR_PARITY_ERR] = CNTR_ELEM(
4561 "RxRbufCsrQTlPtrParityErr", 0, 0,
4562 CNTR_NORMAL,
4563 access_rx_rbuf_csr_q_t1_ptr_parity_err_cnt),
4564[C_RX_RBUF_CSR_Q_HD_PTR_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQHdPtrParityErr", 0,
4565 0, CNTR_NORMAL,
4566 access_rx_rbuf_csr_q_hd_ptr_parity_err_cnt),
4567[C_RX_RBUF_CSR_Q_VLD_BIT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQVldBitParityErr", 0,
4568 0, CNTR_NORMAL,
4569 access_rx_rbuf_csr_q_vld_bit_parity_err_cnt),
4570[C_RX_RBUF_CSR_Q_NEXT_BUF_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQNextBufParityErr",
4571 0, 0, CNTR_NORMAL,
4572 access_rx_rbuf_csr_q_next_buf_parity_err_cnt),
4573[C_RX_RBUF_CSR_Q_ENT_CNT_PARITY_ERR] = CNTR_ELEM("RxRbufCsrQEntCntParityErr", 0,
4574 0, CNTR_NORMAL,
4575 access_rx_rbuf_csr_q_ent_cnt_parity_err_cnt),
4576[C_RX_RBUF_CSR_Q_HEAD_BUF_NUM_PARITY_ERR] = CNTR_ELEM(
4577 "RxRbufCsrQHeadBufNumParityErr", 0, 0,
4578 CNTR_NORMAL,
4579 access_rx_rbuf_csr_q_head_buf_num_parity_err_cnt),
4580[C_RX_RBUF_BLOCK_LIST_READ_COR_ERR] = CNTR_ELEM("RxRbufBlockListReadCorErr", 0,
4581 0, CNTR_NORMAL,
4582 access_rx_rbuf_block_list_read_cor_err_cnt),
4583[C_RX_RBUF_BLOCK_LIST_READ_UNC_ERR] = CNTR_ELEM("RxRbufBlockListReadUncErr", 0,
4584 0, CNTR_NORMAL,
4585 access_rx_rbuf_block_list_read_unc_err_cnt),
4586[C_RX_RBUF_LOOKUP_DES_COR_ERR] = CNTR_ELEM("RxRbufLookupDesCorErr", 0, 0,
4587 CNTR_NORMAL,
4588 access_rx_rbuf_lookup_des_cor_err_cnt),
4589[C_RX_RBUF_LOOKUP_DES_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesUncErr", 0, 0,
4590 CNTR_NORMAL,
4591 access_rx_rbuf_lookup_des_unc_err_cnt),
4592[C_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR] = CNTR_ELEM(
4593 "RxRbufLookupDesRegUncCorErr", 0, 0,
4594 CNTR_NORMAL,
4595 access_rx_rbuf_lookup_des_reg_unc_cor_err_cnt),
4596[C_RX_RBUF_LOOKUP_DES_REG_UNC_ERR] = CNTR_ELEM("RxRbufLookupDesRegUncErr", 0, 0,
4597 CNTR_NORMAL,
4598 access_rx_rbuf_lookup_des_reg_unc_err_cnt),
4599[C_RX_RBUF_FREE_LIST_COR_ERR] = CNTR_ELEM("RxRbufFreeListCorErr", 0, 0,
4600 CNTR_NORMAL,
4601 access_rx_rbuf_free_list_cor_err_cnt),
4602[C_RX_RBUF_FREE_LIST_UNC_ERR] = CNTR_ELEM("RxRbufFreeListUncErr", 0, 0,
4603 CNTR_NORMAL,
4604 access_rx_rbuf_free_list_unc_err_cnt),
4605[C_RX_RCV_FSM_ENCODING_ERR] = CNTR_ELEM("RxRcvFsmEncodingErr", 0, 0,
4606 CNTR_NORMAL,
4607 access_rx_rcv_fsm_encoding_err_cnt),
4608[C_RX_DMA_FLAG_COR_ERR] = CNTR_ELEM("RxDmaFlagCorErr", 0, 0,
4609 CNTR_NORMAL,
4610 access_rx_dma_flag_cor_err_cnt),
4611[C_RX_DMA_FLAG_UNC_ERR] = CNTR_ELEM("RxDmaFlagUncErr", 0, 0,
4612 CNTR_NORMAL,
4613 access_rx_dma_flag_unc_err_cnt),
4614[C_RX_DC_SOP_EOP_PARITY_ERR] = CNTR_ELEM("RxDcSopEopParityErr", 0, 0,
4615 CNTR_NORMAL,
4616 access_rx_dc_sop_eop_parity_err_cnt),
4617[C_RX_RCV_CSR_PARITY_ERR] = CNTR_ELEM("RxRcvCsrParityErr", 0, 0,
4618 CNTR_NORMAL,
4619 access_rx_rcv_csr_parity_err_cnt),
4620[C_RX_RCV_QP_MAP_TABLE_COR_ERR] = CNTR_ELEM("RxRcvQpMapTableCorErr", 0, 0,
4621 CNTR_NORMAL,
4622 access_rx_rcv_qp_map_table_cor_err_cnt),
4623[C_RX_RCV_QP_MAP_TABLE_UNC_ERR] = CNTR_ELEM("RxRcvQpMapTableUncErr", 0, 0,
4624 CNTR_NORMAL,
4625 access_rx_rcv_qp_map_table_unc_err_cnt),
4626[C_RX_RCV_DATA_COR_ERR] = CNTR_ELEM("RxRcvDataCorErr", 0, 0,
4627 CNTR_NORMAL,
4628 access_rx_rcv_data_cor_err_cnt),
4629[C_RX_RCV_DATA_UNC_ERR] = CNTR_ELEM("RxRcvDataUncErr", 0, 0,
4630 CNTR_NORMAL,
4631 access_rx_rcv_data_unc_err_cnt),
4632[C_RX_RCV_HDR_COR_ERR] = CNTR_ELEM("RxRcvHdrCorErr", 0, 0,
4633 CNTR_NORMAL,
4634 access_rx_rcv_hdr_cor_err_cnt),
4635[C_RX_RCV_HDR_UNC_ERR] = CNTR_ELEM("RxRcvHdrUncErr", 0, 0,
4636 CNTR_NORMAL,
4637 access_rx_rcv_hdr_unc_err_cnt),
4638[C_RX_DC_INTF_PARITY_ERR] = CNTR_ELEM("RxDcIntfParityErr", 0, 0,
4639 CNTR_NORMAL,
4640 access_rx_dc_intf_parity_err_cnt),
4641[C_RX_DMA_CSR_COR_ERR] = CNTR_ELEM("RxDmaCsrCorErr", 0, 0,
4642 CNTR_NORMAL,
4643 access_rx_dma_csr_cor_err_cnt),
4644/* SendPioErrStatus */
4645[C_PIO_PEC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPecSopHeadParityErr", 0, 0,
4646 CNTR_NORMAL,
4647 access_pio_pec_sop_head_parity_err_cnt),
4648[C_PIO_PCC_SOP_HEAD_PARITY_ERR] = CNTR_ELEM("PioPccSopHeadParityErr", 0, 0,
4649 CNTR_NORMAL,
4650 access_pio_pcc_sop_head_parity_err_cnt),
4651[C_PIO_LAST_RETURNED_CNT_PARITY_ERR] = CNTR_ELEM("PioLastReturnedCntParityErr",
4652 0, 0, CNTR_NORMAL,
4653 access_pio_last_returned_cnt_parity_err_cnt),
4654[C_PIO_CURRENT_FREE_CNT_PARITY_ERR] = CNTR_ELEM("PioCurrentFreeCntParityErr", 0,
4655 0, CNTR_NORMAL,
4656 access_pio_current_free_cnt_parity_err_cnt),
4657[C_PIO_RSVD_31_ERR] = CNTR_ELEM("Pio Reserved 31", 0, 0,
4658 CNTR_NORMAL,
4659 access_pio_reserved_31_err_cnt),
4660[C_PIO_RSVD_30_ERR] = CNTR_ELEM("Pio Reserved 30", 0, 0,
4661 CNTR_NORMAL,
4662 access_pio_reserved_30_err_cnt),
4663[C_PIO_PPMC_SOP_LEN_ERR] = CNTR_ELEM("PioPpmcSopLenErr", 0, 0,
4664 CNTR_NORMAL,
4665 access_pio_ppmc_sop_len_err_cnt),
4666[C_PIO_PPMC_BQC_MEM_PARITY_ERR] = CNTR_ELEM("PioPpmcBqcMemParityErr", 0, 0,
4667 CNTR_NORMAL,
4668 access_pio_ppmc_bqc_mem_parity_err_cnt),
4669[C_PIO_VL_FIFO_PARITY_ERR] = CNTR_ELEM("PioVlFifoParityErr", 0, 0,
4670 CNTR_NORMAL,
4671 access_pio_vl_fifo_parity_err_cnt),
4672[C_PIO_VLF_SOP_PARITY_ERR] = CNTR_ELEM("PioVlfSopParityErr", 0, 0,
4673 CNTR_NORMAL,
4674 access_pio_vlf_sop_parity_err_cnt),
4675[C_PIO_VLF_V1_LEN_PARITY_ERR] = CNTR_ELEM("PioVlfVlLenParityErr", 0, 0,
4676 CNTR_NORMAL,
4677 access_pio_vlf_v1_len_parity_err_cnt),
4678[C_PIO_BLOCK_QW_COUNT_PARITY_ERR] = CNTR_ELEM("PioBlockQwCountParityErr", 0, 0,
4679 CNTR_NORMAL,
4680 access_pio_block_qw_count_parity_err_cnt),
4681[C_PIO_WRITE_QW_VALID_PARITY_ERR] = CNTR_ELEM("PioWriteQwValidParityErr", 0, 0,
4682 CNTR_NORMAL,
4683 access_pio_write_qw_valid_parity_err_cnt),
4684[C_PIO_STATE_MACHINE_ERR] = CNTR_ELEM("PioStateMachineErr", 0, 0,
4685 CNTR_NORMAL,
4686 access_pio_state_machine_err_cnt),
4687[C_PIO_WRITE_DATA_PARITY_ERR] = CNTR_ELEM("PioWriteDataParityErr", 0, 0,
4688 CNTR_NORMAL,
4689 access_pio_write_data_parity_err_cnt),
4690[C_PIO_HOST_ADDR_MEM_COR_ERR] = CNTR_ELEM("PioHostAddrMemCorErr", 0, 0,
4691 CNTR_NORMAL,
4692 access_pio_host_addr_mem_cor_err_cnt),
4693[C_PIO_HOST_ADDR_MEM_UNC_ERR] = CNTR_ELEM("PioHostAddrMemUncErr", 0, 0,
4694 CNTR_NORMAL,
4695 access_pio_host_addr_mem_unc_err_cnt),
4696[C_PIO_PKT_EVICT_SM_OR_ARM_SM_ERR] = CNTR_ELEM("PioPktEvictSmOrArbSmErr", 0, 0,
4697 CNTR_NORMAL,
4698 access_pio_pkt_evict_sm_or_arb_sm_err_cnt),
4699[C_PIO_INIT_SM_IN_ERR] = CNTR_ELEM("PioInitSmInErr", 0, 0,
4700 CNTR_NORMAL,
4701 access_pio_init_sm_in_err_cnt),
4702[C_PIO_PPMC_PBL_FIFO_ERR] = CNTR_ELEM("PioPpmcPblFifoErr", 0, 0,
4703 CNTR_NORMAL,
4704 access_pio_ppmc_pbl_fifo_err_cnt),
4705[C_PIO_CREDIT_RET_FIFO_PARITY_ERR] = CNTR_ELEM("PioCreditRetFifoParityErr", 0,
4706 0, CNTR_NORMAL,
4707 access_pio_credit_ret_fifo_parity_err_cnt),
4708[C_PIO_V1_LEN_MEM_BANK1_COR_ERR] = CNTR_ELEM("PioVlLenMemBank1CorErr", 0, 0,
4709 CNTR_NORMAL,
4710 access_pio_v1_len_mem_bank1_cor_err_cnt),
4711[C_PIO_V1_LEN_MEM_BANK0_COR_ERR] = CNTR_ELEM("PioVlLenMemBank0CorErr", 0, 0,
4712 CNTR_NORMAL,
4713 access_pio_v1_len_mem_bank0_cor_err_cnt),
4714[C_PIO_V1_LEN_MEM_BANK1_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank1UncErr", 0, 0,
4715 CNTR_NORMAL,
4716 access_pio_v1_len_mem_bank1_unc_err_cnt),
4717[C_PIO_V1_LEN_MEM_BANK0_UNC_ERR] = CNTR_ELEM("PioVlLenMemBank0UncErr", 0, 0,
4718 CNTR_NORMAL,
4719 access_pio_v1_len_mem_bank0_unc_err_cnt),
4720[C_PIO_SM_PKT_RESET_PARITY_ERR] = CNTR_ELEM("PioSmPktResetParityErr", 0, 0,
4721 CNTR_NORMAL,
4722 access_pio_sm_pkt_reset_parity_err_cnt),
4723[C_PIO_PKT_EVICT_FIFO_PARITY_ERR] = CNTR_ELEM("PioPktEvictFifoParityErr", 0, 0,
4724 CNTR_NORMAL,
4725 access_pio_pkt_evict_fifo_parity_err_cnt),
4726[C_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR] = CNTR_ELEM(
4727 "PioSbrdctrlCrrelFifoParityErr", 0, 0,
4728 CNTR_NORMAL,
4729 access_pio_sbrdctrl_crrel_fifo_parity_err_cnt),
4730[C_PIO_SBRDCTL_CRREL_PARITY_ERR] = CNTR_ELEM("PioSbrdctlCrrelParityErr", 0, 0,
4731 CNTR_NORMAL,
4732 access_pio_sbrdctl_crrel_parity_err_cnt),
4733[C_PIO_PEC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPecFifoParityErr", 0, 0,
4734 CNTR_NORMAL,
4735 access_pio_pec_fifo_parity_err_cnt),
4736[C_PIO_PCC_FIFO_PARITY_ERR] = CNTR_ELEM("PioPccFifoParityErr", 0, 0,
4737 CNTR_NORMAL,
4738 access_pio_pcc_fifo_parity_err_cnt),
4739[C_PIO_SB_MEM_FIFO1_ERR] = CNTR_ELEM("PioSbMemFifo1Err", 0, 0,
4740 CNTR_NORMAL,
4741 access_pio_sb_mem_fifo1_err_cnt),
4742[C_PIO_SB_MEM_FIFO0_ERR] = CNTR_ELEM("PioSbMemFifo0Err", 0, 0,
4743 CNTR_NORMAL,
4744 access_pio_sb_mem_fifo0_err_cnt),
4745[C_PIO_CSR_PARITY_ERR] = CNTR_ELEM("PioCsrParityErr", 0, 0,
4746 CNTR_NORMAL,
4747 access_pio_csr_parity_err_cnt),
4748[C_PIO_WRITE_ADDR_PARITY_ERR] = CNTR_ELEM("PioWriteAddrParityErr", 0, 0,
4749 CNTR_NORMAL,
4750 access_pio_write_addr_parity_err_cnt),
4751[C_PIO_WRITE_BAD_CTXT_ERR] = CNTR_ELEM("PioWriteBadCtxtErr", 0, 0,
4752 CNTR_NORMAL,
4753 access_pio_write_bad_ctxt_err_cnt),
4754/* SendDmaErrStatus */
4755[C_SDMA_PCIE_REQ_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPcieReqTrackingCorErr", 0,
4756 0, CNTR_NORMAL,
4757 access_sdma_pcie_req_tracking_cor_err_cnt),
4758[C_SDMA_PCIE_REQ_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPcieReqTrackingUncErr", 0,
4759 0, CNTR_NORMAL,
4760 access_sdma_pcie_req_tracking_unc_err_cnt),
4761[C_SDMA_CSR_PARITY_ERR] = CNTR_ELEM("SDmaCsrParityErr", 0, 0,
4762 CNTR_NORMAL,
4763 access_sdma_csr_parity_err_cnt),
4764[C_SDMA_RPY_TAG_ERR] = CNTR_ELEM("SDmaRpyTagErr", 0, 0,
4765 CNTR_NORMAL,
4766 access_sdma_rpy_tag_err_cnt),
4767/* SendEgressErrStatus */
4768[C_TX_READ_PIO_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryCsrUncErr", 0, 0,
4769 CNTR_NORMAL,
4770 access_tx_read_pio_memory_csr_unc_err_cnt),
4771[C_TX_READ_SDMA_MEMORY_CSR_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryCsrUncErr", 0,
4772 0, CNTR_NORMAL,
4773 access_tx_read_sdma_memory_csr_err_cnt),
4774[C_TX_EGRESS_FIFO_COR_ERR] = CNTR_ELEM("TxEgressFifoCorErr", 0, 0,
4775 CNTR_NORMAL,
4776 access_tx_egress_fifo_cor_err_cnt),
4777[C_TX_READ_PIO_MEMORY_COR_ERR] = CNTR_ELEM("TxReadPioMemoryCorErr", 0, 0,
4778 CNTR_NORMAL,
4779 access_tx_read_pio_memory_cor_err_cnt),
4780[C_TX_READ_SDMA_MEMORY_COR_ERR] = CNTR_ELEM("TxReadSdmaMemoryCorErr", 0, 0,
4781 CNTR_NORMAL,
4782 access_tx_read_sdma_memory_cor_err_cnt),
4783[C_TX_SB_HDR_COR_ERR] = CNTR_ELEM("TxSbHdrCorErr", 0, 0,
4784 CNTR_NORMAL,
4785 access_tx_sb_hdr_cor_err_cnt),
4786[C_TX_CREDIT_OVERRUN_ERR] = CNTR_ELEM("TxCreditOverrunErr", 0, 0,
4787 CNTR_NORMAL,
4788 access_tx_credit_overrun_err_cnt),
4789[C_TX_LAUNCH_FIFO8_COR_ERR] = CNTR_ELEM("TxLaunchFifo8CorErr", 0, 0,
4790 CNTR_NORMAL,
4791 access_tx_launch_fifo8_cor_err_cnt),
4792[C_TX_LAUNCH_FIFO7_COR_ERR] = CNTR_ELEM("TxLaunchFifo7CorErr", 0, 0,
4793 CNTR_NORMAL,
4794 access_tx_launch_fifo7_cor_err_cnt),
4795[C_TX_LAUNCH_FIFO6_COR_ERR] = CNTR_ELEM("TxLaunchFifo6CorErr", 0, 0,
4796 CNTR_NORMAL,
4797 access_tx_launch_fifo6_cor_err_cnt),
4798[C_TX_LAUNCH_FIFO5_COR_ERR] = CNTR_ELEM("TxLaunchFifo5CorErr", 0, 0,
4799 CNTR_NORMAL,
4800 access_tx_launch_fifo5_cor_err_cnt),
4801[C_TX_LAUNCH_FIFO4_COR_ERR] = CNTR_ELEM("TxLaunchFifo4CorErr", 0, 0,
4802 CNTR_NORMAL,
4803 access_tx_launch_fifo4_cor_err_cnt),
4804[C_TX_LAUNCH_FIFO3_COR_ERR] = CNTR_ELEM("TxLaunchFifo3CorErr", 0, 0,
4805 CNTR_NORMAL,
4806 access_tx_launch_fifo3_cor_err_cnt),
4807[C_TX_LAUNCH_FIFO2_COR_ERR] = CNTR_ELEM("TxLaunchFifo2CorErr", 0, 0,
4808 CNTR_NORMAL,
4809 access_tx_launch_fifo2_cor_err_cnt),
4810[C_TX_LAUNCH_FIFO1_COR_ERR] = CNTR_ELEM("TxLaunchFifo1CorErr", 0, 0,
4811 CNTR_NORMAL,
4812 access_tx_launch_fifo1_cor_err_cnt),
4813[C_TX_LAUNCH_FIFO0_COR_ERR] = CNTR_ELEM("TxLaunchFifo0CorErr", 0, 0,
4814 CNTR_NORMAL,
4815 access_tx_launch_fifo0_cor_err_cnt),
4816[C_TX_CREDIT_RETURN_VL_ERR] = CNTR_ELEM("TxCreditReturnVLErr", 0, 0,
4817 CNTR_NORMAL,
4818 access_tx_credit_return_vl_err_cnt),
4819[C_TX_HCRC_INSERTION_ERR] = CNTR_ELEM("TxHcrcInsertionErr", 0, 0,
4820 CNTR_NORMAL,
4821 access_tx_hcrc_insertion_err_cnt),
4822[C_TX_EGRESS_FIFI_UNC_ERR] = CNTR_ELEM("TxEgressFifoUncErr", 0, 0,
4823 CNTR_NORMAL,
4824 access_tx_egress_fifo_unc_err_cnt),
4825[C_TX_READ_PIO_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadPioMemoryUncErr", 0, 0,
4826 CNTR_NORMAL,
4827 access_tx_read_pio_memory_unc_err_cnt),
4828[C_TX_READ_SDMA_MEMORY_UNC_ERR] = CNTR_ELEM("TxReadSdmaMemoryUncErr", 0, 0,
4829 CNTR_NORMAL,
4830 access_tx_read_sdma_memory_unc_err_cnt),
4831[C_TX_SB_HDR_UNC_ERR] = CNTR_ELEM("TxSbHdrUncErr", 0, 0,
4832 CNTR_NORMAL,
4833 access_tx_sb_hdr_unc_err_cnt),
4834[C_TX_CREDIT_RETURN_PARITY_ERR] = CNTR_ELEM("TxCreditReturnParityErr", 0, 0,
4835 CNTR_NORMAL,
4836 access_tx_credit_return_partiy_err_cnt),
4837[C_TX_LAUNCH_FIFO8_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo8UncOrParityErr",
4838 0, 0, CNTR_NORMAL,
4839 access_tx_launch_fifo8_unc_or_parity_err_cnt),
4840[C_TX_LAUNCH_FIFO7_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo7UncOrParityErr",
4841 0, 0, CNTR_NORMAL,
4842 access_tx_launch_fifo7_unc_or_parity_err_cnt),
4843[C_TX_LAUNCH_FIFO6_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo6UncOrParityErr",
4844 0, 0, CNTR_NORMAL,
4845 access_tx_launch_fifo6_unc_or_parity_err_cnt),
4846[C_TX_LAUNCH_FIFO5_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo5UncOrParityErr",
4847 0, 0, CNTR_NORMAL,
4848 access_tx_launch_fifo5_unc_or_parity_err_cnt),
4849[C_TX_LAUNCH_FIFO4_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo4UncOrParityErr",
4850 0, 0, CNTR_NORMAL,
4851 access_tx_launch_fifo4_unc_or_parity_err_cnt),
4852[C_TX_LAUNCH_FIFO3_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo3UncOrParityErr",
4853 0, 0, CNTR_NORMAL,
4854 access_tx_launch_fifo3_unc_or_parity_err_cnt),
4855[C_TX_LAUNCH_FIFO2_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo2UncOrParityErr",
4856 0, 0, CNTR_NORMAL,
4857 access_tx_launch_fifo2_unc_or_parity_err_cnt),
4858[C_TX_LAUNCH_FIFO1_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo1UncOrParityErr",
4859 0, 0, CNTR_NORMAL,
4860 access_tx_launch_fifo1_unc_or_parity_err_cnt),
4861[C_TX_LAUNCH_FIFO0_UNC_OR_PARITY_ERR] = CNTR_ELEM("TxLaunchFifo0UncOrParityErr",
4862 0, 0, CNTR_NORMAL,
4863 access_tx_launch_fifo0_unc_or_parity_err_cnt),
4864[C_TX_SDMA15_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma15DisallowedPacketErr",
4865 0, 0, CNTR_NORMAL,
4866 access_tx_sdma15_disallowed_packet_err_cnt),
4867[C_TX_SDMA14_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma14DisallowedPacketErr",
4868 0, 0, CNTR_NORMAL,
4869 access_tx_sdma14_disallowed_packet_err_cnt),
4870[C_TX_SDMA13_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma13DisallowedPacketErr",
4871 0, 0, CNTR_NORMAL,
4872 access_tx_sdma13_disallowed_packet_err_cnt),
4873[C_TX_SDMA12_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma12DisallowedPacketErr",
4874 0, 0, CNTR_NORMAL,
4875 access_tx_sdma12_disallowed_packet_err_cnt),
4876[C_TX_SDMA11_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma11DisallowedPacketErr",
4877 0, 0, CNTR_NORMAL,
4878 access_tx_sdma11_disallowed_packet_err_cnt),
4879[C_TX_SDMA10_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma10DisallowedPacketErr",
4880 0, 0, CNTR_NORMAL,
4881 access_tx_sdma10_disallowed_packet_err_cnt),
4882[C_TX_SDMA9_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma9DisallowedPacketErr",
4883 0, 0, CNTR_NORMAL,
4884 access_tx_sdma9_disallowed_packet_err_cnt),
4885[C_TX_SDMA8_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma8DisallowedPacketErr",
4886 0, 0, CNTR_NORMAL,
4887 access_tx_sdma8_disallowed_packet_err_cnt),
4888[C_TX_SDMA7_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma7DisallowedPacketErr",
4889 0, 0, CNTR_NORMAL,
4890 access_tx_sdma7_disallowed_packet_err_cnt),
4891[C_TX_SDMA6_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma6DisallowedPacketErr",
4892 0, 0, CNTR_NORMAL,
4893 access_tx_sdma6_disallowed_packet_err_cnt),
4894[C_TX_SDMA5_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma5DisallowedPacketErr",
4895 0, 0, CNTR_NORMAL,
4896 access_tx_sdma5_disallowed_packet_err_cnt),
4897[C_TX_SDMA4_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma4DisallowedPacketErr",
4898 0, 0, CNTR_NORMAL,
4899 access_tx_sdma4_disallowed_packet_err_cnt),
4900[C_TX_SDMA3_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma3DisallowedPacketErr",
4901 0, 0, CNTR_NORMAL,
4902 access_tx_sdma3_disallowed_packet_err_cnt),
4903[C_TX_SDMA2_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma2DisallowedPacketErr",
4904 0, 0, CNTR_NORMAL,
4905 access_tx_sdma2_disallowed_packet_err_cnt),
4906[C_TX_SDMA1_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma1DisallowedPacketErr",
4907 0, 0, CNTR_NORMAL,
4908 access_tx_sdma1_disallowed_packet_err_cnt),
4909[C_TX_SDMA0_DISALLOWED_PACKET_ERR] = CNTR_ELEM("TxSdma0DisallowedPacketErr",
4910 0, 0, CNTR_NORMAL,
4911 access_tx_sdma0_disallowed_packet_err_cnt),
4912[C_TX_CONFIG_PARITY_ERR] = CNTR_ELEM("TxConfigParityErr", 0, 0,
4913 CNTR_NORMAL,
4914 access_tx_config_parity_err_cnt),
4915[C_TX_SBRD_CTL_CSR_PARITY_ERR] = CNTR_ELEM("TxSbrdCtlCsrParityErr", 0, 0,
4916 CNTR_NORMAL,
4917 access_tx_sbrd_ctl_csr_parity_err_cnt),
4918[C_TX_LAUNCH_CSR_PARITY_ERR] = CNTR_ELEM("TxLaunchCsrParityErr", 0, 0,
4919 CNTR_NORMAL,
4920 access_tx_launch_csr_parity_err_cnt),
4921[C_TX_ILLEGAL_CL_ERR] = CNTR_ELEM("TxIllegalVLErr", 0, 0,
4922 CNTR_NORMAL,
4923 access_tx_illegal_vl_err_cnt),
4924[C_TX_SBRD_CTL_STATE_MACHINE_PARITY_ERR] = CNTR_ELEM(
4925 "TxSbrdCtlStateMachineParityErr", 0, 0,
4926 CNTR_NORMAL,
4927 access_tx_sbrd_ctl_state_machine_parity_err_cnt),
4928[C_TX_RESERVED_10] = CNTR_ELEM("Tx Egress Reserved 10", 0, 0,
4929 CNTR_NORMAL,
4930 access_egress_reserved_10_err_cnt),
4931[C_TX_RESERVED_9] = CNTR_ELEM("Tx Egress Reserved 9", 0, 0,
4932 CNTR_NORMAL,
4933 access_egress_reserved_9_err_cnt),
4934[C_TX_SDMA_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxSdmaLaunchIntfParityErr",
4935 0, 0, CNTR_NORMAL,
4936 access_tx_sdma_launch_intf_parity_err_cnt),
4937[C_TX_PIO_LAUNCH_INTF_PARITY_ERR] = CNTR_ELEM("TxPioLaunchIntfParityErr", 0, 0,
4938 CNTR_NORMAL,
4939 access_tx_pio_launch_intf_parity_err_cnt),
4940[C_TX_RESERVED_6] = CNTR_ELEM("Tx Egress Reserved 6", 0, 0,
4941 CNTR_NORMAL,
4942 access_egress_reserved_6_err_cnt),
4943[C_TX_INCORRECT_LINK_STATE_ERR] = CNTR_ELEM("TxIncorrectLinkStateErr", 0, 0,
4944 CNTR_NORMAL,
4945 access_tx_incorrect_link_state_err_cnt),
4946[C_TX_LINK_DOWN_ERR] = CNTR_ELEM("TxLinkdownErr", 0, 0,
4947 CNTR_NORMAL,
4948 access_tx_linkdown_err_cnt),
4949[C_TX_EGRESS_FIFO_UNDERRUN_OR_PARITY_ERR] = CNTR_ELEM(
4950 "EgressFifoUnderrunOrParityErr", 0, 0,
4951 CNTR_NORMAL,
4952 access_tx_egress_fifi_underrun_or_parity_err_cnt),
4953[C_TX_RESERVED_2] = CNTR_ELEM("Tx Egress Reserved 2", 0, 0,
4954 CNTR_NORMAL,
4955 access_egress_reserved_2_err_cnt),
4956[C_TX_PKT_INTEGRITY_MEM_UNC_ERR] = CNTR_ELEM("TxPktIntegrityMemUncErr", 0, 0,
4957 CNTR_NORMAL,
4958 access_tx_pkt_integrity_mem_unc_err_cnt),
4959[C_TX_PKT_INTEGRITY_MEM_COR_ERR] = CNTR_ELEM("TxPktIntegrityMemCorErr", 0, 0,
4960 CNTR_NORMAL,
4961 access_tx_pkt_integrity_mem_cor_err_cnt),
4962/* SendErrStatus */
4963[C_SEND_CSR_WRITE_BAD_ADDR_ERR] = CNTR_ELEM("SendCsrWriteBadAddrErr", 0, 0,
4964 CNTR_NORMAL,
4965 access_send_csr_write_bad_addr_err_cnt),
4966[C_SEND_CSR_READ_BAD_ADD_ERR] = CNTR_ELEM("SendCsrReadBadAddrErr", 0, 0,
4967 CNTR_NORMAL,
4968 access_send_csr_read_bad_addr_err_cnt),
4969[C_SEND_CSR_PARITY_ERR] = CNTR_ELEM("SendCsrParityErr", 0, 0,
4970 CNTR_NORMAL,
4971 access_send_csr_parity_cnt),
4972/* SendCtxtErrStatus */
4973[C_PIO_WRITE_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("PioWriteOutOfBoundsErr", 0, 0,
4974 CNTR_NORMAL,
4975 access_pio_write_out_of_bounds_err_cnt),
4976[C_PIO_WRITE_OVERFLOW_ERR] = CNTR_ELEM("PioWriteOverflowErr", 0, 0,
4977 CNTR_NORMAL,
4978 access_pio_write_overflow_err_cnt),
4979[C_PIO_WRITE_CROSSES_BOUNDARY_ERR] = CNTR_ELEM("PioWriteCrossesBoundaryErr",
4980 0, 0, CNTR_NORMAL,
4981 access_pio_write_crosses_boundary_err_cnt),
4982[C_PIO_DISALLOWED_PACKET_ERR] = CNTR_ELEM("PioDisallowedPacketErr", 0, 0,
4983 CNTR_NORMAL,
4984 access_pio_disallowed_packet_err_cnt),
4985[C_PIO_INCONSISTENT_SOP_ERR] = CNTR_ELEM("PioInconsistentSopErr", 0, 0,
4986 CNTR_NORMAL,
4987 access_pio_inconsistent_sop_err_cnt),
4988/* SendDmaEngErrStatus */
4989[C_SDMA_HEADER_REQUEST_FIFO_COR_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoCorErr",
4990 0, 0, CNTR_NORMAL,
4991 access_sdma_header_request_fifo_cor_err_cnt),
4992[C_SDMA_HEADER_STORAGE_COR_ERR] = CNTR_ELEM("SDmaHeaderStorageCorErr", 0, 0,
4993 CNTR_NORMAL,
4994 access_sdma_header_storage_cor_err_cnt),
4995[C_SDMA_PACKET_TRACKING_COR_ERR] = CNTR_ELEM("SDmaPacketTrackingCorErr", 0, 0,
4996 CNTR_NORMAL,
4997 access_sdma_packet_tracking_cor_err_cnt),
4998[C_SDMA_ASSEMBLY_COR_ERR] = CNTR_ELEM("SDmaAssemblyCorErr", 0, 0,
4999 CNTR_NORMAL,
5000 access_sdma_assembly_cor_err_cnt),
5001[C_SDMA_DESC_TABLE_COR_ERR] = CNTR_ELEM("SDmaDescTableCorErr", 0, 0,
5002 CNTR_NORMAL,
5003 access_sdma_desc_table_cor_err_cnt),
5004[C_SDMA_HEADER_REQUEST_FIFO_UNC_ERR] = CNTR_ELEM("SDmaHeaderRequestFifoUncErr",
5005 0, 0, CNTR_NORMAL,
5006 access_sdma_header_request_fifo_unc_err_cnt),
5007[C_SDMA_HEADER_STORAGE_UNC_ERR] = CNTR_ELEM("SDmaHeaderStorageUncErr", 0, 0,
5008 CNTR_NORMAL,
5009 access_sdma_header_storage_unc_err_cnt),
5010[C_SDMA_PACKET_TRACKING_UNC_ERR] = CNTR_ELEM("SDmaPacketTrackingUncErr", 0, 0,
5011 CNTR_NORMAL,
5012 access_sdma_packet_tracking_unc_err_cnt),
5013[C_SDMA_ASSEMBLY_UNC_ERR] = CNTR_ELEM("SDmaAssemblyUncErr", 0, 0,
5014 CNTR_NORMAL,
5015 access_sdma_assembly_unc_err_cnt),
5016[C_SDMA_DESC_TABLE_UNC_ERR] = CNTR_ELEM("SDmaDescTableUncErr", 0, 0,
5017 CNTR_NORMAL,
5018 access_sdma_desc_table_unc_err_cnt),
5019[C_SDMA_TIMEOUT_ERR] = CNTR_ELEM("SDmaTimeoutErr", 0, 0,
5020 CNTR_NORMAL,
5021 access_sdma_timeout_err_cnt),
5022[C_SDMA_HEADER_LENGTH_ERR] = CNTR_ELEM("SDmaHeaderLengthErr", 0, 0,
5023 CNTR_NORMAL,
5024 access_sdma_header_length_err_cnt),
5025[C_SDMA_HEADER_ADDRESS_ERR] = CNTR_ELEM("SDmaHeaderAddressErr", 0, 0,
5026 CNTR_NORMAL,
5027 access_sdma_header_address_err_cnt),
5028[C_SDMA_HEADER_SELECT_ERR] = CNTR_ELEM("SDmaHeaderSelectErr", 0, 0,
5029 CNTR_NORMAL,
5030 access_sdma_header_select_err_cnt),
5031[C_SMDA_RESERVED_9] = CNTR_ELEM("SDma Reserved 9", 0, 0,
5032 CNTR_NORMAL,
5033 access_sdma_reserved_9_err_cnt),
5034[C_SDMA_PACKET_DESC_OVERFLOW_ERR] = CNTR_ELEM("SDmaPacketDescOverflowErr", 0, 0,
5035 CNTR_NORMAL,
5036 access_sdma_packet_desc_overflow_err_cnt),
5037[C_SDMA_LENGTH_MISMATCH_ERR] = CNTR_ELEM("SDmaLengthMismatchErr", 0, 0,
5038 CNTR_NORMAL,
5039 access_sdma_length_mismatch_err_cnt),
5040[C_SDMA_HALT_ERR] = CNTR_ELEM("SDmaHaltErr", 0, 0,
5041 CNTR_NORMAL,
5042 access_sdma_halt_err_cnt),
5043[C_SDMA_MEM_READ_ERR] = CNTR_ELEM("SDmaMemReadErr", 0, 0,
5044 CNTR_NORMAL,
5045 access_sdma_mem_read_err_cnt),
5046[C_SDMA_FIRST_DESC_ERR] = CNTR_ELEM("SDmaFirstDescErr", 0, 0,
5047 CNTR_NORMAL,
5048 access_sdma_first_desc_err_cnt),
5049[C_SDMA_TAIL_OUT_OF_BOUNDS_ERR] = CNTR_ELEM("SDmaTailOutOfBoundsErr", 0, 0,
5050 CNTR_NORMAL,
5051 access_sdma_tail_out_of_bounds_err_cnt),
5052[C_SDMA_TOO_LONG_ERR] = CNTR_ELEM("SDmaTooLongErr", 0, 0,
5053 CNTR_NORMAL,
5054 access_sdma_too_long_err_cnt),
5055[C_SDMA_GEN_MISMATCH_ERR] = CNTR_ELEM("SDmaGenMismatchErr", 0, 0,
5056 CNTR_NORMAL,
5057 access_sdma_gen_mismatch_err_cnt),
5058[C_SDMA_WRONG_DW_ERR] = CNTR_ELEM("SDmaWrongDwErr", 0, 0,
5059 CNTR_NORMAL,
5060 access_sdma_wrong_dw_err_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005061};
5062
5063static struct cntr_entry port_cntrs[PORT_CNTR_LAST] = {
5064[C_TX_UNSUP_VL] = TXE32_PORT_CNTR_ELEM(TxUnVLErr, SEND_UNSUP_VL_ERR_CNT,
5065 CNTR_NORMAL),
5066[C_TX_INVAL_LEN] = TXE32_PORT_CNTR_ELEM(TxInvalLen, SEND_LEN_ERR_CNT,
5067 CNTR_NORMAL),
5068[C_TX_MM_LEN_ERR] = TXE32_PORT_CNTR_ELEM(TxMMLenErr, SEND_MAX_MIN_LEN_ERR_CNT,
5069 CNTR_NORMAL),
5070[C_TX_UNDERRUN] = TXE32_PORT_CNTR_ELEM(TxUnderrun, SEND_UNDERRUN_CNT,
5071 CNTR_NORMAL),
5072[C_TX_FLOW_STALL] = TXE32_PORT_CNTR_ELEM(TxFlowStall, SEND_FLOW_STALL_CNT,
5073 CNTR_NORMAL),
5074[C_TX_DROPPED] = TXE32_PORT_CNTR_ELEM(TxDropped, SEND_DROPPED_PKT_CNT,
5075 CNTR_NORMAL),
5076[C_TX_HDR_ERR] = TXE32_PORT_CNTR_ELEM(TxHdrErr, SEND_HEADERS_ERR_CNT,
5077 CNTR_NORMAL),
5078[C_TX_PKT] = TXE64_PORT_CNTR_ELEM(TxPkt, SEND_DATA_PKT_CNT, CNTR_NORMAL),
5079[C_TX_WORDS] = TXE64_PORT_CNTR_ELEM(TxWords, SEND_DWORD_CNT, CNTR_NORMAL),
5080[C_TX_WAIT] = TXE64_PORT_CNTR_ELEM(TxWait, SEND_WAIT_CNT, CNTR_SYNTH),
5081[C_TX_FLIT_VL] = TXE64_PORT_CNTR_ELEM(TxFlitVL, SEND_DATA_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005082 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005083[C_TX_PKT_VL] = TXE64_PORT_CNTR_ELEM(TxPktVL, SEND_DATA_PKT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005084 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005085[C_TX_WAIT_VL] = TXE64_PORT_CNTR_ELEM(TxWaitVL, SEND_WAIT_VL0_CNT,
Jubin John17fb4f22016-02-14 20:21:52 -08005086 CNTR_SYNTH | CNTR_VL),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005087[C_RX_PKT] = RXE64_PORT_CNTR_ELEM(RxPkt, RCV_DATA_PKT_CNT, CNTR_NORMAL),
5088[C_RX_WORDS] = RXE64_PORT_CNTR_ELEM(RxWords, RCV_DWORD_CNT, CNTR_NORMAL),
5089[C_SW_LINK_DOWN] = CNTR_ELEM("SwLinkDown", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005090 access_sw_link_dn_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005091[C_SW_LINK_UP] = CNTR_ELEM("SwLinkUp", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005092 access_sw_link_up_cnt),
Dean Luick6d014532015-12-01 15:38:23 -05005093[C_SW_UNKNOWN_FRAME] = CNTR_ELEM("UnknownFrame", 0, 0, CNTR_NORMAL,
5094 access_sw_unknown_frame_cnt),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005095[C_SW_XMIT_DSCD] = CNTR_ELEM("XmitDscd", 0, 0, CNTR_SYNTH | CNTR_32BIT,
Jubin John17fb4f22016-02-14 20:21:52 -08005096 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005097[C_SW_XMIT_DSCD_VL] = CNTR_ELEM("XmitDscdVl", 0, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08005098 CNTR_SYNTH | CNTR_32BIT | CNTR_VL,
5099 access_sw_xmit_discards),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005100[C_SW_XMIT_CSTR_ERR] = CNTR_ELEM("XmitCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005101 access_xmit_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005102[C_SW_RCV_CSTR_ERR] = CNTR_ELEM("RcvCstrErr", 0, 0, CNTR_SYNTH,
Jubin John17fb4f22016-02-14 20:21:52 -08005103 access_rcv_constraint_errs),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005104[C_SW_IBP_LOOP_PKTS] = SW_IBP_CNTR(LoopPkts, loop_pkts),
5105[C_SW_IBP_RC_RESENDS] = SW_IBP_CNTR(RcResend, rc_resends),
5106[C_SW_IBP_RNR_NAKS] = SW_IBP_CNTR(RnrNak, rnr_naks),
5107[C_SW_IBP_OTHER_NAKS] = SW_IBP_CNTR(OtherNak, other_naks),
5108[C_SW_IBP_RC_TIMEOUTS] = SW_IBP_CNTR(RcTimeOut, rc_timeouts),
5109[C_SW_IBP_PKT_DROPS] = SW_IBP_CNTR(PktDrop, pkt_drops),
5110[C_SW_IBP_DMA_WAIT] = SW_IBP_CNTR(DmaWait, dmawait),
5111[C_SW_IBP_RC_SEQNAK] = SW_IBP_CNTR(RcSeqNak, rc_seqnak),
5112[C_SW_IBP_RC_DUPREQ] = SW_IBP_CNTR(RcDupRew, rc_dupreq),
5113[C_SW_IBP_RDMA_SEQ] = SW_IBP_CNTR(RdmaSeq, rdma_seq),
5114[C_SW_IBP_UNALIGNED] = SW_IBP_CNTR(Unaligned, unaligned),
5115[C_SW_IBP_SEQ_NAK] = SW_IBP_CNTR(SeqNak, seq_naks),
5116[C_SW_CPU_RC_ACKS] = CNTR_ELEM("RcAcks", 0, 0, CNTR_NORMAL,
5117 access_sw_cpu_rc_acks),
5118[C_SW_CPU_RC_QACKS] = CNTR_ELEM("RcQacks", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005119 access_sw_cpu_rc_qacks),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005120[C_SW_CPU_RC_DELAYED_COMP] = CNTR_ELEM("RcDelayComp", 0, 0, CNTR_NORMAL,
Jubin John17fb4f22016-02-14 20:21:52 -08005121 access_sw_cpu_rc_delayed_comp),
Mike Marciniszyn77241052015-07-30 15:17:43 -04005122[OVR_LBL(0)] = OVR_ELM(0), [OVR_LBL(1)] = OVR_ELM(1),
5123[OVR_LBL(2)] = OVR_ELM(2), [OVR_LBL(3)] = OVR_ELM(3),
5124[OVR_LBL(4)] = OVR_ELM(4), [OVR_LBL(5)] = OVR_ELM(5),
5125[OVR_LBL(6)] = OVR_ELM(6), [OVR_LBL(7)] = OVR_ELM(7),
5126[OVR_LBL(8)] = OVR_ELM(8), [OVR_LBL(9)] = OVR_ELM(9),
5127[OVR_LBL(10)] = OVR_ELM(10), [OVR_LBL(11)] = OVR_ELM(11),
5128[OVR_LBL(12)] = OVR_ELM(12), [OVR_LBL(13)] = OVR_ELM(13),
5129[OVR_LBL(14)] = OVR_ELM(14), [OVR_LBL(15)] = OVR_ELM(15),
5130[OVR_LBL(16)] = OVR_ELM(16), [OVR_LBL(17)] = OVR_ELM(17),
5131[OVR_LBL(18)] = OVR_ELM(18), [OVR_LBL(19)] = OVR_ELM(19),
5132[OVR_LBL(20)] = OVR_ELM(20), [OVR_LBL(21)] = OVR_ELM(21),
5133[OVR_LBL(22)] = OVR_ELM(22), [OVR_LBL(23)] = OVR_ELM(23),
5134[OVR_LBL(24)] = OVR_ELM(24), [OVR_LBL(25)] = OVR_ELM(25),
5135[OVR_LBL(26)] = OVR_ELM(26), [OVR_LBL(27)] = OVR_ELM(27),
5136[OVR_LBL(28)] = OVR_ELM(28), [OVR_LBL(29)] = OVR_ELM(29),
5137[OVR_LBL(30)] = OVR_ELM(30), [OVR_LBL(31)] = OVR_ELM(31),
5138[OVR_LBL(32)] = OVR_ELM(32), [OVR_LBL(33)] = OVR_ELM(33),
5139[OVR_LBL(34)] = OVR_ELM(34), [OVR_LBL(35)] = OVR_ELM(35),
5140[OVR_LBL(36)] = OVR_ELM(36), [OVR_LBL(37)] = OVR_ELM(37),
5141[OVR_LBL(38)] = OVR_ELM(38), [OVR_LBL(39)] = OVR_ELM(39),
5142[OVR_LBL(40)] = OVR_ELM(40), [OVR_LBL(41)] = OVR_ELM(41),
5143[OVR_LBL(42)] = OVR_ELM(42), [OVR_LBL(43)] = OVR_ELM(43),
5144[OVR_LBL(44)] = OVR_ELM(44), [OVR_LBL(45)] = OVR_ELM(45),
5145[OVR_LBL(46)] = OVR_ELM(46), [OVR_LBL(47)] = OVR_ELM(47),
5146[OVR_LBL(48)] = OVR_ELM(48), [OVR_LBL(49)] = OVR_ELM(49),
5147[OVR_LBL(50)] = OVR_ELM(50), [OVR_LBL(51)] = OVR_ELM(51),
5148[OVR_LBL(52)] = OVR_ELM(52), [OVR_LBL(53)] = OVR_ELM(53),
5149[OVR_LBL(54)] = OVR_ELM(54), [OVR_LBL(55)] = OVR_ELM(55),
5150[OVR_LBL(56)] = OVR_ELM(56), [OVR_LBL(57)] = OVR_ELM(57),
5151[OVR_LBL(58)] = OVR_ELM(58), [OVR_LBL(59)] = OVR_ELM(59),
5152[OVR_LBL(60)] = OVR_ELM(60), [OVR_LBL(61)] = OVR_ELM(61),
5153[OVR_LBL(62)] = OVR_ELM(62), [OVR_LBL(63)] = OVR_ELM(63),
5154[OVR_LBL(64)] = OVR_ELM(64), [OVR_LBL(65)] = OVR_ELM(65),
5155[OVR_LBL(66)] = OVR_ELM(66), [OVR_LBL(67)] = OVR_ELM(67),
5156[OVR_LBL(68)] = OVR_ELM(68), [OVR_LBL(69)] = OVR_ELM(69),
5157[OVR_LBL(70)] = OVR_ELM(70), [OVR_LBL(71)] = OVR_ELM(71),
5158[OVR_LBL(72)] = OVR_ELM(72), [OVR_LBL(73)] = OVR_ELM(73),
5159[OVR_LBL(74)] = OVR_ELM(74), [OVR_LBL(75)] = OVR_ELM(75),
5160[OVR_LBL(76)] = OVR_ELM(76), [OVR_LBL(77)] = OVR_ELM(77),
5161[OVR_LBL(78)] = OVR_ELM(78), [OVR_LBL(79)] = OVR_ELM(79),
5162[OVR_LBL(80)] = OVR_ELM(80), [OVR_LBL(81)] = OVR_ELM(81),
5163[OVR_LBL(82)] = OVR_ELM(82), [OVR_LBL(83)] = OVR_ELM(83),
5164[OVR_LBL(84)] = OVR_ELM(84), [OVR_LBL(85)] = OVR_ELM(85),
5165[OVR_LBL(86)] = OVR_ELM(86), [OVR_LBL(87)] = OVR_ELM(87),
5166[OVR_LBL(88)] = OVR_ELM(88), [OVR_LBL(89)] = OVR_ELM(89),
5167[OVR_LBL(90)] = OVR_ELM(90), [OVR_LBL(91)] = OVR_ELM(91),
5168[OVR_LBL(92)] = OVR_ELM(92), [OVR_LBL(93)] = OVR_ELM(93),
5169[OVR_LBL(94)] = OVR_ELM(94), [OVR_LBL(95)] = OVR_ELM(95),
5170[OVR_LBL(96)] = OVR_ELM(96), [OVR_LBL(97)] = OVR_ELM(97),
5171[OVR_LBL(98)] = OVR_ELM(98), [OVR_LBL(99)] = OVR_ELM(99),
5172[OVR_LBL(100)] = OVR_ELM(100), [OVR_LBL(101)] = OVR_ELM(101),
5173[OVR_LBL(102)] = OVR_ELM(102), [OVR_LBL(103)] = OVR_ELM(103),
5174[OVR_LBL(104)] = OVR_ELM(104), [OVR_LBL(105)] = OVR_ELM(105),
5175[OVR_LBL(106)] = OVR_ELM(106), [OVR_LBL(107)] = OVR_ELM(107),
5176[OVR_LBL(108)] = OVR_ELM(108), [OVR_LBL(109)] = OVR_ELM(109),
5177[OVR_LBL(110)] = OVR_ELM(110), [OVR_LBL(111)] = OVR_ELM(111),
5178[OVR_LBL(112)] = OVR_ELM(112), [OVR_LBL(113)] = OVR_ELM(113),
5179[OVR_LBL(114)] = OVR_ELM(114), [OVR_LBL(115)] = OVR_ELM(115),
5180[OVR_LBL(116)] = OVR_ELM(116), [OVR_LBL(117)] = OVR_ELM(117),
5181[OVR_LBL(118)] = OVR_ELM(118), [OVR_LBL(119)] = OVR_ELM(119),
5182[OVR_LBL(120)] = OVR_ELM(120), [OVR_LBL(121)] = OVR_ELM(121),
5183[OVR_LBL(122)] = OVR_ELM(122), [OVR_LBL(123)] = OVR_ELM(123),
5184[OVR_LBL(124)] = OVR_ELM(124), [OVR_LBL(125)] = OVR_ELM(125),
5185[OVR_LBL(126)] = OVR_ELM(126), [OVR_LBL(127)] = OVR_ELM(127),
5186[OVR_LBL(128)] = OVR_ELM(128), [OVR_LBL(129)] = OVR_ELM(129),
5187[OVR_LBL(130)] = OVR_ELM(130), [OVR_LBL(131)] = OVR_ELM(131),
5188[OVR_LBL(132)] = OVR_ELM(132), [OVR_LBL(133)] = OVR_ELM(133),
5189[OVR_LBL(134)] = OVR_ELM(134), [OVR_LBL(135)] = OVR_ELM(135),
5190[OVR_LBL(136)] = OVR_ELM(136), [OVR_LBL(137)] = OVR_ELM(137),
5191[OVR_LBL(138)] = OVR_ELM(138), [OVR_LBL(139)] = OVR_ELM(139),
5192[OVR_LBL(140)] = OVR_ELM(140), [OVR_LBL(141)] = OVR_ELM(141),
5193[OVR_LBL(142)] = OVR_ELM(142), [OVR_LBL(143)] = OVR_ELM(143),
5194[OVR_LBL(144)] = OVR_ELM(144), [OVR_LBL(145)] = OVR_ELM(145),
5195[OVR_LBL(146)] = OVR_ELM(146), [OVR_LBL(147)] = OVR_ELM(147),
5196[OVR_LBL(148)] = OVR_ELM(148), [OVR_LBL(149)] = OVR_ELM(149),
5197[OVR_LBL(150)] = OVR_ELM(150), [OVR_LBL(151)] = OVR_ELM(151),
5198[OVR_LBL(152)] = OVR_ELM(152), [OVR_LBL(153)] = OVR_ELM(153),
5199[OVR_LBL(154)] = OVR_ELM(154), [OVR_LBL(155)] = OVR_ELM(155),
5200[OVR_LBL(156)] = OVR_ELM(156), [OVR_LBL(157)] = OVR_ELM(157),
5201[OVR_LBL(158)] = OVR_ELM(158), [OVR_LBL(159)] = OVR_ELM(159),
5202};
5203
5204/* ======================================================================== */
5205
Mike Marciniszyn77241052015-07-30 15:17:43 -04005206/* return true if this is chip revision revision a */
5207int is_ax(struct hfi1_devdata *dd)
5208{
5209 u8 chip_rev_minor =
5210 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5211 & CCE_REVISION_CHIP_REV_MINOR_MASK;
5212 return (chip_rev_minor & 0xf0) == 0;
5213}
5214
5215/* return true if this is chip revision revision b */
5216int is_bx(struct hfi1_devdata *dd)
5217{
5218 u8 chip_rev_minor =
5219 dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT
5220 & CCE_REVISION_CHIP_REV_MINOR_MASK;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005221 return (chip_rev_minor & 0xF0) == 0x10;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005222}
5223
5224/*
5225 * Append string s to buffer buf. Arguments curp and len are the current
5226 * position and remaining length, respectively.
5227 *
5228 * return 0 on success, 1 on out of room
5229 */
5230static int append_str(char *buf, char **curp, int *lenp, const char *s)
5231{
5232 char *p = *curp;
5233 int len = *lenp;
5234 int result = 0; /* success */
5235 char c;
5236
5237 /* add a comma, if first in the buffer */
5238 if (p != buf) {
5239 if (len == 0) {
5240 result = 1; /* out of room */
5241 goto done;
5242 }
5243 *p++ = ',';
5244 len--;
5245 }
5246
5247 /* copy the string */
5248 while ((c = *s++) != 0) {
5249 if (len == 0) {
5250 result = 1; /* out of room */
5251 goto done;
5252 }
5253 *p++ = c;
5254 len--;
5255 }
5256
5257done:
5258 /* write return values */
5259 *curp = p;
5260 *lenp = len;
5261
5262 return result;
5263}
5264
5265/*
5266 * Using the given flag table, print a comma separated string into
5267 * the buffer. End in '*' if the buffer is too short.
5268 */
5269static char *flag_string(char *buf, int buf_len, u64 flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005270 struct flag_table *table, int table_size)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005271{
5272 char extra[32];
5273 char *p = buf;
5274 int len = buf_len;
5275 int no_room = 0;
5276 int i;
5277
5278 /* make sure there is at least 2 so we can form "*" */
5279 if (len < 2)
5280 return "";
5281
5282 len--; /* leave room for a nul */
5283 for (i = 0; i < table_size; i++) {
5284 if (flags & table[i].flag) {
5285 no_room = append_str(buf, &p, &len, table[i].str);
5286 if (no_room)
5287 break;
5288 flags &= ~table[i].flag;
5289 }
5290 }
5291
5292 /* any undocumented bits left? */
5293 if (!no_room && flags) {
5294 snprintf(extra, sizeof(extra), "bits 0x%llx", flags);
5295 no_room = append_str(buf, &p, &len, extra);
5296 }
5297
5298 /* add * if ran out of room */
5299 if (no_room) {
5300 /* may need to back up to add space for a '*' */
5301 if (len == 0)
5302 --p;
5303 *p++ = '*';
5304 }
5305
5306 /* add final nul - space already allocated above */
5307 *p = 0;
5308 return buf;
5309}
5310
5311/* first 8 CCE error interrupt source names */
5312static const char * const cce_misc_names[] = {
5313 "CceErrInt", /* 0 */
5314 "RxeErrInt", /* 1 */
5315 "MiscErrInt", /* 2 */
5316 "Reserved3", /* 3 */
5317 "PioErrInt", /* 4 */
5318 "SDmaErrInt", /* 5 */
5319 "EgressErrInt", /* 6 */
5320 "TxeErrInt" /* 7 */
5321};
5322
5323/*
5324 * Return the miscellaneous error interrupt name.
5325 */
5326static char *is_misc_err_name(char *buf, size_t bsize, unsigned int source)
5327{
5328 if (source < ARRAY_SIZE(cce_misc_names))
5329 strncpy(buf, cce_misc_names[source], bsize);
5330 else
Jubin John17fb4f22016-02-14 20:21:52 -08005331 snprintf(buf, bsize, "Reserved%u",
5332 source + IS_GENERAL_ERR_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005333
5334 return buf;
5335}
5336
5337/*
5338 * Return the SDMA engine error interrupt name.
5339 */
5340static char *is_sdma_eng_err_name(char *buf, size_t bsize, unsigned int source)
5341{
5342 snprintf(buf, bsize, "SDmaEngErrInt%u", source);
5343 return buf;
5344}
5345
5346/*
5347 * Return the send context error interrupt name.
5348 */
5349static char *is_sendctxt_err_name(char *buf, size_t bsize, unsigned int source)
5350{
5351 snprintf(buf, bsize, "SendCtxtErrInt%u", source);
5352 return buf;
5353}
5354
5355static const char * const various_names[] = {
5356 "PbcInt",
5357 "GpioAssertInt",
5358 "Qsfp1Int",
5359 "Qsfp2Int",
5360 "TCritInt"
5361};
5362
5363/*
5364 * Return the various interrupt name.
5365 */
5366static char *is_various_name(char *buf, size_t bsize, unsigned int source)
5367{
5368 if (source < ARRAY_SIZE(various_names))
5369 strncpy(buf, various_names[source], bsize);
5370 else
Jubin John8638b772016-02-14 20:19:24 -08005371 snprintf(buf, bsize, "Reserved%u", source + IS_VARIOUS_START);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005372 return buf;
5373}
5374
5375/*
5376 * Return the DC interrupt name.
5377 */
5378static char *is_dc_name(char *buf, size_t bsize, unsigned int source)
5379{
5380 static const char * const dc_int_names[] = {
5381 "common",
5382 "lcb",
5383 "8051",
5384 "lbm" /* local block merge */
5385 };
5386
5387 if (source < ARRAY_SIZE(dc_int_names))
5388 snprintf(buf, bsize, "dc_%s_int", dc_int_names[source]);
5389 else
5390 snprintf(buf, bsize, "DCInt%u", source);
5391 return buf;
5392}
5393
5394static const char * const sdma_int_names[] = {
5395 "SDmaInt",
5396 "SdmaIdleInt",
5397 "SdmaProgressInt",
5398};
5399
5400/*
5401 * Return the SDMA engine interrupt name.
5402 */
5403static char *is_sdma_eng_name(char *buf, size_t bsize, unsigned int source)
5404{
5405 /* what interrupt */
5406 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
5407 /* which engine */
5408 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
5409
5410 if (likely(what < 3))
5411 snprintf(buf, bsize, "%s%u", sdma_int_names[what], which);
5412 else
5413 snprintf(buf, bsize, "Invalid SDMA interrupt %u", source);
5414 return buf;
5415}
5416
5417/*
5418 * Return the receive available interrupt name.
5419 */
5420static char *is_rcv_avail_name(char *buf, size_t bsize, unsigned int source)
5421{
5422 snprintf(buf, bsize, "RcvAvailInt%u", source);
5423 return buf;
5424}
5425
5426/*
5427 * Return the receive urgent interrupt name.
5428 */
5429static char *is_rcv_urgent_name(char *buf, size_t bsize, unsigned int source)
5430{
5431 snprintf(buf, bsize, "RcvUrgentInt%u", source);
5432 return buf;
5433}
5434
5435/*
5436 * Return the send credit interrupt name.
5437 */
5438static char *is_send_credit_name(char *buf, size_t bsize, unsigned int source)
5439{
5440 snprintf(buf, bsize, "SendCreditInt%u", source);
5441 return buf;
5442}
5443
5444/*
5445 * Return the reserved interrupt name.
5446 */
5447static char *is_reserved_name(char *buf, size_t bsize, unsigned int source)
5448{
5449 snprintf(buf, bsize, "Reserved%u", source + IS_RESERVED_START);
5450 return buf;
5451}
5452
5453static char *cce_err_status_string(char *buf, int buf_len, u64 flags)
5454{
5455 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005456 cce_err_status_flags,
5457 ARRAY_SIZE(cce_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005458}
5459
5460static char *rxe_err_status_string(char *buf, int buf_len, u64 flags)
5461{
5462 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005463 rxe_err_status_flags,
5464 ARRAY_SIZE(rxe_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005465}
5466
5467static char *misc_err_status_string(char *buf, int buf_len, u64 flags)
5468{
5469 return flag_string(buf, buf_len, flags, misc_err_status_flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005470 ARRAY_SIZE(misc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005471}
5472
5473static char *pio_err_status_string(char *buf, int buf_len, u64 flags)
5474{
5475 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005476 pio_err_status_flags,
5477 ARRAY_SIZE(pio_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005478}
5479
5480static char *sdma_err_status_string(char *buf, int buf_len, u64 flags)
5481{
5482 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005483 sdma_err_status_flags,
5484 ARRAY_SIZE(sdma_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005485}
5486
5487static char *egress_err_status_string(char *buf, int buf_len, u64 flags)
5488{
5489 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005490 egress_err_status_flags,
5491 ARRAY_SIZE(egress_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005492}
5493
5494static char *egress_err_info_string(char *buf, int buf_len, u64 flags)
5495{
5496 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005497 egress_err_info_flags,
5498 ARRAY_SIZE(egress_err_info_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005499}
5500
5501static char *send_err_status_string(char *buf, int buf_len, u64 flags)
5502{
5503 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005504 send_err_status_flags,
5505 ARRAY_SIZE(send_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005506}
5507
5508static void handle_cce_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5509{
5510 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005511 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005512
5513 /*
5514 * For most these errors, there is nothing that can be done except
5515 * report or record it.
5516 */
5517 dd_dev_info(dd, "CCE Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005518 cce_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005519
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005520 if ((reg & CCE_ERR_STATUS_CCE_CLI2_ASYNC_FIFO_PARITY_ERR_SMASK) &&
5521 is_ax(dd) && (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005522 /* this error requires a manual drop into SPC freeze mode */
5523 /* then a fix up */
5524 start_freeze_handling(dd->pport, FREEZE_SELF);
5525 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005526
5527 for (i = 0; i < NUM_CCE_ERR_STATUS_COUNTERS; i++) {
5528 if (reg & (1ull << i)) {
5529 incr_cntr64(&dd->cce_err_status_cnt[i]);
5530 /* maintain a counter over all cce_err_status errors */
5531 incr_cntr64(&dd->sw_cce_err_status_aggregate);
5532 }
5533 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005534}
5535
5536/*
5537 * Check counters for receive errors that do not have an interrupt
5538 * associated with them.
5539 */
5540#define RCVERR_CHECK_TIME 10
Kees Cook80641352017-10-16 15:51:54 -07005541static void update_rcverr_timer(struct timer_list *t)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005542{
Kees Cook80641352017-10-16 15:51:54 -07005543 struct hfi1_devdata *dd = from_timer(dd, t, rcverr_timer);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005544 struct hfi1_pportdata *ppd = dd->pport;
5545 u32 cur_ovfl_cnt = read_dev_cntr(dd, C_RCV_OVF, CNTR_INVALID_VL);
5546
5547 if (dd->rcv_ovfl_cnt < cur_ovfl_cnt &&
Jubin John17fb4f22016-02-14 20:21:52 -08005548 ppd->port_error_action & OPA_PI_MASK_EX_BUFFER_OVERRUN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04005549 dd_dev_info(dd, "%s: PortErrorAction bounce\n", __func__);
Jubin John17fb4f22016-02-14 20:21:52 -08005550 set_link_down_reason(
5551 ppd, OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN, 0,
5552 OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN);
Sebastian Sanchez71d47002017-07-29 08:43:49 -07005553 queue_work(ppd->link_wq, &ppd->link_bounce_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005554 }
Jubin John50e5dcb2016-02-14 20:19:41 -08005555 dd->rcv_ovfl_cnt = (u32)cur_ovfl_cnt;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005556
5557 mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5558}
5559
5560static int init_rcverr(struct hfi1_devdata *dd)
5561{
Kees Cook80641352017-10-16 15:51:54 -07005562 timer_setup(&dd->rcverr_timer, update_rcverr_timer, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005563 /* Assume the hardware counter has been reset */
5564 dd->rcv_ovfl_cnt = 0;
5565 return mod_timer(&dd->rcverr_timer, jiffies + HZ * RCVERR_CHECK_TIME);
5566}
5567
5568static void free_rcverr(struct hfi1_devdata *dd)
5569{
Kees Cook80641352017-10-16 15:51:54 -07005570 if (dd->rcverr_timer.function)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005571 del_timer_sync(&dd->rcverr_timer);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005572}
5573
5574static void handle_rxe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5575{
5576 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005577 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005578
5579 dd_dev_info(dd, "Receive Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005580 rxe_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005581
5582 if (reg & ALL_RXE_FREEZE_ERR) {
5583 int flags = 0;
5584
5585 /*
5586 * Freeze mode recovery is disabled for the errors
5587 * in RXE_FREEZE_ABORT_MASK
5588 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05005589 if (is_ax(dd) && (reg & RXE_FREEZE_ABORT_MASK))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005590 flags = FREEZE_ABORT;
5591
5592 start_freeze_handling(dd->pport, flags);
5593 }
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005594
5595 for (i = 0; i < NUM_RCV_ERR_STATUS_COUNTERS; i++) {
5596 if (reg & (1ull << i))
5597 incr_cntr64(&dd->rcv_err_status_cnt[i]);
5598 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005599}
5600
5601static void handle_misc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5602{
5603 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005604 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005605
5606 dd_dev_info(dd, "Misc Error: %s",
Jubin John17fb4f22016-02-14 20:21:52 -08005607 misc_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005608 for (i = 0; i < NUM_MISC_ERR_STATUS_COUNTERS; i++) {
5609 if (reg & (1ull << i))
5610 incr_cntr64(&dd->misc_err_status_cnt[i]);
5611 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005612}
5613
5614static void handle_pio_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5615{
5616 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005617 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005618
5619 dd_dev_info(dd, "PIO Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005620 pio_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005621
5622 if (reg & ALL_PIO_FREEZE_ERR)
5623 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005624
5625 for (i = 0; i < NUM_SEND_PIO_ERR_STATUS_COUNTERS; i++) {
5626 if (reg & (1ull << i))
5627 incr_cntr64(&dd->send_pio_err_status_cnt[i]);
5628 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005629}
5630
5631static void handle_sdma_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5632{
5633 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005634 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005635
5636 dd_dev_info(dd, "SDMA Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005637 sdma_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005638
5639 if (reg & ALL_SDMA_FREEZE_ERR)
5640 start_freeze_handling(dd->pport, 0);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005641
5642 for (i = 0; i < NUM_SEND_DMA_ERR_STATUS_COUNTERS; i++) {
5643 if (reg & (1ull << i))
5644 incr_cntr64(&dd->send_dma_err_status_cnt[i]);
5645 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005646}
5647
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005648static inline void __count_port_discards(struct hfi1_pportdata *ppd)
5649{
5650 incr_cntr64(&ppd->port_xmit_discards);
5651}
5652
Mike Marciniszyn77241052015-07-30 15:17:43 -04005653static void count_port_inactive(struct hfi1_devdata *dd)
5654{
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005655 __count_port_discards(dd->pport);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005656}
5657
5658/*
5659 * We have had a "disallowed packet" error during egress. Determine the
5660 * integrity check which failed, and update relevant error counter, etc.
5661 *
5662 * Note that the SEND_EGRESS_ERR_INFO register has only a single
5663 * bit of state per integrity check, and so we can miss the reason for an
5664 * egress error if more than one packet fails the same integrity check
5665 * since we cleared the corresponding bit in SEND_EGRESS_ERR_INFO.
5666 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005667static void handle_send_egress_err_info(struct hfi1_devdata *dd,
5668 int vl)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005669{
5670 struct hfi1_pportdata *ppd = dd->pport;
5671 u64 src = read_csr(dd, SEND_EGRESS_ERR_SOURCE); /* read first */
5672 u64 info = read_csr(dd, SEND_EGRESS_ERR_INFO);
5673 char buf[96];
5674
5675 /* clear down all observed info as quickly as possible after read */
5676 write_csr(dd, SEND_EGRESS_ERR_INFO, info);
5677
5678 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005679 "Egress Error Info: 0x%llx, %s Egress Error Src 0x%llx\n",
5680 info, egress_err_info_string(buf, sizeof(buf), info), src);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005681
5682 /* Eventually add other counters for each bit */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005683 if (info & PORT_DISCARD_EGRESS_ERRS) {
5684 int weight, i;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005685
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005686 /*
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005687 * Count all applicable bits as individual errors and
5688 * attribute them to the packet that triggered this handler.
5689 * This may not be completely accurate due to limitations
5690 * on the available hardware error information. There is
5691 * a single information register and any number of error
5692 * packets may have occurred and contributed to it before
5693 * this routine is called. This means that:
5694 * a) If multiple packets with the same error occur before
5695 * this routine is called, earlier packets are missed.
5696 * There is only a single bit for each error type.
5697 * b) Errors may not be attributed to the correct VL.
5698 * The driver is attributing all bits in the info register
5699 * to the packet that triggered this call, but bits
5700 * could be an accumulation of different packets with
5701 * different VLs.
5702 * c) A single error packet may have multiple counts attached
5703 * to it. There is no way for the driver to know if
5704 * multiple bits set in the info register are due to a
5705 * single packet or multiple packets. The driver assumes
5706 * multiple packets.
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005707 */
Dean Luick4c9e7aa2016-02-18 11:12:08 -08005708 weight = hweight64(info & PORT_DISCARD_EGRESS_ERRS);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005709 for (i = 0; i < weight; i++) {
5710 __count_port_discards(ppd);
5711 if (vl >= 0 && vl < TXE_NUM_DATA_VL)
5712 incr_cntr64(&ppd->port_xmit_discards_vl[vl]);
5713 else if (vl == 15)
5714 incr_cntr64(&ppd->port_xmit_discards_vl
5715 [C_VL_15]);
5716 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005717 }
5718}
5719
5720/*
5721 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5722 * register. Does it represent a 'port inactive' error?
5723 */
5724static inline int port_inactive_err(u64 posn)
5725{
5726 return (posn >= SEES(TX_LINKDOWN) &&
5727 posn <= SEES(TX_INCORRECT_LINK_STATE));
5728}
5729
5730/*
5731 * Input value is a bit position within the SEND_EGRESS_ERR_STATUS
5732 * register. Does it represent a 'disallowed packet' error?
5733 */
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005734static inline int disallowed_pkt_err(int posn)
Mike Marciniszyn77241052015-07-30 15:17:43 -04005735{
5736 return (posn >= SEES(TX_SDMA0_DISALLOWED_PACKET) &&
5737 posn <= SEES(TX_SDMA15_DISALLOWED_PACKET));
5738}
5739
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005740/*
5741 * Input value is a bit position of one of the SDMA engine disallowed
5742 * packet errors. Return which engine. Use of this must be guarded by
5743 * disallowed_pkt_err().
5744 */
5745static inline int disallowed_pkt_engine(int posn)
5746{
5747 return posn - SEES(TX_SDMA0_DISALLOWED_PACKET);
5748}
5749
5750/*
5751 * Translate an SDMA engine to a VL. Return -1 if the tranlation cannot
5752 * be done.
5753 */
5754static int engine_to_vl(struct hfi1_devdata *dd, int engine)
5755{
5756 struct sdma_vl_map *m;
5757 int vl;
5758
5759 /* range check */
5760 if (engine < 0 || engine >= TXE_NUM_SDMA_ENGINES)
5761 return -1;
5762
5763 rcu_read_lock();
5764 m = rcu_dereference(dd->sdma_map);
5765 vl = m->engine_to_vl[engine];
5766 rcu_read_unlock();
5767
5768 return vl;
5769}
5770
5771/*
5772 * Translate the send context (sofware index) into a VL. Return -1 if the
5773 * translation cannot be done.
5774 */
5775static int sc_to_vl(struct hfi1_devdata *dd, int sw_index)
5776{
5777 struct send_context_info *sci;
5778 struct send_context *sc;
5779 int i;
5780
5781 sci = &dd->send_contexts[sw_index];
5782
5783 /* there is no information for user (PSM) and ack contexts */
Jianxin Xiong44306f12016-04-12 11:30:28 -07005784 if ((sci->type != SC_KERNEL) && (sci->type != SC_VL15))
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005785 return -1;
5786
5787 sc = sci->sc;
5788 if (!sc)
5789 return -1;
5790 if (dd->vld[15].sc == sc)
5791 return 15;
5792 for (i = 0; i < num_vls; i++)
5793 if (dd->vld[i].sc == sc)
5794 return i;
5795
5796 return -1;
5797}
5798
Mike Marciniszyn77241052015-07-30 15:17:43 -04005799static void handle_egress_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5800{
5801 u64 reg_copy = reg, handled = 0;
5802 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005803 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005804
5805 if (reg & ALL_TXE_EGRESS_FREEZE_ERR)
5806 start_freeze_handling(dd->pport, 0);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005807 else if (is_ax(dd) &&
5808 (reg & SEND_EGRESS_ERR_STATUS_TX_CREDIT_RETURN_VL_ERR_SMASK) &&
5809 (dd->icode != ICODE_FUNCTIONAL_SIMULATOR))
Mike Marciniszyn77241052015-07-30 15:17:43 -04005810 start_freeze_handling(dd->pport, 0);
5811
5812 while (reg_copy) {
5813 int posn = fls64(reg_copy);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005814 /* fls64() returns a 1-based offset, we want it zero based */
Mike Marciniszyn77241052015-07-30 15:17:43 -04005815 int shift = posn - 1;
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005816 u64 mask = 1ULL << shift;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005817
5818 if (port_inactive_err(shift)) {
5819 count_port_inactive(dd);
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005820 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005821 } else if (disallowed_pkt_err(shift)) {
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005822 int vl = engine_to_vl(dd, disallowed_pkt_engine(shift));
5823
5824 handle_send_egress_err_info(dd, vl);
5825 handled |= mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005826 }
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005827 reg_copy &= ~mask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005828 }
5829
5830 reg &= ~handled;
5831
5832 if (reg)
5833 dd_dev_info(dd, "Egress Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005834 egress_err_status_string(buf, sizeof(buf), reg));
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005835
5836 for (i = 0; i < NUM_SEND_EGRESS_ERR_STATUS_COUNTERS; i++) {
5837 if (reg & (1ull << i))
5838 incr_cntr64(&dd->send_egress_err_status_cnt[i]);
5839 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005840}
5841
5842static void handle_txe_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
5843{
5844 char buf[96];
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005845 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005846
5847 dd_dev_info(dd, "Send Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005848 send_err_status_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005849
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005850 for (i = 0; i < NUM_SEND_ERR_STATUS_COUNTERS; i++) {
5851 if (reg & (1ull << i))
5852 incr_cntr64(&dd->send_err_status_cnt[i]);
5853 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005854}
5855
5856/*
5857 * The maximum number of times the error clear down will loop before
5858 * blocking a repeating error. This value is arbitrary.
5859 */
5860#define MAX_CLEAR_COUNT 20
5861
5862/*
5863 * Clear and handle an error register. All error interrupts are funneled
5864 * through here to have a central location to correctly handle single-
5865 * or multi-shot errors.
5866 *
5867 * For non per-context registers, call this routine with a context value
5868 * of 0 so the per-context offset is zero.
5869 *
5870 * If the handler loops too many times, assume that something is wrong
5871 * and can't be fixed, so mask the error bits.
5872 */
5873static void interrupt_clear_down(struct hfi1_devdata *dd,
5874 u32 context,
5875 const struct err_reg_info *eri)
5876{
5877 u64 reg;
5878 u32 count;
5879
5880 /* read in a loop until no more errors are seen */
5881 count = 0;
5882 while (1) {
5883 reg = read_kctxt_csr(dd, context, eri->status);
5884 if (reg == 0)
5885 break;
5886 write_kctxt_csr(dd, context, eri->clear, reg);
5887 if (likely(eri->handler))
5888 eri->handler(dd, context, reg);
5889 count++;
5890 if (count > MAX_CLEAR_COUNT) {
5891 u64 mask;
5892
5893 dd_dev_err(dd, "Repeating %s bits 0x%llx - masking\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005894 eri->desc, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005895 /*
5896 * Read-modify-write so any other masked bits
5897 * remain masked.
5898 */
5899 mask = read_kctxt_csr(dd, context, eri->mask);
5900 mask &= ~reg;
5901 write_kctxt_csr(dd, context, eri->mask, mask);
5902 break;
5903 }
5904 }
5905}
5906
5907/*
5908 * CCE block "misc" interrupt. Source is < 16.
5909 */
5910static void is_misc_err_int(struct hfi1_devdata *dd, unsigned int source)
5911{
5912 const struct err_reg_info *eri = &misc_errs[source];
5913
5914 if (eri->handler) {
5915 interrupt_clear_down(dd, 0, eri);
5916 } else {
5917 dd_dev_err(dd, "Unexpected misc interrupt (%u) - reserved\n",
Jubin John17fb4f22016-02-14 20:21:52 -08005918 source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005919 }
5920}
5921
5922static char *send_context_err_status_string(char *buf, int buf_len, u64 flags)
5923{
5924 return flag_string(buf, buf_len, flags,
Jubin John17fb4f22016-02-14 20:21:52 -08005925 sc_err_status_flags,
5926 ARRAY_SIZE(sc_err_status_flags));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005927}
5928
5929/*
5930 * Send context error interrupt. Source (hw_context) is < 160.
5931 *
5932 * All send context errors cause the send context to halt. The normal
5933 * clear-down mechanism cannot be used because we cannot clear the
5934 * error bits until several other long-running items are done first.
5935 * This is OK because with the context halted, nothing else is going
5936 * to happen on it anyway.
5937 */
5938static void is_sendctxt_err_int(struct hfi1_devdata *dd,
5939 unsigned int hw_context)
5940{
5941 struct send_context_info *sci;
5942 struct send_context *sc;
5943 char flags[96];
5944 u64 status;
5945 u32 sw_index;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005946 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005947
5948 sw_index = dd->hw_to_sw[hw_context];
5949 if (sw_index >= dd->num_send_contexts) {
5950 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08005951 "out of range sw index %u for send context %u\n",
5952 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005953 return;
5954 }
5955 sci = &dd->send_contexts[sw_index];
5956 sc = sci->sc;
5957 if (!sc) {
5958 dd_dev_err(dd, "%s: context %u(%u): no sc?\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -08005959 sw_index, hw_context);
Mike Marciniszyn77241052015-07-30 15:17:43 -04005960 return;
5961 }
5962
5963 /* tell the software that a halt has begun */
5964 sc_stop(sc, SCF_HALTED);
5965
5966 status = read_kctxt_csr(dd, hw_context, SEND_CTXT_ERR_STATUS);
5967
5968 dd_dev_info(dd, "Send Context %u(%u) Error: %s\n", sw_index, hw_context,
Jubin John17fb4f22016-02-14 20:21:52 -08005969 send_context_err_status_string(flags, sizeof(flags),
5970 status));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005971
5972 if (status & SEND_CTXT_ERR_STATUS_PIO_DISALLOWED_PACKET_ERR_SMASK)
Mike Marciniszyn69a00b82016-02-03 14:31:49 -08005973 handle_send_egress_err_info(dd, sc_to_vl(dd, sw_index));
Mike Marciniszyn77241052015-07-30 15:17:43 -04005974
5975 /*
5976 * Automatically restart halted kernel contexts out of interrupt
5977 * context. User contexts must ask the driver to restart the context.
5978 */
5979 if (sc->type != SC_USER)
5980 queue_work(dd->pport->hfi1_wq, &sc->halt_work);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005981
5982 /*
5983 * Update the counters for the corresponding status bits.
5984 * Note that these particular counters are aggregated over all
5985 * 160 contexts.
5986 */
5987 for (i = 0; i < NUM_SEND_CTXT_ERR_STATUS_COUNTERS; i++) {
5988 if (status & (1ull << i))
5989 incr_cntr64(&dd->sw_ctxt_err_status_cnt[i]);
5990 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04005991}
5992
5993static void handle_sdma_eng_err(struct hfi1_devdata *dd,
5994 unsigned int source, u64 status)
5995{
5996 struct sdma_engine *sde;
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05005997 int i = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04005998
5999 sde = &dd->per_sdma[source];
6000#ifdef CONFIG_SDMA_VERBOSITY
6001 dd_dev_err(sde->dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
6002 slashstrip(__FILE__), __LINE__, __func__);
6003 dd_dev_err(sde->dd, "CONFIG SDMA(%u) source: %u status 0x%llx\n",
6004 sde->this_idx, source, (unsigned long long)status);
6005#endif
Vennila Megavannana699c6c2016-01-11 18:30:56 -05006006 sde->err_cnt++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006007 sdma_engine_error(sde, status);
Joel Rosenzweig2c5b5212015-12-01 15:38:19 -05006008
6009 /*
6010 * Update the counters for the corresponding status bits.
6011 * Note that these particular counters are aggregated over
6012 * all 16 DMA engines.
6013 */
6014 for (i = 0; i < NUM_SEND_DMA_ENG_ERR_STATUS_COUNTERS; i++) {
6015 if (status & (1ull << i))
6016 incr_cntr64(&dd->sw_send_dma_eng_err_status_cnt[i]);
6017 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006018}
6019
6020/*
6021 * CCE block SDMA error interrupt. Source is < 16.
6022 */
6023static void is_sdma_eng_err_int(struct hfi1_devdata *dd, unsigned int source)
6024{
6025#ifdef CONFIG_SDMA_VERBOSITY
6026 struct sdma_engine *sde = &dd->per_sdma[source];
6027
6028 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
6029 slashstrip(__FILE__), __LINE__, __func__);
6030 dd_dev_err(dd, "CONFIG SDMA(%u) source: %u\n", sde->this_idx,
6031 source);
6032 sdma_dumpstate(sde);
6033#endif
6034 interrupt_clear_down(dd, source, &sdma_eng_err);
6035}
6036
6037/*
6038 * CCE block "various" interrupt. Source is < 8.
6039 */
6040static void is_various_int(struct hfi1_devdata *dd, unsigned int source)
6041{
6042 const struct err_reg_info *eri = &various_err[source];
6043
6044 /*
6045 * TCritInt cannot go through interrupt_clear_down()
6046 * because it is not a second tier interrupt. The handler
6047 * should be called directly.
6048 */
6049 if (source == TCRIT_INT_SOURCE)
6050 handle_temp_err(dd);
6051 else if (eri->handler)
6052 interrupt_clear_down(dd, 0, eri);
6053 else
6054 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006055 "%s: Unimplemented/reserved interrupt %d\n",
6056 __func__, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006057}
6058
6059static void handle_qsfp_int(struct hfi1_devdata *dd, u32 src_ctx, u64 reg)
6060{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006061 /* src_ctx is always zero */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006062 struct hfi1_pportdata *ppd = dd->pport;
6063 unsigned long flags;
6064 u64 qsfp_int_mgmt = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
6065
6066 if (reg & QSFP_HFI0_MODPRST_N) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006067 if (!qsfp_mod_present(ppd)) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006068 dd_dev_info(dd, "%s: QSFP module removed\n",
6069 __func__);
6070
Mike Marciniszyn77241052015-07-30 15:17:43 -04006071 ppd->driver_link_ready = 0;
6072 /*
6073 * Cable removed, reset all our information about the
6074 * cache and cable capabilities
6075 */
6076
6077 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6078 /*
6079 * We don't set cache_refresh_required here as we expect
6080 * an interrupt when a cable is inserted
6081 */
6082 ppd->qsfp_info.cache_valid = 0;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006083 ppd->qsfp_info.reset_needed = 0;
6084 ppd->qsfp_info.limiting_active = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006085 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006086 flags);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006087 /* Invert the ModPresent pin now to detect plug-in */
6088 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6089 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006090
6091 if ((ppd->offline_disabled_reason >
6092 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006093 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED)) ||
Bryan Morgana9c05e32016-02-03 14:30:49 -08006094 (ppd->offline_disabled_reason ==
6095 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE)))
6096 ppd->offline_disabled_reason =
6097 HFI1_ODR_MASK(
Easwar Hariharane1bf0d52016-02-03 14:36:58 -08006098 OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED);
Bryan Morgana9c05e32016-02-03 14:30:49 -08006099
Mike Marciniszyn77241052015-07-30 15:17:43 -04006100 if (ppd->host_link_state == HLS_DN_POLL) {
6101 /*
6102 * The link is still in POLL. This means
6103 * that the normal link down processing
6104 * will not happen. We have to do it here
6105 * before turning the DC off.
6106 */
Sebastian Sanchez71d47002017-07-29 08:43:49 -07006107 queue_work(ppd->link_wq, &ppd->link_down_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006108 }
6109 } else {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006110 dd_dev_info(dd, "%s: QSFP module inserted\n",
6111 __func__);
6112
Mike Marciniszyn77241052015-07-30 15:17:43 -04006113 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6114 ppd->qsfp_info.cache_valid = 0;
6115 ppd->qsfp_info.cache_refresh_required = 1;
6116 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08006117 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006118
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006119 /*
6120 * Stop inversion of ModPresent pin to detect
6121 * removal of the cable
6122 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006123 qsfp_int_mgmt &= ~(u64)QSFP_HFI0_MODPRST_N;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08006124 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_INVERT :
6125 ASIC_QSFP1_INVERT, qsfp_int_mgmt);
6126
6127 ppd->offline_disabled_reason =
6128 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006129 }
6130 }
6131
6132 if (reg & QSFP_HFI0_INT_N) {
Easwar Hariharane8aa2842016-02-18 11:12:16 -08006133 dd_dev_info(dd, "%s: Interrupt received from QSFP module\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006134 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006135 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
6136 ppd->qsfp_info.check_interrupt_flags = 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006137 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock, flags);
6138 }
6139
6140 /* Schedule the QSFP work only if there is a cable attached. */
6141 if (qsfp_mod_present(ppd))
Sebastian Sanchez71d47002017-07-29 08:43:49 -07006142 queue_work(ppd->link_wq, &ppd->qsfp_info.qsfp_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006143}
6144
6145static int request_host_lcb_access(struct hfi1_devdata *dd)
6146{
6147 int ret;
6148
6149 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006150 (u64)HCMD_MISC_REQUEST_LCB_ACCESS <<
6151 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006152 if (ret != HCMD_SUCCESS) {
6153 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006154 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006155 }
6156 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6157}
6158
6159static int request_8051_lcb_access(struct hfi1_devdata *dd)
6160{
6161 int ret;
6162
6163 ret = do_8051_command(dd, HCMD_MISC,
Jubin John17fb4f22016-02-14 20:21:52 -08006164 (u64)HCMD_MISC_GRANT_LCB_ACCESS <<
6165 LOAD_DATA_FIELD_ID_SHIFT, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006166 if (ret != HCMD_SUCCESS) {
6167 dd_dev_err(dd, "%s: command failed with error %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006168 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006169 }
6170 return ret == HCMD_SUCCESS ? 0 : -EBUSY;
6171}
6172
6173/*
6174 * Set the LCB selector - allow host access. The DCC selector always
6175 * points to the host.
6176 */
6177static inline void set_host_lcb_access(struct hfi1_devdata *dd)
6178{
6179 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006180 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK |
6181 DC_DC8051_CFG_CSR_ACCESS_SEL_LCB_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006182}
6183
6184/*
6185 * Clear the LCB selector - allow 8051 access. The DCC selector always
6186 * points to the host.
6187 */
6188static inline void set_8051_lcb_access(struct hfi1_devdata *dd)
6189{
6190 write_csr(dd, DC_DC8051_CFG_CSR_ACCESS_SEL,
Jubin John17fb4f22016-02-14 20:21:52 -08006191 DC_DC8051_CFG_CSR_ACCESS_SEL_DCC_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006192}
6193
6194/*
6195 * Acquire LCB access from the 8051. If the host already has access,
6196 * just increment a counter. Otherwise, inform the 8051 that the
6197 * host is taking access.
6198 *
6199 * Returns:
6200 * 0 on success
6201 * -EBUSY if the 8051 has control and cannot be disturbed
6202 * -errno if unable to acquire access from the 8051
6203 */
6204int acquire_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6205{
6206 struct hfi1_pportdata *ppd = dd->pport;
6207 int ret = 0;
6208
6209 /*
6210 * Use the host link state lock so the operation of this routine
6211 * { link state check, selector change, count increment } can occur
6212 * as a unit against a link state change. Otherwise there is a
6213 * race between the state change and the count increment.
6214 */
6215 if (sleep_ok) {
6216 mutex_lock(&ppd->hls_lock);
6217 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006218 while (!mutex_trylock(&ppd->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006219 udelay(1);
6220 }
6221
6222 /* this access is valid only when the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07006223 if (ppd->host_link_state & HLS_DOWN) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006224 dd_dev_info(dd, "%s: link state %s not up\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006225 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04006226 ret = -EBUSY;
6227 goto done;
6228 }
6229
6230 if (dd->lcb_access_count == 0) {
6231 ret = request_host_lcb_access(dd);
6232 if (ret) {
6233 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006234 "%s: unable to acquire LCB access, err %d\n",
6235 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006236 goto done;
6237 }
6238 set_host_lcb_access(dd);
6239 }
6240 dd->lcb_access_count++;
6241done:
6242 mutex_unlock(&ppd->hls_lock);
6243 return ret;
6244}
6245
6246/*
6247 * Release LCB access by decrementing the use count. If the count is moving
6248 * from 1 to 0, inform 8051 that it has control back.
6249 *
6250 * Returns:
6251 * 0 on success
6252 * -errno if unable to release access to the 8051
6253 */
6254int release_lcb_access(struct hfi1_devdata *dd, int sleep_ok)
6255{
6256 int ret = 0;
6257
6258 /*
6259 * Use the host link state lock because the acquire needed it.
6260 * Here, we only need to keep { selector change, count decrement }
6261 * as a unit.
6262 */
6263 if (sleep_ok) {
6264 mutex_lock(&dd->pport->hls_lock);
6265 } else {
Dan Carpenter951842b2015-09-16 09:22:51 +03006266 while (!mutex_trylock(&dd->pport->hls_lock))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006267 udelay(1);
6268 }
6269
6270 if (dd->lcb_access_count == 0) {
6271 dd_dev_err(dd, "%s: LCB access count is zero. Skipping.\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006272 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006273 goto done;
6274 }
6275
6276 if (dd->lcb_access_count == 1) {
6277 set_8051_lcb_access(dd);
6278 ret = request_8051_lcb_access(dd);
6279 if (ret) {
6280 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006281 "%s: unable to release LCB access, err %d\n",
6282 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006283 /* restore host access if the grant didn't work */
6284 set_host_lcb_access(dd);
6285 goto done;
6286 }
6287 }
6288 dd->lcb_access_count--;
6289done:
6290 mutex_unlock(&dd->pport->hls_lock);
6291 return ret;
6292}
6293
6294/*
6295 * Initialize LCB access variables and state. Called during driver load,
6296 * after most of the initialization is finished.
6297 *
6298 * The DC default is LCB access on for the host. The driver defaults to
6299 * leaving access to the 8051. Assign access now - this constrains the call
6300 * to this routine to be after all LCB set-up is done. In particular, after
6301 * hf1_init_dd() -> set_up_interrupts() -> clear_all_interrupts()
6302 */
6303static void init_lcb_access(struct hfi1_devdata *dd)
6304{
6305 dd->lcb_access_count = 0;
6306}
6307
6308/*
6309 * Write a response back to a 8051 request.
6310 */
6311static void hreq_response(struct hfi1_devdata *dd, u8 return_code, u16 rsp_data)
6312{
6313 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0,
Jubin John17fb4f22016-02-14 20:21:52 -08006314 DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK |
6315 (u64)return_code <<
6316 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT |
6317 (u64)rsp_data << DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006318}
6319
6320/*
Easwar Hariharancbac3862016-02-03 14:31:31 -08006321 * Handle host requests from the 8051.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006322 */
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006323static void handle_8051_request(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006324{
Easwar Hariharancbac3862016-02-03 14:31:31 -08006325 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006326 u64 reg;
Easwar Hariharancbac3862016-02-03 14:31:31 -08006327 u16 data = 0;
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006328 u8 type;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006329
6330 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_1);
6331 if ((reg & DC_DC8051_CFG_EXT_DEV_1_REQ_NEW_SMASK) == 0)
6332 return; /* no request */
6333
6334 /* zero out COMPLETED so the response is seen */
6335 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, 0);
6336
6337 /* extract request details */
6338 type = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_SHIFT)
6339 & DC_DC8051_CFG_EXT_DEV_1_REQ_TYPE_MASK;
6340 data = (reg >> DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT)
6341 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_MASK;
6342
6343 switch (type) {
6344 case HREQ_LOAD_CONFIG:
6345 case HREQ_SAVE_CONFIG:
6346 case HREQ_READ_CONFIG:
6347 case HREQ_SET_TX_EQ_ABS:
6348 case HREQ_SET_TX_EQ_REL:
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07006349 case HREQ_ENABLE:
Mike Marciniszyn77241052015-07-30 15:17:43 -04006350 dd_dev_info(dd, "8051 request: request 0x%x not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -08006351 type);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006352 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6353 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006354 case HREQ_CONFIG_DONE:
6355 hreq_response(dd, HREQ_SUCCESS, 0);
6356 break;
6357
6358 case HREQ_INTERFACE_TEST:
6359 hreq_response(dd, HREQ_SUCCESS, data);
6360 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006361 default:
6362 dd_dev_err(dd, "8051 request: unknown request 0x%x\n", type);
6363 hreq_response(dd, HREQ_NOT_SUPPORTED, 0);
6364 break;
6365 }
6366}
6367
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006368/*
6369 * Set up allocation unit vaulue.
6370 */
6371void set_up_vau(struct hfi1_devdata *dd, u8 vau)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006372{
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006373 u64 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
6374
6375 /* do not modify other values in the register */
6376 reg &= ~SEND_CM_GLOBAL_CREDIT_AU_SMASK;
6377 reg |= (u64)vau << SEND_CM_GLOBAL_CREDIT_AU_SHIFT;
6378 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006379}
6380
6381/*
6382 * Set up initial VL15 credits of the remote. Assumes the rest of
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006383 * the CM credit registers are zero from a previous global or credit reset.
6384 * Shared limit for VL15 will always be 0.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006385 */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006386void set_up_vl15(struct hfi1_devdata *dd, u16 vl15buf)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006387{
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006388 u64 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
6389
6390 /* set initial values for total and shared credit limit */
6391 reg &= ~(SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SMASK |
6392 SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SMASK);
6393
6394 /*
6395 * Set total limit to be equal to VL15 credits.
6396 * Leave shared limit at 0.
6397 */
6398 reg |= (u64)vl15buf << SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT;
6399 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006400
Dennis Dalessandroeacc8302016-10-17 04:19:52 -07006401 write_csr(dd, SEND_CM_CREDIT_VL15, (u64)vl15buf
6402 << SEND_CM_CREDIT_VL15_DEDICATED_LIMIT_VL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006403}
6404
6405/*
6406 * Zero all credit details from the previous connection and
6407 * reset the CM manager's internal counters.
6408 */
6409void reset_link_credits(struct hfi1_devdata *dd)
6410{
6411 int i;
6412
6413 /* remove all previous VL credit limits */
6414 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -08006415 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006416 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006417 write_csr(dd, SEND_CM_GLOBAL_CREDIT, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006418 /* reset the CM block */
6419 pio_send_control(dd, PSC_CM_RESET);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006420 /* reset cached value */
6421 dd->vl15buf_cached = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006422}
6423
6424/* convert a vCU to a CU */
6425static u32 vcu_to_cu(u8 vcu)
6426{
6427 return 1 << vcu;
6428}
6429
6430/* convert a CU to a vCU */
6431static u8 cu_to_vcu(u32 cu)
6432{
6433 return ilog2(cu);
6434}
6435
6436/* convert a vAU to an AU */
6437static u32 vau_to_au(u8 vau)
6438{
6439 return 8 * (1 << vau);
6440}
6441
6442static void set_linkup_defaults(struct hfi1_pportdata *ppd)
6443{
6444 ppd->sm_trap_qp = 0x0;
6445 ppd->sa_qp = 0x1;
6446}
6447
6448/*
6449 * Graceful LCB shutdown. This leaves the LCB FIFOs in reset.
6450 */
6451static void lcb_shutdown(struct hfi1_devdata *dd, int abort)
6452{
6453 u64 reg;
6454
6455 /* clear lcb run: LCB_CFG_RUN.EN = 0 */
6456 write_csr(dd, DC_LCB_CFG_RUN, 0);
6457 /* set tx fifo reset: LCB_CFG_TX_FIFOS_RESET.VAL = 1 */
6458 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET,
Jubin John17fb4f22016-02-14 20:21:52 -08006459 1ull << DC_LCB_CFG_TX_FIFOS_RESET_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006460 /* set dcc reset csr: DCC_CFG_RESET.{reset_lcb,reset_rx_fpe} = 1 */
6461 dd->lcb_err_en = read_csr(dd, DC_LCB_ERR_EN);
6462 reg = read_csr(dd, DCC_CFG_RESET);
Jubin John17fb4f22016-02-14 20:21:52 -08006463 write_csr(dd, DCC_CFG_RESET, reg |
6464 (1ull << DCC_CFG_RESET_RESET_LCB_SHIFT) |
6465 (1ull << DCC_CFG_RESET_RESET_RX_FPE_SHIFT));
Jubin John50e5dcb2016-02-14 20:19:41 -08006466 (void)read_csr(dd, DCC_CFG_RESET); /* make sure the write completed */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006467 if (!abort) {
6468 udelay(1); /* must hold for the longer of 16cclks or 20ns */
6469 write_csr(dd, DCC_CFG_RESET, reg);
6470 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
6471 }
6472}
6473
6474/*
6475 * This routine should be called after the link has been transitioned to
6476 * OFFLINE (OFFLINE state has the side effect of putting the SerDes into
6477 * reset).
6478 *
6479 * The expectation is that the caller of this routine would have taken
6480 * care of properly transitioning the link into the correct state.
Tadeusz Struk22546b72017-04-28 10:40:02 -07006481 * NOTE: the caller needs to acquire the dd->dc8051_lock lock
6482 * before calling this function.
Mike Marciniszyn77241052015-07-30 15:17:43 -04006483 */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006484static void _dc_shutdown(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006485{
Tadeusz Struk22546b72017-04-28 10:40:02 -07006486 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006487
Tadeusz Struk22546b72017-04-28 10:40:02 -07006488 if (dd->dc_shutdown)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006489 return;
Tadeusz Struk22546b72017-04-28 10:40:02 -07006490
Mike Marciniszyn77241052015-07-30 15:17:43 -04006491 dd->dc_shutdown = 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006492 /* Shutdown the LCB */
6493 lcb_shutdown(dd, 1);
Jubin John4d114fd2016-02-14 20:21:43 -08006494 /*
6495 * Going to OFFLINE would have causes the 8051 to put the
Mike Marciniszyn77241052015-07-30 15:17:43 -04006496 * SerDes into reset already. Just need to shut down the 8051,
Jubin John4d114fd2016-02-14 20:21:43 -08006497 * itself.
6498 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006499 write_csr(dd, DC_DC8051_CFG_RST, 0x1);
6500}
6501
Tadeusz Struk22546b72017-04-28 10:40:02 -07006502static void dc_shutdown(struct hfi1_devdata *dd)
6503{
6504 mutex_lock(&dd->dc8051_lock);
6505 _dc_shutdown(dd);
6506 mutex_unlock(&dd->dc8051_lock);
6507}
6508
Jubin John4d114fd2016-02-14 20:21:43 -08006509/*
6510 * Calling this after the DC has been brought out of reset should not
6511 * do any damage.
Tadeusz Struk22546b72017-04-28 10:40:02 -07006512 * NOTE: the caller needs to acquire the dd->dc8051_lock lock
6513 * before calling this function.
Jubin John4d114fd2016-02-14 20:21:43 -08006514 */
Tadeusz Struk22546b72017-04-28 10:40:02 -07006515static void _dc_start(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04006516{
Tadeusz Struk22546b72017-04-28 10:40:02 -07006517 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006518
Mike Marciniszyn77241052015-07-30 15:17:43 -04006519 if (!dd->dc_shutdown)
Tadeusz Struk22546b72017-04-28 10:40:02 -07006520 return;
6521
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07006522 /*
6523 * Take the 8051 out of reset, wait until 8051 is ready, and set host
6524 * version bit.
6525 */
6526 release_and_wait_ready_8051_firmware(dd);
Tadeusz Struk22546b72017-04-28 10:40:02 -07006527
Mike Marciniszyn77241052015-07-30 15:17:43 -04006528 /* Take away reset for LCB and RX FPE (set in lcb_shutdown). */
6529 write_csr(dd, DCC_CFG_RESET, 0x10);
6530 /* lcb_shutdown() with abort=1 does not restore these */
6531 write_csr(dd, DC_LCB_ERR_EN, dd->lcb_err_en);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006532 dd->dc_shutdown = 0;
Tadeusz Struk22546b72017-04-28 10:40:02 -07006533}
6534
6535static void dc_start(struct hfi1_devdata *dd)
6536{
6537 mutex_lock(&dd->dc8051_lock);
6538 _dc_start(dd);
6539 mutex_unlock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006540}
6541
6542/*
6543 * These LCB adjustments are for the Aurora SerDes core in the FPGA.
6544 */
6545static void adjust_lcb_for_fpga_serdes(struct hfi1_devdata *dd)
6546{
6547 u64 rx_radr, tx_radr;
6548 u32 version;
6549
6550 if (dd->icode != ICODE_FPGA_EMULATION)
6551 return;
6552
6553 /*
6554 * These LCB defaults on emulator _s are good, nothing to do here:
6555 * LCB_CFG_TX_FIFOS_RADR
6556 * LCB_CFG_RX_FIFOS_RADR
6557 * LCB_CFG_LN_DCLK
6558 * LCB_CFG_IGNORE_LOST_RCLK
6559 */
6560 if (is_emulator_s(dd))
6561 return;
6562 /* else this is _p */
6563
6564 version = emulator_rev(dd);
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006565 if (!is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04006566 version = 0x2d; /* all B0 use 0x2d or higher settings */
6567
6568 if (version <= 0x12) {
6569 /* release 0x12 and below */
6570
6571 /*
6572 * LCB_CFG_RX_FIFOS_RADR.RST_VAL = 0x9
6573 * LCB_CFG_RX_FIFOS_RADR.OK_TO_JUMP_VAL = 0x9
6574 * LCB_CFG_RX_FIFOS_RADR.DO_NOT_JUMP_VAL = 0xa
6575 */
6576 rx_radr =
6577 0xaull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6578 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6579 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6580 /*
6581 * LCB_CFG_TX_FIFOS_RADR.ON_REINIT = 0 (default)
6582 * LCB_CFG_TX_FIFOS_RADR.RST_VAL = 6
6583 */
6584 tx_radr = 6ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6585 } else if (version <= 0x18) {
6586 /* release 0x13 up to 0x18 */
6587 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6588 rx_radr =
6589 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6590 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6591 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6592 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6593 } else if (version == 0x19) {
6594 /* release 0x19 */
6595 /* LCB_CFG_RX_FIFOS_RADR = 0xa99 */
6596 rx_radr =
6597 0xAull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6598 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6599 | 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6600 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6601 } else if (version == 0x1a) {
6602 /* release 0x1a */
6603 /* LCB_CFG_RX_FIFOS_RADR = 0x988 */
6604 rx_radr =
6605 0x9ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6606 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6607 | 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6608 tx_radr = 7ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6609 write_csr(dd, DC_LCB_CFG_LN_DCLK, 1ull);
6610 } else {
6611 /* release 0x1b and higher */
6612 /* LCB_CFG_RX_FIFOS_RADR = 0x877 */
6613 rx_radr =
6614 0x8ull << DC_LCB_CFG_RX_FIFOS_RADR_DO_NOT_JUMP_VAL_SHIFT
6615 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_OK_TO_JUMP_VAL_SHIFT
6616 | 0x7ull << DC_LCB_CFG_RX_FIFOS_RADR_RST_VAL_SHIFT;
6617 tx_radr = 3ull << DC_LCB_CFG_TX_FIFOS_RADR_RST_VAL_SHIFT;
6618 }
6619
6620 write_csr(dd, DC_LCB_CFG_RX_FIFOS_RADR, rx_radr);
6621 /* LCB_CFG_IGNORE_LOST_RCLK.EN = 1 */
6622 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
Jubin John17fb4f22016-02-14 20:21:52 -08006623 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006624 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RADR, tx_radr);
6625}
6626
6627/*
6628 * Handle a SMA idle message
6629 *
6630 * This is a work-queue function outside of the interrupt.
6631 */
6632void handle_sma_message(struct work_struct *work)
6633{
6634 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6635 sma_message_work);
6636 struct hfi1_devdata *dd = ppd->dd;
6637 u64 msg;
6638 int ret;
6639
Jubin John4d114fd2016-02-14 20:21:43 -08006640 /*
6641 * msg is bytes 1-4 of the 40-bit idle message - the command code
6642 * is stripped off
6643 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006644 ret = read_idle_sma(dd, &msg);
6645 if (ret)
6646 return;
6647 dd_dev_info(dd, "%s: SMA message 0x%llx\n", __func__, msg);
6648 /*
6649 * React to the SMA message. Byte[1] (0 for us) is the command.
6650 */
6651 switch (msg & 0xff) {
6652 case SMA_IDLE_ARM:
6653 /*
6654 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6655 * State Transitions
6656 *
6657 * Only expected in INIT or ARMED, discard otherwise.
6658 */
6659 if (ppd->host_link_state & (HLS_UP_INIT | HLS_UP_ARMED))
6660 ppd->neighbor_normal = 1;
6661 break;
6662 case SMA_IDLE_ACTIVE:
6663 /*
6664 * See OPAv1 table 9-14 - HFI and External Switch Ports Key
6665 * State Transitions
6666 *
6667 * Can activate the node. Discard otherwise.
6668 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08006669 if (ppd->host_link_state == HLS_UP_ARMED &&
6670 ppd->is_active_optimize_enabled) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006671 ppd->neighbor_normal = 1;
6672 ret = set_link_state(ppd, HLS_UP_ACTIVE);
6673 if (ret)
6674 dd_dev_err(
6675 dd,
6676 "%s: received Active SMA idle message, couldn't set link to Active\n",
6677 __func__);
6678 }
6679 break;
6680 default:
6681 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006682 "%s: received unexpected SMA idle message 0x%llx\n",
6683 __func__, msg);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006684 break;
6685 }
6686}
6687
6688static void adjust_rcvctrl(struct hfi1_devdata *dd, u64 add, u64 clear)
6689{
6690 u64 rcvctrl;
6691 unsigned long flags;
6692
6693 spin_lock_irqsave(&dd->rcvctrl_lock, flags);
6694 rcvctrl = read_csr(dd, RCV_CTRL);
6695 rcvctrl |= add;
6696 rcvctrl &= ~clear;
6697 write_csr(dd, RCV_CTRL, rcvctrl);
6698 spin_unlock_irqrestore(&dd->rcvctrl_lock, flags);
6699}
6700
6701static inline void add_rcvctrl(struct hfi1_devdata *dd, u64 add)
6702{
6703 adjust_rcvctrl(dd, add, 0);
6704}
6705
6706static inline void clear_rcvctrl(struct hfi1_devdata *dd, u64 clear)
6707{
6708 adjust_rcvctrl(dd, 0, clear);
6709}
6710
6711/*
6712 * Called from all interrupt handlers to start handling an SPC freeze.
6713 */
6714void start_freeze_handling(struct hfi1_pportdata *ppd, int flags)
6715{
6716 struct hfi1_devdata *dd = ppd->dd;
6717 struct send_context *sc;
6718 int i;
6719
6720 if (flags & FREEZE_SELF)
6721 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6722
6723 /* enter frozen mode */
6724 dd->flags |= HFI1_FROZEN;
6725
6726 /* notify all SDMA engines that they are going into a freeze */
6727 sdma_freeze_notify(dd, !!(flags & FREEZE_LINK_DOWN));
6728
6729 /* do halt pre-handling on all enabled send contexts */
6730 for (i = 0; i < dd->num_send_contexts; i++) {
6731 sc = dd->send_contexts[i].sc;
6732 if (sc && (sc->flags & SCF_ENABLED))
6733 sc_stop(sc, SCF_FROZEN | SCF_HALTED);
6734 }
6735
6736 /* Send context are frozen. Notify user space */
6737 hfi1_set_uevent_bits(ppd, _HFI1_EVENT_FROZEN_BIT);
6738
6739 if (flags & FREEZE_ABORT) {
6740 dd_dev_err(dd,
6741 "Aborted freeze recovery. Please REBOOT system\n");
6742 return;
6743 }
6744 /* queue non-interrupt handler */
6745 queue_work(ppd->hfi1_wq, &ppd->freeze_work);
6746}
6747
6748/*
6749 * Wait until all 4 sub-blocks indicate that they have frozen or unfrozen,
6750 * depending on the "freeze" parameter.
6751 *
6752 * No need to return an error if it times out, our only option
6753 * is to proceed anyway.
6754 */
6755static void wait_for_freeze_status(struct hfi1_devdata *dd, int freeze)
6756{
6757 unsigned long timeout;
6758 u64 reg;
6759
6760 timeout = jiffies + msecs_to_jiffies(FREEZE_STATUS_TIMEOUT);
6761 while (1) {
6762 reg = read_csr(dd, CCE_STATUS);
6763 if (freeze) {
6764 /* waiting until all indicators are set */
6765 if ((reg & ALL_FROZE) == ALL_FROZE)
6766 return; /* all done */
6767 } else {
6768 /* waiting until all indicators are clear */
6769 if ((reg & ALL_FROZE) == 0)
6770 return; /* all done */
6771 }
6772
6773 if (time_after(jiffies, timeout)) {
6774 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006775 "Time out waiting for SPC %sfreeze, bits 0x%llx, expecting 0x%llx, continuing",
6776 freeze ? "" : "un", reg & ALL_FROZE,
6777 freeze ? ALL_FROZE : 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006778 return;
6779 }
6780 usleep_range(80, 120);
6781 }
6782}
6783
6784/*
6785 * Do all freeze handling for the RXE block.
6786 */
6787static void rxe_freeze(struct hfi1_devdata *dd)
6788{
6789 int i;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006790 struct hfi1_ctxtdata *rcd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006791
6792 /* disable port */
6793 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6794
6795 /* disable all receive contexts */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006796 for (i = 0; i < dd->num_rcv_contexts; i++) {
6797 rcd = hfi1_rcd_get_by_index(dd, i);
6798 hfi1_rcvctrl(dd, HFI1_RCVCTRL_CTXT_DIS, rcd);
6799 hfi1_rcd_put(rcd);
6800 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006801}
6802
6803/*
6804 * Unfreeze handling for the RXE block - kernel contexts only.
6805 * This will also enable the port. User contexts will do unfreeze
6806 * handling on a per-context basis as they call into the driver.
6807 *
6808 */
6809static void rxe_kernel_unfreeze(struct hfi1_devdata *dd)
6810{
Mitko Haralanov566c1572016-02-03 14:32:49 -08006811 u32 rcvmask;
Michael J. Ruhle6f76222017-07-24 07:45:55 -07006812 u16 i;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006813 struct hfi1_ctxtdata *rcd;
Mike Marciniszyn77241052015-07-30 15:17:43 -04006814
6815 /* enable all kernel contexts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006816 for (i = 0; i < dd->num_rcv_contexts; i++) {
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006817 rcd = hfi1_rcd_get_by_index(dd, i);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006818
6819 /* Ensure all non-user contexts(including vnic) are enabled */
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006820 if (!rcd || !rcd->sc || (rcd->sc->type == SC_USER)) {
6821 hfi1_rcd_put(rcd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07006822 continue;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006823 }
Mitko Haralanov566c1572016-02-03 14:32:49 -08006824 rcvmask = HFI1_RCVCTRL_CTXT_ENB;
6825 /* HFI1_RCVCTRL_TAILUPD_[ENB|DIS] needs to be set explicitly */
Michael J. Ruhl22505632017-07-24 07:46:06 -07006826 rcvmask |= HFI1_CAP_KGET_MASK(rcd->flags, DMA_RTAIL) ?
Mitko Haralanov566c1572016-02-03 14:32:49 -08006827 HFI1_RCVCTRL_TAILUPD_ENB : HFI1_RCVCTRL_TAILUPD_DIS;
Michael J. Ruhl22505632017-07-24 07:46:06 -07006828 hfi1_rcvctrl(dd, rcvmask, rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07006829 hfi1_rcd_put(rcd);
Mitko Haralanov566c1572016-02-03 14:32:49 -08006830 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04006831
6832 /* enable port */
6833 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
6834}
6835
6836/*
6837 * Non-interrupt SPC freeze handling.
6838 *
6839 * This is a work-queue function outside of the triggering interrupt.
6840 */
6841void handle_freeze(struct work_struct *work)
6842{
6843 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
6844 freeze_work);
6845 struct hfi1_devdata *dd = ppd->dd;
6846
6847 /* wait for freeze indicators on all affected blocks */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006848 wait_for_freeze_status(dd, 1);
6849
6850 /* SPC is now frozen */
6851
6852 /* do send PIO freeze steps */
6853 pio_freeze(dd);
6854
6855 /* do send DMA freeze steps */
6856 sdma_freeze(dd);
6857
6858 /* do send egress freeze steps - nothing to do */
6859
6860 /* do receive freeze steps */
6861 rxe_freeze(dd);
6862
6863 /*
6864 * Unfreeze the hardware - clear the freeze, wait for each
6865 * block's frozen bit to clear, then clear the frozen flag.
6866 */
6867 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6868 wait_for_freeze_status(dd, 0);
6869
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05006870 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04006871 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_FREEZE_SMASK);
6872 wait_for_freeze_status(dd, 1);
6873 write_csr(dd, CCE_CTRL, CCE_CTRL_SPC_UNFREEZE_SMASK);
6874 wait_for_freeze_status(dd, 0);
6875 }
6876
6877 /* do send PIO unfreeze steps for kernel contexts */
6878 pio_kernel_unfreeze(dd);
6879
6880 /* do send DMA unfreeze steps */
6881 sdma_unfreeze(dd);
6882
6883 /* do send egress unfreeze steps - nothing to do */
6884
6885 /* do receive unfreeze steps for kernel contexts */
6886 rxe_kernel_unfreeze(dd);
6887
6888 /*
6889 * The unfreeze procedure touches global device registers when
6890 * it disables and re-enables RXE. Mark the device unfrozen
6891 * after all that is done so other parts of the driver waiting
6892 * for the device to unfreeze don't do things out of order.
6893 *
6894 * The above implies that the meaning of HFI1_FROZEN flag is
6895 * "Device has gone into freeze mode and freeze mode handling
6896 * is still in progress."
6897 *
6898 * The flag will be removed when freeze mode processing has
6899 * completed.
6900 */
6901 dd->flags &= ~HFI1_FROZEN;
6902 wake_up(&dd->event_queue);
6903
6904 /* no longer frozen */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006905}
6906
6907/*
6908 * Handle a link up interrupt from the 8051.
6909 *
6910 * This is a work-queue function outside of the interrupt.
6911 */
6912void handle_link_up(struct work_struct *work)
6913{
6914 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Jubin John17fb4f22016-02-14 20:21:52 -08006915 link_up_work);
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006916 struct hfi1_devdata *dd = ppd->dd;
6917
Mike Marciniszyn77241052015-07-30 15:17:43 -04006918 set_link_state(ppd, HLS_UP_INIT);
6919
6920 /* cache the read of DC_LCB_STS_ROUND_TRIP_LTP_CNT */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006921 read_ltp_rtt(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006922 /*
6923 * OPA specifies that certain counters are cleared on a transition
6924 * to link up, so do that.
6925 */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006926 clear_linkup_counters(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006927 /*
6928 * And (re)set link up default values.
6929 */
6930 set_linkup_defaults(ppd);
6931
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006932 /*
6933 * Set VL15 credits. Use cached value from verify cap interrupt.
6934 * In case of quick linkup or simulator, vl15 value will be set by
6935 * handle_linkup_change. VerifyCap interrupt handler will not be
6936 * called in those scenarios.
6937 */
6938 if (!(quick_linkup || dd->icode == ICODE_FUNCTIONAL_SIMULATOR))
6939 set_up_vl15(dd, dd->vl15buf_cached);
6940
Mike Marciniszyn77241052015-07-30 15:17:43 -04006941 /* enforce link speed enabled */
6942 if ((ppd->link_speed_active & ppd->link_speed_enabled) == 0) {
6943 /* oops - current speed is not enabled, bounce */
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07006944 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08006945 "Link speed active 0x%x is outside enabled 0x%x, downing link\n",
6946 ppd->link_speed_active, ppd->link_speed_enabled);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006947 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SPEED_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08006948 OPA_LINKDOWN_REASON_SPEED_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04006949 set_link_state(ppd, HLS_DN_OFFLINE);
6950 start_link(ppd);
6951 }
6952}
6953
Jubin John4d114fd2016-02-14 20:21:43 -08006954/*
6955 * Several pieces of LNI information were cached for SMA in ppd.
6956 * Reset these on link down
6957 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04006958static void reset_neighbor_info(struct hfi1_pportdata *ppd)
6959{
6960 ppd->neighbor_guid = 0;
6961 ppd->neighbor_port_number = 0;
6962 ppd->neighbor_type = 0;
6963 ppd->neighbor_fm_security = 0;
6964}
6965
Dean Luickfeb831d2016-04-14 08:31:36 -07006966static const char * const link_down_reason_strs[] = {
6967 [OPA_LINKDOWN_REASON_NONE] = "None",
Dennis Dalessandro67838e62017-05-29 17:18:46 -07006968 [OPA_LINKDOWN_REASON_RCV_ERROR_0] = "Receive error 0",
Dean Luickfeb831d2016-04-14 08:31:36 -07006969 [OPA_LINKDOWN_REASON_BAD_PKT_LEN] = "Bad packet length",
6970 [OPA_LINKDOWN_REASON_PKT_TOO_LONG] = "Packet too long",
6971 [OPA_LINKDOWN_REASON_PKT_TOO_SHORT] = "Packet too short",
6972 [OPA_LINKDOWN_REASON_BAD_SLID] = "Bad SLID",
6973 [OPA_LINKDOWN_REASON_BAD_DLID] = "Bad DLID",
6974 [OPA_LINKDOWN_REASON_BAD_L2] = "Bad L2",
6975 [OPA_LINKDOWN_REASON_BAD_SC] = "Bad SC",
6976 [OPA_LINKDOWN_REASON_RCV_ERROR_8] = "Receive error 8",
6977 [OPA_LINKDOWN_REASON_BAD_MID_TAIL] = "Bad mid tail",
6978 [OPA_LINKDOWN_REASON_RCV_ERROR_10] = "Receive error 10",
6979 [OPA_LINKDOWN_REASON_PREEMPT_ERROR] = "Preempt error",
6980 [OPA_LINKDOWN_REASON_PREEMPT_VL15] = "Preempt vl15",
6981 [OPA_LINKDOWN_REASON_BAD_VL_MARKER] = "Bad VL marker",
6982 [OPA_LINKDOWN_REASON_RCV_ERROR_14] = "Receive error 14",
6983 [OPA_LINKDOWN_REASON_RCV_ERROR_15] = "Receive error 15",
6984 [OPA_LINKDOWN_REASON_BAD_HEAD_DIST] = "Bad head distance",
6985 [OPA_LINKDOWN_REASON_BAD_TAIL_DIST] = "Bad tail distance",
6986 [OPA_LINKDOWN_REASON_BAD_CTRL_DIST] = "Bad control distance",
6987 [OPA_LINKDOWN_REASON_BAD_CREDIT_ACK] = "Bad credit ack",
6988 [OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER] = "Unsupported VL marker",
6989 [OPA_LINKDOWN_REASON_BAD_PREEMPT] = "Bad preempt",
6990 [OPA_LINKDOWN_REASON_BAD_CONTROL_FLIT] = "Bad control flit",
6991 [OPA_LINKDOWN_REASON_EXCEED_MULTICAST_LIMIT] = "Exceed multicast limit",
6992 [OPA_LINKDOWN_REASON_RCV_ERROR_24] = "Receive error 24",
6993 [OPA_LINKDOWN_REASON_RCV_ERROR_25] = "Receive error 25",
6994 [OPA_LINKDOWN_REASON_RCV_ERROR_26] = "Receive error 26",
6995 [OPA_LINKDOWN_REASON_RCV_ERROR_27] = "Receive error 27",
6996 [OPA_LINKDOWN_REASON_RCV_ERROR_28] = "Receive error 28",
6997 [OPA_LINKDOWN_REASON_RCV_ERROR_29] = "Receive error 29",
6998 [OPA_LINKDOWN_REASON_RCV_ERROR_30] = "Receive error 30",
6999 [OPA_LINKDOWN_REASON_EXCESSIVE_BUFFER_OVERRUN] =
7000 "Excessive buffer overrun",
7001 [OPA_LINKDOWN_REASON_UNKNOWN] = "Unknown",
7002 [OPA_LINKDOWN_REASON_REBOOT] = "Reboot",
7003 [OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN] = "Neighbor unknown",
7004 [OPA_LINKDOWN_REASON_FM_BOUNCE] = "FM bounce",
7005 [OPA_LINKDOWN_REASON_SPEED_POLICY] = "Speed policy",
7006 [OPA_LINKDOWN_REASON_WIDTH_POLICY] = "Width policy",
7007 [OPA_LINKDOWN_REASON_DISCONNECTED] = "Disconnected",
7008 [OPA_LINKDOWN_REASON_LOCAL_MEDIA_NOT_INSTALLED] =
7009 "Local media not installed",
7010 [OPA_LINKDOWN_REASON_NOT_INSTALLED] = "Not installed",
7011 [OPA_LINKDOWN_REASON_CHASSIS_CONFIG] = "Chassis config",
7012 [OPA_LINKDOWN_REASON_END_TO_END_NOT_INSTALLED] =
7013 "End to end not installed",
7014 [OPA_LINKDOWN_REASON_POWER_POLICY] = "Power policy",
7015 [OPA_LINKDOWN_REASON_LINKSPEED_POLICY] = "Link speed policy",
7016 [OPA_LINKDOWN_REASON_LINKWIDTH_POLICY] = "Link width policy",
7017 [OPA_LINKDOWN_REASON_SWITCH_MGMT] = "Switch management",
7018 [OPA_LINKDOWN_REASON_SMA_DISABLED] = "SMA disabled",
7019 [OPA_LINKDOWN_REASON_TRANSIENT] = "Transient"
7020};
7021
7022/* return the neighbor link down reason string */
7023static const char *link_down_reason_str(u8 reason)
7024{
7025 const char *str = NULL;
7026
7027 if (reason < ARRAY_SIZE(link_down_reason_strs))
7028 str = link_down_reason_strs[reason];
7029 if (!str)
7030 str = "(invalid)";
7031
7032 return str;
7033}
7034
Mike Marciniszyn77241052015-07-30 15:17:43 -04007035/*
7036 * Handle a link down interrupt from the 8051.
7037 *
7038 * This is a work-queue function outside of the interrupt.
7039 */
7040void handle_link_down(struct work_struct *work)
7041{
7042 u8 lcl_reason, neigh_reason = 0;
Dean Luickfeb831d2016-04-14 08:31:36 -07007043 u8 link_down_reason;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007044 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
Dean Luickfeb831d2016-04-14 08:31:36 -07007045 link_down_work);
7046 int was_up;
7047 static const char ldr_str[] = "Link down reason: ";
Mike Marciniszyn77241052015-07-30 15:17:43 -04007048
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08007049 if ((ppd->host_link_state &
7050 (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) &&
7051 ppd->port_type == PORT_TYPE_FIXED)
7052 ppd->offline_disabled_reason =
7053 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NOT_INSTALLED);
7054
7055 /* Go offline first, then deal with reading/writing through 8051 */
Dean Luickfeb831d2016-04-14 08:31:36 -07007056 was_up = !!(ppd->host_link_state & HLS_UP);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007057 set_link_state(ppd, HLS_DN_OFFLINE);
Sebastian Sanchez626c0772017-07-29 08:43:55 -07007058 xchg(&ppd->is_link_down_queued, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007059
Dean Luickfeb831d2016-04-14 08:31:36 -07007060 if (was_up) {
7061 lcl_reason = 0;
7062 /* link down reason is only valid if the link was up */
7063 read_link_down_reason(ppd->dd, &link_down_reason);
7064 switch (link_down_reason) {
7065 case LDR_LINK_TRANSFER_ACTIVE_LOW:
7066 /* the link went down, no idle message reason */
7067 dd_dev_info(ppd->dd, "%sUnexpected link down\n",
7068 ldr_str);
7069 break;
7070 case LDR_RECEIVED_LINKDOWN_IDLE_MSG:
7071 /*
7072 * The neighbor reason is only valid if an idle message
7073 * was received for it.
7074 */
7075 read_planned_down_reason_code(ppd->dd, &neigh_reason);
7076 dd_dev_info(ppd->dd,
7077 "%sNeighbor link down message %d, %s\n",
7078 ldr_str, neigh_reason,
7079 link_down_reason_str(neigh_reason));
7080 break;
7081 case LDR_RECEIVED_HOST_OFFLINE_REQ:
7082 dd_dev_info(ppd->dd,
7083 "%sHost requested link to go offline\n",
7084 ldr_str);
7085 break;
7086 default:
7087 dd_dev_info(ppd->dd, "%sUnknown reason 0x%x\n",
7088 ldr_str, link_down_reason);
7089 break;
7090 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007091
Dean Luickfeb831d2016-04-14 08:31:36 -07007092 /*
7093 * If no reason, assume peer-initiated but missed
7094 * LinkGoingDown idle flits.
7095 */
7096 if (neigh_reason == 0)
7097 lcl_reason = OPA_LINKDOWN_REASON_NEIGHBOR_UNKNOWN;
7098 } else {
7099 /* went down while polling or going up */
7100 lcl_reason = OPA_LINKDOWN_REASON_TRANSIENT;
7101 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007102
7103 set_link_down_reason(ppd, lcl_reason, neigh_reason, 0);
7104
Dean Luick015e91f2016-04-14 08:31:42 -07007105 /* inform the SMA when the link transitions from up to down */
7106 if (was_up && ppd->local_link_down_reason.sma == 0 &&
7107 ppd->neigh_link_down_reason.sma == 0) {
7108 ppd->local_link_down_reason.sma =
7109 ppd->local_link_down_reason.latest;
7110 ppd->neigh_link_down_reason.sma =
7111 ppd->neigh_link_down_reason.latest;
7112 }
7113
Mike Marciniszyn77241052015-07-30 15:17:43 -04007114 reset_neighbor_info(ppd);
7115
7116 /* disable the port */
7117 clear_rcvctrl(ppd->dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
7118
Jubin John4d114fd2016-02-14 20:21:43 -08007119 /*
7120 * If there is no cable attached, turn the DC off. Otherwise,
7121 * start the link bring up.
7122 */
Dean Luick0db9dec2016-09-06 04:35:20 -07007123 if (ppd->port_type == PORT_TYPE_QSFP && !qsfp_mod_present(ppd))
Mike Marciniszyn77241052015-07-30 15:17:43 -04007124 dc_shutdown(ppd->dd);
Dean Luick0db9dec2016-09-06 04:35:20 -07007125 else
Mike Marciniszyn77241052015-07-30 15:17:43 -04007126 start_link(ppd);
7127}
7128
7129void handle_link_bounce(struct work_struct *work)
7130{
7131 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7132 link_bounce_work);
7133
7134 /*
7135 * Only do something if the link is currently up.
7136 */
7137 if (ppd->host_link_state & HLS_UP) {
7138 set_link_state(ppd, HLS_DN_OFFLINE);
7139 start_link(ppd);
7140 } else {
7141 dd_dev_info(ppd->dd, "%s: link not up (%s), nothing to do\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007142 __func__, link_state_name(ppd->host_link_state));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007143 }
7144}
7145
7146/*
7147 * Mask conversion: Capability exchange to Port LTP. The capability
7148 * exchange has an implicit 16b CRC that is mandatory.
7149 */
7150static int cap_to_port_ltp(int cap)
7151{
7152 int port_ltp = PORT_LTP_CRC_MODE_16; /* this mode is mandatory */
7153
7154 if (cap & CAP_CRC_14B)
7155 port_ltp |= PORT_LTP_CRC_MODE_14;
7156 if (cap & CAP_CRC_48B)
7157 port_ltp |= PORT_LTP_CRC_MODE_48;
7158 if (cap & CAP_CRC_12B_16B_PER_LANE)
7159 port_ltp |= PORT_LTP_CRC_MODE_PER_LANE;
7160
7161 return port_ltp;
7162}
7163
7164/*
7165 * Convert an OPA Port LTP mask to capability mask
7166 */
7167int port_ltp_to_cap(int port_ltp)
7168{
7169 int cap_mask = 0;
7170
7171 if (port_ltp & PORT_LTP_CRC_MODE_14)
7172 cap_mask |= CAP_CRC_14B;
7173 if (port_ltp & PORT_LTP_CRC_MODE_48)
7174 cap_mask |= CAP_CRC_48B;
7175 if (port_ltp & PORT_LTP_CRC_MODE_PER_LANE)
7176 cap_mask |= CAP_CRC_12B_16B_PER_LANE;
7177
7178 return cap_mask;
7179}
7180
7181/*
7182 * Convert a single DC LCB CRC mode to an OPA Port LTP mask.
7183 */
7184static int lcb_to_port_ltp(int lcb_crc)
7185{
7186 int port_ltp = 0;
7187
7188 if (lcb_crc == LCB_CRC_12B_16B_PER_LANE)
7189 port_ltp = PORT_LTP_CRC_MODE_PER_LANE;
7190 else if (lcb_crc == LCB_CRC_48B)
7191 port_ltp = PORT_LTP_CRC_MODE_48;
7192 else if (lcb_crc == LCB_CRC_14B)
7193 port_ltp = PORT_LTP_CRC_MODE_14;
7194 else
7195 port_ltp = PORT_LTP_CRC_MODE_16;
7196
7197 return port_ltp;
7198}
7199
7200/*
7201 * Our neighbor has indicated that we are allowed to act as a fabric
7202 * manager, so place the full management partition key in the second
7203 * (0-based) pkey array position (see OPAv1, section 20.2.2.6.8). Note
7204 * that we should already have the limited management partition key in
7205 * array element 1, and also that the port is not yet up when
7206 * add_full_mgmt_pkey() is invoked.
7207 */
7208static void add_full_mgmt_pkey(struct hfi1_pportdata *ppd)
7209{
7210 struct hfi1_devdata *dd = ppd->dd;
7211
Dennis Dalessandroa498fbc2017-04-09 10:17:06 -07007212 /* Sanity check - ppd->pkeys[2] should be 0, or already initialized */
Dean Luick87645222015-12-01 15:38:21 -05007213 if (!((ppd->pkeys[2] == 0) || (ppd->pkeys[2] == FULL_MGMT_P_KEY)))
7214 dd_dev_warn(dd, "%s pkey[2] already set to 0x%x, resetting it to 0x%x\n",
7215 __func__, ppd->pkeys[2], FULL_MGMT_P_KEY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007216 ppd->pkeys[2] = FULL_MGMT_P_KEY;
7217 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007218 hfi1_event_pkey_change(ppd->dd, ppd->port);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007219}
7220
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007221static void clear_full_mgmt_pkey(struct hfi1_pportdata *ppd)
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007222{
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007223 if (ppd->pkeys[2] != 0) {
7224 ppd->pkeys[2] = 0;
7225 (void)hfi1_set_ib_cfg(ppd, HFI1_IB_CFG_PKEYS, 0);
Sebastian Sanchez34d351f2016-06-09 07:52:03 -07007226 hfi1_event_pkey_change(ppd->dd, ppd->port);
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07007227 }
Sebastian Sanchezce8b2fd2016-05-24 12:50:47 -07007228}
7229
Mike Marciniszyn77241052015-07-30 15:17:43 -04007230/*
7231 * Convert the given link width to the OPA link width bitmask.
7232 */
7233static u16 link_width_to_bits(struct hfi1_devdata *dd, u16 width)
7234{
7235 switch (width) {
7236 case 0:
7237 /*
7238 * Simulator and quick linkup do not set the width.
7239 * Just set it to 4x without complaint.
7240 */
7241 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR || quick_linkup)
7242 return OPA_LINK_WIDTH_4X;
7243 return 0; /* no lanes up */
7244 case 1: return OPA_LINK_WIDTH_1X;
7245 case 2: return OPA_LINK_WIDTH_2X;
7246 case 3: return OPA_LINK_WIDTH_3X;
7247 default:
7248 dd_dev_info(dd, "%s: invalid width %d, using 4\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007249 __func__, width);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007250 /* fall through */
7251 case 4: return OPA_LINK_WIDTH_4X;
7252 }
7253}
7254
7255/*
7256 * Do a population count on the bottom nibble.
7257 */
7258static const u8 bit_counts[16] = {
7259 0, 1, 1, 2, 1, 2, 2, 3, 1, 2, 2, 3, 2, 3, 3, 4
7260};
Jubin Johnf4d507c2016-02-14 20:20:25 -08007261
Mike Marciniszyn77241052015-07-30 15:17:43 -04007262static inline u8 nibble_to_count(u8 nibble)
7263{
7264 return bit_counts[nibble & 0xf];
7265}
7266
7267/*
7268 * Read the active lane information from the 8051 registers and return
7269 * their widths.
7270 *
7271 * Active lane information is found in these 8051 registers:
7272 * enable_lane_tx
7273 * enable_lane_rx
7274 */
7275static void get_link_widths(struct hfi1_devdata *dd, u16 *tx_width,
7276 u16 *rx_width)
7277{
7278 u16 tx, rx;
7279 u8 enable_lane_rx;
7280 u8 enable_lane_tx;
7281 u8 tx_polarity_inversion;
7282 u8 rx_polarity_inversion;
7283 u8 max_rate;
7284
7285 /* read the active lanes */
7286 read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08007287 &rx_polarity_inversion, &max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007288 read_local_lni(dd, &enable_lane_rx);
7289
7290 /* convert to counts */
7291 tx = nibble_to_count(enable_lane_tx);
7292 rx = nibble_to_count(enable_lane_rx);
7293
7294 /*
7295 * Set link_speed_active here, overriding what was set in
7296 * handle_verify_cap(). The ASIC 8051 firmware does not correctly
7297 * set the max_rate field in handle_verify_cap until v0.19.
7298 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007299 if ((dd->icode == ICODE_RTL_SILICON) &&
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007300 (dd->dc8051_ver < dc8051_ver(0, 19, 0))) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007301 /* max_rate: 0 = 12.5G, 1 = 25G */
7302 switch (max_rate) {
7303 case 0:
7304 dd->pport[0].link_speed_active = OPA_LINK_SPEED_12_5G;
7305 break;
7306 default:
7307 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007308 "%s: unexpected max rate %d, using 25Gb\n",
7309 __func__, (int)max_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007310 /* fall through */
7311 case 1:
7312 dd->pport[0].link_speed_active = OPA_LINK_SPEED_25G;
7313 break;
7314 }
7315 }
7316
7317 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007318 "Fabric active lanes (width): tx 0x%x (%d), rx 0x%x (%d)\n",
7319 enable_lane_tx, tx, enable_lane_rx, rx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007320 *tx_width = link_width_to_bits(dd, tx);
7321 *rx_width = link_width_to_bits(dd, rx);
7322}
7323
7324/*
7325 * Read verify_cap_local_fm_link_width[1] to obtain the link widths.
7326 * Valid after the end of VerifyCap and during LinkUp. Does not change
7327 * after link up. I.e. look elsewhere for downgrade information.
7328 *
7329 * Bits are:
7330 * + bits [7:4] contain the number of active transmitters
7331 * + bits [3:0] contain the number of active receivers
7332 * These are numbers 1 through 4 and can be different values if the
7333 * link is asymmetric.
7334 *
7335 * verify_cap_local_fm_link_width[0] retains its original value.
7336 */
7337static void get_linkup_widths(struct hfi1_devdata *dd, u16 *tx_width,
7338 u16 *rx_width)
7339{
7340 u16 widths, tx, rx;
7341 u8 misc_bits, local_flags;
7342 u16 active_tx, active_rx;
7343
7344 read_vc_local_link_width(dd, &misc_bits, &local_flags, &widths);
7345 tx = widths >> 12;
7346 rx = (widths >> 8) & 0xf;
7347
7348 *tx_width = link_width_to_bits(dd, tx);
7349 *rx_width = link_width_to_bits(dd, rx);
7350
7351 /* print the active widths */
7352 get_link_widths(dd, &active_tx, &active_rx);
7353}
7354
7355/*
7356 * Set ppd->link_width_active and ppd->link_width_downgrade_active using
7357 * hardware information when the link first comes up.
7358 *
7359 * The link width is not available until after VerifyCap.AllFramesReceived
7360 * (the trigger for handle_verify_cap), so this is outside that routine
7361 * and should be called when the 8051 signals linkup.
7362 */
7363void get_linkup_link_widths(struct hfi1_pportdata *ppd)
7364{
7365 u16 tx_width, rx_width;
7366
7367 /* get end-of-LNI link widths */
7368 get_linkup_widths(ppd->dd, &tx_width, &rx_width);
7369
7370 /* use tx_width as the link is supposed to be symmetric on link up */
7371 ppd->link_width_active = tx_width;
7372 /* link width downgrade active (LWD.A) starts out matching LW.A */
7373 ppd->link_width_downgrade_tx_active = ppd->link_width_active;
7374 ppd->link_width_downgrade_rx_active = ppd->link_width_active;
7375 /* per OPA spec, on link up LWD.E resets to LWD.S */
7376 ppd->link_width_downgrade_enabled = ppd->link_width_downgrade_supported;
7377 /* cache the active egress rate (units {10^6 bits/sec]) */
7378 ppd->current_egress_rate = active_egress_rate(ppd);
7379}
7380
7381/*
7382 * Handle a verify capabilities interrupt from the 8051.
7383 *
7384 * This is a work-queue function outside of the interrupt.
7385 */
7386void handle_verify_cap(struct work_struct *work)
7387{
7388 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7389 link_vc_work);
7390 struct hfi1_devdata *dd = ppd->dd;
7391 u64 reg;
7392 u8 power_management;
Colin Ian Kinga63aa5d2017-07-13 23:13:38 +01007393 u8 continuous;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007394 u8 vcu;
7395 u8 vau;
7396 u8 z;
7397 u16 vl15buf;
7398 u16 link_widths;
7399 u16 crc_mask;
7400 u16 crc_val;
7401 u16 device_id;
7402 u16 active_tx, active_rx;
7403 u8 partner_supported_crc;
7404 u8 remote_tx_rate;
7405 u8 device_rev;
7406
7407 set_link_state(ppd, HLS_VERIFY_CAP);
7408
7409 lcb_shutdown(dd, 0);
7410 adjust_lcb_for_fpga_serdes(dd);
7411
Colin Ian Kinga63aa5d2017-07-13 23:13:38 +01007412 read_vc_remote_phy(dd, &power_management, &continuous);
Jubin John17fb4f22016-02-14 20:21:52 -08007413 read_vc_remote_fabric(dd, &vau, &z, &vcu, &vl15buf,
7414 &partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007415 read_vc_remote_link_width(dd, &remote_tx_rate, &link_widths);
7416 read_remote_device_id(dd, &device_id, &device_rev);
7417 /*
7418 * And the 'MgmtAllowed' information, which is exchanged during
7419 * LNI, is also be available at this point.
7420 */
7421 read_mgmt_allowed(dd, &ppd->mgmt_allowed);
7422 /* print the active widths */
7423 get_link_widths(dd, &active_tx, &active_rx);
7424 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007425 "Peer PHY: power management 0x%x, continuous updates 0x%x\n",
Colin Ian Kinga63aa5d2017-07-13 23:13:38 +01007426 (int)power_management, (int)continuous);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007427 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007428 "Peer Fabric: vAU %d, Z %d, vCU %d, vl15 credits 0x%x, CRC sizes 0x%x\n",
7429 (int)vau, (int)z, (int)vcu, (int)vl15buf,
7430 (int)partner_supported_crc);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007431 dd_dev_info(dd, "Peer Link Width: tx rate 0x%x, widths 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007432 (u32)remote_tx_rate, (u32)link_widths);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007433 dd_dev_info(dd, "Peer Device ID: 0x%04x, Revision 0x%02x\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007434 (u32)device_id, (u32)device_rev);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007435 /*
7436 * The peer vAU value just read is the peer receiver value. HFI does
7437 * not support a transmit vAU of 0 (AU == 8). We advertised that
7438 * with Z=1 in the fabric capabilities sent to the peer. The peer
7439 * will see our Z=1, and, if it advertised a vAU of 0, will move its
7440 * receive to vAU of 1 (AU == 16). Do the same here. We do not care
7441 * about the peer Z value - our sent vAU is 3 (hardwired) and is not
7442 * subject to the Z value exception.
7443 */
7444 if (vau == 0)
7445 vau = 1;
Byczkowski, Jakubb3e6b4b2017-05-12 09:01:37 -07007446 set_up_vau(dd, vau);
7447
7448 /*
7449 * Set VL15 credits to 0 in global credit register. Cache remote VL15
7450 * credits value and wait for link-up interrupt ot set it.
7451 */
7452 set_up_vl15(dd, 0);
7453 dd->vl15buf_cached = vl15buf;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007454
7455 /* set up the LCB CRC mode */
7456 crc_mask = ppd->port_crc_mode_enabled & partner_supported_crc;
7457
7458 /* order is important: use the lowest bit in common */
7459 if (crc_mask & CAP_CRC_14B)
7460 crc_val = LCB_CRC_14B;
7461 else if (crc_mask & CAP_CRC_48B)
7462 crc_val = LCB_CRC_48B;
7463 else if (crc_mask & CAP_CRC_12B_16B_PER_LANE)
7464 crc_val = LCB_CRC_12B_16B_PER_LANE;
7465 else
7466 crc_val = LCB_CRC_16B;
7467
7468 dd_dev_info(dd, "Final LCB CRC mode: %d\n", (int)crc_val);
7469 write_csr(dd, DC_LCB_CFG_CRC_MODE,
7470 (u64)crc_val << DC_LCB_CFG_CRC_MODE_TX_VAL_SHIFT);
7471
7472 /* set (14b only) or clear sideband credit */
7473 reg = read_csr(dd, SEND_CM_CTRL);
7474 if (crc_val == LCB_CRC_14B && crc_14b_sideband) {
7475 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007476 reg | SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007477 } else {
7478 write_csr(dd, SEND_CM_CTRL,
Jubin John17fb4f22016-02-14 20:21:52 -08007479 reg & ~SEND_CM_CTRL_FORCE_CREDIT_MODE_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007480 }
7481
7482 ppd->link_speed_active = 0; /* invalid value */
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07007483 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007484 /* remote_tx_rate: 0 = 12.5G, 1 = 25G */
7485 switch (remote_tx_rate) {
7486 case 0:
7487 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7488 break;
7489 case 1:
7490 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7491 break;
7492 }
7493 } else {
7494 /* actual rate is highest bit of the ANDed rates */
7495 u8 rate = remote_tx_rate & ppd->local_tx_rate;
7496
7497 if (rate & 2)
7498 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7499 else if (rate & 1)
7500 ppd->link_speed_active = OPA_LINK_SPEED_12_5G;
7501 }
7502 if (ppd->link_speed_active == 0) {
7503 dd_dev_err(dd, "%s: unexpected remote tx rate %d, using 25Gb\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007504 __func__, (int)remote_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007505 ppd->link_speed_active = OPA_LINK_SPEED_25G;
7506 }
7507
7508 /*
7509 * Cache the values of the supported, enabled, and active
7510 * LTP CRC modes to return in 'portinfo' queries. But the bit
7511 * flags that are returned in the portinfo query differ from
7512 * what's in the link_crc_mask, crc_sizes, and crc_val
7513 * variables. Convert these here.
7514 */
7515 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
7516 /* supported crc modes */
7517 ppd->port_ltp_crc_mode |=
7518 cap_to_port_ltp(ppd->port_crc_mode_enabled) << 4;
7519 /* enabled crc modes */
7520 ppd->port_ltp_crc_mode |= lcb_to_port_ltp(crc_val);
7521 /* active crc mode */
7522
7523 /* set up the remote credit return table */
7524 assign_remote_cm_au_table(dd, vcu);
7525
7526 /*
7527 * The LCB is reset on entry to handle_verify_cap(), so this must
7528 * be applied on every link up.
7529 *
7530 * Adjust LCB error kill enable to kill the link if
7531 * these RBUF errors are seen:
7532 * REPLAY_BUF_MBE_SMASK
7533 * FLIT_INPUT_BUF_MBE_SMASK
7534 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -05007535 if (is_ax(dd)) { /* fixed in B0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04007536 reg = read_csr(dd, DC_LCB_CFG_LINK_KILL_EN);
7537 reg |= DC_LCB_CFG_LINK_KILL_EN_REPLAY_BUF_MBE_SMASK
7538 | DC_LCB_CFG_LINK_KILL_EN_FLIT_INPUT_BUF_MBE_SMASK;
7539 write_csr(dd, DC_LCB_CFG_LINK_KILL_EN, reg);
7540 }
7541
7542 /* pull LCB fifos out of reset - all fifo clocks must be stable */
7543 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
7544
7545 /* give 8051 access to the LCB CSRs */
7546 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
7547 set_8051_lcb_access(dd);
7548
Mike Marciniszyn77241052015-07-30 15:17:43 -04007549 if (ppd->mgmt_allowed)
7550 add_full_mgmt_pkey(ppd);
7551
7552 /* tell the 8051 to go to LinkUp */
7553 set_link_state(ppd, HLS_GOING_UP);
7554}
7555
7556/*
7557 * Apply the link width downgrade enabled policy against the current active
7558 * link widths.
7559 *
7560 * Called when the enabled policy changes or the active link widths change.
7561 */
7562void apply_link_downgrade_policy(struct hfi1_pportdata *ppd, int refresh_widths)
7563{
Mike Marciniszyn77241052015-07-30 15:17:43 -04007564 int do_bounce = 0;
Dean Luick323fd782015-11-16 21:59:24 -05007565 int tries;
7566 u16 lwde;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007567 u16 tx, rx;
7568
Dean Luick323fd782015-11-16 21:59:24 -05007569 /* use the hls lock to avoid a race with actual link up */
7570 tries = 0;
7571retry:
Mike Marciniszyn77241052015-07-30 15:17:43 -04007572 mutex_lock(&ppd->hls_lock);
7573 /* only apply if the link is up */
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07007574 if (ppd->host_link_state & HLS_DOWN) {
Dean Luick323fd782015-11-16 21:59:24 -05007575 /* still going up..wait and retry */
7576 if (ppd->host_link_state & HLS_GOING_UP) {
7577 if (++tries < 1000) {
7578 mutex_unlock(&ppd->hls_lock);
7579 usleep_range(100, 120); /* arbitrary */
7580 goto retry;
7581 }
7582 dd_dev_err(ppd->dd,
7583 "%s: giving up waiting for link state change\n",
7584 __func__);
7585 }
7586 goto done;
7587 }
7588
7589 lwde = ppd->link_width_downgrade_enabled;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007590
7591 if (refresh_widths) {
7592 get_link_widths(ppd->dd, &tx, &rx);
7593 ppd->link_width_downgrade_tx_active = tx;
7594 ppd->link_width_downgrade_rx_active = rx;
7595 }
7596
Dean Luickf9b56352016-04-14 08:31:30 -07007597 if (ppd->link_width_downgrade_tx_active == 0 ||
7598 ppd->link_width_downgrade_rx_active == 0) {
7599 /* the 8051 reported a dead link as a downgrade */
7600 dd_dev_err(ppd->dd, "Link downgrade is really a link down, ignoring\n");
7601 } else if (lwde == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007602 /* downgrade is disabled */
7603
7604 /* bounce if not at starting active width */
7605 if ((ppd->link_width_active !=
Jubin John17fb4f22016-02-14 20:21:52 -08007606 ppd->link_width_downgrade_tx_active) ||
7607 (ppd->link_width_active !=
7608 ppd->link_width_downgrade_rx_active)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007609 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007610 "Link downgrade is disabled and link has downgraded, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007611 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007612 " original 0x%x, tx active 0x%x, rx active 0x%x\n",
7613 ppd->link_width_active,
7614 ppd->link_width_downgrade_tx_active,
7615 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007616 do_bounce = 1;
7617 }
Jubin Johnd0d236e2016-02-14 20:20:15 -08007618 } else if ((lwde & ppd->link_width_downgrade_tx_active) == 0 ||
7619 (lwde & ppd->link_width_downgrade_rx_active) == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04007620 /* Tx or Rx is outside the enabled policy */
7621 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007622 "Link is outside of downgrade allowed, downing link\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04007623 dd_dev_err(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08007624 " enabled 0x%x, tx active 0x%x, rx active 0x%x\n",
7625 lwde, ppd->link_width_downgrade_tx_active,
7626 ppd->link_width_downgrade_rx_active);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007627 do_bounce = 1;
7628 }
7629
Dean Luick323fd782015-11-16 21:59:24 -05007630done:
7631 mutex_unlock(&ppd->hls_lock);
7632
Mike Marciniszyn77241052015-07-30 15:17:43 -04007633 if (do_bounce) {
7634 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_WIDTH_POLICY, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08007635 OPA_LINKDOWN_REASON_WIDTH_POLICY);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007636 set_link_state(ppd, HLS_DN_OFFLINE);
7637 start_link(ppd);
7638 }
7639}
7640
7641/*
7642 * Handle a link downgrade interrupt from the 8051.
7643 *
7644 * This is a work-queue function outside of the interrupt.
7645 */
7646void handle_link_downgrade(struct work_struct *work)
7647{
7648 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
7649 link_downgrade_work);
7650
7651 dd_dev_info(ppd->dd, "8051: Link width downgrade\n");
7652 apply_link_downgrade_policy(ppd, 1);
7653}
7654
7655static char *dcc_err_string(char *buf, int buf_len, u64 flags)
7656{
7657 return flag_string(buf, buf_len, flags, dcc_err_flags,
7658 ARRAY_SIZE(dcc_err_flags));
7659}
7660
7661static char *lcb_err_string(char *buf, int buf_len, u64 flags)
7662{
7663 return flag_string(buf, buf_len, flags, lcb_err_flags,
7664 ARRAY_SIZE(lcb_err_flags));
7665}
7666
7667static char *dc8051_err_string(char *buf, int buf_len, u64 flags)
7668{
7669 return flag_string(buf, buf_len, flags, dc8051_err_flags,
7670 ARRAY_SIZE(dc8051_err_flags));
7671}
7672
7673static char *dc8051_info_err_string(char *buf, int buf_len, u64 flags)
7674{
7675 return flag_string(buf, buf_len, flags, dc8051_info_err_flags,
7676 ARRAY_SIZE(dc8051_info_err_flags));
7677}
7678
7679static char *dc8051_info_host_msg_string(char *buf, int buf_len, u64 flags)
7680{
7681 return flag_string(buf, buf_len, flags, dc8051_info_host_msg_flags,
7682 ARRAY_SIZE(dc8051_info_host_msg_flags));
7683}
7684
7685static void handle_8051_interrupt(struct hfi1_devdata *dd, u32 unused, u64 reg)
7686{
7687 struct hfi1_pportdata *ppd = dd->pport;
7688 u64 info, err, host_msg;
7689 int queue_link_down = 0;
7690 char buf[96];
7691
7692 /* look at the flags */
7693 if (reg & DC_DC8051_ERR_FLG_SET_BY_8051_SMASK) {
7694 /* 8051 information set by firmware */
7695 /* read DC8051_DBG_ERR_INFO_SET_BY_8051 for details */
7696 info = read_csr(dd, DC_DC8051_DBG_ERR_INFO_SET_BY_8051);
7697 err = (info >> DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_SHIFT)
7698 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_ERROR_MASK;
7699 host_msg = (info >>
7700 DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_SHIFT)
7701 & DC_DC8051_DBG_ERR_INFO_SET_BY_8051_HOST_MSG_MASK;
7702
7703 /*
7704 * Handle error flags.
7705 */
7706 if (err & FAILED_LNI) {
7707 /*
7708 * LNI error indications are cleared by the 8051
7709 * only when starting polling. Only pay attention
7710 * to them when in the states that occur during
7711 * LNI.
7712 */
7713 if (ppd->host_link_state
7714 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
7715 queue_link_down = 1;
7716 dd_dev_info(dd, "Link error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007717 dc8051_info_err_string(buf,
7718 sizeof(buf),
7719 err &
7720 FAILED_LNI));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007721 }
7722 err &= ~(u64)FAILED_LNI;
7723 }
Dean Luick6d014532015-12-01 15:38:23 -05007724 /* unknown frames can happen durning LNI, just count */
7725 if (err & UNKNOWN_FRAME) {
7726 ppd->unknown_frame_count++;
7727 err &= ~(u64)UNKNOWN_FRAME;
7728 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04007729 if (err) {
7730 /* report remaining errors, but do not do anything */
7731 dd_dev_err(dd, "8051 info error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007732 dc8051_info_err_string(buf, sizeof(buf),
7733 err));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007734 }
7735
7736 /*
7737 * Handle host message flags.
7738 */
7739 if (host_msg & HOST_REQ_DONE) {
7740 /*
7741 * Presently, the driver does a busy wait for
7742 * host requests to complete. This is only an
7743 * informational message.
7744 * NOTE: The 8051 clears the host message
7745 * information *on the next 8051 command*.
7746 * Therefore, when linkup is achieved,
7747 * this flag will still be set.
7748 */
7749 host_msg &= ~(u64)HOST_REQ_DONE;
7750 }
7751 if (host_msg & BC_SMA_MSG) {
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007752 queue_work(ppd->link_wq, &ppd->sma_message_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007753 host_msg &= ~(u64)BC_SMA_MSG;
7754 }
7755 if (host_msg & LINKUP_ACHIEVED) {
7756 dd_dev_info(dd, "8051: Link up\n");
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007757 queue_work(ppd->link_wq, &ppd->link_up_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007758 host_msg &= ~(u64)LINKUP_ACHIEVED;
7759 }
7760 if (host_msg & EXT_DEVICE_CFG_REQ) {
Easwar Hariharan145dd2b2016-04-12 11:25:31 -07007761 handle_8051_request(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007762 host_msg &= ~(u64)EXT_DEVICE_CFG_REQ;
7763 }
7764 if (host_msg & VERIFY_CAP_FRAME) {
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007765 queue_work(ppd->link_wq, &ppd->link_vc_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007766 host_msg &= ~(u64)VERIFY_CAP_FRAME;
7767 }
7768 if (host_msg & LINK_GOING_DOWN) {
7769 const char *extra = "";
7770 /* no downgrade action needed if going down */
7771 if (host_msg & LINK_WIDTH_DOWNGRADED) {
7772 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7773 extra = " (ignoring downgrade)";
7774 }
7775 dd_dev_info(dd, "8051: Link down%s\n", extra);
7776 queue_link_down = 1;
7777 host_msg &= ~(u64)LINK_GOING_DOWN;
7778 }
7779 if (host_msg & LINK_WIDTH_DOWNGRADED) {
Sebastian Sanchez71d47002017-07-29 08:43:49 -07007780 queue_work(ppd->link_wq, &ppd->link_downgrade_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007781 host_msg &= ~(u64)LINK_WIDTH_DOWNGRADED;
7782 }
7783 if (host_msg) {
7784 /* report remaining messages, but do not do anything */
7785 dd_dev_info(dd, "8051 info host message: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007786 dc8051_info_host_msg_string(buf,
7787 sizeof(buf),
7788 host_msg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007789 }
7790
7791 reg &= ~DC_DC8051_ERR_FLG_SET_BY_8051_SMASK;
7792 }
7793 if (reg & DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK) {
7794 /*
7795 * Lost the 8051 heartbeat. If this happens, we
7796 * receive constant interrupts about it. Disable
7797 * the interrupt after the first.
7798 */
7799 dd_dev_err(dd, "Lost 8051 heartbeat\n");
7800 write_csr(dd, DC_DC8051_ERR_EN,
Jubin John17fb4f22016-02-14 20:21:52 -08007801 read_csr(dd, DC_DC8051_ERR_EN) &
7802 ~DC_DC8051_ERR_EN_LOST_8051_HEART_BEAT_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007803
7804 reg &= ~DC_DC8051_ERR_FLG_LOST_8051_HEART_BEAT_SMASK;
7805 }
7806 if (reg) {
7807 /* report the error, but do not do anything */
7808 dd_dev_err(dd, "8051 error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08007809 dc8051_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04007810 }
7811
7812 if (queue_link_down) {
Jubin John4d114fd2016-02-14 20:21:43 -08007813 /*
7814 * if the link is already going down or disabled, do not
Sebastian Sanchezb6422bc2017-08-13 08:08:22 -07007815 * queue another. If there's a link down entry already
7816 * queued, don't queue another one.
Jubin John4d114fd2016-02-14 20:21:43 -08007817 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08007818 if ((ppd->host_link_state &
7819 (HLS_GOING_OFFLINE | HLS_LINK_COOLDOWN)) ||
Sebastian Sanchezb6422bc2017-08-13 08:08:22 -07007820 ppd->link_enabled == 0) {
7821 dd_dev_info(dd, "%s: not queuing link down. host_link_state %x, link_enabled %x\n",
7822 __func__, ppd->host_link_state,
7823 ppd->link_enabled);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007824 } else {
Sebastian Sanchezb6422bc2017-08-13 08:08:22 -07007825 if (xchg(&ppd->is_link_down_queued, 1) == 1)
7826 dd_dev_info(dd,
7827 "%s: link down request already queued\n",
7828 __func__);
7829 else
7830 queue_work(ppd->link_wq, &ppd->link_down_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007831 }
7832 }
7833}
7834
7835static const char * const fm_config_txt[] = {
7836[0] =
7837 "BadHeadDist: Distance violation between two head flits",
7838[1] =
7839 "BadTailDist: Distance violation between two tail flits",
7840[2] =
7841 "BadCtrlDist: Distance violation between two credit control flits",
7842[3] =
7843 "BadCrdAck: Credits return for unsupported VL",
7844[4] =
7845 "UnsupportedVLMarker: Received VL Marker",
7846[5] =
7847 "BadPreempt: Exceeded the preemption nesting level",
7848[6] =
7849 "BadControlFlit: Received unsupported control flit",
7850/* no 7 */
7851[8] =
7852 "UnsupportedVLMarker: Received VL Marker for unconfigured or disabled VL",
7853};
7854
7855static const char * const port_rcv_txt[] = {
7856[1] =
7857 "BadPktLen: Illegal PktLen",
7858[2] =
7859 "PktLenTooLong: Packet longer than PktLen",
7860[3] =
7861 "PktLenTooShort: Packet shorter than PktLen",
7862[4] =
7863 "BadSLID: Illegal SLID (0, using multicast as SLID, does not include security validation of SLID)",
7864[5] =
7865 "BadDLID: Illegal DLID (0, doesn't match HFI)",
7866[6] =
7867 "BadL2: Illegal L2 opcode",
7868[7] =
7869 "BadSC: Unsupported SC",
7870[9] =
7871 "BadRC: Illegal RC",
7872[11] =
7873 "PreemptError: Preempting with same VL",
7874[12] =
7875 "PreemptVL15: Preempting a VL15 packet",
7876};
7877
7878#define OPA_LDR_FMCONFIG_OFFSET 16
7879#define OPA_LDR_PORTRCV_OFFSET 0
7880static void handle_dcc_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
7881{
7882 u64 info, hdr0, hdr1;
7883 const char *extra;
7884 char buf[96];
7885 struct hfi1_pportdata *ppd = dd->pport;
7886 u8 lcl_reason = 0;
7887 int do_bounce = 0;
7888
7889 if (reg & DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK) {
7890 if (!(dd->err_info_uncorrectable & OPA_EI_STATUS_SMASK)) {
7891 info = read_csr(dd, DCC_ERR_INFO_UNCORRECTABLE);
7892 dd->err_info_uncorrectable = info & OPA_EI_CODE_SMASK;
7893 /* set status bit */
7894 dd->err_info_uncorrectable |= OPA_EI_STATUS_SMASK;
7895 }
7896 reg &= ~DCC_ERR_FLG_UNCORRECTABLE_ERR_SMASK;
7897 }
7898
7899 if (reg & DCC_ERR_FLG_LINK_ERR_SMASK) {
7900 struct hfi1_pportdata *ppd = dd->pport;
7901 /* this counter saturates at (2^32) - 1 */
7902 if (ppd->link_downed < (u32)UINT_MAX)
7903 ppd->link_downed++;
7904 reg &= ~DCC_ERR_FLG_LINK_ERR_SMASK;
7905 }
7906
7907 if (reg & DCC_ERR_FLG_FMCONFIG_ERR_SMASK) {
7908 u8 reason_valid = 1;
7909
7910 info = read_csr(dd, DCC_ERR_INFO_FMCONFIG);
7911 if (!(dd->err_info_fmconfig & OPA_EI_STATUS_SMASK)) {
7912 dd->err_info_fmconfig = info & OPA_EI_CODE_SMASK;
7913 /* set status bit */
7914 dd->err_info_fmconfig |= OPA_EI_STATUS_SMASK;
7915 }
7916 switch (info) {
7917 case 0:
7918 case 1:
7919 case 2:
7920 case 3:
7921 case 4:
7922 case 5:
7923 case 6:
7924 extra = fm_config_txt[info];
7925 break;
7926 case 8:
7927 extra = fm_config_txt[info];
7928 if (ppd->port_error_action &
7929 OPA_PI_MASK_FM_CFG_UNSUPPORTED_VL_MARKER) {
7930 do_bounce = 1;
7931 /*
7932 * lcl_reason cannot be derived from info
7933 * for this error
7934 */
7935 lcl_reason =
7936 OPA_LINKDOWN_REASON_UNSUPPORTED_VL_MARKER;
7937 }
7938 break;
7939 default:
7940 reason_valid = 0;
7941 snprintf(buf, sizeof(buf), "reserved%lld", info);
7942 extra = buf;
7943 break;
7944 }
7945
7946 if (reason_valid && !do_bounce) {
7947 do_bounce = ppd->port_error_action &
7948 (1 << (OPA_LDR_FMCONFIG_OFFSET + info));
7949 lcl_reason = info + OPA_LINKDOWN_REASON_BAD_HEAD_DIST;
7950 }
7951
7952 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08007953 dd_dev_info_ratelimited(dd, "DCC Error: fmconfig error: %s\n",
7954 extra);
Mike Marciniszyn77241052015-07-30 15:17:43 -04007955 reg &= ~DCC_ERR_FLG_FMCONFIG_ERR_SMASK;
7956 }
7957
7958 if (reg & DCC_ERR_FLG_RCVPORT_ERR_SMASK) {
7959 u8 reason_valid = 1;
7960
7961 info = read_csr(dd, DCC_ERR_INFO_PORTRCV);
7962 hdr0 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR0);
7963 hdr1 = read_csr(dd, DCC_ERR_INFO_PORTRCV_HDR1);
7964 if (!(dd->err_info_rcvport.status_and_code &
7965 OPA_EI_STATUS_SMASK)) {
7966 dd->err_info_rcvport.status_and_code =
7967 info & OPA_EI_CODE_SMASK;
7968 /* set status bit */
7969 dd->err_info_rcvport.status_and_code |=
7970 OPA_EI_STATUS_SMASK;
Jubin John4d114fd2016-02-14 20:21:43 -08007971 /*
7972 * save first 2 flits in the packet that caused
7973 * the error
7974 */
Bart Van Assche48a0cc132016-06-03 12:09:56 -07007975 dd->err_info_rcvport.packet_flit1 = hdr0;
7976 dd->err_info_rcvport.packet_flit2 = hdr1;
Mike Marciniszyn77241052015-07-30 15:17:43 -04007977 }
7978 switch (info) {
7979 case 1:
7980 case 2:
7981 case 3:
7982 case 4:
7983 case 5:
7984 case 6:
7985 case 7:
7986 case 9:
7987 case 11:
7988 case 12:
7989 extra = port_rcv_txt[info];
7990 break;
7991 default:
7992 reason_valid = 0;
7993 snprintf(buf, sizeof(buf), "reserved%lld", info);
7994 extra = buf;
7995 break;
7996 }
7997
7998 if (reason_valid && !do_bounce) {
7999 do_bounce = ppd->port_error_action &
8000 (1 << (OPA_LDR_PORTRCV_OFFSET + info));
8001 lcl_reason = info + OPA_LINKDOWN_REASON_RCV_ERROR_0;
8002 }
8003
8004 /* just report this */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008005 dd_dev_info_ratelimited(dd, "DCC Error: PortRcv error: %s\n"
8006 " hdr0 0x%llx, hdr1 0x%llx\n",
8007 extra, hdr0, hdr1);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008008
8009 reg &= ~DCC_ERR_FLG_RCVPORT_ERR_SMASK;
8010 }
8011
8012 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK) {
8013 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008014 dd_dev_info_ratelimited(dd, "8051 access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04008015 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_UC_SMASK;
8016 }
8017 if (reg & DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK) {
8018 /* informative only */
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008019 dd_dev_info_ratelimited(dd, "host access to LCB blocked\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04008020 reg &= ~DCC_ERR_FLG_EN_CSR_ACCESS_BLOCKED_HOST_SMASK;
8021 }
8022
Don Hiatt243d9f42017-03-20 17:26:20 -07008023 if (unlikely(hfi1_dbg_fault_suppress_err(&dd->verbs_dev)))
8024 reg &= ~DCC_ERR_FLG_LATE_EBP_ERR_SMASK;
8025
Mike Marciniszyn77241052015-07-30 15:17:43 -04008026 /* report any remaining errors */
8027 if (reg)
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008028 dd_dev_info_ratelimited(dd, "DCC Error: %s\n",
8029 dcc_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008030
8031 if (lcl_reason == 0)
8032 lcl_reason = OPA_LINKDOWN_REASON_UNKNOWN;
8033
8034 if (do_bounce) {
Jakub Byczkowskic27aad02017-02-08 05:27:55 -08008035 dd_dev_info_ratelimited(dd, "%s: PortErrorAction bounce\n",
8036 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008037 set_link_down_reason(ppd, lcl_reason, 0, lcl_reason);
Sebastian Sanchez71d47002017-07-29 08:43:49 -07008038 queue_work(ppd->link_wq, &ppd->link_bounce_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008039 }
8040}
8041
8042static void handle_lcb_err(struct hfi1_devdata *dd, u32 unused, u64 reg)
8043{
8044 char buf[96];
8045
8046 dd_dev_info(dd, "LCB Error: %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008047 lcb_err_string(buf, sizeof(buf), reg));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008048}
8049
8050/*
8051 * CCE block DC interrupt. Source is < 8.
8052 */
8053static void is_dc_int(struct hfi1_devdata *dd, unsigned int source)
8054{
8055 const struct err_reg_info *eri = &dc_errs[source];
8056
8057 if (eri->handler) {
8058 interrupt_clear_down(dd, 0, eri);
8059 } else if (source == 3 /* dc_lbm_int */) {
8060 /*
8061 * This indicates that a parity error has occurred on the
8062 * address/control lines presented to the LBM. The error
8063 * is a single pulse, there is no associated error flag,
8064 * and it is non-maskable. This is because if a parity
8065 * error occurs on the request the request is dropped.
8066 * This should never occur, but it is nice to know if it
8067 * ever does.
8068 */
8069 dd_dev_err(dd, "Parity error in DC LBM block\n");
8070 } else {
8071 dd_dev_err(dd, "Invalid DC interrupt %u\n", source);
8072 }
8073}
8074
8075/*
8076 * TX block send credit interrupt. Source is < 160.
8077 */
8078static void is_send_credit_int(struct hfi1_devdata *dd, unsigned int source)
8079{
8080 sc_group_release_update(dd, source);
8081}
8082
8083/*
8084 * TX block SDMA interrupt. Source is < 48.
8085 *
8086 * SDMA interrupts are grouped by type:
8087 *
8088 * 0 - N-1 = SDma
8089 * N - 2N-1 = SDmaProgress
8090 * 2N - 3N-1 = SDmaIdle
8091 */
8092static void is_sdma_eng_int(struct hfi1_devdata *dd, unsigned int source)
8093{
8094 /* what interrupt */
8095 unsigned int what = source / TXE_NUM_SDMA_ENGINES;
8096 /* which engine */
8097 unsigned int which = source % TXE_NUM_SDMA_ENGINES;
8098
8099#ifdef CONFIG_SDMA_VERBOSITY
8100 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", which,
8101 slashstrip(__FILE__), __LINE__, __func__);
8102 sdma_dumpstate(&dd->per_sdma[which]);
8103#endif
8104
8105 if (likely(what < 3 && which < dd->num_sdma)) {
8106 sdma_engine_interrupt(&dd->per_sdma[which], 1ull << source);
8107 } else {
8108 /* should not happen */
8109 dd_dev_err(dd, "Invalid SDMA interrupt 0x%x\n", source);
8110 }
8111}
8112
8113/*
8114 * RX block receive available interrupt. Source is < 160.
8115 */
8116static void is_rcv_avail_int(struct hfi1_devdata *dd, unsigned int source)
8117{
8118 struct hfi1_ctxtdata *rcd;
8119 char *err_detail;
8120
8121 if (likely(source < dd->num_rcv_contexts)) {
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008122 rcd = hfi1_rcd_get_by_index(dd, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008123 if (rcd) {
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008124 /* Check for non-user contexts, including vnic */
8125 if ((source < dd->first_dyn_alloc_ctxt) ||
8126 (rcd->sc && (rcd->sc->type == SC_KERNEL)))
Dean Luickf4f30031c2015-10-26 10:28:44 -04008127 rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008128 else
8129 handle_user_interrupt(rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008130
8131 hfi1_rcd_put(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008132 return; /* OK */
8133 }
8134 /* received an interrupt, but no rcd */
8135 err_detail = "dataless";
8136 } else {
8137 /* received an interrupt, but are not using that context */
8138 err_detail = "out of range";
8139 }
8140 dd_dev_err(dd, "unexpected %s receive available context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008141 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008142}
8143
8144/*
8145 * RX block receive urgent interrupt. Source is < 160.
8146 */
8147static void is_rcv_urgent_int(struct hfi1_devdata *dd, unsigned int source)
8148{
8149 struct hfi1_ctxtdata *rcd;
8150 char *err_detail;
8151
8152 if (likely(source < dd->num_rcv_contexts)) {
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008153 rcd = hfi1_rcd_get_by_index(dd, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008154 if (rcd) {
8155 /* only pay attention to user urgent interrupts */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -07008156 if ((source >= dd->first_dyn_alloc_ctxt) &&
8157 (!rcd->sc || (rcd->sc->type == SC_USER)))
Mike Marciniszyn77241052015-07-30 15:17:43 -04008158 handle_user_interrupt(rcd);
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008159
8160 hfi1_rcd_put(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008161 return; /* OK */
8162 }
8163 /* received an interrupt, but no rcd */
8164 err_detail = "dataless";
8165 } else {
8166 /* received an interrupt, but are not using that context */
8167 err_detail = "out of range";
8168 }
8169 dd_dev_err(dd, "unexpected %s receive urgent context interrupt %u\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008170 err_detail, source);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008171}
8172
8173/*
8174 * Reserved range interrupt. Should not be called in normal operation.
8175 */
8176static void is_reserved_int(struct hfi1_devdata *dd, unsigned int source)
8177{
8178 char name[64];
8179
8180 dd_dev_err(dd, "unexpected %s interrupt\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008181 is_reserved_name(name, sizeof(name), source));
Mike Marciniszyn77241052015-07-30 15:17:43 -04008182}
8183
8184static const struct is_table is_table[] = {
Jubin John4d114fd2016-02-14 20:21:43 -08008185/*
8186 * start end
8187 * name func interrupt func
8188 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04008189{ IS_GENERAL_ERR_START, IS_GENERAL_ERR_END,
8190 is_misc_err_name, is_misc_err_int },
8191{ IS_SDMAENG_ERR_START, IS_SDMAENG_ERR_END,
8192 is_sdma_eng_err_name, is_sdma_eng_err_int },
8193{ IS_SENDCTXT_ERR_START, IS_SENDCTXT_ERR_END,
8194 is_sendctxt_err_name, is_sendctxt_err_int },
8195{ IS_SDMA_START, IS_SDMA_END,
8196 is_sdma_eng_name, is_sdma_eng_int },
8197{ IS_VARIOUS_START, IS_VARIOUS_END,
8198 is_various_name, is_various_int },
8199{ IS_DC_START, IS_DC_END,
8200 is_dc_name, is_dc_int },
8201{ IS_RCVAVAIL_START, IS_RCVAVAIL_END,
8202 is_rcv_avail_name, is_rcv_avail_int },
8203{ IS_RCVURGENT_START, IS_RCVURGENT_END,
8204 is_rcv_urgent_name, is_rcv_urgent_int },
8205{ IS_SENDCREDIT_START, IS_SENDCREDIT_END,
8206 is_send_credit_name, is_send_credit_int},
8207{ IS_RESERVED_START, IS_RESERVED_END,
8208 is_reserved_name, is_reserved_int},
8209};
8210
8211/*
8212 * Interrupt source interrupt - called when the given source has an interrupt.
8213 * Source is a bit index into an array of 64-bit integers.
8214 */
8215static void is_interrupt(struct hfi1_devdata *dd, unsigned int source)
8216{
8217 const struct is_table *entry;
8218
8219 /* avoids a double compare by walking the table in-order */
8220 for (entry = &is_table[0]; entry->is_name; entry++) {
8221 if (source < entry->end) {
8222 trace_hfi1_interrupt(dd, entry, source);
8223 entry->is_int(dd, source - entry->start);
8224 return;
8225 }
8226 }
8227 /* fell off the end */
8228 dd_dev_err(dd, "invalid interrupt source %u\n", source);
8229}
8230
8231/*
8232 * General interrupt handler. This is able to correctly handle
8233 * all interrupts in case INTx is used.
8234 */
8235static irqreturn_t general_interrupt(int irq, void *data)
8236{
8237 struct hfi1_devdata *dd = data;
8238 u64 regs[CCE_NUM_INT_CSRS];
8239 u32 bit;
8240 int i;
Kamenee Arumugam09592af2017-09-26 06:06:15 -07008241 irqreturn_t handled = IRQ_NONE;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008242
8243 this_cpu_inc(*dd->int_counter);
8244
8245 /* phase 1: scan and clear all handled interrupts */
8246 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
8247 if (dd->gi_mask[i] == 0) {
8248 regs[i] = 0; /* used later */
8249 continue;
8250 }
8251 regs[i] = read_csr(dd, CCE_INT_STATUS + (8 * i)) &
8252 dd->gi_mask[i];
8253 /* only clear if anything is set */
8254 if (regs[i])
8255 write_csr(dd, CCE_INT_CLEAR + (8 * i), regs[i]);
8256 }
8257
8258 /* phase 2: call the appropriate handler */
8259 for_each_set_bit(bit, (unsigned long *)&regs[0],
Jubin John17fb4f22016-02-14 20:21:52 -08008260 CCE_NUM_INT_CSRS * 64) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04008261 is_interrupt(dd, bit);
Kamenee Arumugam09592af2017-09-26 06:06:15 -07008262 handled = IRQ_HANDLED;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008263 }
8264
Kamenee Arumugam09592af2017-09-26 06:06:15 -07008265 return handled;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008266}
8267
8268static irqreturn_t sdma_interrupt(int irq, void *data)
8269{
8270 struct sdma_engine *sde = data;
8271 struct hfi1_devdata *dd = sde->dd;
8272 u64 status;
8273
8274#ifdef CONFIG_SDMA_VERBOSITY
8275 dd_dev_err(dd, "CONFIG SDMA(%u) %s:%d %s()\n", sde->this_idx,
8276 slashstrip(__FILE__), __LINE__, __func__);
8277 sdma_dumpstate(sde);
8278#endif
8279
8280 this_cpu_inc(*dd->int_counter);
8281
8282 /* This read_csr is really bad in the hot path */
8283 status = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008284 CCE_INT_STATUS + (8 * (IS_SDMA_START / 64)))
8285 & sde->imask;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008286 if (likely(status)) {
8287 /* clear the interrupt(s) */
8288 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008289 CCE_INT_CLEAR + (8 * (IS_SDMA_START / 64)),
8290 status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008291
8292 /* handle the interrupt(s) */
8293 sdma_engine_interrupt(sde, status);
Dennis Dalessandroee495ad2017-04-09 10:17:18 -07008294 } else {
Grzegorz Morysde42de82017-08-21 18:26:38 -07008295 dd_dev_err_ratelimited(dd, "SDMA engine %u interrupt, but no status bits set\n",
8296 sde->this_idx);
Dennis Dalessandroee495ad2017-04-09 10:17:18 -07008297 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04008298 return IRQ_HANDLED;
8299}
8300
8301/*
Dean Luickecd42f82016-02-03 14:35:14 -08008302 * Clear the receive interrupt. Use a read of the interrupt clear CSR
8303 * to insure that the write completed. This does NOT guarantee that
8304 * queued DMA writes to memory from the chip are pushed.
Dean Luickf4f30031c2015-10-26 10:28:44 -04008305 */
8306static inline void clear_recv_intr(struct hfi1_ctxtdata *rcd)
8307{
8308 struct hfi1_devdata *dd = rcd->dd;
8309 u32 addr = CCE_INT_CLEAR + (8 * rcd->ireg);
8310
8311 mmiowb(); /* make sure everything before is written */
8312 write_csr(dd, addr, rcd->imask);
8313 /* force the above write on the chip and get a value back */
8314 (void)read_csr(dd, addr);
8315}
8316
8317/* force the receive interrupt */
Jim Snowfb9036d2016-01-11 18:32:21 -05008318void force_recv_intr(struct hfi1_ctxtdata *rcd)
Dean Luickf4f30031c2015-10-26 10:28:44 -04008319{
8320 write_csr(rcd->dd, CCE_INT_FORCE + (8 * rcd->ireg), rcd->imask);
8321}
8322
Dean Luickecd42f82016-02-03 14:35:14 -08008323/*
8324 * Return non-zero if a packet is present.
8325 *
8326 * This routine is called when rechecking for packets after the RcvAvail
8327 * interrupt has been cleared down. First, do a quick check of memory for
8328 * a packet present. If not found, use an expensive CSR read of the context
8329 * tail to determine the actual tail. The CSR read is necessary because there
8330 * is no method to push pending DMAs to memory other than an interrupt and we
8331 * are trying to determine if we need to force an interrupt.
8332 */
Dean Luickf4f30031c2015-10-26 10:28:44 -04008333static inline int check_packet_present(struct hfi1_ctxtdata *rcd)
8334{
Dean Luickecd42f82016-02-03 14:35:14 -08008335 u32 tail;
8336 int present;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008337
Dean Luickecd42f82016-02-03 14:35:14 -08008338 if (!HFI1_CAP_IS_KSET(DMA_RTAIL))
8339 present = (rcd->seq_cnt ==
8340 rhf_rcv_seq(rhf_to_cpu(get_rhf_addr(rcd))));
8341 else /* is RDMA rtail */
8342 present = (rcd->head != get_rcvhdrtail(rcd));
8343
8344 if (present)
8345 return 1;
8346
8347 /* fall back to a CSR read, correct indpendent of DMA_RTAIL */
8348 tail = (u32)read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
8349 return rcd->head != tail;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008350}
8351
8352/*
8353 * Receive packet IRQ handler. This routine expects to be on its own IRQ.
8354 * This routine will try to handle packets immediately (latency), but if
8355 * it finds too many, it will invoke the thread handler (bandwitdh). The
Jubin John16733b82016-02-14 20:20:58 -08008356 * chip receive interrupt is *not* cleared down until this or the thread (if
Dean Luickf4f30031c2015-10-26 10:28:44 -04008357 * invoked) is finished. The intent is to avoid extra interrupts while we
8358 * are processing packets anyway.
Mike Marciniszyn77241052015-07-30 15:17:43 -04008359 */
8360static irqreturn_t receive_context_interrupt(int irq, void *data)
8361{
8362 struct hfi1_ctxtdata *rcd = data;
8363 struct hfi1_devdata *dd = rcd->dd;
Dean Luickf4f30031c2015-10-26 10:28:44 -04008364 int disposition;
8365 int present;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008366
Michael J. Ruhld295dbe2017-08-04 13:52:44 -07008367 trace_hfi1_receive_interrupt(dd, rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008368 this_cpu_inc(*dd->int_counter);
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -08008369 aspm_ctx_disable(rcd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008370
Dean Luickf4f30031c2015-10-26 10:28:44 -04008371 /* receive interrupt remains blocked while processing packets */
8372 disposition = rcd->do_interrupt(rcd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008373
Dean Luickf4f30031c2015-10-26 10:28:44 -04008374 /*
8375 * Too many packets were seen while processing packets in this
8376 * IRQ handler. Invoke the handler thread. The receive interrupt
8377 * remains blocked.
8378 */
8379 if (disposition == RCV_PKT_LIMIT)
8380 return IRQ_WAKE_THREAD;
8381
8382 /*
8383 * The packet processor detected no more packets. Clear the receive
8384 * interrupt and recheck for a packet packet that may have arrived
8385 * after the previous check and interrupt clear. If a packet arrived,
8386 * force another interrupt.
8387 */
8388 clear_recv_intr(rcd);
8389 present = check_packet_present(rcd);
8390 if (present)
8391 force_recv_intr(rcd);
8392
8393 return IRQ_HANDLED;
8394}
8395
8396/*
8397 * Receive packet thread handler. This expects to be invoked with the
8398 * receive interrupt still blocked.
8399 */
8400static irqreturn_t receive_context_thread(int irq, void *data)
8401{
8402 struct hfi1_ctxtdata *rcd = data;
8403 int present;
8404
8405 /* receive interrupt is still blocked from the IRQ handler */
8406 (void)rcd->do_interrupt(rcd, 1);
8407
8408 /*
8409 * The packet processor will only return if it detected no more
8410 * packets. Hold IRQs here so we can safely clear the interrupt and
8411 * recheck for a packet that may have arrived after the previous
8412 * check and the interrupt clear. If a packet arrived, force another
8413 * interrupt.
8414 */
8415 local_irq_disable();
8416 clear_recv_intr(rcd);
8417 present = check_packet_present(rcd);
8418 if (present)
8419 force_recv_intr(rcd);
8420 local_irq_enable();
Mike Marciniszyn77241052015-07-30 15:17:43 -04008421
8422 return IRQ_HANDLED;
8423}
8424
8425/* ========================================================================= */
8426
8427u32 read_physical_state(struct hfi1_devdata *dd)
8428{
8429 u64 reg;
8430
8431 reg = read_csr(dd, DC_DC8051_STS_CUR_STATE);
8432 return (reg >> DC_DC8051_STS_CUR_STATE_PORT_SHIFT)
8433 & DC_DC8051_STS_CUR_STATE_PORT_MASK;
8434}
8435
Jim Snowfb9036d2016-01-11 18:32:21 -05008436u32 read_logical_state(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008437{
8438 u64 reg;
8439
8440 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8441 return (reg >> DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT)
8442 & DCC_CFG_PORT_CONFIG_LINK_STATE_MASK;
8443}
8444
8445static void set_logical_state(struct hfi1_devdata *dd, u32 chip_lstate)
8446{
8447 u64 reg;
8448
8449 reg = read_csr(dd, DCC_CFG_PORT_CONFIG);
8450 /* clear current state, set new state */
8451 reg &= ~DCC_CFG_PORT_CONFIG_LINK_STATE_SMASK;
8452 reg |= (u64)chip_lstate << DCC_CFG_PORT_CONFIG_LINK_STATE_SHIFT;
8453 write_csr(dd, DCC_CFG_PORT_CONFIG, reg);
8454}
8455
8456/*
8457 * Use the 8051 to read a LCB CSR.
8458 */
8459static int read_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 *data)
8460{
8461 u32 regno;
8462 int ret;
8463
8464 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
8465 if (acquire_lcb_access(dd, 0) == 0) {
8466 *data = read_csr(dd, addr);
8467 release_lcb_access(dd, 0);
8468 return 0;
8469 }
8470 return -EBUSY;
8471 }
8472
8473 /* register is an index of LCB registers: (offset - base) / 8 */
8474 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8475 ret = do_8051_command(dd, HCMD_READ_LCB_CSR, regno, data);
8476 if (ret != HCMD_SUCCESS)
8477 return -EBUSY;
8478 return 0;
8479}
8480
8481/*
Michael J. Ruhl86884262017-03-20 17:24:51 -07008482 * Provide a cache for some of the LCB registers in case the LCB is
8483 * unavailable.
8484 * (The LCB is unavailable in certain link states, for example.)
8485 */
8486struct lcb_datum {
8487 u32 off;
8488 u64 val;
8489};
8490
8491static struct lcb_datum lcb_cache[] = {
8492 { DC_LCB_ERR_INFO_RX_REPLAY_CNT, 0},
8493 { DC_LCB_ERR_INFO_SEQ_CRC_CNT, 0 },
8494 { DC_LCB_ERR_INFO_REINIT_FROM_PEER_CNT, 0 },
8495};
8496
8497static void update_lcb_cache(struct hfi1_devdata *dd)
8498{
8499 int i;
8500 int ret;
8501 u64 val;
8502
8503 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8504 ret = read_lcb_csr(dd, lcb_cache[i].off, &val);
8505
8506 /* Update if we get good data */
8507 if (likely(ret != -EBUSY))
8508 lcb_cache[i].val = val;
8509 }
8510}
8511
8512static int read_lcb_cache(u32 off, u64 *val)
8513{
8514 int i;
8515
8516 for (i = 0; i < ARRAY_SIZE(lcb_cache); i++) {
8517 if (lcb_cache[i].off == off) {
8518 *val = lcb_cache[i].val;
8519 return 0;
8520 }
8521 }
8522
8523 pr_warn("%s bad offset 0x%x\n", __func__, off);
8524 return -1;
8525}
8526
8527/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008528 * Read an LCB CSR. Access may not be in host control, so check.
8529 * Return 0 on success, -EBUSY on failure.
8530 */
8531int read_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 *data)
8532{
8533 struct hfi1_pportdata *ppd = dd->pport;
8534
8535 /* if up, go through the 8051 for the value */
8536 if (ppd->host_link_state & HLS_UP)
8537 return read_lcb_via_8051(dd, addr, data);
Michael J. Ruhl86884262017-03-20 17:24:51 -07008538 /* if going up or down, check the cache, otherwise, no access */
8539 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE)) {
8540 if (read_lcb_cache(addr, data))
8541 return -EBUSY;
8542 return 0;
8543 }
8544
Mike Marciniszyn77241052015-07-30 15:17:43 -04008545 /* otherwise, host has access */
8546 *data = read_csr(dd, addr);
8547 return 0;
8548}
8549
8550/*
8551 * Use the 8051 to write a LCB CSR.
8552 */
8553static int write_lcb_via_8051(struct hfi1_devdata *dd, u32 addr, u64 data)
8554{
Dean Luick3bf40d62015-11-06 20:07:04 -05008555 u32 regno;
8556 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008557
Dean Luick3bf40d62015-11-06 20:07:04 -05008558 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR ||
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008559 (dd->dc8051_ver < dc8051_ver(0, 20, 0))) {
Dean Luick3bf40d62015-11-06 20:07:04 -05008560 if (acquire_lcb_access(dd, 0) == 0) {
8561 write_csr(dd, addr, data);
8562 release_lcb_access(dd, 0);
8563 return 0;
8564 }
8565 return -EBUSY;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008566 }
Dean Luick3bf40d62015-11-06 20:07:04 -05008567
8568 /* register is an index of LCB registers: (offset - base) / 8 */
8569 regno = (addr - DC_LCB_CFG_RUN) >> 3;
8570 ret = do_8051_command(dd, HCMD_WRITE_LCB_CSR, regno, &data);
8571 if (ret != HCMD_SUCCESS)
8572 return -EBUSY;
8573 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008574}
8575
8576/*
8577 * Write an LCB CSR. Access may not be in host control, so check.
8578 * Return 0 on success, -EBUSY on failure.
8579 */
8580int write_lcb_csr(struct hfi1_devdata *dd, u32 addr, u64 data)
8581{
8582 struct hfi1_pportdata *ppd = dd->pport;
8583
8584 /* if up, go through the 8051 for the value */
8585 if (ppd->host_link_state & HLS_UP)
8586 return write_lcb_via_8051(dd, addr, data);
8587 /* if going up or down, no access */
8588 if (ppd->host_link_state & (HLS_GOING_UP | HLS_GOING_OFFLINE))
8589 return -EBUSY;
8590 /* otherwise, host has access */
8591 write_csr(dd, addr, data);
8592 return 0;
8593}
8594
8595/*
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008596 * If the 8051 is in reset mode (dd->dc_shutdown == 1), this function
8597 * will still continue executing.
8598 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04008599 * Returns:
8600 * < 0 = Linux error, not able to get access
8601 * > 0 = 8051 command RETURN_CODE
8602 */
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008603static int _do_8051_command(struct hfi1_devdata *dd, u32 type, u64 in_data,
8604 u64 *out_data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008605{
8606 u64 reg, completed;
8607 int return_code;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008608 unsigned long timeout;
8609
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008610 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008611 hfi1_cdbg(DC8051, "type %d, data 0x%012llx", type, in_data);
8612
Mike Marciniszyn77241052015-07-30 15:17:43 -04008613 /*
8614 * If an 8051 host command timed out previously, then the 8051 is
8615 * stuck.
8616 *
8617 * On first timeout, attempt to reset and restart the entire DC
8618 * block (including 8051). (Is this too big of a hammer?)
8619 *
8620 * If the 8051 times out a second time, the reset did not bring it
8621 * back to healthy life. In that case, fail any subsequent commands.
8622 */
8623 if (dd->dc8051_timed_out) {
8624 if (dd->dc8051_timed_out > 1) {
8625 dd_dev_err(dd,
8626 "Previous 8051 host command timed out, skipping command %u\n",
8627 type);
8628 return_code = -ENXIO;
8629 goto fail;
8630 }
Tadeusz Struk22546b72017-04-28 10:40:02 -07008631 _dc_shutdown(dd);
8632 _dc_start(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008633 }
8634
8635 /*
8636 * If there is no timeout, then the 8051 command interface is
8637 * waiting for a command.
8638 */
8639
8640 /*
Dean Luick3bf40d62015-11-06 20:07:04 -05008641 * When writing a LCB CSR, out_data contains the full value to
8642 * to be written, while in_data contains the relative LCB
8643 * address in 7:0. Do the work here, rather than the caller,
8644 * of distrubting the write data to where it needs to go:
8645 *
8646 * Write data
8647 * 39:00 -> in_data[47:8]
8648 * 47:40 -> DC8051_CFG_EXT_DEV_0.RETURN_CODE
8649 * 63:48 -> DC8051_CFG_EXT_DEV_0.RSP_DATA
8650 */
8651 if (type == HCMD_WRITE_LCB_CSR) {
8652 in_data |= ((*out_data) & 0xffffffffffull) << 8;
Dean Luick00801672016-12-07 19:33:40 -08008653 /* must preserve COMPLETED - it is tied to hardware */
8654 reg = read_csr(dd, DC_DC8051_CFG_EXT_DEV_0);
8655 reg &= DC_DC8051_CFG_EXT_DEV_0_COMPLETED_SMASK;
8656 reg |= ((((*out_data) >> 40) & 0xff) <<
Dean Luick3bf40d62015-11-06 20:07:04 -05008657 DC_DC8051_CFG_EXT_DEV_0_RETURN_CODE_SHIFT)
8658 | ((((*out_data) >> 48) & 0xffff) <<
8659 DC_DC8051_CFG_EXT_DEV_0_RSP_DATA_SHIFT);
8660 write_csr(dd, DC_DC8051_CFG_EXT_DEV_0, reg);
8661 }
8662
8663 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -04008664 * Do two writes: the first to stabilize the type and req_data, the
8665 * second to activate.
8666 */
8667 reg = ((u64)type & DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_MASK)
8668 << DC_DC8051_CFG_HOST_CMD_0_REQ_TYPE_SHIFT
8669 | (in_data & DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_MASK)
8670 << DC_DC8051_CFG_HOST_CMD_0_REQ_DATA_SHIFT;
8671 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8672 reg |= DC_DC8051_CFG_HOST_CMD_0_REQ_NEW_SMASK;
8673 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, reg);
8674
8675 /* wait for completion, alternate: interrupt */
8676 timeout = jiffies + msecs_to_jiffies(DC8051_COMMAND_TIMEOUT);
8677 while (1) {
8678 reg = read_csr(dd, DC_DC8051_CFG_HOST_CMD_1);
8679 completed = reg & DC_DC8051_CFG_HOST_CMD_1_COMPLETED_SMASK;
8680 if (completed)
8681 break;
8682 if (time_after(jiffies, timeout)) {
8683 dd->dc8051_timed_out++;
8684 dd_dev_err(dd, "8051 host command %u timeout\n", type);
8685 if (out_data)
8686 *out_data = 0;
8687 return_code = -ETIMEDOUT;
8688 goto fail;
8689 }
8690 udelay(2);
8691 }
8692
8693 if (out_data) {
8694 *out_data = (reg >> DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_SHIFT)
8695 & DC_DC8051_CFG_HOST_CMD_1_RSP_DATA_MASK;
8696 if (type == HCMD_READ_LCB_CSR) {
8697 /* top 16 bits are in a different register */
8698 *out_data |= (read_csr(dd, DC_DC8051_CFG_EXT_DEV_1)
8699 & DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SMASK)
8700 << (48
8701 - DC_DC8051_CFG_EXT_DEV_1_REQ_DATA_SHIFT);
8702 }
8703 }
8704 return_code = (reg >> DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_SHIFT)
8705 & DC_DC8051_CFG_HOST_CMD_1_RETURN_CODE_MASK;
8706 dd->dc8051_timed_out = 0;
8707 /*
8708 * Clear command for next user.
8709 */
8710 write_csr(dd, DC_DC8051_CFG_HOST_CMD_0, 0);
8711
8712fail:
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008713 return return_code;
8714}
8715
8716/*
8717 * Returns:
8718 * < 0 = Linux error, not able to get access
8719 * > 0 = 8051 command RETURN_CODE
8720 */
8721static int do_8051_command(struct hfi1_devdata *dd, u32 type, u64 in_data,
8722 u64 *out_data)
8723{
8724 int return_code;
8725
8726 mutex_lock(&dd->dc8051_lock);
8727 /* We can't send any commands to the 8051 if it's in reset */
8728 if (dd->dc_shutdown) {
8729 return_code = -ENODEV;
8730 goto fail;
8731 }
8732
8733 return_code = _do_8051_command(dd, type, in_data, out_data);
8734
8735fail:
Tadeusz Struk22546b72017-04-28 10:40:02 -07008736 mutex_unlock(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008737 return return_code;
8738}
8739
8740static int set_physical_link_state(struct hfi1_devdata *dd, u64 state)
8741{
8742 return do_8051_command(dd, HCMD_CHANGE_PHY_STATE, state, NULL);
8743}
8744
Sebastian Sanchez7ebfc932017-10-02 11:04:41 -07008745static int _load_8051_config(struct hfi1_devdata *dd, u8 field_id,
8746 u8 lane_id, u32 config_data)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008747{
8748 u64 data;
8749 int ret;
8750
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008751 lockdep_assert_held(&dd->dc8051_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008752 data = (u64)field_id << LOAD_DATA_FIELD_ID_SHIFT
8753 | (u64)lane_id << LOAD_DATA_LANE_ID_SHIFT
8754 | (u64)config_data << LOAD_DATA_DATA_SHIFT;
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008755 ret = _do_8051_command(dd, HCMD_LOAD_CONFIG_DATA, data, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008756 if (ret != HCMD_SUCCESS) {
8757 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08008758 "load 8051 config: field id %d, lane %d, err %d\n",
8759 (int)field_id, (int)lane_id, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008760 }
8761 return ret;
8762}
8763
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008764int load_8051_config(struct hfi1_devdata *dd, u8 field_id,
8765 u8 lane_id, u32 config_data)
8766{
8767 int return_code;
8768
8769 mutex_lock(&dd->dc8051_lock);
8770 return_code = _load_8051_config(dd, field_id, lane_id, config_data);
8771 mutex_unlock(&dd->dc8051_lock);
8772
8773 return return_code;
8774}
8775
Mike Marciniszyn77241052015-07-30 15:17:43 -04008776/*
8777 * Read the 8051 firmware "registers". Use the RAM directly. Always
8778 * set the result, even on error.
8779 * Return 0 on success, -errno on failure
8780 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08008781int read_8051_config(struct hfi1_devdata *dd, u8 field_id, u8 lane_id,
8782 u32 *result)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008783{
8784 u64 big_data;
8785 u32 addr;
8786 int ret;
8787
8788 /* address start depends on the lane_id */
8789 if (lane_id < 4)
8790 addr = (4 * NUM_GENERAL_FIELDS)
8791 + (lane_id * 4 * NUM_LANE_FIELDS);
8792 else
8793 addr = 0;
8794 addr += field_id * 4;
8795
8796 /* read is in 8-byte chunks, hardware will truncate the address down */
8797 ret = read_8051_data(dd, addr, 8, &big_data);
8798
8799 if (ret == 0) {
8800 /* extract the 4 bytes we want */
8801 if (addr & 0x4)
8802 *result = (u32)(big_data >> 32);
8803 else
8804 *result = (u32)big_data;
8805 } else {
8806 *result = 0;
8807 dd_dev_err(dd, "%s: direct read failed, lane %d, field %d!\n",
Jubin John17fb4f22016-02-14 20:21:52 -08008808 __func__, lane_id, field_id);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008809 }
8810
8811 return ret;
8812}
8813
8814static int write_vc_local_phy(struct hfi1_devdata *dd, u8 power_management,
8815 u8 continuous)
8816{
8817 u32 frame;
8818
8819 frame = continuous << CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT
8820 | power_management << POWER_MANAGEMENT_SHIFT;
8821 return load_8051_config(dd, VERIFY_CAP_LOCAL_PHY,
8822 GENERAL_CONFIG, frame);
8823}
8824
8825static int write_vc_local_fabric(struct hfi1_devdata *dd, u8 vau, u8 z, u8 vcu,
8826 u16 vl15buf, u8 crc_sizes)
8827{
8828 u32 frame;
8829
8830 frame = (u32)vau << VAU_SHIFT
8831 | (u32)z << Z_SHIFT
8832 | (u32)vcu << VCU_SHIFT
8833 | (u32)vl15buf << VL15BUF_SHIFT
8834 | (u32)crc_sizes << CRC_SIZES_SHIFT;
8835 return load_8051_config(dd, VERIFY_CAP_LOCAL_FABRIC,
8836 GENERAL_CONFIG, frame);
8837}
8838
8839static void read_vc_local_link_width(struct hfi1_devdata *dd, u8 *misc_bits,
8840 u8 *flag_bits, u16 *link_widths)
8841{
8842 u32 frame;
8843
8844 read_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008845 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008846 *misc_bits = (frame >> MISC_CONFIG_BITS_SHIFT) & MISC_CONFIG_BITS_MASK;
8847 *flag_bits = (frame >> LOCAL_FLAG_BITS_SHIFT) & LOCAL_FLAG_BITS_MASK;
8848 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8849}
8850
8851static int write_vc_local_link_width(struct hfi1_devdata *dd,
8852 u8 misc_bits,
8853 u8 flag_bits,
8854 u16 link_widths)
8855{
8856 u32 frame;
8857
8858 frame = (u32)misc_bits << MISC_CONFIG_BITS_SHIFT
8859 | (u32)flag_bits << LOCAL_FLAG_BITS_SHIFT
8860 | (u32)link_widths << LINK_WIDTH_SHIFT;
8861 return load_8051_config(dd, VERIFY_CAP_LOCAL_LINK_WIDTH, GENERAL_CONFIG,
8862 frame);
8863}
8864
8865static int write_local_device_id(struct hfi1_devdata *dd, u16 device_id,
8866 u8 device_rev)
8867{
8868 u32 frame;
8869
8870 frame = ((u32)device_id << LOCAL_DEVICE_ID_SHIFT)
8871 | ((u32)device_rev << LOCAL_DEVICE_REV_SHIFT);
8872 return load_8051_config(dd, LOCAL_DEVICE_ID, GENERAL_CONFIG, frame);
8873}
8874
8875static void read_remote_device_id(struct hfi1_devdata *dd, u16 *device_id,
8876 u8 *device_rev)
8877{
8878 u32 frame;
8879
8880 read_8051_config(dd, REMOTE_DEVICE_ID, GENERAL_CONFIG, &frame);
8881 *device_id = (frame >> REMOTE_DEVICE_ID_SHIFT) & REMOTE_DEVICE_ID_MASK;
8882 *device_rev = (frame >> REMOTE_DEVICE_REV_SHIFT)
8883 & REMOTE_DEVICE_REV_MASK;
8884}
8885
Sebastian Sanchez913cc672017-07-29 08:44:01 -07008886int write_host_interface_version(struct hfi1_devdata *dd, u8 version)
8887{
8888 u32 frame;
8889 u32 mask;
8890
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008891 lockdep_assert_held(&dd->dc8051_lock);
Sebastian Sanchez913cc672017-07-29 08:44:01 -07008892 mask = (HOST_INTERFACE_VERSION_MASK << HOST_INTERFACE_VERSION_SHIFT);
8893 read_8051_config(dd, RESERVED_REGISTERS, GENERAL_CONFIG, &frame);
8894 /* Clear, then set field */
8895 frame &= ~mask;
8896 frame |= ((u32)version << HOST_INTERFACE_VERSION_SHIFT);
Sebastian Sanchez9be6a5d2017-10-02 11:04:26 -07008897 return _load_8051_config(dd, RESERVED_REGISTERS, GENERAL_CONFIG,
8898 frame);
Sebastian Sanchez913cc672017-07-29 08:44:01 -07008899}
8900
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008901void read_misc_status(struct hfi1_devdata *dd, u8 *ver_major, u8 *ver_minor,
8902 u8 *ver_patch)
Mike Marciniszyn77241052015-07-30 15:17:43 -04008903{
8904 u32 frame;
8905
8906 read_8051_config(dd, MISC_STATUS, GENERAL_CONFIG, &frame);
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07008907 *ver_major = (frame >> STS_FM_VERSION_MAJOR_SHIFT) &
8908 STS_FM_VERSION_MAJOR_MASK;
8909 *ver_minor = (frame >> STS_FM_VERSION_MINOR_SHIFT) &
8910 STS_FM_VERSION_MINOR_MASK;
8911
8912 read_8051_config(dd, VERSION_PATCH, GENERAL_CONFIG, &frame);
8913 *ver_patch = (frame >> STS_FM_VERSION_PATCH_SHIFT) &
8914 STS_FM_VERSION_PATCH_MASK;
Mike Marciniszyn77241052015-07-30 15:17:43 -04008915}
8916
8917static void read_vc_remote_phy(struct hfi1_devdata *dd, u8 *power_management,
8918 u8 *continuous)
8919{
8920 u32 frame;
8921
8922 read_8051_config(dd, VERIFY_CAP_REMOTE_PHY, GENERAL_CONFIG, &frame);
8923 *power_management = (frame >> POWER_MANAGEMENT_SHIFT)
8924 & POWER_MANAGEMENT_MASK;
8925 *continuous = (frame >> CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT)
8926 & CONTINIOUS_REMOTE_UPDATE_SUPPORT_MASK;
8927}
8928
8929static void read_vc_remote_fabric(struct hfi1_devdata *dd, u8 *vau, u8 *z,
8930 u8 *vcu, u16 *vl15buf, u8 *crc_sizes)
8931{
8932 u32 frame;
8933
8934 read_8051_config(dd, VERIFY_CAP_REMOTE_FABRIC, GENERAL_CONFIG, &frame);
8935 *vau = (frame >> VAU_SHIFT) & VAU_MASK;
8936 *z = (frame >> Z_SHIFT) & Z_MASK;
8937 *vcu = (frame >> VCU_SHIFT) & VCU_MASK;
8938 *vl15buf = (frame >> VL15BUF_SHIFT) & VL15BUF_MASK;
8939 *crc_sizes = (frame >> CRC_SIZES_SHIFT) & CRC_SIZES_MASK;
8940}
8941
8942static void read_vc_remote_link_width(struct hfi1_devdata *dd,
8943 u8 *remote_tx_rate,
8944 u16 *link_widths)
8945{
8946 u32 frame;
8947
8948 read_8051_config(dd, VERIFY_CAP_REMOTE_LINK_WIDTH, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008949 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008950 *remote_tx_rate = (frame >> REMOTE_TX_RATE_SHIFT)
8951 & REMOTE_TX_RATE_MASK;
8952 *link_widths = (frame >> LINK_WIDTH_SHIFT) & LINK_WIDTH_MASK;
8953}
8954
8955static void read_local_lni(struct hfi1_devdata *dd, u8 *enable_lane_rx)
8956{
8957 u32 frame;
8958
8959 read_8051_config(dd, LOCAL_LNI_INFO, GENERAL_CONFIG, &frame);
8960 *enable_lane_rx = (frame >> ENABLE_LANE_RX_SHIFT) & ENABLE_LANE_RX_MASK;
8961}
8962
8963static void read_mgmt_allowed(struct hfi1_devdata *dd, u8 *mgmt_allowed)
8964{
8965 u32 frame;
8966
8967 read_8051_config(dd, REMOTE_LNI_INFO, GENERAL_CONFIG, &frame);
8968 *mgmt_allowed = (frame >> MGMT_ALLOWED_SHIFT) & MGMT_ALLOWED_MASK;
8969}
8970
8971static void read_last_local_state(struct hfi1_devdata *dd, u32 *lls)
8972{
8973 read_8051_config(dd, LAST_LOCAL_STATE_COMPLETE, GENERAL_CONFIG, lls);
8974}
8975
8976static void read_last_remote_state(struct hfi1_devdata *dd, u32 *lrs)
8977{
8978 read_8051_config(dd, LAST_REMOTE_STATE_COMPLETE, GENERAL_CONFIG, lrs);
8979}
8980
8981void hfi1_read_link_quality(struct hfi1_devdata *dd, u8 *link_quality)
8982{
8983 u32 frame;
8984 int ret;
8985
8986 *link_quality = 0;
8987 if (dd->pport->host_link_state & HLS_UP) {
8988 ret = read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG,
Jubin John17fb4f22016-02-14 20:21:52 -08008989 &frame);
Mike Marciniszyn77241052015-07-30 15:17:43 -04008990 if (ret == 0)
8991 *link_quality = (frame >> LINK_QUALITY_SHIFT)
8992 & LINK_QUALITY_MASK;
8993 }
8994}
8995
8996static void read_planned_down_reason_code(struct hfi1_devdata *dd, u8 *pdrrc)
8997{
8998 u32 frame;
8999
9000 read_8051_config(dd, LINK_QUALITY_INFO, GENERAL_CONFIG, &frame);
9001 *pdrrc = (frame >> DOWN_REMOTE_REASON_SHIFT) & DOWN_REMOTE_REASON_MASK;
9002}
9003
Dean Luickfeb831d2016-04-14 08:31:36 -07009004static void read_link_down_reason(struct hfi1_devdata *dd, u8 *ldr)
9005{
9006 u32 frame;
9007
9008 read_8051_config(dd, LINK_DOWN_REASON, GENERAL_CONFIG, &frame);
9009 *ldr = (frame & 0xff);
9010}
9011
Mike Marciniszyn77241052015-07-30 15:17:43 -04009012static int read_tx_settings(struct hfi1_devdata *dd,
9013 u8 *enable_lane_tx,
9014 u8 *tx_polarity_inversion,
9015 u8 *rx_polarity_inversion,
9016 u8 *max_rate)
9017{
9018 u32 frame;
9019 int ret;
9020
9021 ret = read_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, &frame);
9022 *enable_lane_tx = (frame >> ENABLE_LANE_TX_SHIFT)
9023 & ENABLE_LANE_TX_MASK;
9024 *tx_polarity_inversion = (frame >> TX_POLARITY_INVERSION_SHIFT)
9025 & TX_POLARITY_INVERSION_MASK;
9026 *rx_polarity_inversion = (frame >> RX_POLARITY_INVERSION_SHIFT)
9027 & RX_POLARITY_INVERSION_MASK;
9028 *max_rate = (frame >> MAX_RATE_SHIFT) & MAX_RATE_MASK;
9029 return ret;
9030}
9031
9032static int write_tx_settings(struct hfi1_devdata *dd,
9033 u8 enable_lane_tx,
9034 u8 tx_polarity_inversion,
9035 u8 rx_polarity_inversion,
9036 u8 max_rate)
9037{
9038 u32 frame;
9039
9040 /* no need to mask, all variable sizes match field widths */
9041 frame = enable_lane_tx << ENABLE_LANE_TX_SHIFT
9042 | tx_polarity_inversion << TX_POLARITY_INVERSION_SHIFT
9043 | rx_polarity_inversion << RX_POLARITY_INVERSION_SHIFT
9044 | max_rate << MAX_RATE_SHIFT;
9045 return load_8051_config(dd, TX_SETTINGS, GENERAL_CONFIG, frame);
9046}
9047
Mike Marciniszyn77241052015-07-30 15:17:43 -04009048/*
9049 * Read an idle LCB message.
9050 *
9051 * Returns 0 on success, -EINVAL on error
9052 */
9053static int read_idle_message(struct hfi1_devdata *dd, u64 type, u64 *data_out)
9054{
9055 int ret;
9056
Jubin John17fb4f22016-02-14 20:21:52 -08009057 ret = do_8051_command(dd, HCMD_READ_LCB_IDLE_MSG, type, data_out);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009058 if (ret != HCMD_SUCCESS) {
9059 dd_dev_err(dd, "read idle message: type %d, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08009060 (u32)type, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009061 return -EINVAL;
9062 }
9063 dd_dev_info(dd, "%s: read idle message 0x%llx\n", __func__, *data_out);
9064 /* return only the payload as we already know the type */
9065 *data_out >>= IDLE_PAYLOAD_SHIFT;
9066 return 0;
9067}
9068
9069/*
9070 * Read an idle SMA message. To be done in response to a notification from
9071 * the 8051.
9072 *
9073 * Returns 0 on success, -EINVAL on error
9074 */
9075static int read_idle_sma(struct hfi1_devdata *dd, u64 *data)
9076{
Jubin John17fb4f22016-02-14 20:21:52 -08009077 return read_idle_message(dd, (u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT,
9078 data);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009079}
9080
9081/*
9082 * Send an idle LCB message.
9083 *
9084 * Returns 0 on success, -EINVAL on error
9085 */
9086static int send_idle_message(struct hfi1_devdata *dd, u64 data)
9087{
9088 int ret;
9089
9090 dd_dev_info(dd, "%s: sending idle message 0x%llx\n", __func__, data);
9091 ret = do_8051_command(dd, HCMD_SEND_LCB_IDLE_MSG, data, NULL);
9092 if (ret != HCMD_SUCCESS) {
9093 dd_dev_err(dd, "send idle message: data 0x%llx, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -08009094 data, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009095 return -EINVAL;
9096 }
9097 return 0;
9098}
9099
9100/*
9101 * Send an idle SMA message.
9102 *
9103 * Returns 0 on success, -EINVAL on error
9104 */
9105int send_idle_sma(struct hfi1_devdata *dd, u64 message)
9106{
9107 u64 data;
9108
Jubin John17fb4f22016-02-14 20:21:52 -08009109 data = ((message & IDLE_PAYLOAD_MASK) << IDLE_PAYLOAD_SHIFT) |
9110 ((u64)IDLE_SMA << IDLE_MSG_TYPE_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009111 return send_idle_message(dd, data);
9112}
9113
9114/*
9115 * Initialize the LCB then do a quick link up. This may or may not be
9116 * in loopback.
9117 *
9118 * return 0 on success, -errno on error
9119 */
9120static int do_quick_linkup(struct hfi1_devdata *dd)
9121{
Mike Marciniszyn77241052015-07-30 15:17:43 -04009122 int ret;
9123
9124 lcb_shutdown(dd, 0);
9125
9126 if (loopback) {
9127 /* LCB_CFG_LOOPBACK.VAL = 2 */
9128 /* LCB_CFG_LANE_WIDTH.VAL = 0 */
9129 write_csr(dd, DC_LCB_CFG_LOOPBACK,
Jubin John17fb4f22016-02-14 20:21:52 -08009130 IB_PACKET_TYPE << DC_LCB_CFG_LOOPBACK_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009131 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
9132 }
9133
9134 /* start the LCBs */
9135 /* LCB_CFG_TX_FIFOS_RESET.VAL = 0 */
9136 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
9137
9138 /* simulator only loopback steps */
9139 if (loopback && dd->icode == ICODE_FUNCTIONAL_SIMULATOR) {
9140 /* LCB_CFG_RUN.EN = 1 */
9141 write_csr(dd, DC_LCB_CFG_RUN,
Jubin John17fb4f22016-02-14 20:21:52 -08009142 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009143
Dean Luickec8a1422017-03-20 17:24:39 -07009144 ret = wait_link_transfer_active(dd, 10);
9145 if (ret)
9146 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009147
9148 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP,
Jubin John17fb4f22016-02-14 20:21:52 -08009149 1ull << DC_LCB_CFG_ALLOW_LINK_UP_VAL_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009150 }
9151
9152 if (!loopback) {
9153 /*
9154 * When doing quick linkup and not in loopback, both
9155 * sides must be done with LCB set-up before either
9156 * starts the quick linkup. Put a delay here so that
9157 * both sides can be started and have a chance to be
9158 * done with LCB set up before resuming.
9159 */
9160 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009161 "Pausing for peer to be finished with LCB set up\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009162 msleep(5000);
Jubin John17fb4f22016-02-14 20:21:52 -08009163 dd_dev_err(dd, "Continuing with quick linkup\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009164 }
9165
9166 write_csr(dd, DC_LCB_ERR_EN, 0); /* mask LCB errors */
9167 set_8051_lcb_access(dd);
9168
9169 /*
9170 * State "quick" LinkUp request sets the physical link state to
9171 * LinkUp without a verify capability sequence.
9172 * This state is in simulator v37 and later.
9173 */
9174 ret = set_physical_link_state(dd, PLS_QUICK_LINKUP);
9175 if (ret != HCMD_SUCCESS) {
9176 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009177 "%s: set physical link state to quick LinkUp failed with return %d\n",
9178 __func__, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009179
9180 set_host_lcb_access(dd);
9181 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
9182
9183 if (ret >= 0)
9184 ret = -EINVAL;
9185 return ret;
9186 }
9187
9188 return 0; /* success */
9189}
9190
9191/*
Mike Marciniszyn77241052015-07-30 15:17:43 -04009192 * Do all special steps to set up loopback.
9193 */
9194static int init_loopback(struct hfi1_devdata *dd)
9195{
9196 dd_dev_info(dd, "Entering loopback mode\n");
9197
9198 /* all loopbacks should disable self GUID check */
9199 write_csr(dd, DC_DC8051_CFG_MODE,
Jubin John17fb4f22016-02-14 20:21:52 -08009200 (read_csr(dd, DC_DC8051_CFG_MODE) | DISABLE_SELF_GUID_CHECK));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009201
9202 /*
9203 * The simulator has only one loopback option - LCB. Switch
9204 * to that option, which includes quick link up.
9205 *
9206 * Accept all valid loopback values.
9207 */
Jubin Johnd0d236e2016-02-14 20:20:15 -08009208 if ((dd->icode == ICODE_FUNCTIONAL_SIMULATOR) &&
9209 (loopback == LOOPBACK_SERDES || loopback == LOOPBACK_LCB ||
9210 loopback == LOOPBACK_CABLE)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009211 loopback = LOOPBACK_LCB;
9212 quick_linkup = 1;
9213 return 0;
9214 }
9215
Jan Sokolowski242b4942017-10-09 13:08:28 -07009216 /*
9217 * SerDes loopback init sequence is handled in set_local_link_attributes
9218 */
9219 if (loopback == LOOPBACK_SERDES)
9220 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009221
9222 /* LCB loopback - handled at poll time */
9223 if (loopback == LOOPBACK_LCB) {
9224 quick_linkup = 1; /* LCB is always quick linkup */
9225
9226 /* not supported in emulation due to emulation RTL changes */
9227 if (dd->icode == ICODE_FPGA_EMULATION) {
9228 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009229 "LCB loopback not supported in emulation\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -04009230 return -EINVAL;
9231 }
9232 return 0;
9233 }
9234
9235 /* external cable loopback requires no extra steps */
9236 if (loopback == LOOPBACK_CABLE)
9237 return 0;
9238
9239 dd_dev_err(dd, "Invalid loopback mode %d\n", loopback);
9240 return -EINVAL;
9241}
9242
9243/*
9244 * Translate from the OPA_LINK_WIDTH handed to us by the FM to bits
9245 * used in the Verify Capability link width attribute.
9246 */
9247static u16 opa_to_vc_link_widths(u16 opa_widths)
9248{
9249 int i;
9250 u16 result = 0;
9251
9252 static const struct link_bits {
9253 u16 from;
9254 u16 to;
9255 } opa_link_xlate[] = {
Jubin John8638b772016-02-14 20:19:24 -08009256 { OPA_LINK_WIDTH_1X, 1 << (1 - 1) },
9257 { OPA_LINK_WIDTH_2X, 1 << (2 - 1) },
9258 { OPA_LINK_WIDTH_3X, 1 << (3 - 1) },
9259 { OPA_LINK_WIDTH_4X, 1 << (4 - 1) },
Mike Marciniszyn77241052015-07-30 15:17:43 -04009260 };
9261
9262 for (i = 0; i < ARRAY_SIZE(opa_link_xlate); i++) {
9263 if (opa_widths & opa_link_xlate[i].from)
9264 result |= opa_link_xlate[i].to;
9265 }
9266 return result;
9267}
9268
9269/*
9270 * Set link attributes before moving to polling.
9271 */
9272static int set_local_link_attributes(struct hfi1_pportdata *ppd)
9273{
9274 struct hfi1_devdata *dd = ppd->dd;
9275 u8 enable_lane_tx;
9276 u8 tx_polarity_inversion;
9277 u8 rx_polarity_inversion;
9278 int ret;
Jan Sokolowski242b4942017-10-09 13:08:28 -07009279 u32 misc_bits = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009280 /* reset our fabric serdes to clear any lingering problems */
9281 fabric_serdes_reset(dd);
9282
9283 /* set the local tx rate - need to read-modify-write */
9284 ret = read_tx_settings(dd, &enable_lane_tx, &tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009285 &rx_polarity_inversion, &ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009286 if (ret)
9287 goto set_local_link_attributes_fail;
9288
Michael J. Ruhl5e6e94242017-03-20 17:25:48 -07009289 if (dd->dc8051_ver < dc8051_ver(0, 20, 0)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009290 /* set the tx rate to the fastest enabled */
9291 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9292 ppd->local_tx_rate = 1;
9293 else
9294 ppd->local_tx_rate = 0;
9295 } else {
9296 /* set the tx rate to all enabled */
9297 ppd->local_tx_rate = 0;
9298 if (ppd->link_speed_enabled & OPA_LINK_SPEED_25G)
9299 ppd->local_tx_rate |= 2;
9300 if (ppd->link_speed_enabled & OPA_LINK_SPEED_12_5G)
9301 ppd->local_tx_rate |= 1;
9302 }
Easwar Hariharanfebffe22015-10-26 10:28:36 -04009303
9304 enable_lane_tx = 0xF; /* enable all four lanes */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009305 ret = write_tx_settings(dd, enable_lane_tx, tx_polarity_inversion,
Jubin John17fb4f22016-02-14 20:21:52 -08009306 rx_polarity_inversion, ppd->local_tx_rate);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009307 if (ret != HCMD_SUCCESS)
9308 goto set_local_link_attributes_fail;
9309
9310 /*
9311 * DC supports continuous updates.
9312 */
Jubin John17fb4f22016-02-14 20:21:52 -08009313 ret = write_vc_local_phy(dd,
9314 0 /* no power management */,
9315 1 /* continuous updates */);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009316 if (ret != HCMD_SUCCESS)
9317 goto set_local_link_attributes_fail;
9318
9319 /* z=1 in the next call: AU of 0 is not supported by the hardware */
9320 ret = write_vc_local_fabric(dd, dd->vau, 1, dd->vcu, dd->vl15_init,
9321 ppd->port_crc_mode_enabled);
9322 if (ret != HCMD_SUCCESS)
9323 goto set_local_link_attributes_fail;
9324
Jan Sokolowski242b4942017-10-09 13:08:28 -07009325 /*
9326 * SerDes loopback init sequence requires
9327 * setting bit 0 of MISC_CONFIG_BITS
9328 */
9329 if (loopback == LOOPBACK_SERDES)
9330 misc_bits |= 1 << LOOPBACK_SERDES_CONFIG_BIT_MASK_SHIFT;
9331
9332 ret = write_vc_local_link_width(dd, misc_bits, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009333 opa_to_vc_link_widths(
9334 ppd->link_width_enabled));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009335 if (ret != HCMD_SUCCESS)
9336 goto set_local_link_attributes_fail;
9337
9338 /* let peer know who we are */
9339 ret = write_local_device_id(dd, dd->pcidev->device, dd->minrev);
9340 if (ret == HCMD_SUCCESS)
9341 return 0;
9342
9343set_local_link_attributes_fail:
9344 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009345 "Failed to set local link attributes, return 0x%x\n",
9346 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009347 return ret;
9348}
9349
9350/*
Easwar Hariharan623bba22016-04-12 11:25:57 -07009351 * Call this to start the link.
9352 * Do not do anything if the link is disabled.
9353 * Returns 0 if link is disabled, moved to polling, or the driver is not ready.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009354 */
9355int start_link(struct hfi1_pportdata *ppd)
9356{
Dean Luick0db9dec2016-09-06 04:35:20 -07009357 /*
9358 * Tune the SerDes to a ballpark setting for optimal signal and bit
9359 * error rate. Needs to be done before starting the link.
9360 */
9361 tune_serdes(ppd);
9362
Mike Marciniszyn77241052015-07-30 15:17:43 -04009363 if (!ppd->driver_link_ready) {
9364 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009365 "%s: stopping link start because driver is not ready\n",
9366 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009367 return 0;
9368 }
9369
Sebastian Sanchez3ec5fa22016-06-09 07:51:57 -07009370 /*
9371 * FULL_MGMT_P_KEY is cleared from the pkey table, so that the
9372 * pkey table can be configured properly if the HFI unit is connected
9373 * to switch port with MgmtAllowed=NO
9374 */
9375 clear_full_mgmt_pkey(ppd);
9376
Easwar Hariharan623bba22016-04-12 11:25:57 -07009377 return set_link_state(ppd, HLS_DN_POLL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009378}
9379
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009380static void wait_for_qsfp_init(struct hfi1_pportdata *ppd)
9381{
9382 struct hfi1_devdata *dd = ppd->dd;
9383 u64 mask;
9384 unsigned long timeout;
9385
9386 /*
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009387 * Some QSFP cables have a quirk that asserts the IntN line as a side
9388 * effect of power up on plug-in. We ignore this false positive
9389 * interrupt until the module has finished powering up by waiting for
9390 * a minimum timeout of the module inrush initialization time of
9391 * 500 ms (SFF 8679 Table 5-6) to ensure the voltage rails in the
9392 * module have stabilized.
9393 */
9394 msleep(500);
9395
9396 /*
9397 * Check for QSFP interrupt for t_init (SFF 8679 Table 8-1)
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009398 */
9399 timeout = jiffies + msecs_to_jiffies(2000);
9400 while (1) {
9401 mask = read_csr(dd, dd->hfi1_id ?
9402 ASIC_QSFP2_IN : ASIC_QSFP1_IN);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009403 if (!(mask & QSFP_HFI0_INT_N))
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009404 break;
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009405 if (time_after(jiffies, timeout)) {
9406 dd_dev_info(dd, "%s: No IntN detected, reset complete\n",
9407 __func__);
9408 break;
9409 }
9410 udelay(2);
9411 }
9412}
9413
9414static void set_qsfp_int_n(struct hfi1_pportdata *ppd, u8 enable)
9415{
9416 struct hfi1_devdata *dd = ppd->dd;
9417 u64 mask;
9418
9419 mask = read_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK);
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009420 if (enable) {
9421 /*
9422 * Clear the status register to avoid an immediate interrupt
9423 * when we re-enable the IntN pin
9424 */
9425 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9426 QSFP_HFI0_INT_N);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009427 mask |= (u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009428 } else {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009429 mask &= ~(u64)QSFP_HFI0_INT_N;
Easwar Hariharan5fbd98d2016-07-25 13:39:57 -07009430 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009431 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK, mask);
9432}
9433
Sebastian Sanchez30e10522017-09-26 06:06:03 -07009434int reset_qsfp(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009435{
9436 struct hfi1_devdata *dd = ppd->dd;
9437 u64 mask, qsfp_mask;
9438
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009439 /* Disable INT_N from triggering QSFP interrupts */
9440 set_qsfp_int_n(ppd, 0);
9441
9442 /* Reset the QSFP */
Mike Marciniszyn77241052015-07-30 15:17:43 -04009443 mask = (u64)QSFP_HFI0_RESET_N;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009444
9445 qsfp_mask = read_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009446 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009447 qsfp_mask &= ~mask;
9448 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009449 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009450
9451 udelay(10);
9452
9453 qsfp_mask |= mask;
9454 write_csr(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009455 dd->hfi1_id ? ASIC_QSFP2_OUT : ASIC_QSFP1_OUT, qsfp_mask);
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009456
9457 wait_for_qsfp_init(ppd);
9458
9459 /*
9460 * Allow INT_N to trigger the QSFP interrupt to watch
9461 * for alarms and warnings
9462 */
9463 set_qsfp_int_n(ppd, 1);
Sebastian Sanchez30e10522017-09-26 06:06:03 -07009464
9465 /*
9466 * After the reset, AOC transmitters are enabled by default. They need
9467 * to be turned off to complete the QSFP setup before they can be
9468 * enabled again.
9469 */
9470 return set_qsfp_tx(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009471}
9472
9473static int handle_qsfp_error_conditions(struct hfi1_pportdata *ppd,
9474 u8 *qsfp_interrupt_status)
9475{
9476 struct hfi1_devdata *dd = ppd->dd;
9477
9478 if ((qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009479 (qsfp_interrupt_status[0] & QSFP_HIGH_TEMP_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009480 dd_dev_err(dd, "%s: QSFP cable temperature too high\n",
9481 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009482
9483 if ((qsfp_interrupt_status[0] & QSFP_LOW_TEMP_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009484 (qsfp_interrupt_status[0] & QSFP_LOW_TEMP_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009485 dd_dev_err(dd, "%s: QSFP cable temperature too low\n",
9486 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009487
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009488 /*
9489 * The remaining alarms/warnings don't matter if the link is down.
9490 */
9491 if (ppd->host_link_state & HLS_DOWN)
9492 return 0;
9493
Mike Marciniszyn77241052015-07-30 15:17:43 -04009494 if ((qsfp_interrupt_status[1] & QSFP_HIGH_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009495 (qsfp_interrupt_status[1] & QSFP_HIGH_VCC_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009496 dd_dev_err(dd, "%s: QSFP supply voltage too high\n",
9497 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009498
9499 if ((qsfp_interrupt_status[1] & QSFP_LOW_VCC_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009500 (qsfp_interrupt_status[1] & QSFP_LOW_VCC_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009501 dd_dev_err(dd, "%s: QSFP supply voltage too low\n",
9502 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009503
9504 /* Byte 2 is vendor specific */
9505
9506 if ((qsfp_interrupt_status[3] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009507 (qsfp_interrupt_status[3] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009508 dd_dev_err(dd, "%s: Cable RX channel 1/2 power too high\n",
9509 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009510
9511 if ((qsfp_interrupt_status[3] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009512 (qsfp_interrupt_status[3] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009513 dd_dev_err(dd, "%s: Cable RX channel 1/2 power too low\n",
9514 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009515
9516 if ((qsfp_interrupt_status[4] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009517 (qsfp_interrupt_status[4] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009518 dd_dev_err(dd, "%s: Cable RX channel 3/4 power too high\n",
9519 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009520
9521 if ((qsfp_interrupt_status[4] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009522 (qsfp_interrupt_status[4] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009523 dd_dev_err(dd, "%s: Cable RX channel 3/4 power too low\n",
9524 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009525
9526 if ((qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009527 (qsfp_interrupt_status[5] & QSFP_HIGH_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009528 dd_dev_err(dd, "%s: Cable TX channel 1/2 bias too high\n",
9529 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009530
9531 if ((qsfp_interrupt_status[5] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009532 (qsfp_interrupt_status[5] & QSFP_LOW_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009533 dd_dev_err(dd, "%s: Cable TX channel 1/2 bias too low\n",
9534 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009535
9536 if ((qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009537 (qsfp_interrupt_status[6] & QSFP_HIGH_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009538 dd_dev_err(dd, "%s: Cable TX channel 3/4 bias too high\n",
9539 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009540
9541 if ((qsfp_interrupt_status[6] & QSFP_LOW_BIAS_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009542 (qsfp_interrupt_status[6] & QSFP_LOW_BIAS_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009543 dd_dev_err(dd, "%s: Cable TX channel 3/4 bias too low\n",
9544 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009545
9546 if ((qsfp_interrupt_status[7] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009547 (qsfp_interrupt_status[7] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009548 dd_dev_err(dd, "%s: Cable TX channel 1/2 power too high\n",
9549 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009550
9551 if ((qsfp_interrupt_status[7] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009552 (qsfp_interrupt_status[7] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009553 dd_dev_err(dd, "%s: Cable TX channel 1/2 power too low\n",
9554 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009555
9556 if ((qsfp_interrupt_status[8] & QSFP_HIGH_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009557 (qsfp_interrupt_status[8] & QSFP_HIGH_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009558 dd_dev_err(dd, "%s: Cable TX channel 3/4 power too high\n",
9559 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009560
9561 if ((qsfp_interrupt_status[8] & QSFP_LOW_POWER_ALARM) ||
Jubin John17fb4f22016-02-14 20:21:52 -08009562 (qsfp_interrupt_status[8] & QSFP_LOW_POWER_WARNING))
Jan Sokolowski702265f2017-06-09 15:59:33 -07009563 dd_dev_err(dd, "%s: Cable TX channel 3/4 power too low\n",
9564 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009565
9566 /* Bytes 9-10 and 11-12 are reserved */
9567 /* Bytes 13-15 are vendor specific */
9568
9569 return 0;
9570}
9571
Easwar Hariharan623bba22016-04-12 11:25:57 -07009572/* This routine will only be scheduled if the QSFP module present is asserted */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009573void qsfp_event(struct work_struct *work)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009574{
9575 struct qsfp_data *qd;
9576 struct hfi1_pportdata *ppd;
9577 struct hfi1_devdata *dd;
9578
9579 qd = container_of(work, struct qsfp_data, qsfp_work);
9580 ppd = qd->ppd;
9581 dd = ppd->dd;
9582
9583 /* Sanity check */
9584 if (!qsfp_mod_present(ppd))
9585 return;
9586
Jan Sokolowski96603ed2017-07-29 08:43:26 -07009587 if (ppd->host_link_state == HLS_DN_DISABLE) {
9588 dd_dev_info(ppd->dd,
9589 "%s: stopping link start because link is disabled\n",
9590 __func__);
9591 return;
9592 }
9593
Mike Marciniszyn77241052015-07-30 15:17:43 -04009594 /*
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -07009595 * Turn DC back on after cable has been re-inserted. Up until
9596 * now, the DC has been in reset to save power.
Mike Marciniszyn77241052015-07-30 15:17:43 -04009597 */
9598 dc_start(dd);
9599
9600 if (qd->cache_refresh_required) {
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009601 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009602
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009603 wait_for_qsfp_init(ppd);
9604
9605 /*
9606 * Allow INT_N to trigger the QSFP interrupt to watch
9607 * for alarms and warnings
Mike Marciniszyn77241052015-07-30 15:17:43 -04009608 */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009609 set_qsfp_int_n(ppd, 1);
9610
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009611 start_link(ppd);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009612 }
9613
9614 if (qd->check_interrupt_flags) {
9615 u8 qsfp_interrupt_status[16] = {0,};
9616
Dean Luick765a6fa2016-03-05 08:50:06 -08009617 if (one_qsfp_read(ppd, dd->hfi1_id, 6,
9618 &qsfp_interrupt_status[0], 16) != 16) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009619 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009620 "%s: Failed to read status of QSFP module\n",
9621 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009622 } else {
9623 unsigned long flags;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009624
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009625 handle_qsfp_error_conditions(
9626 ppd, qsfp_interrupt_status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009627 spin_lock_irqsave(&ppd->qsfp_info.qsfp_lock, flags);
9628 ppd->qsfp_info.check_interrupt_flags = 0;
9629 spin_unlock_irqrestore(&ppd->qsfp_info.qsfp_lock,
Jubin John17fb4f22016-02-14 20:21:52 -08009630 flags);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009631 }
9632 }
9633}
9634
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009635static void init_qsfp_int(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009636{
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009637 struct hfi1_pportdata *ppd = dd->pport;
9638 u64 qsfp_mask, cce_int_mask;
9639 const int qsfp1_int_smask = QSFP1_INT % 64;
9640 const int qsfp2_int_smask = QSFP2_INT % 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009641
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009642 /*
9643 * disable QSFP1 interrupts for HFI1, QSFP2 interrupts for HFI0
9644 * Qsfp1Int and Qsfp2Int are adjacent bits in the same CSR,
9645 * therefore just one of QSFP1_INT/QSFP2_INT can be used to find
9646 * the index of the appropriate CSR in the CCEIntMask CSR array
9647 */
9648 cce_int_mask = read_csr(dd, CCE_INT_MASK +
9649 (8 * (QSFP1_INT / 64)));
9650 if (dd->hfi1_id) {
9651 cce_int_mask &= ~((u64)1 << qsfp1_int_smask);
9652 write_csr(dd, CCE_INT_MASK + (8 * (QSFP1_INT / 64)),
9653 cce_int_mask);
9654 } else {
9655 cce_int_mask &= ~((u64)1 << qsfp2_int_smask);
9656 write_csr(dd, CCE_INT_MASK + (8 * (QSFP2_INT / 64)),
9657 cce_int_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009658 }
9659
Mike Marciniszyn77241052015-07-30 15:17:43 -04009660 qsfp_mask = (u64)(QSFP_HFI0_INT_N | QSFP_HFI0_MODPRST_N);
9661 /* Clear current status to avoid spurious interrupts */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009662 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_CLEAR : ASIC_QSFP1_CLEAR,
9663 qsfp_mask);
9664 write_csr(dd, dd->hfi1_id ? ASIC_QSFP2_MASK : ASIC_QSFP1_MASK,
9665 qsfp_mask);
9666
9667 set_qsfp_int_n(ppd, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009668
9669 /* Handle active low nature of INT_N and MODPRST_N pins */
9670 if (qsfp_mod_present(ppd))
9671 qsfp_mask &= ~(u64)QSFP_HFI0_MODPRST_N;
9672 write_csr(dd,
9673 dd->hfi1_id ? ASIC_QSFP2_INVERT : ASIC_QSFP1_INVERT,
9674 qsfp_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009675}
9676
Dean Luickbbdeb332015-12-01 15:38:15 -05009677/*
9678 * Do a one-time initialize of the LCB block.
9679 */
9680static void init_lcb(struct hfi1_devdata *dd)
9681{
Dean Luicka59329d2016-02-03 14:32:31 -08009682 /* simulator does not correctly handle LCB cclk loopback, skip */
9683 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
9684 return;
9685
Dean Luickbbdeb332015-12-01 15:38:15 -05009686 /* the DC has been reset earlier in the driver load */
9687
9688 /* set LCB for cclk loopback on the port */
9689 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x01);
9690 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0x00);
9691 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0x00);
9692 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
9693 write_csr(dd, DC_LCB_CFG_CLK_CNTR, 0x08);
9694 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x02);
9695 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0x00);
9696}
9697
Dean Luick673b9752016-08-31 07:24:33 -07009698/*
9699 * Perform a test read on the QSFP. Return 0 on success, -ERRNO
9700 * on error.
9701 */
9702static int test_qsfp_read(struct hfi1_pportdata *ppd)
9703{
9704 int ret;
9705 u8 status;
9706
Easwar Hariharanfb897ad2017-03-20 17:25:42 -07009707 /*
9708 * Report success if not a QSFP or, if it is a QSFP, but the cable is
9709 * not present
9710 */
9711 if (ppd->port_type != PORT_TYPE_QSFP || !qsfp_mod_present(ppd))
Dean Luick673b9752016-08-31 07:24:33 -07009712 return 0;
9713
9714 /* read byte 2, the status byte */
9715 ret = one_qsfp_read(ppd, ppd->dd->hfi1_id, 2, &status, 1);
9716 if (ret < 0)
9717 return ret;
9718 if (ret != 1)
9719 return -EIO;
9720
9721 return 0; /* success */
9722}
9723
9724/*
9725 * Values for QSFP retry.
9726 *
9727 * Give up after 10s (20 x 500ms). The overall timeout was empirically
9728 * arrived at from experience on a large cluster.
9729 */
9730#define MAX_QSFP_RETRIES 20
9731#define QSFP_RETRY_WAIT 500 /* msec */
9732
9733/*
9734 * Try a QSFP read. If it fails, schedule a retry for later.
9735 * Called on first link activation after driver load.
9736 */
9737static void try_start_link(struct hfi1_pportdata *ppd)
9738{
9739 if (test_qsfp_read(ppd)) {
9740 /* read failed */
9741 if (ppd->qsfp_retry_count >= MAX_QSFP_RETRIES) {
9742 dd_dev_err(ppd->dd, "QSFP not responding, giving up\n");
9743 return;
9744 }
9745 dd_dev_info(ppd->dd,
9746 "QSFP not responding, waiting and retrying %d\n",
9747 (int)ppd->qsfp_retry_count);
9748 ppd->qsfp_retry_count++;
Sebastian Sanchez71d47002017-07-29 08:43:49 -07009749 queue_delayed_work(ppd->link_wq, &ppd->start_link_work,
Dean Luick673b9752016-08-31 07:24:33 -07009750 msecs_to_jiffies(QSFP_RETRY_WAIT));
9751 return;
9752 }
9753 ppd->qsfp_retry_count = 0;
9754
Dean Luick673b9752016-08-31 07:24:33 -07009755 start_link(ppd);
9756}
9757
9758/*
9759 * Workqueue function to start the link after a delay.
9760 */
9761void handle_start_link(struct work_struct *work)
9762{
9763 struct hfi1_pportdata *ppd = container_of(work, struct hfi1_pportdata,
9764 start_link_work.work);
9765 try_start_link(ppd);
9766}
9767
Mike Marciniszyn77241052015-07-30 15:17:43 -04009768int bringup_serdes(struct hfi1_pportdata *ppd)
9769{
9770 struct hfi1_devdata *dd = ppd->dd;
9771 u64 guid;
9772 int ret;
9773
9774 if (HFI1_CAP_IS_KSET(EXTENDED_PSN))
9775 add_rcvctrl(dd, RCV_CTRL_RCV_EXTENDED_PSN_ENABLE_SMASK);
9776
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009777 guid = ppd->guids[HFI1_PORT_GUID_INDEX];
Mike Marciniszyn77241052015-07-30 15:17:43 -04009778 if (!guid) {
9779 if (dd->base_guid)
9780 guid = dd->base_guid + ppd->port - 1;
Jakub Pawlaka6cd5f02016-10-17 04:19:30 -07009781 ppd->guids[HFI1_PORT_GUID_INDEX] = guid;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009782 }
9783
Mike Marciniszyn77241052015-07-30 15:17:43 -04009784 /* Set linkinit_reason on power up per OPA spec */
9785 ppd->linkinit_reason = OPA_LINKINIT_REASON_LINKUP;
9786
Dean Luickbbdeb332015-12-01 15:38:15 -05009787 /* one-time init of the LCB */
9788 init_lcb(dd);
9789
Mike Marciniszyn77241052015-07-30 15:17:43 -04009790 if (loopback) {
9791 ret = init_loopback(dd);
9792 if (ret < 0)
9793 return ret;
9794 }
9795
Easwar Hariharan9775a992016-05-12 10:22:39 -07009796 get_port_type(ppd);
9797 if (ppd->port_type == PORT_TYPE_QSFP) {
9798 set_qsfp_int_n(ppd, 0);
9799 wait_for_qsfp_init(ppd);
9800 set_qsfp_int_n(ppd, 1);
9801 }
9802
Dean Luick673b9752016-08-31 07:24:33 -07009803 try_start_link(ppd);
9804 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009805}
9806
9807void hfi1_quiet_serdes(struct hfi1_pportdata *ppd)
9808{
9809 struct hfi1_devdata *dd = ppd->dd;
9810
9811 /*
9812 * Shut down the link and keep it down. First turn off that the
9813 * driver wants to allow the link to be up (driver_link_ready).
9814 * Then make sure the link is not automatically restarted
9815 * (link_enabled). Cancel any pending restart. And finally
9816 * go offline.
9817 */
9818 ppd->driver_link_ready = 0;
9819 ppd->link_enabled = 0;
9820
Dean Luick673b9752016-08-31 07:24:33 -07009821 ppd->qsfp_retry_count = MAX_QSFP_RETRIES; /* prevent more retries */
9822 flush_delayed_work(&ppd->start_link_work);
9823 cancel_delayed_work_sync(&ppd->start_link_work);
9824
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -08009825 ppd->offline_disabled_reason =
9826 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009827 set_link_down_reason(ppd, OPA_LINKDOWN_REASON_SMA_DISABLED, 0,
Jubin John17fb4f22016-02-14 20:21:52 -08009828 OPA_LINKDOWN_REASON_SMA_DISABLED);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009829 set_link_state(ppd, HLS_DN_OFFLINE);
9830
9831 /* disable the port */
9832 clear_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
9833}
9834
9835static inline int init_cpu_counters(struct hfi1_devdata *dd)
9836{
9837 struct hfi1_pportdata *ppd;
9838 int i;
9839
9840 ppd = (struct hfi1_pportdata *)(dd + 1);
9841 for (i = 0; i < dd->num_pports; i++, ppd++) {
Dennis Dalessandro4eb06882016-01-19 14:42:39 -08009842 ppd->ibport_data.rvp.rc_acks = NULL;
9843 ppd->ibport_data.rvp.rc_qacks = NULL;
9844 ppd->ibport_data.rvp.rc_acks = alloc_percpu(u64);
9845 ppd->ibport_data.rvp.rc_qacks = alloc_percpu(u64);
9846 ppd->ibport_data.rvp.rc_delayed_comp = alloc_percpu(u64);
9847 if (!ppd->ibport_data.rvp.rc_acks ||
9848 !ppd->ibport_data.rvp.rc_delayed_comp ||
9849 !ppd->ibport_data.rvp.rc_qacks)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009850 return -ENOMEM;
9851 }
9852
9853 return 0;
9854}
9855
Mike Marciniszyn77241052015-07-30 15:17:43 -04009856/*
9857 * index is the index into the receive array
9858 */
9859void hfi1_put_tid(struct hfi1_devdata *dd, u32 index,
9860 u32 type, unsigned long pa, u16 order)
9861{
9862 u64 reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009863
9864 if (!(dd->flags & HFI1_PRESENT))
9865 goto done;
9866
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009867 if (type == PT_INVALID || type == PT_INVALID_FLUSH) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04009868 pa = 0;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009869 order = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009870 } else if (type > PT_INVALID) {
9871 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -08009872 "unexpected receive array type %u for index %u, not handled\n",
9873 type, index);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009874 goto done;
9875 }
Mike Marciniszyn8cb10212017-06-09 15:59:59 -07009876 trace_hfi1_put_tid(dd, index, type, pa, order);
Mike Marciniszyn77241052015-07-30 15:17:43 -04009877
9878#define RT_ADDR_SHIFT 12 /* 4KB kernel address boundary */
9879 reg = RCV_ARRAY_RT_WRITE_ENABLE_SMASK
9880 | (u64)order << RCV_ARRAY_RT_BUF_SIZE_SHIFT
9881 | ((pa >> RT_ADDR_SHIFT) & RCV_ARRAY_RT_ADDR_MASK)
9882 << RCV_ARRAY_RT_ADDR_SHIFT;
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009883 trace_hfi1_write_rcvarray(dd->rcvarray_wc + (index * 8), reg);
9884 writeq(reg, dd->rcvarray_wc + (index * 8));
Mike Marciniszyn77241052015-07-30 15:17:43 -04009885
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009886 if (type == PT_EAGER || type == PT_INVALID_FLUSH || (index & 3) == 3)
Mike Marciniszyn77241052015-07-30 15:17:43 -04009887 /*
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -07009888 * Eager entries are written and flushed
9889 *
9890 * Expected entries are flushed every 4 writes
Mike Marciniszyn77241052015-07-30 15:17:43 -04009891 */
9892 flush_wc();
9893done:
9894 return;
9895}
9896
9897void hfi1_clear_tids(struct hfi1_ctxtdata *rcd)
9898{
9899 struct hfi1_devdata *dd = rcd->dd;
9900 u32 i;
9901
9902 /* this could be optimized */
9903 for (i = rcd->eager_base; i < rcd->eager_base +
9904 rcd->egrbufs.alloced; i++)
9905 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9906
9907 for (i = rcd->expected_base;
9908 i < rcd->expected_base + rcd->expected_count; i++)
9909 hfi1_put_tid(dd, i, PT_INVALID, 0, 0);
9910}
9911
Mike Marciniszyn77241052015-07-30 15:17:43 -04009912static const char * const ib_cfg_name_strings[] = {
9913 "HFI1_IB_CFG_LIDLMC",
9914 "HFI1_IB_CFG_LWID_DG_ENB",
9915 "HFI1_IB_CFG_LWID_ENB",
9916 "HFI1_IB_CFG_LWID",
9917 "HFI1_IB_CFG_SPD_ENB",
9918 "HFI1_IB_CFG_SPD",
9919 "HFI1_IB_CFG_RXPOL_ENB",
9920 "HFI1_IB_CFG_LREV_ENB",
9921 "HFI1_IB_CFG_LINKLATENCY",
9922 "HFI1_IB_CFG_HRTBT",
9923 "HFI1_IB_CFG_OP_VLS",
9924 "HFI1_IB_CFG_VL_HIGH_CAP",
9925 "HFI1_IB_CFG_VL_LOW_CAP",
9926 "HFI1_IB_CFG_OVERRUN_THRESH",
9927 "HFI1_IB_CFG_PHYERR_THRESH",
9928 "HFI1_IB_CFG_LINKDEFAULT",
9929 "HFI1_IB_CFG_PKEYS",
9930 "HFI1_IB_CFG_MTU",
9931 "HFI1_IB_CFG_LSTATE",
9932 "HFI1_IB_CFG_VL_HIGH_LIMIT",
9933 "HFI1_IB_CFG_PMA_TICKS",
9934 "HFI1_IB_CFG_PORT"
9935};
9936
9937static const char *ib_cfg_name(int which)
9938{
9939 if (which < 0 || which >= ARRAY_SIZE(ib_cfg_name_strings))
9940 return "invalid";
9941 return ib_cfg_name_strings[which];
9942}
9943
9944int hfi1_get_ib_cfg(struct hfi1_pportdata *ppd, int which)
9945{
9946 struct hfi1_devdata *dd = ppd->dd;
9947 int val = 0;
9948
9949 switch (which) {
9950 case HFI1_IB_CFG_LWID_ENB: /* allowed Link-width */
9951 val = ppd->link_width_enabled;
9952 break;
9953 case HFI1_IB_CFG_LWID: /* currently active Link-width */
9954 val = ppd->link_width_active;
9955 break;
9956 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
9957 val = ppd->link_speed_enabled;
9958 break;
9959 case HFI1_IB_CFG_SPD: /* current Link speed */
9960 val = ppd->link_speed_active;
9961 break;
9962
9963 case HFI1_IB_CFG_RXPOL_ENB: /* Auto-RX-polarity enable */
9964 case HFI1_IB_CFG_LREV_ENB: /* Auto-Lane-reversal enable */
9965 case HFI1_IB_CFG_LINKLATENCY:
9966 goto unimplemented;
9967
9968 case HFI1_IB_CFG_OP_VLS:
Patel Jay P00f92032017-10-23 06:05:53 -07009969 val = ppd->actual_vls_operational;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009970 break;
9971 case HFI1_IB_CFG_VL_HIGH_CAP: /* VL arb high priority table size */
9972 val = VL_ARB_HIGH_PRIO_TABLE_SIZE;
9973 break;
9974 case HFI1_IB_CFG_VL_LOW_CAP: /* VL arb low priority table size */
9975 val = VL_ARB_LOW_PRIO_TABLE_SIZE;
9976 break;
9977 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
9978 val = ppd->overrun_threshold;
9979 break;
9980 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
9981 val = ppd->phy_error_threshold;
9982 break;
9983 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
Ira Weiny156d24d2017-09-26 07:00:43 -07009984 val = HLS_DEFAULT;
Mike Marciniszyn77241052015-07-30 15:17:43 -04009985 break;
9986
9987 case HFI1_IB_CFG_HRTBT: /* Heartbeat off/enable/auto */
9988 case HFI1_IB_CFG_PMA_TICKS:
9989 default:
9990unimplemented:
9991 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
9992 dd_dev_info(
9993 dd,
9994 "%s: which %s: not implemented\n",
9995 __func__,
9996 ib_cfg_name(which));
9997 break;
9998 }
9999
10000 return val;
10001}
10002
10003/*
10004 * The largest MAD packet size.
10005 */
10006#define MAX_MAD_PACKET 2048
10007
10008/*
10009 * Return the maximum header bytes that can go on the _wire_
10010 * for this device. This count includes the ICRC which is
10011 * not part of the packet held in memory but it is appended
10012 * by the HW.
10013 * This is dependent on the device's receive header entry size.
10014 * HFI allows this to be set per-receive context, but the
10015 * driver presently enforces a global value.
10016 */
10017u32 lrh_max_header_bytes(struct hfi1_devdata *dd)
10018{
10019 /*
10020 * The maximum non-payload (MTU) bytes in LRH.PktLen are
10021 * the Receive Header Entry Size minus the PBC (or RHF) size
10022 * plus one DW for the ICRC appended by HW.
10023 *
10024 * dd->rcd[0].rcvhdrqentsize is in DW.
10025 * We use rcd[0] as all context will have the same value. Also,
10026 * the first kernel context would have been allocated by now so
10027 * we are guaranteed a valid value.
10028 */
10029 return (dd->rcd[0]->rcvhdrqentsize - 2/*PBC/RHF*/ + 1/*ICRC*/) << 2;
10030}
10031
10032/*
10033 * Set Send Length
10034 * @ppd - per port data
10035 *
10036 * Set the MTU by limiting how many DWs may be sent. The SendLenCheck*
10037 * registers compare against LRH.PktLen, so use the max bytes included
10038 * in the LRH.
10039 *
10040 * This routine changes all VL values except VL15, which it maintains at
10041 * the same value.
10042 */
10043static void set_send_length(struct hfi1_pportdata *ppd)
10044{
10045 struct hfi1_devdata *dd = ppd->dd;
Harish Chegondi6cc6ad22015-12-01 15:38:24 -050010046 u32 max_hb = lrh_max_header_bytes(dd), dcmtu;
10047 u32 maxvlmtu = dd->vld[15].mtu;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010048 u64 len1 = 0, len2 = (((dd->vld[15].mtu + max_hb) >> 2)
10049 & SEND_LEN_CHECK1_LEN_VL15_MASK) <<
10050 SEND_LEN_CHECK1_LEN_VL15_SHIFT;
Jubin Johnb4ba6632016-06-09 07:51:08 -070010051 int i, j;
Jianxin Xiong44306f12016-04-12 11:30:28 -070010052 u32 thres;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010053
10054 for (i = 0; i < ppd->vls_supported; i++) {
10055 if (dd->vld[i].mtu > maxvlmtu)
10056 maxvlmtu = dd->vld[i].mtu;
10057 if (i <= 3)
10058 len1 |= (((dd->vld[i].mtu + max_hb) >> 2)
10059 & SEND_LEN_CHECK0_LEN_VL0_MASK) <<
10060 ((i % 4) * SEND_LEN_CHECK0_LEN_VL1_SHIFT);
10061 else
10062 len2 |= (((dd->vld[i].mtu + max_hb) >> 2)
10063 & SEND_LEN_CHECK1_LEN_VL4_MASK) <<
10064 ((i % 4) * SEND_LEN_CHECK1_LEN_VL5_SHIFT);
10065 }
10066 write_csr(dd, SEND_LEN_CHECK0, len1);
10067 write_csr(dd, SEND_LEN_CHECK1, len2);
10068 /* adjust kernel credit return thresholds based on new MTUs */
10069 /* all kernel receive contexts have the same hdrqentsize */
10070 for (i = 0; i < ppd->vls_supported; i++) {
Jianxin Xiong44306f12016-04-12 11:30:28 -070010071 thres = min(sc_percent_to_threshold(dd->vld[i].sc, 50),
10072 sc_mtu_to_threshold(dd->vld[i].sc,
10073 dd->vld[i].mtu,
Jubin John17fb4f22016-02-14 20:21:52 -080010074 dd->rcd[0]->rcvhdrqentsize));
Jubin Johnb4ba6632016-06-09 07:51:08 -070010075 for (j = 0; j < INIT_SC_PER_VL; j++)
10076 sc_set_cr_threshold(
10077 pio_select_send_context_vl(dd, j, i),
10078 thres);
Jianxin Xiong44306f12016-04-12 11:30:28 -070010079 }
10080 thres = min(sc_percent_to_threshold(dd->vld[15].sc, 50),
10081 sc_mtu_to_threshold(dd->vld[15].sc,
10082 dd->vld[15].mtu,
10083 dd->rcd[0]->rcvhdrqentsize));
10084 sc_set_cr_threshold(dd->vld[15].sc, thres);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010085
10086 /* Adjust maximum MTU for the port in DC */
10087 dcmtu = maxvlmtu == 10240 ? DCC_CFG_PORT_MTU_CAP_10240 :
10088 (ilog2(maxvlmtu >> 8) + 1);
10089 len1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG);
10090 len1 &= ~DCC_CFG_PORT_CONFIG_MTU_CAP_SMASK;
10091 len1 |= ((u64)dcmtu & DCC_CFG_PORT_CONFIG_MTU_CAP_MASK) <<
10092 DCC_CFG_PORT_CONFIG_MTU_CAP_SHIFT;
10093 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG, len1);
10094}
10095
10096static void set_lidlmc(struct hfi1_pportdata *ppd)
10097{
10098 int i;
10099 u64 sreg = 0;
10100 struct hfi1_devdata *dd = ppd->dd;
10101 u32 mask = ~((1U << ppd->lmc) - 1);
10102 u64 c1 = read_csr(ppd->dd, DCC_CFG_PORT_CONFIG1);
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010103 u32 lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010104
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010105 /*
10106 * Program 0 in CSR if port lid is extended. This prevents
10107 * 9B packets being sent out for large lids.
10108 */
10109 lid = (ppd->lid >= be16_to_cpu(IB_MULTICAST_LID_BASE)) ? 0 : ppd->lid;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010110 c1 &= ~(DCC_CFG_PORT_CONFIG1_TARGET_DLID_SMASK
10111 | DCC_CFG_PORT_CONFIG1_DLID_MASK_SMASK);
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010112 c1 |= ((lid & DCC_CFG_PORT_CONFIG1_TARGET_DLID_MASK)
Jubin John8638b772016-02-14 20:19:24 -080010113 << DCC_CFG_PORT_CONFIG1_TARGET_DLID_SHIFT) |
Mike Marciniszyn77241052015-07-30 15:17:43 -040010114 ((mask & DCC_CFG_PORT_CONFIG1_DLID_MASK_MASK)
10115 << DCC_CFG_PORT_CONFIG1_DLID_MASK_SHIFT);
10116 write_csr(ppd->dd, DCC_CFG_PORT_CONFIG1, c1);
10117
10118 /*
10119 * Iterate over all the send contexts and set their SLID check
10120 */
10121 sreg = ((mask & SEND_CTXT_CHECK_SLID_MASK_MASK) <<
10122 SEND_CTXT_CHECK_SLID_MASK_SHIFT) |
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010123 (((lid & mask) & SEND_CTXT_CHECK_SLID_VALUE_MASK) <<
Mike Marciniszyn77241052015-07-30 15:17:43 -040010124 SEND_CTXT_CHECK_SLID_VALUE_SHIFT);
10125
10126 for (i = 0; i < dd->chip_send_contexts; i++) {
10127 hfi1_cdbg(LINKVERB, "SendContext[%d].SLID_CHECK = 0x%x",
10128 i, (u32)sreg);
10129 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, sreg);
10130 }
10131
10132 /* Now we have to do the same thing for the sdma engines */
Dasaratharaman Chandramouli51e658f52017-08-04 13:54:35 -070010133 sdma_update_lmc(dd, mask, lid);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010134}
10135
Dean Luick6854c692016-07-25 13:38:56 -070010136static const char *state_completed_string(u32 completed)
10137{
10138 static const char * const state_completed[] = {
10139 "EstablishComm",
10140 "OptimizeEQ",
10141 "VerifyCap"
10142 };
10143
10144 if (completed < ARRAY_SIZE(state_completed))
10145 return state_completed[completed];
10146
10147 return "unknown";
10148}
10149
10150static const char all_lanes_dead_timeout_expired[] =
10151 "All lanes were inactive – was the interconnect media removed?";
10152static const char tx_out_of_policy[] =
10153 "Passing lanes on local port do not meet the local link width policy";
10154static const char no_state_complete[] =
10155 "State timeout occurred before link partner completed the state";
10156static const char * const state_complete_reasons[] = {
10157 [0x00] = "Reason unknown",
10158 [0x01] = "Link was halted by driver, refer to LinkDownReason",
10159 [0x02] = "Link partner reported failure",
10160 [0x10] = "Unable to achieve frame sync on any lane",
10161 [0x11] =
10162 "Unable to find a common bit rate with the link partner",
10163 [0x12] =
10164 "Unable to achieve frame sync on sufficient lanes to meet the local link width policy",
10165 [0x13] =
10166 "Unable to identify preset equalization on sufficient lanes to meet the local link width policy",
10167 [0x14] = no_state_complete,
10168 [0x15] =
10169 "State timeout occurred before link partner identified equalization presets",
10170 [0x16] =
10171 "Link partner completed the EstablishComm state, but the passing lanes do not meet the local link width policy",
10172 [0x17] = tx_out_of_policy,
10173 [0x20] = all_lanes_dead_timeout_expired,
10174 [0x21] =
10175 "Unable to achieve acceptable BER on sufficient lanes to meet the local link width policy",
10176 [0x22] = no_state_complete,
10177 [0x23] =
10178 "Link partner completed the OptimizeEq state, but the passing lanes do not meet the local link width policy",
10179 [0x24] = tx_out_of_policy,
10180 [0x30] = all_lanes_dead_timeout_expired,
10181 [0x31] =
10182 "State timeout occurred waiting for host to process received frames",
10183 [0x32] = no_state_complete,
10184 [0x33] =
10185 "Link partner completed the VerifyCap state, but the passing lanes do not meet the local link width policy",
10186 [0x34] = tx_out_of_policy,
Jakub Byczkowskie870b4a2017-09-26 07:00:04 -070010187 [0x35] = "Negotiated link width is mutually exclusive",
10188 [0x36] =
10189 "Timed out before receiving verifycap frames in VerifyCap.Exchange",
10190 [0x37] = "Unable to resolve secure data exchange",
Dean Luick6854c692016-07-25 13:38:56 -070010191};
10192
10193static const char *state_complete_reason_code_string(struct hfi1_pportdata *ppd,
10194 u32 code)
10195{
10196 const char *str = NULL;
10197
10198 if (code < ARRAY_SIZE(state_complete_reasons))
10199 str = state_complete_reasons[code];
10200
10201 if (str)
10202 return str;
10203 return "Reserved";
10204}
10205
10206/* describe the given last state complete frame */
10207static void decode_state_complete(struct hfi1_pportdata *ppd, u32 frame,
10208 const char *prefix)
10209{
10210 struct hfi1_devdata *dd = ppd->dd;
10211 u32 success;
10212 u32 state;
10213 u32 reason;
10214 u32 lanes;
10215
10216 /*
10217 * Decode frame:
10218 * [ 0: 0] - success
10219 * [ 3: 1] - state
10220 * [ 7: 4] - next state timeout
10221 * [15: 8] - reason code
10222 * [31:16] - lanes
10223 */
10224 success = frame & 0x1;
10225 state = (frame >> 1) & 0x7;
10226 reason = (frame >> 8) & 0xff;
10227 lanes = (frame >> 16) & 0xffff;
10228
10229 dd_dev_err(dd, "Last %s LNI state complete frame 0x%08x:\n",
10230 prefix, frame);
10231 dd_dev_err(dd, " last reported state state: %s (0x%x)\n",
10232 state_completed_string(state), state);
10233 dd_dev_err(dd, " state successfully completed: %s\n",
10234 success ? "yes" : "no");
10235 dd_dev_err(dd, " fail reason 0x%x: %s\n",
10236 reason, state_complete_reason_code_string(ppd, reason));
10237 dd_dev_err(dd, " passing lane mask: 0x%x", lanes);
10238}
10239
10240/*
10241 * Read the last state complete frames and explain them. This routine
10242 * expects to be called if the link went down during link negotiation
10243 * and initialization (LNI). That is, anywhere between polling and link up.
10244 */
10245static void check_lni_states(struct hfi1_pportdata *ppd)
10246{
10247 u32 last_local_state;
10248 u32 last_remote_state;
10249
10250 read_last_local_state(ppd->dd, &last_local_state);
10251 read_last_remote_state(ppd->dd, &last_remote_state);
10252
10253 /*
10254 * Don't report anything if there is nothing to report. A value of
10255 * 0 means the link was taken down while polling and there was no
10256 * training in-process.
10257 */
10258 if (last_local_state == 0 && last_remote_state == 0)
10259 return;
10260
10261 decode_state_complete(ppd, last_local_state, "transmitted");
10262 decode_state_complete(ppd, last_remote_state, "received");
10263}
10264
Dean Luickec8a1422017-03-20 17:24:39 -070010265/* wait for wait_ms for LINK_TRANSFER_ACTIVE to go to 1 */
10266static int wait_link_transfer_active(struct hfi1_devdata *dd, int wait_ms)
10267{
10268 u64 reg;
10269 unsigned long timeout;
10270
10271 /* watch LCB_STS_LINK_TRANSFER_ACTIVE */
10272 timeout = jiffies + msecs_to_jiffies(wait_ms);
10273 while (1) {
10274 reg = read_csr(dd, DC_LCB_STS_LINK_TRANSFER_ACTIVE);
10275 if (reg)
10276 break;
10277 if (time_after(jiffies, timeout)) {
10278 dd_dev_err(dd,
10279 "timeout waiting for LINK_TRANSFER_ACTIVE\n");
10280 return -ETIMEDOUT;
10281 }
10282 udelay(2);
10283 }
10284 return 0;
10285}
10286
10287/* called when the logical link state is not down as it should be */
10288static void force_logical_link_state_down(struct hfi1_pportdata *ppd)
10289{
10290 struct hfi1_devdata *dd = ppd->dd;
10291
10292 /*
10293 * Bring link up in LCB loopback
10294 */
10295 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10296 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK,
10297 DC_LCB_CFG_IGNORE_LOST_RCLK_EN_SMASK);
10298
10299 write_csr(dd, DC_LCB_CFG_LANE_WIDTH, 0);
10300 write_csr(dd, DC_LCB_CFG_REINIT_AS_SLAVE, 0);
10301 write_csr(dd, DC_LCB_CFG_CNT_FOR_SKIP_STALL, 0x110);
10302 write_csr(dd, DC_LCB_CFG_LOOPBACK, 0x2);
10303
10304 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 0);
10305 (void)read_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET);
10306 udelay(3);
10307 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 1);
10308 write_csr(dd, DC_LCB_CFG_RUN, 1ull << DC_LCB_CFG_RUN_EN_SHIFT);
10309
10310 wait_link_transfer_active(dd, 100);
10311
10312 /*
10313 * Bring the link down again.
10314 */
10315 write_csr(dd, DC_LCB_CFG_TX_FIFOS_RESET, 1);
10316 write_csr(dd, DC_LCB_CFG_ALLOW_LINK_UP, 0);
10317 write_csr(dd, DC_LCB_CFG_IGNORE_LOST_RCLK, 0);
10318
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070010319 dd_dev_info(ppd->dd, "logical state forced to LINK_DOWN\n");
Dean Luickec8a1422017-03-20 17:24:39 -070010320}
10321
Mike Marciniszyn77241052015-07-30 15:17:43 -040010322/*
10323 * Helper for set_link_state(). Do not call except from that routine.
10324 * Expects ppd->hls_mutex to be held.
10325 *
10326 * @rem_reason value to be sent to the neighbor
10327 *
10328 * LinkDownReasons only set if transition succeeds.
10329 */
10330static int goto_offline(struct hfi1_pportdata *ppd, u8 rem_reason)
10331{
10332 struct hfi1_devdata *dd = ppd->dd;
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010333 u32 previous_state;
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010334 int offline_state_ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010335 int ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010336
Michael J. Ruhl86884262017-03-20 17:24:51 -070010337 update_lcb_cache(dd);
10338
Mike Marciniszyn77241052015-07-30 15:17:43 -040010339 previous_state = ppd->host_link_state;
10340 ppd->host_link_state = HLS_GOING_OFFLINE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010341
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010342 /* start offline transition */
10343 ret = set_physical_link_state(dd, (rem_reason << 8) | PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010344
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010345 if (ret != HCMD_SUCCESS) {
10346 dd_dev_err(dd,
10347 "Failed to transition to Offline link state, return %d\n",
10348 ret);
10349 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010350 }
Sebastian Sanchez913cc672017-07-29 08:44:01 -070010351 if (ppd->offline_disabled_reason ==
10352 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE))
10353 ppd->offline_disabled_reason =
10354 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_TRANSIENT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010355
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010356 offline_state_ret = wait_phys_link_offline_substates(ppd, 10000);
10357 if (offline_state_ret < 0)
10358 return offline_state_ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010359
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010360 /* Disabling AOC transmitters */
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010361 if (ppd->port_type == PORT_TYPE_QSFP &&
10362 ppd->qsfp_info.limiting_active &&
10363 qsfp_mod_present(ppd)) {
Dean Luick765a6fa2016-03-05 08:50:06 -080010364 int ret;
10365
10366 ret = acquire_chip_resource(dd, qsfp_resource(dd), QSFP_WAIT);
10367 if (ret == 0) {
10368 set_qsfp_tx(ppd, 0);
10369 release_chip_resource(dd, qsfp_resource(dd));
10370 } else {
10371 /* not fatal, but should warn */
10372 dd_dev_err(dd,
10373 "Unable to acquire lock to turn off QSFP TX\n");
10374 }
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080010375 }
10376
Mike Marciniszyn77241052015-07-30 15:17:43 -040010377 /*
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010378 * Wait for the offline.Quiet transition if it hasn't happened yet. It
10379 * can take a while for the link to go down.
10380 */
10381 if (offline_state_ret != PLS_OFFLINE_QUIET) {
10382 ret = wait_physical_linkstate(ppd, PLS_OFFLINE, 30000);
10383 if (ret < 0)
10384 return ret;
10385 }
10386
10387 /*
10388 * Now in charge of LCB - must be after the physical state is
10389 * offline.quiet and before host_link_state is changed.
10390 */
10391 set_host_lcb_access(dd);
10392 write_csr(dd, DC_LCB_ERR_EN, ~0ull); /* watch LCB errors */
10393
10394 /* make sure the logical state is also down */
10395 ret = wait_logical_linkstate(ppd, IB_PORT_DOWN, 1000);
10396 if (ret)
10397 force_logical_link_state_down(ppd);
10398
10399 ppd->host_link_state = HLS_LINK_COOLDOWN; /* LCB access allowed */
Michael J. Ruhl4061f3a2017-10-23 06:05:45 -070010400 update_statusp(ppd, IB_PORT_DOWN);
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070010401
10402 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -040010403 * The LNI has a mandatory wait time after the physical state
10404 * moves to Offline.Quiet. The wait time may be different
10405 * depending on how the link went down. The 8051 firmware
10406 * will observe the needed wait time and only move to ready
10407 * when that is completed. The largest of the quiet timeouts
Dean Luick05087f3b2015-12-01 15:38:16 -050010408 * is 6s, so wait that long and then at least 0.5s more for
10409 * other transitions, and another 0.5s for a buffer.
Mike Marciniszyn77241052015-07-30 15:17:43 -040010410 */
Dean Luick05087f3b2015-12-01 15:38:16 -050010411 ret = wait_fm_ready(dd, 7000);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010412 if (ret) {
10413 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010414 "After going offline, timed out waiting for the 8051 to become ready to accept host requests\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040010415 /* state is really offline, so make it so */
10416 ppd->host_link_state = HLS_DN_OFFLINE;
10417 return ret;
10418 }
10419
10420 /*
10421 * The state is now offline and the 8051 is ready to accept host
10422 * requests.
10423 * - change our state
10424 * - notify others if we were previously in a linkup state
10425 */
10426 ppd->host_link_state = HLS_DN_OFFLINE;
10427 if (previous_state & HLS_UP) {
10428 /* went down while link was up */
10429 handle_linkup_change(dd, 0);
10430 } else if (previous_state
10431 & (HLS_DN_POLL | HLS_VERIFY_CAP | HLS_GOING_UP)) {
10432 /* went down while attempting link up */
Dean Luick6854c692016-07-25 13:38:56 -070010433 check_lni_states(ppd);
Sebastian Sanchez30e10522017-09-26 06:06:03 -070010434
10435 /* The QSFP doesn't need to be reset on LNI failure */
10436 ppd->qsfp_info.reset_needed = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010437 }
10438
10439 /* the active link width (downgrade) is 0 on link down */
10440 ppd->link_width_active = 0;
10441 ppd->link_width_downgrade_tx_active = 0;
10442 ppd->link_width_downgrade_rx_active = 0;
10443 ppd->current_egress_rate = 0;
10444 return 0;
10445}
10446
10447/* return the link state name */
10448static const char *link_state_name(u32 state)
10449{
10450 const char *name;
10451 int n = ilog2(state);
10452 static const char * const names[] = {
10453 [__HLS_UP_INIT_BP] = "INIT",
10454 [__HLS_UP_ARMED_BP] = "ARMED",
10455 [__HLS_UP_ACTIVE_BP] = "ACTIVE",
10456 [__HLS_DN_DOWNDEF_BP] = "DOWNDEF",
10457 [__HLS_DN_POLL_BP] = "POLL",
10458 [__HLS_DN_DISABLE_BP] = "DISABLE",
10459 [__HLS_DN_OFFLINE_BP] = "OFFLINE",
10460 [__HLS_VERIFY_CAP_BP] = "VERIFY_CAP",
10461 [__HLS_GOING_UP_BP] = "GOING_UP",
10462 [__HLS_GOING_OFFLINE_BP] = "GOING_OFFLINE",
10463 [__HLS_LINK_COOLDOWN_BP] = "LINK_COOLDOWN"
10464 };
10465
10466 name = n < ARRAY_SIZE(names) ? names[n] : NULL;
10467 return name ? name : "unknown";
10468}
10469
10470/* return the link state reason name */
10471static const char *link_state_reason_name(struct hfi1_pportdata *ppd, u32 state)
10472{
10473 if (state == HLS_UP_INIT) {
10474 switch (ppd->linkinit_reason) {
10475 case OPA_LINKINIT_REASON_LINKUP:
10476 return "(LINKUP)";
10477 case OPA_LINKINIT_REASON_FLAPPING:
10478 return "(FLAPPING)";
10479 case OPA_LINKINIT_OUTSIDE_POLICY:
10480 return "(OUTSIDE_POLICY)";
10481 case OPA_LINKINIT_QUARANTINED:
10482 return "(QUARANTINED)";
10483 case OPA_LINKINIT_INSUFIC_CAPABILITY:
10484 return "(INSUFIC_CAPABILITY)";
10485 default:
10486 break;
10487 }
10488 }
10489 return "";
10490}
10491
10492/*
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010493 * driver_pstate - convert the driver's notion of a port's
Mike Marciniszyn77241052015-07-30 15:17:43 -040010494 * state (an HLS_*) into a physical state (a {IB,OPA}_PORTPHYSSTATE_*).
10495 * Return -1 (converted to a u32) to indicate error.
10496 */
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010497u32 driver_pstate(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040010498{
10499 switch (ppd->host_link_state) {
10500 case HLS_UP_INIT:
10501 case HLS_UP_ARMED:
10502 case HLS_UP_ACTIVE:
10503 return IB_PORTPHYSSTATE_LINKUP;
10504 case HLS_DN_POLL:
10505 return IB_PORTPHYSSTATE_POLLING;
10506 case HLS_DN_DISABLE:
10507 return IB_PORTPHYSSTATE_DISABLED;
10508 case HLS_DN_OFFLINE:
10509 return OPA_PORTPHYSSTATE_OFFLINE;
10510 case HLS_VERIFY_CAP:
10511 return IB_PORTPHYSSTATE_POLLING;
10512 case HLS_GOING_UP:
10513 return IB_PORTPHYSSTATE_POLLING;
10514 case HLS_GOING_OFFLINE:
10515 return OPA_PORTPHYSSTATE_OFFLINE;
10516 case HLS_LINK_COOLDOWN:
10517 return OPA_PORTPHYSSTATE_OFFLINE;
10518 case HLS_DN_DOWNDEF:
10519 default:
10520 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10521 ppd->host_link_state);
10522 return -1;
10523 }
10524}
10525
10526/*
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070010527 * driver_lstate - convert the driver's notion of a port's
Mike Marciniszyn77241052015-07-30 15:17:43 -040010528 * state (an HLS_*) into a logical state (a IB_PORT_*). Return -1
10529 * (converted to a u32) to indicate error.
10530 */
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070010531u32 driver_lstate(struct hfi1_pportdata *ppd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040010532{
Easwar Hariharan0c7f77a2016-05-12 10:22:33 -070010533 if (ppd->host_link_state && (ppd->host_link_state & HLS_DOWN))
Mike Marciniszyn77241052015-07-30 15:17:43 -040010534 return IB_PORT_DOWN;
10535
10536 switch (ppd->host_link_state & HLS_UP) {
10537 case HLS_UP_INIT:
10538 return IB_PORT_INIT;
10539 case HLS_UP_ARMED:
10540 return IB_PORT_ARMED;
10541 case HLS_UP_ACTIVE:
10542 return IB_PORT_ACTIVE;
10543 default:
10544 dd_dev_err(ppd->dd, "invalid host_link_state 0x%x\n",
10545 ppd->host_link_state);
10546 return -1;
10547 }
10548}
10549
10550void set_link_down_reason(struct hfi1_pportdata *ppd, u8 lcl_reason,
10551 u8 neigh_reason, u8 rem_reason)
10552{
10553 if (ppd->local_link_down_reason.latest == 0 &&
10554 ppd->neigh_link_down_reason.latest == 0) {
10555 ppd->local_link_down_reason.latest = lcl_reason;
10556 ppd->neigh_link_down_reason.latest = neigh_reason;
10557 ppd->remote_link_down_reason = rem_reason;
10558 }
10559}
10560
10561/*
Alex Estrin5e2d6762017-07-24 07:46:36 -070010562 * Verify if BCT for data VLs is non-zero.
10563 */
10564static inline bool data_vls_operational(struct hfi1_pportdata *ppd)
10565{
10566 return !!ppd->actual_vls_operational;
10567}
10568
10569/*
Mike Marciniszyn77241052015-07-30 15:17:43 -040010570 * Change the physical and/or logical link state.
10571 *
10572 * Do not call this routine while inside an interrupt. It contains
10573 * calls to routines that can take multiple seconds to finish.
10574 *
10575 * Returns 0 on success, -errno on failure.
10576 */
10577int set_link_state(struct hfi1_pportdata *ppd, u32 state)
10578{
10579 struct hfi1_devdata *dd = ppd->dd;
10580 struct ib_event event = {.device = NULL};
10581 int ret1, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010582 int orig_new_state, poll_bounce;
10583
10584 mutex_lock(&ppd->hls_lock);
10585
10586 orig_new_state = state;
10587 if (state == HLS_DN_DOWNDEF)
Ira Weiny156d24d2017-09-26 07:00:43 -070010588 state = HLS_DEFAULT;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010589
10590 /* interpret poll -> poll as a link bounce */
Jubin Johnd0d236e2016-02-14 20:20:15 -080010591 poll_bounce = ppd->host_link_state == HLS_DN_POLL &&
10592 state == HLS_DN_POLL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010593
10594 dd_dev_info(dd, "%s: current %s, new %s %s%s\n", __func__,
Jubin John17fb4f22016-02-14 20:21:52 -080010595 link_state_name(ppd->host_link_state),
10596 link_state_name(orig_new_state),
10597 poll_bounce ? "(bounce) " : "",
10598 link_state_reason_name(ppd, state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010599
Mike Marciniszyn77241052015-07-30 15:17:43 -040010600 /*
10601 * If we're going to a (HLS_*) link state that implies the logical
10602 * link state is neither of (IB_PORT_ARMED, IB_PORT_ACTIVE), then
10603 * reset is_sm_config_started to 0.
10604 */
10605 if (!(state & (HLS_UP_ARMED | HLS_UP_ACTIVE)))
10606 ppd->is_sm_config_started = 0;
10607
10608 /*
10609 * Do nothing if the states match. Let a poll to poll link bounce
10610 * go through.
10611 */
10612 if (ppd->host_link_state == state && !poll_bounce)
10613 goto done;
10614
10615 switch (state) {
10616 case HLS_UP_INIT:
Jubin Johnd0d236e2016-02-14 20:20:15 -080010617 if (ppd->host_link_state == HLS_DN_POLL &&
10618 (quick_linkup || dd->icode == ICODE_FUNCTIONAL_SIMULATOR)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010619 /*
10620 * Quick link up jumps from polling to here.
10621 *
10622 * Whether in normal or loopback mode, the
10623 * simulator jumps from polling to link up.
10624 * Accept that here.
10625 */
Jubin John17fb4f22016-02-14 20:21:52 -080010626 /* OK */
Mike Marciniszyn77241052015-07-30 15:17:43 -040010627 } else if (ppd->host_link_state != HLS_GOING_UP) {
10628 goto unexpected;
10629 }
10630
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010631 /*
10632 * Wait for Link_Up physical state.
10633 * Physical and Logical states should already be
10634 * be transitioned to LinkUp and LinkInit respectively.
10635 */
10636 ret = wait_physical_linkstate(ppd, PLS_LINKUP, 1000);
10637 if (ret) {
10638 dd_dev_err(dd,
10639 "%s: physical state did not change to LINK-UP\n",
10640 __func__);
10641 break;
10642 }
10643
Mike Marciniszyn77241052015-07-30 15:17:43 -040010644 ret = wait_logical_linkstate(ppd, IB_PORT_INIT, 1000);
10645 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010646 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010647 "%s: logical state did not change to INIT\n",
10648 __func__);
Jan Sokolowski59ec8732017-07-24 07:46:18 -070010649 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010650 }
Jan Sokolowski59ec8732017-07-24 07:46:18 -070010651
10652 /* clear old transient LINKINIT_REASON code */
10653 if (ppd->linkinit_reason >= OPA_LINKINIT_REASON_CLEAR)
10654 ppd->linkinit_reason =
10655 OPA_LINKINIT_REASON_LINKUP;
10656
10657 /* enable the port */
10658 add_rcvctrl(dd, RCV_CTRL_RCV_PORT_ENABLE_SMASK);
10659
10660 handle_linkup_change(dd, 1);
10661 ppd->host_link_state = HLS_UP_INIT;
Michael J. Ruhl4061f3a2017-10-23 06:05:45 -070010662 update_statusp(ppd, IB_PORT_INIT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010663 break;
10664 case HLS_UP_ARMED:
10665 if (ppd->host_link_state != HLS_UP_INIT)
10666 goto unexpected;
10667
Alex Estrin5e2d6762017-07-24 07:46:36 -070010668 if (!data_vls_operational(ppd)) {
10669 dd_dev_err(dd,
10670 "%s: data VLs not operational\n", __func__);
10671 ret = -EINVAL;
10672 break;
10673 }
10674
Mike Marciniszyn77241052015-07-30 15:17:43 -040010675 set_logical_state(dd, LSTATE_ARMED);
10676 ret = wait_logical_linkstate(ppd, IB_PORT_ARMED, 1000);
10677 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010678 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010679 "%s: logical state did not change to ARMED\n",
10680 __func__);
Alex Estrin5efd40c2017-07-29 08:43:20 -070010681 break;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010682 }
Alex Estrin5efd40c2017-07-29 08:43:20 -070010683 ppd->host_link_state = HLS_UP_ARMED;
Michael J. Ruhl4061f3a2017-10-23 06:05:45 -070010684 update_statusp(ppd, IB_PORT_ARMED);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010685 /*
10686 * The simulator does not currently implement SMA messages,
10687 * so neighbor_normal is not set. Set it here when we first
10688 * move to Armed.
10689 */
10690 if (dd->icode == ICODE_FUNCTIONAL_SIMULATOR)
10691 ppd->neighbor_normal = 1;
10692 break;
10693 case HLS_UP_ACTIVE:
10694 if (ppd->host_link_state != HLS_UP_ARMED)
10695 goto unexpected;
10696
Mike Marciniszyn77241052015-07-30 15:17:43 -040010697 set_logical_state(dd, LSTATE_ACTIVE);
10698 ret = wait_logical_linkstate(ppd, IB_PORT_ACTIVE, 1000);
10699 if (ret) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010700 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010701 "%s: logical state did not change to ACTIVE\n",
10702 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010703 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -040010704 /* tell all engines to go running */
10705 sdma_all_running(dd);
Alex Estrin5efd40c2017-07-29 08:43:20 -070010706 ppd->host_link_state = HLS_UP_ACTIVE;
Michael J. Ruhl4061f3a2017-10-23 06:05:45 -070010707 update_statusp(ppd, IB_PORT_ACTIVE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010708
10709 /* Signal the IB layer that the port has went active */
Dennis Dalessandroec3f2c12016-01-19 14:41:33 -080010710 event.device = &dd->verbs_dev.rdi.ibdev;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010711 event.element.port_num = ppd->port;
10712 event.event = IB_EVENT_PORT_ACTIVE;
10713 }
10714 break;
10715 case HLS_DN_POLL:
10716 if ((ppd->host_link_state == HLS_DN_DISABLE ||
10717 ppd->host_link_state == HLS_DN_OFFLINE) &&
10718 dd->dc_shutdown)
10719 dc_start(dd);
10720 /* Hand LED control to the DC */
10721 write_csr(dd, DCC_CFG_LED_CNTRL, 0);
10722
10723 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10724 u8 tmp = ppd->link_enabled;
10725
10726 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10727 if (ret) {
10728 ppd->link_enabled = tmp;
10729 break;
10730 }
10731 ppd->remote_link_down_reason = 0;
10732
10733 if (ppd->driver_link_ready)
10734 ppd->link_enabled = 1;
10735 }
10736
Jim Snowfb9036d2016-01-11 18:32:21 -050010737 set_all_slowpath(ppd->dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010738 ret = set_local_link_attributes(ppd);
10739 if (ret)
10740 break;
10741
10742 ppd->port_error_action = 0;
10743 ppd->host_link_state = HLS_DN_POLL;
10744
10745 if (quick_linkup) {
10746 /* quick linkup does not go into polling */
10747 ret = do_quick_linkup(dd);
10748 } else {
10749 ret1 = set_physical_link_state(dd, PLS_POLLING);
10750 if (ret1 != HCMD_SUCCESS) {
10751 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010752 "Failed to transition to Polling link state, return 0x%x\n",
10753 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010754 ret = -EINVAL;
10755 }
10756 }
Bryan Morgana9c05e32016-02-03 14:30:49 -080010757 ppd->offline_disabled_reason =
10758 HFI1_ODR_MASK(OPA_LINKDOWN_REASON_NONE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010759 /*
10760 * If an error occurred above, go back to offline. The
10761 * caller may reschedule another attempt.
10762 */
10763 if (ret)
10764 goto_offline(ppd, 0);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010765 else
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010766 log_physical_state(ppd, PLS_POLLING);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010767 break;
10768 case HLS_DN_DISABLE:
10769 /* link is disabled */
10770 ppd->link_enabled = 0;
10771
10772 /* allow any state to transition to disabled */
10773
10774 /* must transition to offline first */
10775 if (ppd->host_link_state != HLS_DN_OFFLINE) {
10776 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10777 if (ret)
10778 break;
10779 ppd->remote_link_down_reason = 0;
10780 }
10781
Michael J. Ruhldb069ec2017-02-08 05:28:13 -080010782 if (!dd->dc_shutdown) {
10783 ret1 = set_physical_link_state(dd, PLS_DISABLED);
10784 if (ret1 != HCMD_SUCCESS) {
10785 dd_dev_err(dd,
10786 "Failed to transition to Disabled link state, return 0x%x\n",
10787 ret1);
10788 ret = -EINVAL;
10789 break;
10790 }
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070010791 ret = wait_physical_linkstate(ppd, PLS_DISABLED, 10000);
10792 if (ret) {
10793 dd_dev_err(dd,
10794 "%s: physical state did not change to DISABLED\n",
10795 __func__);
10796 break;
10797 }
Michael J. Ruhldb069ec2017-02-08 05:28:13 -080010798 dc_shutdown(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010799 }
10800 ppd->host_link_state = HLS_DN_DISABLE;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010801 break;
10802 case HLS_DN_OFFLINE:
10803 if (ppd->host_link_state == HLS_DN_DISABLE)
10804 dc_start(dd);
10805
10806 /* allow any state to transition to offline */
10807 ret = goto_offline(ppd, ppd->remote_link_down_reason);
10808 if (!ret)
10809 ppd->remote_link_down_reason = 0;
10810 break;
10811 case HLS_VERIFY_CAP:
10812 if (ppd->host_link_state != HLS_DN_POLL)
10813 goto unexpected;
10814 ppd->host_link_state = HLS_VERIFY_CAP;
Jakub Byczkowskid392a672017-08-13 08:08:52 -070010815 log_physical_state(ppd, PLS_CONFIGPHY_VERIFYCAP);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010816 break;
10817 case HLS_GOING_UP:
10818 if (ppd->host_link_state != HLS_VERIFY_CAP)
10819 goto unexpected;
10820
10821 ret1 = set_physical_link_state(dd, PLS_LINKUP);
10822 if (ret1 != HCMD_SUCCESS) {
10823 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010824 "Failed to transition to link up state, return 0x%x\n",
10825 ret1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010826 ret = -EINVAL;
10827 break;
10828 }
10829 ppd->host_link_state = HLS_GOING_UP;
10830 break;
10831
10832 case HLS_GOING_OFFLINE: /* transient within goto_offline() */
10833 case HLS_LINK_COOLDOWN: /* transient within goto_offline() */
10834 default:
10835 dd_dev_info(dd, "%s: state 0x%x: not supported\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010836 __func__, state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010837 ret = -EINVAL;
10838 break;
10839 }
10840
Mike Marciniszyn77241052015-07-30 15:17:43 -040010841 goto done;
10842
10843unexpected:
10844 dd_dev_err(dd, "%s: unexpected state transition from %s to %s\n",
Jubin John17fb4f22016-02-14 20:21:52 -080010845 __func__, link_state_name(ppd->host_link_state),
10846 link_state_name(state));
Mike Marciniszyn77241052015-07-30 15:17:43 -040010847 ret = -EINVAL;
10848
10849done:
10850 mutex_unlock(&ppd->hls_lock);
10851
10852 if (event.device)
10853 ib_dispatch_event(&event);
10854
10855 return ret;
10856}
10857
10858int hfi1_set_ib_cfg(struct hfi1_pportdata *ppd, int which, u32 val)
10859{
10860 u64 reg;
10861 int ret = 0;
10862
10863 switch (which) {
10864 case HFI1_IB_CFG_LIDLMC:
10865 set_lidlmc(ppd);
10866 break;
10867 case HFI1_IB_CFG_VL_HIGH_LIMIT:
10868 /*
10869 * The VL Arbitrator high limit is sent in units of 4k
10870 * bytes, while HFI stores it in units of 64 bytes.
10871 */
Jubin John8638b772016-02-14 20:19:24 -080010872 val *= 4096 / 64;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010873 reg = ((u64)val & SEND_HIGH_PRIORITY_LIMIT_LIMIT_MASK)
10874 << SEND_HIGH_PRIORITY_LIMIT_LIMIT_SHIFT;
10875 write_csr(ppd->dd, SEND_HIGH_PRIORITY_LIMIT, reg);
10876 break;
10877 case HFI1_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
10878 /* HFI only supports POLL as the default link down state */
10879 if (val != HLS_DN_POLL)
10880 ret = -EINVAL;
10881 break;
10882 case HFI1_IB_CFG_OP_VLS:
10883 if (ppd->vls_operational != val) {
10884 ppd->vls_operational = val;
10885 if (!ppd->port)
10886 ret = -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040010887 }
10888 break;
10889 /*
10890 * For link width, link width downgrade, and speed enable, always AND
10891 * the setting with what is actually supported. This has two benefits.
10892 * First, enabled can't have unsupported values, no matter what the
10893 * SM or FM might want. Second, the ALL_SUPPORTED wildcards that mean
10894 * "fill in with your supported value" have all the bits in the
10895 * field set, so simply ANDing with supported has the desired result.
10896 */
10897 case HFI1_IB_CFG_LWID_ENB: /* set allowed Link-width */
10898 ppd->link_width_enabled = val & ppd->link_width_supported;
10899 break;
10900 case HFI1_IB_CFG_LWID_DG_ENB: /* set allowed link width downgrade */
10901 ppd->link_width_downgrade_enabled =
10902 val & ppd->link_width_downgrade_supported;
10903 break;
10904 case HFI1_IB_CFG_SPD_ENB: /* allowed Link speeds */
10905 ppd->link_speed_enabled = val & ppd->link_speed_supported;
10906 break;
10907 case HFI1_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
10908 /*
10909 * HFI does not follow IB specs, save this value
10910 * so we can report it, if asked.
10911 */
10912 ppd->overrun_threshold = val;
10913 break;
10914 case HFI1_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
10915 /*
10916 * HFI does not follow IB specs, save this value
10917 * so we can report it, if asked.
10918 */
10919 ppd->phy_error_threshold = val;
10920 break;
10921
10922 case HFI1_IB_CFG_MTU:
10923 set_send_length(ppd);
10924 break;
10925
10926 case HFI1_IB_CFG_PKEYS:
10927 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
10928 set_partition_keys(ppd);
10929 break;
10930
10931 default:
10932 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
10933 dd_dev_info(ppd->dd,
Jubin John17fb4f22016-02-14 20:21:52 -080010934 "%s: which %s, val 0x%x: not implemented\n",
10935 __func__, ib_cfg_name(which), val);
Mike Marciniszyn77241052015-07-30 15:17:43 -040010936 break;
10937 }
10938 return ret;
10939}
10940
10941/* begin functions related to vl arbitration table caching */
10942static void init_vl_arb_caches(struct hfi1_pportdata *ppd)
10943{
10944 int i;
10945
10946 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10947 VL_ARB_LOW_PRIO_TABLE_SIZE);
10948 BUILD_BUG_ON(VL_ARB_TABLE_SIZE !=
10949 VL_ARB_HIGH_PRIO_TABLE_SIZE);
10950
10951 /*
10952 * Note that we always return values directly from the
10953 * 'vl_arb_cache' (and do no CSR reads) in response to a
10954 * 'Get(VLArbTable)'. This is obviously correct after a
10955 * 'Set(VLArbTable)', since the cache will then be up to
10956 * date. But it's also correct prior to any 'Set(VLArbTable)'
10957 * since then both the cache, and the relevant h/w registers
10958 * will be zeroed.
10959 */
10960
10961 for (i = 0; i < MAX_PRIO_TABLE; i++)
10962 spin_lock_init(&ppd->vl_arb_cache[i].lock);
10963}
10964
10965/*
10966 * vl_arb_lock_cache
10967 *
10968 * All other vl_arb_* functions should be called only after locking
10969 * the cache.
10970 */
10971static inline struct vl_arb_cache *
10972vl_arb_lock_cache(struct hfi1_pportdata *ppd, int idx)
10973{
10974 if (idx != LO_PRIO_TABLE && idx != HI_PRIO_TABLE)
10975 return NULL;
10976 spin_lock(&ppd->vl_arb_cache[idx].lock);
10977 return &ppd->vl_arb_cache[idx];
10978}
10979
10980static inline void vl_arb_unlock_cache(struct hfi1_pportdata *ppd, int idx)
10981{
10982 spin_unlock(&ppd->vl_arb_cache[idx].lock);
10983}
10984
10985static void vl_arb_get_cache(struct vl_arb_cache *cache,
10986 struct ib_vl_weight_elem *vl)
10987{
10988 memcpy(vl, cache->table, VL_ARB_TABLE_SIZE * sizeof(*vl));
10989}
10990
10991static void vl_arb_set_cache(struct vl_arb_cache *cache,
10992 struct ib_vl_weight_elem *vl)
10993{
10994 memcpy(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
10995}
10996
10997static int vl_arb_match_cache(struct vl_arb_cache *cache,
10998 struct ib_vl_weight_elem *vl)
10999{
11000 return !memcmp(cache->table, vl, VL_ARB_TABLE_SIZE * sizeof(*vl));
11001}
Jubin Johnf4d507c2016-02-14 20:20:25 -080011002
Mike Marciniszyn77241052015-07-30 15:17:43 -040011003/* end functions related to vl arbitration table caching */
11004
11005static int set_vl_weights(struct hfi1_pportdata *ppd, u32 target,
11006 u32 size, struct ib_vl_weight_elem *vl)
11007{
11008 struct hfi1_devdata *dd = ppd->dd;
11009 u64 reg;
11010 unsigned int i, is_up = 0;
11011 int drain, ret = 0;
11012
11013 mutex_lock(&ppd->hls_lock);
11014
11015 if (ppd->host_link_state & HLS_UP)
11016 is_up = 1;
11017
11018 drain = !is_ax(dd) && is_up;
11019
11020 if (drain)
11021 /*
11022 * Before adjusting VL arbitration weights, empty per-VL
11023 * FIFOs, otherwise a packet whose VL weight is being
11024 * set to 0 could get stuck in a FIFO with no chance to
11025 * egress.
11026 */
11027 ret = stop_drain_data_vls(dd);
11028
11029 if (ret) {
11030 dd_dev_err(
11031 dd,
11032 "%s: cannot stop/drain VLs - refusing to change VL arbitration weights\n",
11033 __func__);
11034 goto err;
11035 }
11036
11037 for (i = 0; i < size; i++, vl++) {
11038 /*
11039 * NOTE: The low priority shift and mask are used here, but
11040 * they are the same for both the low and high registers.
11041 */
11042 reg = (((u64)vl->vl & SEND_LOW_PRIORITY_LIST_VL_MASK)
11043 << SEND_LOW_PRIORITY_LIST_VL_SHIFT)
11044 | (((u64)vl->weight
11045 & SEND_LOW_PRIORITY_LIST_WEIGHT_MASK)
11046 << SEND_LOW_PRIORITY_LIST_WEIGHT_SHIFT);
11047 write_csr(dd, target + (i * 8), reg);
11048 }
11049 pio_send_control(dd, PSC_GLOBAL_VLARB_ENABLE);
11050
11051 if (drain)
11052 open_fill_data_vls(dd); /* reopen all VLs */
11053
11054err:
11055 mutex_unlock(&ppd->hls_lock);
11056
11057 return ret;
11058}
11059
11060/*
11061 * Read one credit merge VL register.
11062 */
11063static void read_one_cm_vl(struct hfi1_devdata *dd, u32 csr,
11064 struct vl_limit *vll)
11065{
11066 u64 reg = read_csr(dd, csr);
11067
11068 vll->dedicated = cpu_to_be16(
11069 (reg >> SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT)
11070 & SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_MASK);
11071 vll->shared = cpu_to_be16(
11072 (reg >> SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT)
11073 & SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_MASK);
11074}
11075
11076/*
11077 * Read the current credit merge limits.
11078 */
11079static int get_buffer_control(struct hfi1_devdata *dd,
11080 struct buffer_control *bc, u16 *overall_limit)
11081{
11082 u64 reg;
11083 int i;
11084
11085 /* not all entries are filled in */
11086 memset(bc, 0, sizeof(*bc));
11087
11088 /* OPA and HFI have a 1-1 mapping */
11089 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080011090 read_one_cm_vl(dd, SEND_CM_CREDIT_VL + (8 * i), &bc->vl[i]);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011091
11092 /* NOTE: assumes that VL* and VL15 CSRs are bit-wise identical */
11093 read_one_cm_vl(dd, SEND_CM_CREDIT_VL15, &bc->vl[15]);
11094
11095 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11096 bc->overall_shared_limit = cpu_to_be16(
11097 (reg >> SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT)
11098 & SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_MASK);
11099 if (overall_limit)
11100 *overall_limit = (reg
11101 >> SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT)
11102 & SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_MASK;
11103 return sizeof(struct buffer_control);
11104}
11105
11106static int get_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
11107{
11108 u64 reg;
11109 int i;
11110
11111 /* each register contains 16 SC->VLnt mappings, 4 bits each */
11112 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_15_0);
11113 for (i = 0; i < sizeof(u64); i++) {
11114 u8 byte = *(((u8 *)&reg) + i);
11115
11116 dp->vlnt[2 * i] = byte & 0xf;
11117 dp->vlnt[(2 * i) + 1] = (byte & 0xf0) >> 4;
11118 }
11119
11120 reg = read_csr(dd, DCC_CFG_SC_VL_TABLE_31_16);
11121 for (i = 0; i < sizeof(u64); i++) {
11122 u8 byte = *(((u8 *)&reg) + i);
11123
11124 dp->vlnt[16 + (2 * i)] = byte & 0xf;
11125 dp->vlnt[16 + (2 * i) + 1] = (byte & 0xf0) >> 4;
11126 }
11127 return sizeof(struct sc2vlnt);
11128}
11129
11130static void get_vlarb_preempt(struct hfi1_devdata *dd, u32 nelems,
11131 struct ib_vl_weight_elem *vl)
11132{
11133 unsigned int i;
11134
11135 for (i = 0; i < nelems; i++, vl++) {
11136 vl->vl = 0xf;
11137 vl->weight = 0;
11138 }
11139}
11140
11141static void set_sc2vlnt(struct hfi1_devdata *dd, struct sc2vlnt *dp)
11142{
11143 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0,
Jubin John17fb4f22016-02-14 20:21:52 -080011144 DC_SC_VL_VAL(15_0,
11145 0, dp->vlnt[0] & 0xf,
11146 1, dp->vlnt[1] & 0xf,
11147 2, dp->vlnt[2] & 0xf,
11148 3, dp->vlnt[3] & 0xf,
11149 4, dp->vlnt[4] & 0xf,
11150 5, dp->vlnt[5] & 0xf,
11151 6, dp->vlnt[6] & 0xf,
11152 7, dp->vlnt[7] & 0xf,
11153 8, dp->vlnt[8] & 0xf,
11154 9, dp->vlnt[9] & 0xf,
11155 10, dp->vlnt[10] & 0xf,
11156 11, dp->vlnt[11] & 0xf,
11157 12, dp->vlnt[12] & 0xf,
11158 13, dp->vlnt[13] & 0xf,
11159 14, dp->vlnt[14] & 0xf,
11160 15, dp->vlnt[15] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011161 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16,
Jubin John17fb4f22016-02-14 20:21:52 -080011162 DC_SC_VL_VAL(31_16,
11163 16, dp->vlnt[16] & 0xf,
11164 17, dp->vlnt[17] & 0xf,
11165 18, dp->vlnt[18] & 0xf,
11166 19, dp->vlnt[19] & 0xf,
11167 20, dp->vlnt[20] & 0xf,
11168 21, dp->vlnt[21] & 0xf,
11169 22, dp->vlnt[22] & 0xf,
11170 23, dp->vlnt[23] & 0xf,
11171 24, dp->vlnt[24] & 0xf,
11172 25, dp->vlnt[25] & 0xf,
11173 26, dp->vlnt[26] & 0xf,
11174 27, dp->vlnt[27] & 0xf,
11175 28, dp->vlnt[28] & 0xf,
11176 29, dp->vlnt[29] & 0xf,
11177 30, dp->vlnt[30] & 0xf,
11178 31, dp->vlnt[31] & 0xf));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011179}
11180
11181static void nonzero_msg(struct hfi1_devdata *dd, int idx, const char *what,
11182 u16 limit)
11183{
11184 if (limit != 0)
11185 dd_dev_info(dd, "Invalid %s limit %d on VL %d, ignoring\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011186 what, (int)limit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011187}
11188
11189/* change only the shared limit portion of SendCmGLobalCredit */
11190static void set_global_shared(struct hfi1_devdata *dd, u16 limit)
11191{
11192 u64 reg;
11193
11194 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11195 reg &= ~SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SMASK;
11196 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_SHARED_LIMIT_SHIFT;
11197 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11198}
11199
11200/* change only the total credit limit portion of SendCmGLobalCredit */
11201static void set_global_limit(struct hfi1_devdata *dd, u16 limit)
11202{
11203 u64 reg;
11204
11205 reg = read_csr(dd, SEND_CM_GLOBAL_CREDIT);
11206 reg &= ~SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SMASK;
11207 reg |= (u64)limit << SEND_CM_GLOBAL_CREDIT_TOTAL_CREDIT_LIMIT_SHIFT;
11208 write_csr(dd, SEND_CM_GLOBAL_CREDIT, reg);
11209}
11210
11211/* set the given per-VL shared limit */
11212static void set_vl_shared(struct hfi1_devdata *dd, int vl, u16 limit)
11213{
11214 u64 reg;
11215 u32 addr;
11216
11217 if (vl < TXE_NUM_DATA_VL)
11218 addr = SEND_CM_CREDIT_VL + (8 * vl);
11219 else
11220 addr = SEND_CM_CREDIT_VL15;
11221
11222 reg = read_csr(dd, addr);
11223 reg &= ~SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SMASK;
11224 reg |= (u64)limit << SEND_CM_CREDIT_VL_SHARED_LIMIT_VL_SHIFT;
11225 write_csr(dd, addr, reg);
11226}
11227
11228/* set the given per-VL dedicated limit */
11229static void set_vl_dedicated(struct hfi1_devdata *dd, int vl, u16 limit)
11230{
11231 u64 reg;
11232 u32 addr;
11233
11234 if (vl < TXE_NUM_DATA_VL)
11235 addr = SEND_CM_CREDIT_VL + (8 * vl);
11236 else
11237 addr = SEND_CM_CREDIT_VL15;
11238
11239 reg = read_csr(dd, addr);
11240 reg &= ~SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SMASK;
11241 reg |= (u64)limit << SEND_CM_CREDIT_VL_DEDICATED_LIMIT_VL_SHIFT;
11242 write_csr(dd, addr, reg);
11243}
11244
11245/* spin until the given per-VL status mask bits clear */
11246static void wait_for_vl_status_clear(struct hfi1_devdata *dd, u64 mask,
11247 const char *which)
11248{
11249 unsigned long timeout;
11250 u64 reg;
11251
11252 timeout = jiffies + msecs_to_jiffies(VL_STATUS_CLEAR_TIMEOUT);
11253 while (1) {
11254 reg = read_csr(dd, SEND_CM_CREDIT_USED_STATUS) & mask;
11255
11256 if (reg == 0)
11257 return; /* success */
11258 if (time_after(jiffies, timeout))
11259 break; /* timed out */
11260 udelay(1);
11261 }
11262
11263 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011264 "%s credit change status not clearing after %dms, mask 0x%llx, not clear 0x%llx\n",
11265 which, VL_STATUS_CLEAR_TIMEOUT, mask, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011266 /*
11267 * If this occurs, it is likely there was a credit loss on the link.
11268 * The only recovery from that is a link bounce.
11269 */
11270 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011271 "Continuing anyway. A credit loss may occur. Suggest a link bounce\n");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011272}
11273
11274/*
11275 * The number of credits on the VLs may be changed while everything
11276 * is "live", but the following algorithm must be followed due to
11277 * how the hardware is actually implemented. In particular,
11278 * Return_Credit_Status[] is the only correct status check.
11279 *
11280 * if (reducing Global_Shared_Credit_Limit or any shared limit changing)
11281 * set Global_Shared_Credit_Limit = 0
11282 * use_all_vl = 1
11283 * mask0 = all VLs that are changing either dedicated or shared limits
11284 * set Shared_Limit[mask0] = 0
11285 * spin until Return_Credit_Status[use_all_vl ? all VL : mask0] == 0
11286 * if (changing any dedicated limit)
11287 * mask1 = all VLs that are lowering dedicated limits
11288 * lower Dedicated_Limit[mask1]
11289 * spin until Return_Credit_Status[mask1] == 0
11290 * raise Dedicated_Limits
11291 * raise Shared_Limits
11292 * raise Global_Shared_Credit_Limit
11293 *
11294 * lower = if the new limit is lower, set the limit to the new value
11295 * raise = if the new limit is higher than the current value (may be changed
11296 * earlier in the algorithm), set the new limit to the new value
11297 */
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011298int set_buffer_control(struct hfi1_pportdata *ppd,
11299 struct buffer_control *new_bc)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011300{
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011301 struct hfi1_devdata *dd = ppd->dd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011302 u64 changing_mask, ld_mask, stat_mask;
11303 int change_count;
11304 int i, use_all_mask;
11305 int this_shared_changing;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011306 int vl_count = 0, ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011307 /*
11308 * A0: add the variable any_shared_limit_changing below and in the
11309 * algorithm above. If removing A0 support, it can be removed.
11310 */
11311 int any_shared_limit_changing;
11312 struct buffer_control cur_bc;
11313 u8 changing[OPA_MAX_VLS];
11314 u8 lowering_dedicated[OPA_MAX_VLS];
11315 u16 cur_total;
11316 u32 new_total = 0;
11317 const u64 all_mask =
11318 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK
11319 | SEND_CM_CREDIT_USED_STATUS_VL1_RETURN_CREDIT_STATUS_SMASK
11320 | SEND_CM_CREDIT_USED_STATUS_VL2_RETURN_CREDIT_STATUS_SMASK
11321 | SEND_CM_CREDIT_USED_STATUS_VL3_RETURN_CREDIT_STATUS_SMASK
11322 | SEND_CM_CREDIT_USED_STATUS_VL4_RETURN_CREDIT_STATUS_SMASK
11323 | SEND_CM_CREDIT_USED_STATUS_VL5_RETURN_CREDIT_STATUS_SMASK
11324 | SEND_CM_CREDIT_USED_STATUS_VL6_RETURN_CREDIT_STATUS_SMASK
11325 | SEND_CM_CREDIT_USED_STATUS_VL7_RETURN_CREDIT_STATUS_SMASK
11326 | SEND_CM_CREDIT_USED_STATUS_VL15_RETURN_CREDIT_STATUS_SMASK;
11327
11328#define valid_vl(idx) ((idx) < TXE_NUM_DATA_VL || (idx) == 15)
11329#define NUM_USABLE_VLS 16 /* look at VL15 and less */
11330
Mike Marciniszyn77241052015-07-30 15:17:43 -040011331 /* find the new total credits, do sanity check on unused VLs */
11332 for (i = 0; i < OPA_MAX_VLS; i++) {
11333 if (valid_vl(i)) {
11334 new_total += be16_to_cpu(new_bc->vl[i].dedicated);
11335 continue;
11336 }
11337 nonzero_msg(dd, i, "dedicated",
Jubin John17fb4f22016-02-14 20:21:52 -080011338 be16_to_cpu(new_bc->vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011339 nonzero_msg(dd, i, "shared",
Jubin John17fb4f22016-02-14 20:21:52 -080011340 be16_to_cpu(new_bc->vl[i].shared));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011341 new_bc->vl[i].dedicated = 0;
11342 new_bc->vl[i].shared = 0;
11343 }
11344 new_total += be16_to_cpu(new_bc->overall_shared_limit);
Dean Luickbff14bb2015-12-17 19:24:13 -050011345
Mike Marciniszyn77241052015-07-30 15:17:43 -040011346 /* fetch the current values */
11347 get_buffer_control(dd, &cur_bc, &cur_total);
11348
11349 /*
11350 * Create the masks we will use.
11351 */
11352 memset(changing, 0, sizeof(changing));
11353 memset(lowering_dedicated, 0, sizeof(lowering_dedicated));
Jubin John4d114fd2016-02-14 20:21:43 -080011354 /*
11355 * NOTE: Assumes that the individual VL bits are adjacent and in
11356 * increasing order
11357 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011358 stat_mask =
11359 SEND_CM_CREDIT_USED_STATUS_VL0_RETURN_CREDIT_STATUS_SMASK;
11360 changing_mask = 0;
11361 ld_mask = 0;
11362 change_count = 0;
11363 any_shared_limit_changing = 0;
11364 for (i = 0; i < NUM_USABLE_VLS; i++, stat_mask <<= 1) {
11365 if (!valid_vl(i))
11366 continue;
11367 this_shared_changing = new_bc->vl[i].shared
11368 != cur_bc.vl[i].shared;
11369 if (this_shared_changing)
11370 any_shared_limit_changing = 1;
Jubin Johnd0d236e2016-02-14 20:20:15 -080011371 if (new_bc->vl[i].dedicated != cur_bc.vl[i].dedicated ||
11372 this_shared_changing) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011373 changing[i] = 1;
11374 changing_mask |= stat_mask;
11375 change_count++;
11376 }
11377 if (be16_to_cpu(new_bc->vl[i].dedicated) <
11378 be16_to_cpu(cur_bc.vl[i].dedicated)) {
11379 lowering_dedicated[i] = 1;
11380 ld_mask |= stat_mask;
11381 }
11382 }
11383
11384 /* bracket the credit change with a total adjustment */
11385 if (new_total > cur_total)
11386 set_global_limit(dd, new_total);
11387
11388 /*
11389 * Start the credit change algorithm.
11390 */
11391 use_all_mask = 0;
11392 if ((be16_to_cpu(new_bc->overall_shared_limit) <
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011393 be16_to_cpu(cur_bc.overall_shared_limit)) ||
11394 (is_ax(dd) && any_shared_limit_changing)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011395 set_global_shared(dd, 0);
11396 cur_bc.overall_shared_limit = 0;
11397 use_all_mask = 1;
11398 }
11399
11400 for (i = 0; i < NUM_USABLE_VLS; i++) {
11401 if (!valid_vl(i))
11402 continue;
11403
11404 if (changing[i]) {
11405 set_vl_shared(dd, i, 0);
11406 cur_bc.vl[i].shared = 0;
11407 }
11408 }
11409
11410 wait_for_vl_status_clear(dd, use_all_mask ? all_mask : changing_mask,
Jubin John17fb4f22016-02-14 20:21:52 -080011411 "shared");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011412
11413 if (change_count > 0) {
11414 for (i = 0; i < NUM_USABLE_VLS; i++) {
11415 if (!valid_vl(i))
11416 continue;
11417
11418 if (lowering_dedicated[i]) {
11419 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011420 be16_to_cpu(new_bc->
11421 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011422 cur_bc.vl[i].dedicated =
11423 new_bc->vl[i].dedicated;
11424 }
11425 }
11426
11427 wait_for_vl_status_clear(dd, ld_mask, "dedicated");
11428
11429 /* now raise all dedicated that are going up */
11430 for (i = 0; i < NUM_USABLE_VLS; i++) {
11431 if (!valid_vl(i))
11432 continue;
11433
11434 if (be16_to_cpu(new_bc->vl[i].dedicated) >
11435 be16_to_cpu(cur_bc.vl[i].dedicated))
11436 set_vl_dedicated(dd, i,
Jubin John17fb4f22016-02-14 20:21:52 -080011437 be16_to_cpu(new_bc->
11438 vl[i].dedicated));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011439 }
11440 }
11441
11442 /* next raise all shared that are going up */
11443 for (i = 0; i < NUM_USABLE_VLS; i++) {
11444 if (!valid_vl(i))
11445 continue;
11446
11447 if (be16_to_cpu(new_bc->vl[i].shared) >
11448 be16_to_cpu(cur_bc.vl[i].shared))
11449 set_vl_shared(dd, i, be16_to_cpu(new_bc->vl[i].shared));
11450 }
11451
11452 /* finally raise the global shared */
11453 if (be16_to_cpu(new_bc->overall_shared_limit) >
Jubin John17fb4f22016-02-14 20:21:52 -080011454 be16_to_cpu(cur_bc.overall_shared_limit))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011455 set_global_shared(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080011456 be16_to_cpu(new_bc->overall_shared_limit));
Mike Marciniszyn77241052015-07-30 15:17:43 -040011457
11458 /* bracket the credit change with a total adjustment */
11459 if (new_total < cur_total)
11460 set_global_limit(dd, new_total);
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011461
11462 /*
11463 * Determine the actual number of operational VLS using the number of
11464 * dedicated and shared credits for each VL.
11465 */
11466 if (change_count > 0) {
11467 for (i = 0; i < TXE_NUM_DATA_VL; i++)
11468 if (be16_to_cpu(new_bc->vl[i].dedicated) > 0 ||
11469 be16_to_cpu(new_bc->vl[i].shared) > 0)
11470 vl_count++;
11471 ppd->actual_vls_operational = vl_count;
11472 ret = sdma_map_init(dd, ppd->port - 1, vl_count ?
11473 ppd->actual_vls_operational :
11474 ppd->vls_operational,
11475 NULL);
11476 if (ret == 0)
11477 ret = pio_map_init(dd, ppd->port - 1, vl_count ?
11478 ppd->actual_vls_operational :
11479 ppd->vls_operational, NULL);
11480 if (ret)
11481 return ret;
11482 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011483 return 0;
11484}
11485
11486/*
11487 * Read the given fabric manager table. Return the size of the
11488 * table (in bytes) on success, and a negative error code on
11489 * failure.
11490 */
11491int fm_get_table(struct hfi1_pportdata *ppd, int which, void *t)
11492
11493{
11494 int size;
11495 struct vl_arb_cache *vlc;
11496
11497 switch (which) {
11498 case FM_TBL_VL_HIGH_ARB:
11499 size = 256;
11500 /*
11501 * OPA specifies 128 elements (of 2 bytes each), though
11502 * HFI supports only 16 elements in h/w.
11503 */
11504 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11505 vl_arb_get_cache(vlc, t);
11506 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11507 break;
11508 case FM_TBL_VL_LOW_ARB:
11509 size = 256;
11510 /*
11511 * OPA specifies 128 elements (of 2 bytes each), though
11512 * HFI supports only 16 elements in h/w.
11513 */
11514 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11515 vl_arb_get_cache(vlc, t);
11516 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11517 break;
11518 case FM_TBL_BUFFER_CONTROL:
11519 size = get_buffer_control(ppd->dd, t, NULL);
11520 break;
11521 case FM_TBL_SC2VLNT:
11522 size = get_sc2vlnt(ppd->dd, t);
11523 break;
11524 case FM_TBL_VL_PREEMPT_ELEMS:
11525 size = 256;
11526 /* OPA specifies 128 elements, of 2 bytes each */
11527 get_vlarb_preempt(ppd->dd, OPA_MAX_VLS, t);
11528 break;
11529 case FM_TBL_VL_PREEMPT_MATRIX:
11530 size = 256;
11531 /*
11532 * OPA specifies that this is the same size as the VL
11533 * arbitration tables (i.e., 256 bytes).
11534 */
11535 break;
11536 default:
11537 return -EINVAL;
11538 }
11539 return size;
11540}
11541
11542/*
11543 * Write the given fabric manager table.
11544 */
11545int fm_set_table(struct hfi1_pportdata *ppd, int which, void *t)
11546{
11547 int ret = 0;
11548 struct vl_arb_cache *vlc;
11549
11550 switch (which) {
11551 case FM_TBL_VL_HIGH_ARB:
11552 vlc = vl_arb_lock_cache(ppd, HI_PRIO_TABLE);
11553 if (vl_arb_match_cache(vlc, t)) {
11554 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11555 break;
11556 }
11557 vl_arb_set_cache(vlc, t);
11558 vl_arb_unlock_cache(ppd, HI_PRIO_TABLE);
11559 ret = set_vl_weights(ppd, SEND_HIGH_PRIORITY_LIST,
11560 VL_ARB_HIGH_PRIO_TABLE_SIZE, t);
11561 break;
11562 case FM_TBL_VL_LOW_ARB:
11563 vlc = vl_arb_lock_cache(ppd, LO_PRIO_TABLE);
11564 if (vl_arb_match_cache(vlc, t)) {
11565 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11566 break;
11567 }
11568 vl_arb_set_cache(vlc, t);
11569 vl_arb_unlock_cache(ppd, LO_PRIO_TABLE);
11570 ret = set_vl_weights(ppd, SEND_LOW_PRIORITY_LIST,
11571 VL_ARB_LOW_PRIO_TABLE_SIZE, t);
11572 break;
11573 case FM_TBL_BUFFER_CONTROL:
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080011574 ret = set_buffer_control(ppd, t);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011575 break;
11576 case FM_TBL_SC2VLNT:
11577 set_sc2vlnt(ppd->dd, t);
11578 break;
11579 default:
11580 ret = -EINVAL;
11581 }
11582 return ret;
11583}
11584
11585/*
11586 * Disable all data VLs.
11587 *
11588 * Return 0 if disabled, non-zero if the VLs cannot be disabled.
11589 */
11590static int disable_data_vls(struct hfi1_devdata *dd)
11591{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011592 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011593 return 1;
11594
11595 pio_send_control(dd, PSC_DATA_VL_DISABLE);
11596
11597 return 0;
11598}
11599
11600/*
11601 * open_fill_data_vls() - the counterpart to stop_drain_data_vls().
11602 * Just re-enables all data VLs (the "fill" part happens
11603 * automatically - the name was chosen for symmetry with
11604 * stop_drain_data_vls()).
11605 *
11606 * Return 0 if successful, non-zero if the VLs cannot be enabled.
11607 */
11608int open_fill_data_vls(struct hfi1_devdata *dd)
11609{
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050011610 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040011611 return 1;
11612
11613 pio_send_control(dd, PSC_DATA_VL_ENABLE);
11614
11615 return 0;
11616}
11617
11618/*
11619 * drain_data_vls() - assumes that disable_data_vls() has been called,
11620 * wait for occupancy (of per-VL FIFOs) for all contexts, and SDMA
11621 * engines to drop to 0.
11622 */
11623static void drain_data_vls(struct hfi1_devdata *dd)
11624{
11625 sc_wait(dd);
11626 sdma_wait(dd);
11627 pause_for_credit_return(dd);
11628}
11629
11630/*
11631 * stop_drain_data_vls() - disable, then drain all per-VL fifos.
11632 *
11633 * Use open_fill_data_vls() to resume using data VLs. This pair is
11634 * meant to be used like this:
11635 *
11636 * stop_drain_data_vls(dd);
11637 * // do things with per-VL resources
11638 * open_fill_data_vls(dd);
11639 */
11640int stop_drain_data_vls(struct hfi1_devdata *dd)
11641{
11642 int ret;
11643
11644 ret = disable_data_vls(dd);
11645 if (ret == 0)
11646 drain_data_vls(dd);
11647
11648 return ret;
11649}
11650
11651/*
11652 * Convert a nanosecond time to a cclock count. No matter how slow
11653 * the cclock, a non-zero ns will always have a non-zero result.
11654 */
11655u32 ns_to_cclock(struct hfi1_devdata *dd, u32 ns)
11656{
11657 u32 cclocks;
11658
11659 if (dd->icode == ICODE_FPGA_EMULATION)
11660 cclocks = (ns * 1000) / FPGA_CCLOCK_PS;
11661 else /* simulation pretends to be ASIC */
11662 cclocks = (ns * 1000) / ASIC_CCLOCK_PS;
11663 if (ns && !cclocks) /* if ns nonzero, must be at least 1 */
11664 cclocks = 1;
11665 return cclocks;
11666}
11667
11668/*
11669 * Convert a cclock count to nanoseconds. Not matter how slow
11670 * the cclock, a non-zero cclocks will always have a non-zero result.
11671 */
11672u32 cclock_to_ns(struct hfi1_devdata *dd, u32 cclocks)
11673{
11674 u32 ns;
11675
11676 if (dd->icode == ICODE_FPGA_EMULATION)
11677 ns = (cclocks * FPGA_CCLOCK_PS) / 1000;
11678 else /* simulation pretends to be ASIC */
11679 ns = (cclocks * ASIC_CCLOCK_PS) / 1000;
11680 if (cclocks && !ns)
11681 ns = 1;
11682 return ns;
11683}
11684
11685/*
11686 * Dynamically adjust the receive interrupt timeout for a context based on
11687 * incoming packet rate.
11688 *
11689 * NOTE: Dynamic adjustment does not allow rcv_intr_count to be zero.
11690 */
11691static void adjust_rcv_timeout(struct hfi1_ctxtdata *rcd, u32 npkts)
11692{
11693 struct hfi1_devdata *dd = rcd->dd;
11694 u32 timeout = rcd->rcvavail_timeout;
11695
11696 /*
11697 * This algorithm doubles or halves the timeout depending on whether
11698 * the number of packets received in this interrupt were less than or
11699 * greater equal the interrupt count.
11700 *
11701 * The calculations below do not allow a steady state to be achieved.
11702 * Only at the endpoints it is possible to have an unchanging
11703 * timeout.
11704 */
11705 if (npkts < rcv_intr_count) {
11706 /*
11707 * Not enough packets arrived before the timeout, adjust
11708 * timeout downward.
11709 */
11710 if (timeout < 2) /* already at minimum? */
11711 return;
11712 timeout >>= 1;
11713 } else {
11714 /*
11715 * More than enough packets arrived before the timeout, adjust
11716 * timeout upward.
11717 */
11718 if (timeout >= dd->rcv_intr_timeout_csr) /* already at max? */
11719 return;
11720 timeout = min(timeout << 1, dd->rcv_intr_timeout_csr);
11721 }
11722
11723 rcd->rcvavail_timeout = timeout;
Jubin John4d114fd2016-02-14 20:21:43 -080011724 /*
11725 * timeout cannot be larger than rcv_intr_timeout_csr which has already
11726 * been verified to be in range
11727 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011728 write_kctxt_csr(dd, rcd->ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011729 (u64)timeout <<
11730 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011731}
11732
11733void update_usrhead(struct hfi1_ctxtdata *rcd, u32 hd, u32 updegr, u32 egrhd,
11734 u32 intr_adjust, u32 npkts)
11735{
11736 struct hfi1_devdata *dd = rcd->dd;
11737 u64 reg;
11738 u32 ctxt = rcd->ctxt;
11739
11740 /*
11741 * Need to write timeout register before updating RcvHdrHead to ensure
11742 * that a new value is used when the HW decides to restart counting.
11743 */
11744 if (intr_adjust)
11745 adjust_rcv_timeout(rcd, npkts);
11746 if (updegr) {
11747 reg = (egrhd & RCV_EGR_INDEX_HEAD_HEAD_MASK)
11748 << RCV_EGR_INDEX_HEAD_HEAD_SHIFT;
11749 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, reg);
11750 }
11751 mmiowb();
11752 reg = ((u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT) |
11753 (((u64)hd & RCV_HDR_HEAD_HEAD_MASK)
11754 << RCV_HDR_HEAD_HEAD_SHIFT);
11755 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11756 mmiowb();
11757}
11758
11759u32 hdrqempty(struct hfi1_ctxtdata *rcd)
11760{
11761 u32 head, tail;
11762
11763 head = (read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_HEAD)
11764 & RCV_HDR_HEAD_HEAD_SMASK) >> RCV_HDR_HEAD_HEAD_SHIFT;
11765
11766 if (rcd->rcvhdrtail_kvaddr)
11767 tail = get_rcvhdrtail(rcd);
11768 else
11769 tail = read_uctxt_csr(rcd->dd, rcd->ctxt, RCV_HDR_TAIL);
11770
11771 return head == tail;
11772}
11773
11774/*
11775 * Context Control and Receive Array encoding for buffer size:
11776 * 0x0 invalid
11777 * 0x1 4 KB
11778 * 0x2 8 KB
11779 * 0x3 16 KB
11780 * 0x4 32 KB
11781 * 0x5 64 KB
11782 * 0x6 128 KB
11783 * 0x7 256 KB
11784 * 0x8 512 KB (Receive Array only)
11785 * 0x9 1 MB (Receive Array only)
11786 * 0xa 2 MB (Receive Array only)
11787 *
11788 * 0xB-0xF - reserved (Receive Array only)
11789 *
11790 *
11791 * This routine assumes that the value has already been sanity checked.
11792 */
11793static u32 encoded_size(u32 size)
11794{
11795 switch (size) {
Jubin John8638b772016-02-14 20:19:24 -080011796 case 4 * 1024: return 0x1;
11797 case 8 * 1024: return 0x2;
11798 case 16 * 1024: return 0x3;
11799 case 32 * 1024: return 0x4;
11800 case 64 * 1024: return 0x5;
11801 case 128 * 1024: return 0x6;
11802 case 256 * 1024: return 0x7;
11803 case 512 * 1024: return 0x8;
11804 case 1 * 1024 * 1024: return 0x9;
11805 case 2 * 1024 * 1024: return 0xa;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011806 }
11807 return 0x1; /* if invalid, go with the minimum size */
11808}
11809
Michael J. Ruhl22505632017-07-24 07:46:06 -070011810void hfi1_rcvctrl(struct hfi1_devdata *dd, unsigned int op,
11811 struct hfi1_ctxtdata *rcd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011812{
Mike Marciniszyn77241052015-07-30 15:17:43 -040011813 u64 rcvctrl, reg;
11814 int did_enable = 0;
Michael J. Ruhl22505632017-07-24 07:46:06 -070011815 u16 ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011816
Mike Marciniszyn77241052015-07-30 15:17:43 -040011817 if (!rcd)
11818 return;
11819
Michael J. Ruhl22505632017-07-24 07:46:06 -070011820 ctxt = rcd->ctxt;
11821
Mike Marciniszyn77241052015-07-30 15:17:43 -040011822 hfi1_cdbg(RCVCTRL, "ctxt %d op 0x%x", ctxt, op);
11823
11824 rcvctrl = read_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL);
11825 /* if the context already enabled, don't do the extra steps */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011826 if ((op & HFI1_RCVCTRL_CTXT_ENB) &&
11827 !(rcvctrl & RCV_CTXT_CTRL_ENABLE_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011828 /* reset the tail and hdr addresses, and sequence count */
11829 write_kctxt_csr(dd, ctxt, RCV_HDR_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011830 rcd->rcvhdrq_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011831 if (HFI1_CAP_KGET_MASK(rcd->flags, DMA_RTAIL))
11832 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011833 rcd->rcvhdrqtailaddr_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011834 rcd->seq_cnt = 1;
11835
11836 /* reset the cached receive header queue head value */
11837 rcd->head = 0;
11838
11839 /*
11840 * Zero the receive header queue so we don't get false
11841 * positives when checking the sequence number. The
11842 * sequence numbers could land exactly on the same spot.
11843 * E.g. a rcd restart before the receive header wrapped.
11844 */
11845 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
11846
11847 /* starting timeout */
11848 rcd->rcvavail_timeout = dd->rcv_intr_timeout_csr;
11849
11850 /* enable the context */
11851 rcvctrl |= RCV_CTXT_CTRL_ENABLE_SMASK;
11852
11853 /* clean the egr buffer size first */
11854 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11855 rcvctrl |= ((u64)encoded_size(rcd->egrbufs.rcvtid_size)
11856 & RCV_CTXT_CTRL_EGR_BUF_SIZE_MASK)
11857 << RCV_CTXT_CTRL_EGR_BUF_SIZE_SHIFT;
11858
11859 /* zero RcvHdrHead - set RcvHdrHead.Counter after enable */
11860 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0);
11861 did_enable = 1;
11862
11863 /* zero RcvEgrIndexHead */
11864 write_uctxt_csr(dd, ctxt, RCV_EGR_INDEX_HEAD, 0);
11865
11866 /* set eager count and base index */
11867 reg = (((u64)(rcd->egrbufs.alloced >> RCV_SHIFT)
11868 & RCV_EGR_CTRL_EGR_CNT_MASK)
11869 << RCV_EGR_CTRL_EGR_CNT_SHIFT) |
11870 (((rcd->eager_base >> RCV_SHIFT)
11871 & RCV_EGR_CTRL_EGR_BASE_INDEX_MASK)
11872 << RCV_EGR_CTRL_EGR_BASE_INDEX_SHIFT);
11873 write_kctxt_csr(dd, ctxt, RCV_EGR_CTRL, reg);
11874
11875 /*
11876 * Set TID (expected) count and base index.
11877 * rcd->expected_count is set to individual RcvArray entries,
11878 * not pairs, and the CSR takes a pair-count in groups of
11879 * four, so divide by 8.
11880 */
11881 reg = (((rcd->expected_count >> RCV_SHIFT)
11882 & RCV_TID_CTRL_TID_PAIR_CNT_MASK)
11883 << RCV_TID_CTRL_TID_PAIR_CNT_SHIFT) |
11884 (((rcd->expected_base >> RCV_SHIFT)
11885 & RCV_TID_CTRL_TID_BASE_INDEX_MASK)
11886 << RCV_TID_CTRL_TID_BASE_INDEX_SHIFT);
11887 write_kctxt_csr(dd, ctxt, RCV_TID_CTRL, reg);
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050011888 if (ctxt == HFI1_CTRL_CTXT)
11889 write_csr(dd, RCV_VL15, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011890 }
11891 if (op & HFI1_RCVCTRL_CTXT_DIS) {
11892 write_csr(dd, RCV_VL15, 0);
Mark F. Brown46b010d2015-11-09 19:18:20 -050011893 /*
11894 * When receive context is being disabled turn on tail
11895 * update with a dummy tail address and then disable
11896 * receive context.
11897 */
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011898 if (dd->rcvhdrtail_dummy_dma) {
Mark F. Brown46b010d2015-11-09 19:18:20 -050011899 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011900 dd->rcvhdrtail_dummy_dma);
Mitko Haralanov566c1572016-02-03 14:32:49 -080011901 /* Enabling RcvCtxtCtrl.TailUpd is intentional. */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011902 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11903 }
11904
Mike Marciniszyn77241052015-07-30 15:17:43 -040011905 rcvctrl &= ~RCV_CTXT_CTRL_ENABLE_SMASK;
11906 }
11907 if (op & HFI1_RCVCTRL_INTRAVAIL_ENB)
11908 rcvctrl |= RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
11909 if (op & HFI1_RCVCTRL_INTRAVAIL_DIS)
11910 rcvctrl &= ~RCV_CTXT_CTRL_INTR_AVAIL_SMASK;
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011911 if (op & HFI1_RCVCTRL_TAILUPD_ENB && rcd->rcvhdrqtailaddr_dma)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011912 rcvctrl |= RCV_CTXT_CTRL_TAIL_UPD_SMASK;
Mitko Haralanov566c1572016-02-03 14:32:49 -080011913 if (op & HFI1_RCVCTRL_TAILUPD_DIS) {
11914 /* See comment on RcvCtxtCtrl.TailUpd above */
11915 if (!(op & HFI1_RCVCTRL_CTXT_DIS))
11916 rcvctrl &= ~RCV_CTXT_CTRL_TAIL_UPD_SMASK;
11917 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040011918 if (op & HFI1_RCVCTRL_TIDFLOW_ENB)
11919 rcvctrl |= RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11920 if (op & HFI1_RCVCTRL_TIDFLOW_DIS)
11921 rcvctrl &= ~RCV_CTXT_CTRL_TID_FLOW_ENABLE_SMASK;
11922 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_ENB) {
Jubin John4d114fd2016-02-14 20:21:43 -080011923 /*
11924 * In one-packet-per-eager mode, the size comes from
11925 * the RcvArray entry.
11926 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040011927 rcvctrl &= ~RCV_CTXT_CTRL_EGR_BUF_SIZE_SMASK;
11928 rcvctrl |= RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11929 }
11930 if (op & HFI1_RCVCTRL_ONE_PKT_EGR_DIS)
11931 rcvctrl &= ~RCV_CTXT_CTRL_ONE_PACKET_PER_EGR_BUFFER_SMASK;
11932 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_ENB)
11933 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11934 if (op & HFI1_RCVCTRL_NO_RHQ_DROP_DIS)
11935 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK;
11936 if (op & HFI1_RCVCTRL_NO_EGR_DROP_ENB)
11937 rcvctrl |= RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11938 if (op & HFI1_RCVCTRL_NO_EGR_DROP_DIS)
11939 rcvctrl &= ~RCV_CTXT_CTRL_DONT_DROP_EGR_FULL_SMASK;
11940 rcd->rcvctrl = rcvctrl;
11941 hfi1_cdbg(RCVCTRL, "ctxt %d rcvctrl 0x%llx\n", ctxt, rcvctrl);
11942 write_kctxt_csr(dd, ctxt, RCV_CTXT_CTRL, rcd->rcvctrl);
11943
11944 /* work around sticky RcvCtxtStatus.BlockedRHQFull */
Jubin Johnd0d236e2016-02-14 20:20:15 -080011945 if (did_enable &&
11946 (rcvctrl & RCV_CTXT_CTRL_DONT_DROP_RHQ_FULL_SMASK)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040011947 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11948 if (reg != 0) {
11949 dd_dev_info(dd, "ctxt %d status %lld (blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011950 ctxt, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011951 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11952 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x10);
11953 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, 0x00);
11954 read_uctxt_csr(dd, ctxt, RCV_HDR_HEAD);
11955 reg = read_kctxt_csr(dd, ctxt, RCV_CTXT_STATUS);
11956 dd_dev_info(dd, "ctxt %d status %lld (%s blocked)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080011957 ctxt, reg, reg == 0 ? "not" : "still");
Mike Marciniszyn77241052015-07-30 15:17:43 -040011958 }
11959 }
11960
11961 if (did_enable) {
11962 /*
11963 * The interrupt timeout and count must be set after
11964 * the context is enabled to take effect.
11965 */
11966 /* set interrupt timeout */
11967 write_kctxt_csr(dd, ctxt, RCV_AVAIL_TIME_OUT,
Jubin John17fb4f22016-02-14 20:21:52 -080011968 (u64)rcd->rcvavail_timeout <<
Mike Marciniszyn77241052015-07-30 15:17:43 -040011969 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_SHIFT);
11970
11971 /* set RcvHdrHead.Counter, zero RcvHdrHead.Head (again) */
11972 reg = (u64)rcv_intr_count << RCV_HDR_HEAD_COUNTER_SHIFT;
11973 write_uctxt_csr(dd, ctxt, RCV_HDR_HEAD, reg);
11974 }
11975
11976 if (op & (HFI1_RCVCTRL_TAILUPD_DIS | HFI1_RCVCTRL_CTXT_DIS))
11977 /*
11978 * If the context has been disabled and the Tail Update has
Mark F. Brown46b010d2015-11-09 19:18:20 -050011979 * been cleared, set the RCV_HDR_TAIL_ADDR CSR to dummy address
11980 * so it doesn't contain an address that is invalid.
Mike Marciniszyn77241052015-07-30 15:17:43 -040011981 */
Mark F. Brown46b010d2015-11-09 19:18:20 -050011982 write_kctxt_csr(dd, ctxt, RCV_HDR_TAIL_ADDR,
Tymoteusz Kielan60368182016-09-06 04:35:54 -070011983 dd->rcvhdrtail_dummy_dma);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011984}
11985
Dean Luick582e05c2016-02-18 11:13:01 -080011986u32 hfi1_read_cntrs(struct hfi1_devdata *dd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040011987{
11988 int ret;
11989 u64 val = 0;
11990
11991 if (namep) {
11992 ret = dd->cntrnameslen;
Mike Marciniszyn77241052015-07-30 15:17:43 -040011993 *namep = dd->cntrnames;
11994 } else {
11995 const struct cntr_entry *entry;
11996 int i, j;
11997
11998 ret = (dd->ndevcntrs) * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040011999
12000 /* Get the start of the block of counters */
12001 *cntrp = dd->cntrs;
12002
12003 /*
12004 * Now go and fill in each counter in the block.
12005 */
12006 for (i = 0; i < DEV_CNTR_LAST; i++) {
12007 entry = &dev_cntrs[i];
12008 hfi1_cdbg(CNTR, "reading %s", entry->name);
12009 if (entry->flags & CNTR_DISABLED) {
12010 /* Nothing */
12011 hfi1_cdbg(CNTR, "\tDisabled\n");
12012 } else {
12013 if (entry->flags & CNTR_VL) {
12014 hfi1_cdbg(CNTR, "\tPer VL\n");
12015 for (j = 0; j < C_VL_COUNT; j++) {
12016 val = entry->rw_cntr(entry,
12017 dd, j,
12018 CNTR_MODE_R,
12019 0);
12020 hfi1_cdbg(
12021 CNTR,
12022 "\t\tRead 0x%llx for %d\n",
12023 val, j);
12024 dd->cntrs[entry->offset + j] =
12025 val;
12026 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012027 } else if (entry->flags & CNTR_SDMA) {
12028 hfi1_cdbg(CNTR,
12029 "\t Per SDMA Engine\n");
12030 for (j = 0; j < dd->chip_sdma_engines;
12031 j++) {
12032 val =
12033 entry->rw_cntr(entry, dd, j,
12034 CNTR_MODE_R, 0);
12035 hfi1_cdbg(CNTR,
12036 "\t\tRead 0x%llx for %d\n",
12037 val, j);
12038 dd->cntrs[entry->offset + j] =
12039 val;
12040 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012041 } else {
12042 val = entry->rw_cntr(entry, dd,
12043 CNTR_INVALID_VL,
12044 CNTR_MODE_R, 0);
12045 dd->cntrs[entry->offset] = val;
12046 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
12047 }
12048 }
12049 }
12050 }
12051 return ret;
12052}
12053
12054/*
12055 * Used by sysfs to create files for hfi stats to read
12056 */
Dean Luick582e05c2016-02-18 11:13:01 -080012057u32 hfi1_read_portcntrs(struct hfi1_pportdata *ppd, char **namep, u64 **cntrp)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012058{
12059 int ret;
12060 u64 val = 0;
12061
12062 if (namep) {
Dean Luick582e05c2016-02-18 11:13:01 -080012063 ret = ppd->dd->portcntrnameslen;
12064 *namep = ppd->dd->portcntrnames;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012065 } else {
12066 const struct cntr_entry *entry;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012067 int i, j;
12068
Dean Luick582e05c2016-02-18 11:13:01 -080012069 ret = ppd->dd->nportcntrs * sizeof(u64);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012070 *cntrp = ppd->cntrs;
12071
12072 for (i = 0; i < PORT_CNTR_LAST; i++) {
12073 entry = &port_cntrs[i];
12074 hfi1_cdbg(CNTR, "reading %s", entry->name);
12075 if (entry->flags & CNTR_DISABLED) {
12076 /* Nothing */
12077 hfi1_cdbg(CNTR, "\tDisabled\n");
12078 continue;
12079 }
12080
12081 if (entry->flags & CNTR_VL) {
12082 hfi1_cdbg(CNTR, "\tPer VL");
12083 for (j = 0; j < C_VL_COUNT; j++) {
12084 val = entry->rw_cntr(entry, ppd, j,
12085 CNTR_MODE_R,
12086 0);
12087 hfi1_cdbg(
12088 CNTR,
12089 "\t\tRead 0x%llx for %d",
12090 val, j);
12091 ppd->cntrs[entry->offset + j] = val;
12092 }
12093 } else {
12094 val = entry->rw_cntr(entry, ppd,
12095 CNTR_INVALID_VL,
12096 CNTR_MODE_R,
12097 0);
12098 ppd->cntrs[entry->offset] = val;
12099 hfi1_cdbg(CNTR, "\tRead 0x%llx", val);
12100 }
12101 }
12102 }
12103 return ret;
12104}
12105
12106static void free_cntrs(struct hfi1_devdata *dd)
12107{
12108 struct hfi1_pportdata *ppd;
12109 int i;
12110
Kees Cook80641352017-10-16 15:51:54 -070012111 if (dd->synth_stats_timer.function)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012112 del_timer_sync(&dd->synth_stats_timer);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012113 ppd = (struct hfi1_pportdata *)(dd + 1);
12114 for (i = 0; i < dd->num_pports; i++, ppd++) {
12115 kfree(ppd->cntrs);
12116 kfree(ppd->scntrs);
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080012117 free_percpu(ppd->ibport_data.rvp.rc_acks);
12118 free_percpu(ppd->ibport_data.rvp.rc_qacks);
12119 free_percpu(ppd->ibport_data.rvp.rc_delayed_comp);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012120 ppd->cntrs = NULL;
12121 ppd->scntrs = NULL;
Dennis Dalessandro4eb06882016-01-19 14:42:39 -080012122 ppd->ibport_data.rvp.rc_acks = NULL;
12123 ppd->ibport_data.rvp.rc_qacks = NULL;
12124 ppd->ibport_data.rvp.rc_delayed_comp = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012125 }
12126 kfree(dd->portcntrnames);
12127 dd->portcntrnames = NULL;
12128 kfree(dd->cntrs);
12129 dd->cntrs = NULL;
12130 kfree(dd->scntrs);
12131 dd->scntrs = NULL;
12132 kfree(dd->cntrnames);
12133 dd->cntrnames = NULL;
Tadeusz Struk22546b72017-04-28 10:40:02 -070012134 if (dd->update_cntr_wq) {
12135 destroy_workqueue(dd->update_cntr_wq);
12136 dd->update_cntr_wq = NULL;
12137 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012138}
12139
Mike Marciniszyn77241052015-07-30 15:17:43 -040012140static u64 read_dev_port_cntr(struct hfi1_devdata *dd, struct cntr_entry *entry,
12141 u64 *psval, void *context, int vl)
12142{
12143 u64 val;
12144 u64 sval = *psval;
12145
12146 if (entry->flags & CNTR_DISABLED) {
12147 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12148 return 0;
12149 }
12150
12151 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12152
12153 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_R, 0);
12154
12155 /* If its a synthetic counter there is more work we need to do */
12156 if (entry->flags & CNTR_SYNTH) {
12157 if (sval == CNTR_MAX) {
12158 /* No need to read already saturated */
12159 return CNTR_MAX;
12160 }
12161
12162 if (entry->flags & CNTR_32BIT) {
12163 /* 32bit counters can wrap multiple times */
12164 u64 upper = sval >> 32;
12165 u64 lower = (sval << 32) >> 32;
12166
12167 if (lower > val) { /* hw wrapped */
12168 if (upper == CNTR_32BIT_MAX)
12169 val = CNTR_MAX;
12170 else
12171 upper++;
12172 }
12173
12174 if (val != CNTR_MAX)
12175 val = (upper << 32) | val;
12176
12177 } else {
12178 /* If we rolled we are saturated */
12179 if ((val < sval) || (val > CNTR_MAX))
12180 val = CNTR_MAX;
12181 }
12182 }
12183
12184 *psval = val;
12185
12186 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12187
12188 return val;
12189}
12190
12191static u64 write_dev_port_cntr(struct hfi1_devdata *dd,
12192 struct cntr_entry *entry,
12193 u64 *psval, void *context, int vl, u64 data)
12194{
12195 u64 val;
12196
12197 if (entry->flags & CNTR_DISABLED) {
12198 dd_dev_err(dd, "Counter %s not enabled", entry->name);
12199 return 0;
12200 }
12201
12202 hfi1_cdbg(CNTR, "cntr: %s vl %d psval 0x%llx", entry->name, vl, *psval);
12203
12204 if (entry->flags & CNTR_SYNTH) {
12205 *psval = data;
12206 if (entry->flags & CNTR_32BIT) {
12207 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12208 (data << 32) >> 32);
12209 val = data; /* return the full 64bit value */
12210 } else {
12211 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W,
12212 data);
12213 }
12214 } else {
12215 val = entry->rw_cntr(entry, context, vl, CNTR_MODE_W, data);
12216 }
12217
12218 *psval = val;
12219
12220 hfi1_cdbg(CNTR, "\tNew val=0x%llx", val);
12221
12222 return val;
12223}
12224
12225u64 read_dev_cntr(struct hfi1_devdata *dd, int index, int vl)
12226{
12227 struct cntr_entry *entry;
12228 u64 *sval;
12229
12230 entry = &dev_cntrs[index];
12231 sval = dd->scntrs + entry->offset;
12232
12233 if (vl != CNTR_INVALID_VL)
12234 sval += vl;
12235
12236 return read_dev_port_cntr(dd, entry, sval, dd, vl);
12237}
12238
12239u64 write_dev_cntr(struct hfi1_devdata *dd, int index, int vl, u64 data)
12240{
12241 struct cntr_entry *entry;
12242 u64 *sval;
12243
12244 entry = &dev_cntrs[index];
12245 sval = dd->scntrs + entry->offset;
12246
12247 if (vl != CNTR_INVALID_VL)
12248 sval += vl;
12249
12250 return write_dev_port_cntr(dd, entry, sval, dd, vl, data);
12251}
12252
12253u64 read_port_cntr(struct hfi1_pportdata *ppd, int index, int vl)
12254{
12255 struct cntr_entry *entry;
12256 u64 *sval;
12257
12258 entry = &port_cntrs[index];
12259 sval = ppd->scntrs + entry->offset;
12260
12261 if (vl != CNTR_INVALID_VL)
12262 sval += vl;
12263
12264 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12265 (index <= C_RCV_HDR_OVF_LAST)) {
12266 /* We do not want to bother for disabled contexts */
12267 return 0;
12268 }
12269
12270 return read_dev_port_cntr(ppd->dd, entry, sval, ppd, vl);
12271}
12272
12273u64 write_port_cntr(struct hfi1_pportdata *ppd, int index, int vl, u64 data)
12274{
12275 struct cntr_entry *entry;
12276 u64 *sval;
12277
12278 entry = &port_cntrs[index];
12279 sval = ppd->scntrs + entry->offset;
12280
12281 if (vl != CNTR_INVALID_VL)
12282 sval += vl;
12283
12284 if ((index >= C_RCV_HDR_OVF_FIRST + ppd->dd->num_rcv_contexts) &&
12285 (index <= C_RCV_HDR_OVF_LAST)) {
12286 /* We do not want to bother for disabled contexts */
12287 return 0;
12288 }
12289
12290 return write_dev_port_cntr(ppd->dd, entry, sval, ppd, vl, data);
12291}
12292
Tadeusz Struk22546b72017-04-28 10:40:02 -070012293static void do_update_synth_timer(struct work_struct *work)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012294{
12295 u64 cur_tx;
12296 u64 cur_rx;
12297 u64 total_flits;
12298 u8 update = 0;
12299 int i, j, vl;
12300 struct hfi1_pportdata *ppd;
12301 struct cntr_entry *entry;
Tadeusz Struk22546b72017-04-28 10:40:02 -070012302 struct hfi1_devdata *dd = container_of(work, struct hfi1_devdata,
12303 update_cntr_work);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012304
12305 /*
12306 * Rather than keep beating on the CSRs pick a minimal set that we can
12307 * check to watch for potential roll over. We can do this by looking at
12308 * the number of flits sent/recv. If the total flits exceeds 32bits then
12309 * we have to iterate all the counters and update.
12310 */
12311 entry = &dev_cntrs[C_DC_RCV_FLITS];
12312 cur_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12313
12314 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12315 cur_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL, CNTR_MODE_R, 0);
12316
12317 hfi1_cdbg(
12318 CNTR,
12319 "[%d] curr tx=0x%llx rx=0x%llx :: last tx=0x%llx rx=0x%llx\n",
12320 dd->unit, cur_tx, cur_rx, dd->last_tx, dd->last_rx);
12321
12322 if ((cur_tx < dd->last_tx) || (cur_rx < dd->last_rx)) {
12323 /*
12324 * May not be strictly necessary to update but it won't hurt and
12325 * simplifies the logic here.
12326 */
12327 update = 1;
12328 hfi1_cdbg(CNTR, "[%d] Tripwire counter rolled, updating",
12329 dd->unit);
12330 } else {
12331 total_flits = (cur_tx - dd->last_tx) + (cur_rx - dd->last_rx);
12332 hfi1_cdbg(CNTR,
12333 "[%d] total flits 0x%llx limit 0x%llx\n", dd->unit,
12334 total_flits, (u64)CNTR_32BIT_MAX);
12335 if (total_flits >= CNTR_32BIT_MAX) {
12336 hfi1_cdbg(CNTR, "[%d] 32bit limit hit, updating",
12337 dd->unit);
12338 update = 1;
12339 }
12340 }
12341
12342 if (update) {
12343 hfi1_cdbg(CNTR, "[%d] Updating dd and ppd counters", dd->unit);
12344 for (i = 0; i < DEV_CNTR_LAST; i++) {
12345 entry = &dev_cntrs[i];
12346 if (entry->flags & CNTR_VL) {
12347 for (vl = 0; vl < C_VL_COUNT; vl++)
12348 read_dev_cntr(dd, i, vl);
12349 } else {
12350 read_dev_cntr(dd, i, CNTR_INVALID_VL);
12351 }
12352 }
12353 ppd = (struct hfi1_pportdata *)(dd + 1);
12354 for (i = 0; i < dd->num_pports; i++, ppd++) {
12355 for (j = 0; j < PORT_CNTR_LAST; j++) {
12356 entry = &port_cntrs[j];
12357 if (entry->flags & CNTR_VL) {
12358 for (vl = 0; vl < C_VL_COUNT; vl++)
12359 read_port_cntr(ppd, j, vl);
12360 } else {
12361 read_port_cntr(ppd, j, CNTR_INVALID_VL);
12362 }
12363 }
12364 }
12365
12366 /*
12367 * We want the value in the register. The goal is to keep track
12368 * of the number of "ticks" not the counter value. In other
12369 * words if the register rolls we want to notice it and go ahead
12370 * and force an update.
12371 */
12372 entry = &dev_cntrs[C_DC_XMIT_FLITS];
12373 dd->last_tx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12374 CNTR_MODE_R, 0);
12375
12376 entry = &dev_cntrs[C_DC_RCV_FLITS];
12377 dd->last_rx = entry->rw_cntr(entry, dd, CNTR_INVALID_VL,
12378 CNTR_MODE_R, 0);
12379
12380 hfi1_cdbg(CNTR, "[%d] setting last tx/rx to 0x%llx 0x%llx",
12381 dd->unit, dd->last_tx, dd->last_rx);
12382
12383 } else {
12384 hfi1_cdbg(CNTR, "[%d] No update necessary", dd->unit);
12385 }
Tadeusz Struk22546b72017-04-28 10:40:02 -070012386}
Mike Marciniszyn77241052015-07-30 15:17:43 -040012387
Kees Cook80641352017-10-16 15:51:54 -070012388static void update_synth_timer(struct timer_list *t)
Tadeusz Struk22546b72017-04-28 10:40:02 -070012389{
Kees Cook80641352017-10-16 15:51:54 -070012390 struct hfi1_devdata *dd = from_timer(dd, t, synth_stats_timer);
Tadeusz Struk22546b72017-04-28 10:40:02 -070012391
12392 queue_work(dd->update_cntr_wq, &dd->update_cntr_work);
Bart Van Assche48a0cc132016-06-03 12:09:56 -070012393 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012394}
12395
Jianxin Xiong09a79082016-10-25 13:12:40 -070012396#define C_MAX_NAME 16 /* 15 chars + one for /0 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012397static int init_cntrs(struct hfi1_devdata *dd)
12398{
Dean Luickc024c552016-01-11 18:30:57 -050012399 int i, rcv_ctxts, j;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012400 size_t sz;
12401 char *p;
12402 char name[C_MAX_NAME];
12403 struct hfi1_pportdata *ppd;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012404 const char *bit_type_32 = ",32";
12405 const int bit_type_32_sz = strlen(bit_type_32);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012406
12407 /* set up the stats timer; the add_timer is done at the end */
Kees Cook80641352017-10-16 15:51:54 -070012408 timer_setup(&dd->synth_stats_timer, update_synth_timer, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012409
12410 /***********************/
12411 /* per device counters */
12412 /***********************/
12413
12414 /* size names and determine how many we have*/
12415 dd->ndevcntrs = 0;
12416 sz = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012417
12418 for (i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012419 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12420 hfi1_dbg_early("\tSkipping %s\n", dev_cntrs[i].name);
12421 continue;
12422 }
12423
12424 if (dev_cntrs[i].flags & CNTR_VL) {
Dean Luickc024c552016-01-11 18:30:57 -050012425 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012426 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012427 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012428 dev_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012429 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012430 /* Add ",32" for 32-bit counters */
12431 if (dev_cntrs[i].flags & CNTR_32BIT)
12432 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012433 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012434 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012435 }
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012436 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
Dean Luickc024c552016-01-11 18:30:57 -050012437 dev_cntrs[i].offset = dd->ndevcntrs;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012438 for (j = 0; j < dd->chip_sdma_engines; j++) {
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012439 snprintf(name, C_MAX_NAME, "%s%d",
12440 dev_cntrs[i].name, j);
12441 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012442 /* Add ",32" for 32-bit counters */
12443 if (dev_cntrs[i].flags & CNTR_32BIT)
12444 sz += bit_type_32_sz;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012445 sz++;
Vennila Megavannana699c6c2016-01-11 18:30:56 -050012446 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012447 }
12448 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012449 /* +1 for newline. */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012450 sz += strlen(dev_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012451 /* Add ",32" for 32-bit counters */
12452 if (dev_cntrs[i].flags & CNTR_32BIT)
12453 sz += bit_type_32_sz;
Dean Luickc024c552016-01-11 18:30:57 -050012454 dev_cntrs[i].offset = dd->ndevcntrs;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012455 dd->ndevcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012456 }
12457 }
12458
12459 /* allocate space for the counter values */
Dean Luickc024c552016-01-11 18:30:57 -050012460 dd->cntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012461 if (!dd->cntrs)
12462 goto bail;
12463
Dean Luickc024c552016-01-11 18:30:57 -050012464 dd->scntrs = kcalloc(dd->ndevcntrs, sizeof(u64), GFP_KERNEL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012465 if (!dd->scntrs)
12466 goto bail;
12467
Mike Marciniszyn77241052015-07-30 15:17:43 -040012468 /* allocate space for the counter names */
12469 dd->cntrnameslen = sz;
12470 dd->cntrnames = kmalloc(sz, GFP_KERNEL);
12471 if (!dd->cntrnames)
12472 goto bail;
12473
12474 /* fill in the names */
Dean Luickc024c552016-01-11 18:30:57 -050012475 for (p = dd->cntrnames, i = 0; i < DEV_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012476 if (dev_cntrs[i].flags & CNTR_DISABLED) {
12477 /* Nothing */
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012478 } else if (dev_cntrs[i].flags & CNTR_VL) {
12479 for (j = 0; j < C_VL_COUNT; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012480 snprintf(name, C_MAX_NAME, "%s%d",
12481 dev_cntrs[i].name,
12482 vl_from_idx(j));
12483 memcpy(p, name, strlen(name));
12484 p += strlen(name);
12485
12486 /* Counter is 32 bits */
12487 if (dev_cntrs[i].flags & CNTR_32BIT) {
12488 memcpy(p, bit_type_32, bit_type_32_sz);
12489 p += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012490 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012491
Mike Marciniszyn77241052015-07-30 15:17:43 -040012492 *p++ = '\n';
12493 }
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012494 } else if (dev_cntrs[i].flags & CNTR_SDMA) {
12495 for (j = 0; j < dd->chip_sdma_engines; j++) {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012496 snprintf(name, C_MAX_NAME, "%s%d",
12497 dev_cntrs[i].name, j);
12498 memcpy(p, name, strlen(name));
12499 p += strlen(name);
12500
12501 /* Counter is 32 bits */
12502 if (dev_cntrs[i].flags & CNTR_32BIT) {
12503 memcpy(p, bit_type_32, bit_type_32_sz);
12504 p += bit_type_32_sz;
12505 }
12506
12507 *p++ = '\n';
12508 }
12509 } else {
12510 memcpy(p, dev_cntrs[i].name, strlen(dev_cntrs[i].name));
12511 p += strlen(dev_cntrs[i].name);
12512
12513 /* Counter is 32 bits */
12514 if (dev_cntrs[i].flags & CNTR_32BIT) {
12515 memcpy(p, bit_type_32, bit_type_32_sz);
12516 p += bit_type_32_sz;
12517 }
12518
12519 *p++ = '\n';
Mike Marciniszyn77241052015-07-30 15:17:43 -040012520 }
12521 }
12522
12523 /*********************/
12524 /* per port counters */
12525 /*********************/
12526
12527 /*
12528 * Go through the counters for the overflows and disable the ones we
12529 * don't need. This varies based on platform so we need to do it
12530 * dynamically here.
12531 */
12532 rcv_ctxts = dd->num_rcv_contexts;
12533 for (i = C_RCV_HDR_OVF_FIRST + rcv_ctxts;
12534 i <= C_RCV_HDR_OVF_LAST; i++) {
12535 port_cntrs[i].flags |= CNTR_DISABLED;
12536 }
12537
12538 /* size port counter names and determine how many we have*/
12539 sz = 0;
12540 dd->nportcntrs = 0;
12541 for (i = 0; i < PORT_CNTR_LAST; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012542 if (port_cntrs[i].flags & CNTR_DISABLED) {
12543 hfi1_dbg_early("\tSkipping %s\n", port_cntrs[i].name);
12544 continue;
12545 }
12546
12547 if (port_cntrs[i].flags & CNTR_VL) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012548 port_cntrs[i].offset = dd->nportcntrs;
12549 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012550 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012551 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012552 sz += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012553 /* Add ",32" for 32-bit counters */
12554 if (port_cntrs[i].flags & CNTR_32BIT)
12555 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012556 sz++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012557 dd->nportcntrs++;
12558 }
12559 } else {
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012560 /* +1 for newline */
Mike Marciniszyn77241052015-07-30 15:17:43 -040012561 sz += strlen(port_cntrs[i].name) + 1;
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012562 /* Add ",32" for 32-bit counters */
12563 if (port_cntrs[i].flags & CNTR_32BIT)
12564 sz += bit_type_32_sz;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012565 port_cntrs[i].offset = dd->nportcntrs;
12566 dd->nportcntrs++;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012567 }
12568 }
12569
12570 /* allocate space for the counter names */
12571 dd->portcntrnameslen = sz;
12572 dd->portcntrnames = kmalloc(sz, GFP_KERNEL);
12573 if (!dd->portcntrnames)
12574 goto bail;
12575
12576 /* fill in port cntr names */
12577 for (p = dd->portcntrnames, i = 0; i < PORT_CNTR_LAST; i++) {
12578 if (port_cntrs[i].flags & CNTR_DISABLED)
12579 continue;
12580
12581 if (port_cntrs[i].flags & CNTR_VL) {
12582 for (j = 0; j < C_VL_COUNT; j++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012583 snprintf(name, C_MAX_NAME, "%s%d",
Jubin John17fb4f22016-02-14 20:21:52 -080012584 port_cntrs[i].name, vl_from_idx(j));
Mike Marciniszyn77241052015-07-30 15:17:43 -040012585 memcpy(p, name, strlen(name));
12586 p += strlen(name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012587
12588 /* Counter is 32 bits */
12589 if (port_cntrs[i].flags & CNTR_32BIT) {
12590 memcpy(p, bit_type_32, bit_type_32_sz);
12591 p += bit_type_32_sz;
12592 }
12593
Mike Marciniszyn77241052015-07-30 15:17:43 -040012594 *p++ = '\n';
12595 }
12596 } else {
12597 memcpy(p, port_cntrs[i].name,
12598 strlen(port_cntrs[i].name));
12599 p += strlen(port_cntrs[i].name);
Sebastian Sanchez11d2b112016-02-03 14:32:40 -080012600
12601 /* Counter is 32 bits */
12602 if (port_cntrs[i].flags & CNTR_32BIT) {
12603 memcpy(p, bit_type_32, bit_type_32_sz);
12604 p += bit_type_32_sz;
12605 }
12606
Mike Marciniszyn77241052015-07-30 15:17:43 -040012607 *p++ = '\n';
12608 }
12609 }
12610
12611 /* allocate per port storage for counter values */
12612 ppd = (struct hfi1_pportdata *)(dd + 1);
12613 for (i = 0; i < dd->num_pports; i++, ppd++) {
12614 ppd->cntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12615 if (!ppd->cntrs)
12616 goto bail;
12617
12618 ppd->scntrs = kcalloc(dd->nportcntrs, sizeof(u64), GFP_KERNEL);
12619 if (!ppd->scntrs)
12620 goto bail;
12621 }
12622
12623 /* CPU counters need to be allocated and zeroed */
12624 if (init_cpu_counters(dd))
12625 goto bail;
12626
Tadeusz Struk22546b72017-04-28 10:40:02 -070012627 dd->update_cntr_wq = alloc_ordered_workqueue("hfi1_update_cntr_%d",
12628 WQ_MEM_RECLAIM, dd->unit);
12629 if (!dd->update_cntr_wq)
12630 goto bail;
12631
12632 INIT_WORK(&dd->update_cntr_work, do_update_synth_timer);
12633
Mike Marciniszyn77241052015-07-30 15:17:43 -040012634 mod_timer(&dd->synth_stats_timer, jiffies + HZ * SYNTH_CNT_TIME);
12635 return 0;
12636bail:
12637 free_cntrs(dd);
12638 return -ENOMEM;
12639}
12640
Mike Marciniszyn77241052015-07-30 15:17:43 -040012641static u32 chip_to_opa_lstate(struct hfi1_devdata *dd, u32 chip_lstate)
12642{
12643 switch (chip_lstate) {
12644 default:
12645 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080012646 "Unknown logical state 0x%x, reporting IB_PORT_DOWN\n",
12647 chip_lstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012648 /* fall through */
12649 case LSTATE_DOWN:
12650 return IB_PORT_DOWN;
12651 case LSTATE_INIT:
12652 return IB_PORT_INIT;
12653 case LSTATE_ARMED:
12654 return IB_PORT_ARMED;
12655 case LSTATE_ACTIVE:
12656 return IB_PORT_ACTIVE;
12657 }
12658}
12659
12660u32 chip_to_opa_pstate(struct hfi1_devdata *dd, u32 chip_pstate)
12661{
12662 /* look at the HFI meta-states only */
12663 switch (chip_pstate & 0xf0) {
12664 default:
12665 dd_dev_err(dd, "Unexpected chip physical state of 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080012666 chip_pstate);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012667 /* fall through */
12668 case PLS_DISABLED:
12669 return IB_PORTPHYSSTATE_DISABLED;
12670 case PLS_OFFLINE:
12671 return OPA_PORTPHYSSTATE_OFFLINE;
12672 case PLS_POLLING:
12673 return IB_PORTPHYSSTATE_POLLING;
12674 case PLS_CONFIGPHY:
12675 return IB_PORTPHYSSTATE_TRAINING;
12676 case PLS_LINKUP:
12677 return IB_PORTPHYSSTATE_LINKUP;
12678 case PLS_PHYTEST:
12679 return IB_PORTPHYSSTATE_PHY_TEST;
12680 }
12681}
12682
12683/* return the OPA port logical state name */
12684const char *opa_lstate_name(u32 lstate)
12685{
12686 static const char * const port_logical_names[] = {
12687 "PORT_NOP",
12688 "PORT_DOWN",
12689 "PORT_INIT",
12690 "PORT_ARMED",
12691 "PORT_ACTIVE",
12692 "PORT_ACTIVE_DEFER",
12693 };
12694 if (lstate < ARRAY_SIZE(port_logical_names))
12695 return port_logical_names[lstate];
12696 return "unknown";
12697}
12698
12699/* return the OPA port physical state name */
12700const char *opa_pstate_name(u32 pstate)
12701{
12702 static const char * const port_physical_names[] = {
12703 "PHYS_NOP",
12704 "reserved1",
12705 "PHYS_POLL",
12706 "PHYS_DISABLED",
12707 "PHYS_TRAINING",
12708 "PHYS_LINKUP",
12709 "PHYS_LINK_ERR_RECOVER",
12710 "PHYS_PHY_TEST",
12711 "reserved8",
12712 "PHYS_OFFLINE",
12713 "PHYS_GANGED",
12714 "PHYS_TEST",
12715 };
12716 if (pstate < ARRAY_SIZE(port_physical_names))
12717 return port_physical_names[pstate];
12718 return "unknown";
12719}
12720
Michael J. Ruhl4061f3a2017-10-23 06:05:45 -070012721/**
12722 * update_statusp - Update userspace status flag
12723 * @ppd: Port data structure
12724 * @state: port state information
12725 *
12726 * Actual port status is determined by the host_link_state value
12727 * in the ppd.
12728 *
12729 * host_link_state MUST be updated before updating the user space
12730 * statusp.
12731 */
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012732static void update_statusp(struct hfi1_pportdata *ppd, u32 state)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012733{
Mike Marciniszyn77241052015-07-30 15:17:43 -040012734 /*
12735 * Set port status flags in the page mapped into userspace
12736 * memory. Do it here to ensure a reliable state - this is
12737 * the only function called by all state handling code.
12738 * Always set the flags due to the fact that the cache value
12739 * might have been changed explicitly outside of this
12740 * function.
12741 */
12742 if (ppd->statusp) {
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012743 switch (state) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012744 case IB_PORT_DOWN:
12745 case IB_PORT_INIT:
12746 *ppd->statusp &= ~(HFI1_STATUS_IB_CONF |
12747 HFI1_STATUS_IB_READY);
12748 break;
12749 case IB_PORT_ARMED:
12750 *ppd->statusp |= HFI1_STATUS_IB_CONF;
12751 break;
12752 case IB_PORT_ACTIVE:
12753 *ppd->statusp |= HFI1_STATUS_IB_READY;
12754 break;
12755 }
12756 }
Michael J. Ruhl4061f3a2017-10-23 06:05:45 -070012757 dd_dev_info(ppd->dd, "logical state changed to %s (0x%x)\n",
12758 opa_lstate_name(state), state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012759}
12760
Michael J. Ruhl4061f3a2017-10-23 06:05:45 -070012761/**
Mike Marciniszyn77241052015-07-30 15:17:43 -040012762 * wait_logical_linkstate - wait for an IB link state change to occur
12763 * @ppd: port device
12764 * @state: the state to wait for
12765 * @msecs: the number of milliseconds to wait
12766 *
12767 * Wait up to msecs milliseconds for IB link state change to occur.
12768 * For now, take the easy polling route.
12769 * Returns 0 if state reached, otherwise -ETIMEDOUT.
12770 */
12771static int wait_logical_linkstate(struct hfi1_pportdata *ppd, u32 state,
12772 int msecs)
12773{
12774 unsigned long timeout;
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012775 u32 new_state;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012776
12777 timeout = jiffies + msecs_to_jiffies(msecs);
12778 while (1) {
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012779 new_state = chip_to_opa_lstate(ppd->dd,
12780 read_logical_state(ppd->dd));
12781 if (new_state == state)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012782 break;
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012783 if (time_after(jiffies, timeout)) {
12784 dd_dev_err(ppd->dd,
12785 "timeout waiting for link state 0x%x\n",
12786 state);
12787 return -ETIMEDOUT;
12788 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012789 msleep(20);
12790 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012791
Byczkowski, Jakub02a222c2017-08-04 13:52:26 -070012792 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012793}
12794
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012795static void log_state_transition(struct hfi1_pportdata *ppd, u32 state)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012796{
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012797 u32 ib_pstate = chip_to_opa_pstate(ppd->dd, state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012798
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012799 dd_dev_info(ppd->dd,
12800 "physical state changed to %s (0x%x), phy 0x%x\n",
12801 opa_pstate_name(ib_pstate), ib_pstate, state);
12802}
12803
12804/*
12805 * Read the physical hardware link state and check if it matches host
12806 * drivers anticipated state.
12807 */
12808static void log_physical_state(struct hfi1_pportdata *ppd, u32 state)
12809{
12810 u32 read_state = read_physical_state(ppd->dd);
12811
12812 if (read_state == state) {
12813 log_state_transition(ppd, state);
12814 } else {
12815 dd_dev_err(ppd->dd,
12816 "anticipated phy link state 0x%x, read 0x%x\n",
12817 state, read_state);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012818 }
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012819}
12820
12821/*
12822 * wait_physical_linkstate - wait for an physical link state change to occur
12823 * @ppd: port device
12824 * @state: the state to wait for
12825 * @msecs: the number of milliseconds to wait
12826 *
12827 * Wait up to msecs milliseconds for physical link state change to occur.
12828 * Returns 0 if state reached, otherwise -ETIMEDOUT.
12829 */
12830static int wait_physical_linkstate(struct hfi1_pportdata *ppd, u32 state,
12831 int msecs)
12832{
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012833 u32 read_state;
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012834 unsigned long timeout;
12835
12836 timeout = jiffies + msecs_to_jiffies(msecs);
12837 while (1) {
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012838 read_state = read_physical_state(ppd->dd);
12839 if (read_state == state)
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012840 break;
12841 if (time_after(jiffies, timeout)) {
12842 dd_dev_err(ppd->dd,
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012843 "timeout waiting for phy link state 0x%x\n",
12844 state);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012845 return -ETIMEDOUT;
12846 }
12847 usleep_range(1950, 2050); /* sleep 2ms-ish */
12848 }
12849
Jakub Byczkowskid392a672017-08-13 08:08:52 -070012850 log_state_transition(ppd, state);
Byczkowski, Jakubbec7c792017-05-29 17:21:32 -070012851 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040012852}
12853
Sebastian Sanchezdf5efdd2017-09-26 06:05:57 -070012854/*
12855 * wait_phys_link_offline_quiet_substates - wait for any offline substate
12856 * @ppd: port device
12857 * @msecs: the number of milliseconds to wait
12858 *
12859 * Wait up to msecs milliseconds for any offline physical link
12860 * state change to occur.
12861 * Returns 0 if at least one state is reached, otherwise -ETIMEDOUT.
12862 */
12863static int wait_phys_link_offline_substates(struct hfi1_pportdata *ppd,
12864 int msecs)
12865{
12866 u32 read_state;
12867 unsigned long timeout;
12868
12869 timeout = jiffies + msecs_to_jiffies(msecs);
12870 while (1) {
12871 read_state = read_physical_state(ppd->dd);
12872 if ((read_state & 0xF0) == PLS_OFFLINE)
12873 break;
12874 if (time_after(jiffies, timeout)) {
12875 dd_dev_err(ppd->dd,
12876 "timeout waiting for phy link offline.quiet substates. Read state 0x%x, %dms\n",
12877 read_state, msecs);
12878 return -ETIMEDOUT;
12879 }
12880 usleep_range(1950, 2050); /* sleep 2ms-ish */
12881 }
12882
12883 log_state_transition(ppd, read_state);
12884 return read_state;
12885}
12886
Mike Marciniszyn77241052015-07-30 15:17:43 -040012887#define CLEAR_STATIC_RATE_CONTROL_SMASK(r) \
12888(r &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12889
12890#define SET_STATIC_RATE_CONTROL_SMASK(r) \
12891(r |= SEND_CTXT_CHECK_ENABLE_DISALLOW_PBC_STATIC_RATE_CONTROL_SMASK)
12892
Michael J. Ruhl9b60d2c2017-05-04 05:15:09 -070012893void hfi1_init_ctxt(struct send_context *sc)
Mike Marciniszyn77241052015-07-30 15:17:43 -040012894{
Jubin Johnd125a6c2016-02-14 20:19:49 -080012895 if (sc) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012896 struct hfi1_devdata *dd = sc->dd;
12897 u64 reg;
12898 u8 set = (sc->type == SC_USER ?
12899 HFI1_CAP_IS_USET(STATIC_RATE_CTRL) :
12900 HFI1_CAP_IS_KSET(STATIC_RATE_CTRL));
12901 reg = read_kctxt_csr(dd, sc->hw_context,
12902 SEND_CTXT_CHECK_ENABLE);
12903 if (set)
12904 CLEAR_STATIC_RATE_CONTROL_SMASK(reg);
12905 else
12906 SET_STATIC_RATE_CONTROL_SMASK(reg);
12907 write_kctxt_csr(dd, sc->hw_context,
12908 SEND_CTXT_CHECK_ENABLE, reg);
12909 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040012910}
12911
12912int hfi1_tempsense_rd(struct hfi1_devdata *dd, struct hfi1_temp *temp)
12913{
12914 int ret = 0;
12915 u64 reg;
12916
12917 if (dd->icode != ICODE_RTL_SILICON) {
12918 if (HFI1_CAP_IS_KSET(PRINT_UNIMPL))
12919 dd_dev_info(dd, "%s: tempsense not supported by HW\n",
12920 __func__);
12921 return -EINVAL;
12922 }
12923 reg = read_csr(dd, ASIC_STS_THERM);
12924 temp->curr = ((reg >> ASIC_STS_THERM_CURR_TEMP_SHIFT) &
12925 ASIC_STS_THERM_CURR_TEMP_MASK);
12926 temp->lo_lim = ((reg >> ASIC_STS_THERM_LO_TEMP_SHIFT) &
12927 ASIC_STS_THERM_LO_TEMP_MASK);
12928 temp->hi_lim = ((reg >> ASIC_STS_THERM_HI_TEMP_SHIFT) &
12929 ASIC_STS_THERM_HI_TEMP_MASK);
12930 temp->crit_lim = ((reg >> ASIC_STS_THERM_CRIT_TEMP_SHIFT) &
12931 ASIC_STS_THERM_CRIT_TEMP_MASK);
12932 /* triggers is a 3-bit value - 1 bit per trigger. */
12933 temp->triggers = (u8)((reg >> ASIC_STS_THERM_LOW_SHIFT) & 0x7);
12934
12935 return ret;
12936}
12937
12938/* ========================================================================= */
12939
12940/*
12941 * Enable/disable chip from delivering interrupts.
12942 */
12943void set_intr_state(struct hfi1_devdata *dd, u32 enable)
12944{
12945 int i;
12946
12947 /*
12948 * In HFI, the mask needs to be 1 to allow interrupts.
12949 */
12950 if (enable) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040012951 /* enable all interrupts */
12952 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012953 write_csr(dd, CCE_INT_MASK + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012954
Easwar Hariharan8ebd4cf2016-02-03 14:31:14 -080012955 init_qsfp_int(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012956 } else {
12957 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012958 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012959 }
12960}
12961
12962/*
12963 * Clear all interrupt sources on the chip.
12964 */
12965static void clear_all_interrupts(struct hfi1_devdata *dd)
12966{
12967 int i;
12968
12969 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080012970 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~(u64)0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040012971
12972 write_csr(dd, CCE_ERR_CLEAR, ~(u64)0);
12973 write_csr(dd, MISC_ERR_CLEAR, ~(u64)0);
12974 write_csr(dd, RCV_ERR_CLEAR, ~(u64)0);
12975 write_csr(dd, SEND_ERR_CLEAR, ~(u64)0);
12976 write_csr(dd, SEND_PIO_ERR_CLEAR, ~(u64)0);
12977 write_csr(dd, SEND_DMA_ERR_CLEAR, ~(u64)0);
12978 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~(u64)0);
12979 for (i = 0; i < dd->chip_send_contexts; i++)
12980 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~(u64)0);
12981 for (i = 0; i < dd->chip_sdma_engines; i++)
12982 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~(u64)0);
12983
12984 write_csr(dd, DCC_ERR_FLG_CLR, ~(u64)0);
12985 write_csr(dd, DC_LCB_ERR_CLR, ~(u64)0);
12986 write_csr(dd, DC_DC8051_ERR_CLR, ~(u64)0);
12987}
12988
12989/* Move to pcie.c? */
12990static void disable_intx(struct pci_dev *pdev)
12991{
12992 pci_intx(pdev, 0);
12993}
12994
12995static void clean_up_interrupts(struct hfi1_devdata *dd)
12996{
12997 int i;
12998
12999 /* remove irqs - must happen before disabling/turning off */
13000 if (dd->num_msix_entries) {
13001 /* MSI-X */
13002 struct hfi1_msix_entry *me = dd->msix_entries;
13003
13004 for (i = 0; i < dd->num_msix_entries; i++, me++) {
Jubin Johnd125a6c2016-02-14 20:19:49 -080013005 if (!me->arg) /* => no irq, no affinity */
Mitko Haralanov957558c2016-02-03 14:33:40 -080013006 continue;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013007 hfi1_put_irq_affinity(dd, me);
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013008 pci_free_irq(dd->pcidev, i, me->arg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013009 }
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013010
13011 /* clean structures */
13012 kfree(dd->msix_entries);
13013 dd->msix_entries = NULL;
13014 dd->num_msix_entries = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013015 } else {
13016 /* INTx */
13017 if (dd->requested_intx_irq) {
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013018 pci_free_irq(dd->pcidev, 0, dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013019 dd->requested_intx_irq = 0;
13020 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013021 disable_intx(dd->pcidev);
13022 }
13023
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013024 pci_free_irq_vectors(dd->pcidev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013025}
13026
13027/*
13028 * Remap the interrupt source from the general handler to the given MSI-X
13029 * interrupt.
13030 */
13031static void remap_intr(struct hfi1_devdata *dd, int isrc, int msix_intr)
13032{
13033 u64 reg;
13034 int m, n;
13035
13036 /* clear from the handled mask of the general interrupt */
13037 m = isrc / 64;
13038 n = isrc % 64;
Dennis Dalessandrobc54f672017-05-29 17:18:14 -070013039 if (likely(m < CCE_NUM_INT_CSRS)) {
13040 dd->gi_mask[m] &= ~((u64)1 << n);
13041 } else {
13042 dd_dev_err(dd, "remap interrupt err\n");
13043 return;
13044 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013045
13046 /* direct the chip source to the given MSI-X interrupt */
13047 m = isrc / 8;
13048 n = isrc % 8;
Jubin John8638b772016-02-14 20:19:24 -080013049 reg = read_csr(dd, CCE_INT_MAP + (8 * m));
13050 reg &= ~((u64)0xff << (8 * n));
13051 reg |= ((u64)msix_intr & 0xff) << (8 * n);
13052 write_csr(dd, CCE_INT_MAP + (8 * m), reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013053}
13054
13055static void remap_sdma_interrupts(struct hfi1_devdata *dd,
13056 int engine, int msix_intr)
13057{
13058 /*
13059 * SDMA engine interrupt sources grouped by type, rather than
13060 * engine. Per-engine interrupts are as follows:
13061 * SDMA
13062 * SDMAProgress
13063 * SDMAIdle
13064 */
Jubin John8638b772016-02-14 20:19:24 -080013065 remap_intr(dd, IS_SDMA_START + 0 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080013066 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080013067 remap_intr(dd, IS_SDMA_START + 1 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080013068 msix_intr);
Jubin John8638b772016-02-14 20:19:24 -080013069 remap_intr(dd, IS_SDMA_START + 2 * TXE_NUM_SDMA_ENGINES + engine,
Jubin John17fb4f22016-02-14 20:21:52 -080013070 msix_intr);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013071}
13072
Mike Marciniszyn77241052015-07-30 15:17:43 -040013073static int request_intx_irq(struct hfi1_devdata *dd)
13074{
13075 int ret;
13076
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013077 ret = pci_request_irq(dd->pcidev, 0, general_interrupt, NULL, dd,
13078 DRIVER_NAME "_%d", dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013079 if (ret)
13080 dd_dev_err(dd, "unable to request INTx interrupt, err %d\n",
Jubin John17fb4f22016-02-14 20:21:52 -080013081 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013082 else
13083 dd->requested_intx_irq = 1;
13084 return ret;
13085}
13086
13087static int request_msix_irqs(struct hfi1_devdata *dd)
13088{
Mike Marciniszyn77241052015-07-30 15:17:43 -040013089 int first_general, last_general;
13090 int first_sdma, last_sdma;
13091 int first_rx, last_rx;
Mitko Haralanov957558c2016-02-03 14:33:40 -080013092 int i, ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013093
13094 /* calculate the ranges we are going to use */
13095 first_general = 0;
Jubin Johnf3ff8182016-02-14 20:20:50 -080013096 last_general = first_general + 1;
13097 first_sdma = last_general;
13098 last_sdma = first_sdma + dd->num_sdma;
13099 first_rx = last_sdma;
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013100 last_rx = first_rx + dd->n_krcv_queues + dd->num_vnic_contexts;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013101
13102 /* VNIC MSIx interrupts get mapped when VNIC contexts are created */
13103 dd->first_dyn_msix_idx = first_rx + dd->n_krcv_queues;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013104
13105 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -040013106 * Sanity check - the code expects all SDMA chip source
13107 * interrupts to be in the same CSR, starting at bit 0. Verify
13108 * that this is true by checking the bit location of the start.
13109 */
13110 BUILD_BUG_ON(IS_SDMA_START % 64);
13111
13112 for (i = 0; i < dd->num_msix_entries; i++) {
13113 struct hfi1_msix_entry *me = &dd->msix_entries[i];
13114 const char *err_info;
13115 irq_handler_t handler;
Dean Luickf4f30031c2015-10-26 10:28:44 -040013116 irq_handler_t thread = NULL;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013117 void *arg = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013118 int idx;
13119 struct hfi1_ctxtdata *rcd = NULL;
13120 struct sdma_engine *sde = NULL;
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013121 char name[MAX_NAME_SIZE];
Mike Marciniszyn77241052015-07-30 15:17:43 -040013122
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013123 /* obtain the arguments to pci_request_irq */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013124 if (first_general <= i && i < last_general) {
13125 idx = i - first_general;
13126 handler = general_interrupt;
13127 arg = dd;
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013128 snprintf(name, sizeof(name),
Jubin John98050712015-11-16 21:59:27 -050013129 DRIVER_NAME "_%d", dd->unit);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013130 err_info = "general";
Mitko Haralanov957558c2016-02-03 14:33:40 -080013131 me->type = IRQ_GENERAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013132 } else if (first_sdma <= i && i < last_sdma) {
13133 idx = i - first_sdma;
13134 sde = &dd->per_sdma[idx];
13135 handler = sdma_interrupt;
13136 arg = sde;
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013137 snprintf(name, sizeof(name),
Jubin John98050712015-11-16 21:59:27 -050013138 DRIVER_NAME "_%d sdma%d", dd->unit, idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013139 err_info = "sdma";
13140 remap_sdma_interrupts(dd, idx, i);
Mitko Haralanov957558c2016-02-03 14:33:40 -080013141 me->type = IRQ_SDMA;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013142 } else if (first_rx <= i && i < last_rx) {
13143 idx = i - first_rx;
Michael J. Ruhld59075a2017-09-26 07:01:16 -070013144 rcd = hfi1_rcd_get_by_index_safe(dd, idx);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013145 if (rcd) {
13146 /*
13147 * Set the interrupt register and mask for this
13148 * context's interrupt.
13149 */
13150 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
13151 rcd->imask = ((u64)1) <<
13152 ((IS_RCVAVAIL_START + idx) % 64);
13153 handler = receive_context_interrupt;
13154 thread = receive_context_thread;
13155 arg = rcd;
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013156 snprintf(name, sizeof(name),
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013157 DRIVER_NAME "_%d kctxt%d",
13158 dd->unit, idx);
13159 err_info = "receive context";
13160 remap_intr(dd, IS_RCVAVAIL_START + idx, i);
13161 me->type = IRQ_RCVCTXT;
13162 rcd->msix_intr = i;
Michael J. Ruhld295dbe2017-08-04 13:52:44 -070013163 hfi1_rcd_put(rcd);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013164 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040013165 } else {
13166 /* not in our expected range - complain, then
Jubin John4d114fd2016-02-14 20:21:43 -080013167 * ignore it
13168 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013169 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013170 "Unexpected extra MSI-X interrupt %d\n", i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013171 continue;
13172 }
13173 /* no argument, no interrupt */
Jubin Johnd125a6c2016-02-14 20:19:49 -080013174 if (!arg)
Mike Marciniszyn77241052015-07-30 15:17:43 -040013175 continue;
13176 /* make sure the name is terminated */
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013177 name[sizeof(name) - 1] = 0;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013178 me->irq = pci_irq_vector(dd->pcidev, i);
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013179 ret = pci_request_irq(dd->pcidev, i, handler, thread, arg,
13180 name);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013181 if (ret) {
13182 dd_dev_err(dd,
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013183 "unable to allocate %s interrupt, irq %d, index %d, err %d\n",
13184 err_info, me->irq, idx, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013185 return ret;
13186 }
13187 /*
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013188 * assign arg after pci_request_irq call, so it will be
Mike Marciniszyn77241052015-07-30 15:17:43 -040013189 * cleaned up
13190 */
13191 me->arg = arg;
13192
Mitko Haralanov957558c2016-02-03 14:33:40 -080013193 ret = hfi1_get_irq_affinity(dd, me);
13194 if (ret)
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013195 dd_dev_err(dd, "unable to pin IRQ %d\n", ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013196 }
13197
Mike Marciniszyn77241052015-07-30 15:17:43 -040013198 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013199}
13200
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013201void hfi1_vnic_synchronize_irq(struct hfi1_devdata *dd)
13202{
13203 int i;
13204
13205 if (!dd->num_msix_entries) {
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013206 synchronize_irq(pci_irq_vector(dd->pcidev, 0));
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013207 return;
13208 }
13209
13210 for (i = 0; i < dd->vnic.num_ctxt; i++) {
13211 struct hfi1_ctxtdata *rcd = dd->vnic.ctxt[i];
13212 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
13213
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013214 synchronize_irq(me->irq);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013215 }
13216}
13217
13218void hfi1_reset_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13219{
13220 struct hfi1_devdata *dd = rcd->dd;
13221 struct hfi1_msix_entry *me = &dd->msix_entries[rcd->msix_intr];
13222
13223 if (!me->arg) /* => no irq, no affinity */
13224 return;
13225
13226 hfi1_put_irq_affinity(dd, me);
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013227 pci_free_irq(dd->pcidev, rcd->msix_intr, me->arg);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013228
13229 me->arg = NULL;
13230}
13231
13232void hfi1_set_vnic_msix_info(struct hfi1_ctxtdata *rcd)
13233{
13234 struct hfi1_devdata *dd = rcd->dd;
13235 struct hfi1_msix_entry *me;
13236 int idx = rcd->ctxt;
13237 void *arg = rcd;
13238 int ret;
13239
13240 rcd->msix_intr = dd->vnic.msix_idx++;
13241 me = &dd->msix_entries[rcd->msix_intr];
13242
13243 /*
13244 * Set the interrupt register and mask for this
13245 * context's interrupt.
13246 */
13247 rcd->ireg = (IS_RCVAVAIL_START + idx) / 64;
13248 rcd->imask = ((u64)1) <<
13249 ((IS_RCVAVAIL_START + idx) % 64);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013250 me->type = IRQ_RCVCTXT;
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013251 me->irq = pci_irq_vector(dd->pcidev, rcd->msix_intr);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013252 remap_intr(dd, IS_RCVAVAIL_START + idx, rcd->msix_intr);
13253
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013254 ret = pci_request_irq(dd->pcidev, rcd->msix_intr,
13255 receive_context_interrupt,
13256 receive_context_thread, arg,
13257 DRIVER_NAME "_%d kctxt%d", dd->unit, idx);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013258 if (ret) {
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013259 dd_dev_err(dd, "vnic irq request (irq %d, idx %d) fail %d\n",
13260 me->irq, idx, ret);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013261 return;
13262 }
13263 /*
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013264 * assign arg after pci_request_irq call, so it will be
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013265 * cleaned up
13266 */
13267 me->arg = arg;
13268
13269 ret = hfi1_get_irq_affinity(dd, me);
13270 if (ret) {
13271 dd_dev_err(dd,
13272 "unable to pin IRQ %d\n", ret);
Michael J. Ruhl05cb18f2017-09-26 07:00:30 -070013273 pci_free_irq(dd->pcidev, rcd->msix_intr, me->arg);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013274 }
13275}
13276
Mike Marciniszyn77241052015-07-30 15:17:43 -040013277/*
13278 * Set the general handler to accept all interrupts, remap all
13279 * chip interrupts back to MSI-X 0.
13280 */
13281static void reset_interrupts(struct hfi1_devdata *dd)
13282{
13283 int i;
13284
13285 /* all interrupts handled by the general handler */
13286 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
13287 dd->gi_mask[i] = ~(u64)0;
13288
13289 /* all chip interrupts map to MSI-X 0 */
13290 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013291 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013292}
13293
13294static int set_up_interrupts(struct hfi1_devdata *dd)
13295{
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013296 u32 total;
13297 int ret, request;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013298 int single_interrupt = 0; /* we expect to have all the interrupts */
13299
13300 /*
13301 * Interrupt count:
13302 * 1 general, "slow path" interrupt (includes the SDMA engines
13303 * slow source, SDMACleanupDone)
13304 * N interrupts - one per used SDMA engine
13305 * M interrupt - one per kernel receive context
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013306 * V interrupt - one for each VNIC context
Mike Marciniszyn77241052015-07-30 15:17:43 -040013307 */
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013308 total = 1 + dd->num_sdma + dd->n_krcv_queues + dd->num_vnic_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013309
Mike Marciniszyn77241052015-07-30 15:17:43 -040013310 /* ask for MSI-X interrupts */
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013311 request = request_msix(dd, total);
13312 if (request < 0) {
13313 ret = request;
13314 goto fail;
13315 } else if (request == 0) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013316 /* using INTx */
13317 /* dd->num_msix_entries already zero */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013318 single_interrupt = 1;
13319 dd_dev_err(dd, "MSI-X failed, using INTx interrupts\n");
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013320 } else if (request < total) {
13321 /* using MSI-X, with reduced interrupts */
13322 dd_dev_err(dd, "reduced interrupt found, wanted %u, got %u\n",
13323 total, request);
13324 ret = -EINVAL;
13325 goto fail;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013326 } else {
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013327 dd->msix_entries = kcalloc(total, sizeof(*dd->msix_entries),
13328 GFP_KERNEL);
13329 if (!dd->msix_entries) {
13330 ret = -ENOMEM;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013331 goto fail;
13332 }
Michael J. Ruhlbb7dde82017-05-26 05:35:31 -070013333 /* using MSI-X */
13334 dd->num_msix_entries = total;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013335 dd_dev_info(dd, "%u MSI-X interrupts allocated\n", total);
13336 }
13337
13338 /* mask all interrupts */
13339 set_intr_state(dd, 0);
13340 /* clear all pending interrupts */
13341 clear_all_interrupts(dd);
13342
13343 /* reset general handler mask, chip MSI-X mappings */
13344 reset_interrupts(dd);
13345
13346 if (single_interrupt)
13347 ret = request_intx_irq(dd);
13348 else
13349 ret = request_msix_irqs(dd);
13350 if (ret)
13351 goto fail;
13352
13353 return 0;
13354
13355fail:
13356 clean_up_interrupts(dd);
13357 return ret;
13358}
13359
13360/*
13361 * Set up context values in dd. Sets:
13362 *
13363 * num_rcv_contexts - number of contexts being used
13364 * n_krcv_queues - number of kernel contexts
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013365 * first_dyn_alloc_ctxt - first dynamically allocated context
13366 * in array of contexts
Mike Marciniszyn77241052015-07-30 15:17:43 -040013367 * freectxts - number of free user contexts
13368 * num_send_contexts - number of PIO send contexts being used
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013369 * num_vnic_contexts - number of contexts reserved for VNIC
Mike Marciniszyn77241052015-07-30 15:17:43 -040013370 */
13371static int set_up_context_variables(struct hfi1_devdata *dd)
13372{
Harish Chegondi429b6a72016-08-31 07:24:40 -070013373 unsigned long num_kernel_contexts;
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013374 u16 num_vnic_contexts = HFI1_NUM_VNIC_CTXT;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013375 int total_contexts;
13376 int ret;
13377 unsigned ngroups;
Dean Luick8f000f72016-04-12 11:32:06 -070013378 int qos_rmt_count;
13379 int user_rmt_reduced;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013380
13381 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013382 * Kernel receive contexts:
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013383 * - Context 0 - control context (VL15/multicast/error)
Dean Luick33a9eb52016-04-12 10:50:22 -070013384 * - Context 1 - first kernel context
13385 * - Context 2 - second kernel context
13386 * ...
Mike Marciniszyn77241052015-07-30 15:17:43 -040013387 */
13388 if (n_krcvqs)
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013389 /*
Dean Luick33a9eb52016-04-12 10:50:22 -070013390 * n_krcvqs is the sum of module parameter kernel receive
13391 * contexts, krcvqs[]. It does not include the control
13392 * context, so add that.
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050013393 */
Dean Luick33a9eb52016-04-12 10:50:22 -070013394 num_kernel_contexts = n_krcvqs + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013395 else
Harish Chegondi8784ac02016-07-25 13:38:50 -070013396 num_kernel_contexts = DEFAULT_KRCVQS + 1;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013397 /*
13398 * Every kernel receive context needs an ACK send context.
13399 * one send context is allocated for each VL{0-7} and VL15
13400 */
13401 if (num_kernel_contexts > (dd->chip_send_contexts - num_vls - 1)) {
13402 dd_dev_err(dd,
Harish Chegondi429b6a72016-08-31 07:24:40 -070013403 "Reducing # kernel rcv contexts to: %d, from %lu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013404 (int)(dd->chip_send_contexts - num_vls - 1),
Harish Chegondi429b6a72016-08-31 07:24:40 -070013405 num_kernel_contexts);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013406 num_kernel_contexts = dd->chip_send_contexts - num_vls - 1;
13407 }
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013408
13409 /* Accommodate VNIC contexts if possible */
13410 if ((num_kernel_contexts + num_vnic_contexts) > dd->chip_rcv_contexts) {
13411 dd_dev_err(dd, "No receive contexts available for VNIC\n");
13412 num_vnic_contexts = 0;
13413 }
13414 total_contexts = num_kernel_contexts + num_vnic_contexts;
13415
Mike Marciniszyn77241052015-07-30 15:17:43 -040013416 /*
Jubin John0852d242016-04-12 11:30:08 -070013417 * User contexts:
13418 * - default to 1 user context per real (non-HT) CPU core if
13419 * num_user_contexts is negative
Mike Marciniszyn77241052015-07-30 15:17:43 -040013420 */
Sebastian Sanchez2ce6bf22015-12-11 08:44:48 -050013421 if (num_user_contexts < 0)
Jubin John0852d242016-04-12 11:30:08 -070013422 num_user_contexts =
Dennis Dalessandro41973442016-07-25 07:52:36 -070013423 cpumask_weight(&node_affinity.real_cpu_mask);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013424
Mike Marciniszyn77241052015-07-30 15:17:43 -040013425 /*
13426 * Adjust the counts given a global max.
13427 */
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013428 if (total_contexts + num_user_contexts > dd->chip_rcv_contexts) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040013429 dd_dev_err(dd,
13430 "Reducing # user receive contexts to: %d, from %d\n",
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013431 (int)(dd->chip_rcv_contexts - total_contexts),
Mike Marciniszyn77241052015-07-30 15:17:43 -040013432 (int)num_user_contexts);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013433 /* recalculate */
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013434 num_user_contexts = dd->chip_rcv_contexts - total_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013435 }
13436
Dean Luick8f000f72016-04-12 11:32:06 -070013437 /* each user context requires an entry in the RMT */
13438 qos_rmt_count = qos_rmt_entries(dd, NULL, NULL);
13439 if (qos_rmt_count + num_user_contexts > NUM_MAP_ENTRIES) {
13440 user_rmt_reduced = NUM_MAP_ENTRIES - qos_rmt_count;
13441 dd_dev_err(dd,
13442 "RMT size is reducing the number of user receive contexts from %d to %d\n",
13443 (int)num_user_contexts,
13444 user_rmt_reduced);
13445 /* recalculate */
13446 num_user_contexts = user_rmt_reduced;
Dean Luick8f000f72016-04-12 11:32:06 -070013447 }
13448
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013449 total_contexts += num_user_contexts;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013450
13451 /* the first N are kernel contexts, the rest are user/vnic contexts */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013452 dd->num_rcv_contexts = total_contexts;
13453 dd->n_krcv_queues = num_kernel_contexts;
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013454 dd->first_dyn_alloc_ctxt = num_kernel_contexts;
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013455 dd->num_vnic_contexts = num_vnic_contexts;
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080013456 dd->num_user_contexts = num_user_contexts;
Mike Marciniszyn77241052015-07-30 15:17:43 -040013457 dd->freectxts = num_user_contexts;
13458 dd_dev_info(dd,
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013459 "rcv contexts: chip %d, used %d (kernel %d, vnic %u, user %u)\n",
Jubin John17fb4f22016-02-14 20:21:52 -080013460 (int)dd->chip_rcv_contexts,
13461 (int)dd->num_rcv_contexts,
13462 (int)dd->n_krcv_queues,
Michael J. Ruhld7d62612017-10-02 11:04:19 -070013463 dd->num_vnic_contexts,
13464 dd->num_user_contexts);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013465
13466 /*
13467 * Receive array allocation:
13468 * All RcvArray entries are divided into groups of 8. This
13469 * is required by the hardware and will speed up writes to
13470 * consecutive entries by using write-combining of the entire
13471 * cacheline.
13472 *
13473 * The number of groups are evenly divided among all contexts.
13474 * any left over groups will be given to the first N user
13475 * contexts.
13476 */
13477 dd->rcv_entries.group_size = RCV_INCREMENT;
13478 ngroups = dd->chip_rcv_array_count / dd->rcv_entries.group_size;
13479 dd->rcv_entries.ngroups = ngroups / dd->num_rcv_contexts;
13480 dd->rcv_entries.nctxt_extra = ngroups -
13481 (dd->num_rcv_contexts * dd->rcv_entries.ngroups);
13482 dd_dev_info(dd, "RcvArray groups %u, ctxts extra %u\n",
13483 dd->rcv_entries.ngroups,
13484 dd->rcv_entries.nctxt_extra);
13485 if (dd->rcv_entries.ngroups * dd->rcv_entries.group_size >
13486 MAX_EAGER_ENTRIES * 2) {
13487 dd->rcv_entries.ngroups = (MAX_EAGER_ENTRIES * 2) /
13488 dd->rcv_entries.group_size;
13489 dd_dev_info(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013490 "RcvArray group count too high, change to %u\n",
13491 dd->rcv_entries.ngroups);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013492 dd->rcv_entries.nctxt_extra = 0;
13493 }
13494 /*
13495 * PIO send contexts
13496 */
13497 ret = init_sc_pools_and_sizes(dd);
13498 if (ret >= 0) { /* success */
13499 dd->num_send_contexts = ret;
13500 dd_dev_info(
13501 dd,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013502 "send contexts: chip %d, used %d (kernel %d, ack %d, user %d, vl15 %d)\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040013503 dd->chip_send_contexts,
13504 dd->num_send_contexts,
13505 dd->sc_sizes[SC_KERNEL].count,
13506 dd->sc_sizes[SC_ACK].count,
Jianxin Xiong44306f12016-04-12 11:30:28 -070013507 dd->sc_sizes[SC_USER].count,
13508 dd->sc_sizes[SC_VL15].count);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013509 ret = 0; /* success */
13510 }
13511
13512 return ret;
13513}
13514
13515/*
13516 * Set the device/port partition key table. The MAD code
13517 * will ensure that, at least, the partial management
13518 * partition key is present in the table.
13519 */
13520static void set_partition_keys(struct hfi1_pportdata *ppd)
13521{
13522 struct hfi1_devdata *dd = ppd->dd;
13523 u64 reg = 0;
13524 int i;
13525
13526 dd_dev_info(dd, "Setting partition keys\n");
13527 for (i = 0; i < hfi1_get_npkeys(dd); i++) {
13528 reg |= (ppd->pkeys[i] &
13529 RCV_PARTITION_KEY_PARTITION_KEY_A_MASK) <<
13530 ((i % 4) *
13531 RCV_PARTITION_KEY_PARTITION_KEY_B_SHIFT);
13532 /* Each register holds 4 PKey values. */
13533 if ((i % 4) == 3) {
13534 write_csr(dd, RCV_PARTITION_KEY +
13535 ((i - 3) * 2), reg);
13536 reg = 0;
13537 }
13538 }
13539
13540 /* Always enable HW pkeys check when pkeys table is set */
13541 add_rcvctrl(dd, RCV_CTRL_RCV_PARTITION_KEY_ENABLE_SMASK);
13542}
13543
13544/*
13545 * These CSRs and memories are uninitialized on reset and must be
13546 * written before reading to set the ECC/parity bits.
13547 *
13548 * NOTE: All user context CSRs that are not mmaped write-only
13549 * (e.g. the TID flows) must be initialized even if the driver never
13550 * reads them.
13551 */
13552static void write_uninitialized_csrs_and_memories(struct hfi1_devdata *dd)
13553{
13554 int i, j;
13555
13556 /* CceIntMap */
13557 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080013558 write_csr(dd, CCE_INT_MAP + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013559
13560 /* SendCtxtCreditReturnAddr */
13561 for (i = 0; i < dd->chip_send_contexts; i++)
13562 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13563
13564 /* PIO Send buffers */
13565 /* SDMA Send buffers */
Jubin John4d114fd2016-02-14 20:21:43 -080013566 /*
13567 * These are not normally read, and (presently) have no method
13568 * to be read, so are not pre-initialized
13569 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013570
13571 /* RcvHdrAddr */
13572 /* RcvHdrTailAddr */
13573 /* RcvTidFlowTable */
13574 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13575 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13576 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13577 for (j = 0; j < RXE_NUM_TID_FLOWS; j++)
Jubin John8638b772016-02-14 20:19:24 -080013578 write_uctxt_csr(dd, i, RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013579 }
13580
13581 /* RcvArray */
13582 for (i = 0; i < dd->chip_rcv_array_count; i++)
Mike Marciniszyncb51c5d2017-07-24 07:45:31 -070013583 hfi1_put_tid(dd, i, PT_INVALID_FLUSH, 0, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013584
13585 /* RcvQPMapTable */
13586 for (i = 0; i < 32; i++)
13587 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13588}
13589
13590/*
13591 * Use the ctrl_bits in CceCtrl to clear the status_bits in CceStatus.
13592 */
13593static void clear_cce_status(struct hfi1_devdata *dd, u64 status_bits,
13594 u64 ctrl_bits)
13595{
13596 unsigned long timeout;
13597 u64 reg;
13598
13599 /* is the condition present? */
13600 reg = read_csr(dd, CCE_STATUS);
13601 if ((reg & status_bits) == 0)
13602 return;
13603
13604 /* clear the condition */
13605 write_csr(dd, CCE_CTRL, ctrl_bits);
13606
13607 /* wait for the condition to clear */
13608 timeout = jiffies + msecs_to_jiffies(CCE_STATUS_TIMEOUT);
13609 while (1) {
13610 reg = read_csr(dd, CCE_STATUS);
13611 if ((reg & status_bits) == 0)
13612 return;
13613 if (time_after(jiffies, timeout)) {
13614 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013615 "Timeout waiting for CceStatus to clear bits 0x%llx, remaining 0x%llx\n",
13616 status_bits, reg & status_bits);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013617 return;
13618 }
13619 udelay(1);
13620 }
13621}
13622
13623/* set CCE CSRs to chip reset defaults */
13624static void reset_cce_csrs(struct hfi1_devdata *dd)
13625{
13626 int i;
13627
13628 /* CCE_REVISION read-only */
13629 /* CCE_REVISION2 read-only */
13630 /* CCE_CTRL - bits clear automatically */
13631 /* CCE_STATUS read-only, use CceCtrl to clear */
13632 clear_cce_status(dd, ALL_FROZE, CCE_CTRL_SPC_UNFREEZE_SMASK);
13633 clear_cce_status(dd, ALL_TXE_PAUSE, CCE_CTRL_TXE_RESUME_SMASK);
13634 clear_cce_status(dd, ALL_RXE_PAUSE, CCE_CTRL_RXE_RESUME_SMASK);
13635 for (i = 0; i < CCE_NUM_SCRATCH; i++)
13636 write_csr(dd, CCE_SCRATCH + (8 * i), 0);
13637 /* CCE_ERR_STATUS read-only */
13638 write_csr(dd, CCE_ERR_MASK, 0);
13639 write_csr(dd, CCE_ERR_CLEAR, ~0ull);
13640 /* CCE_ERR_FORCE leave alone */
13641 for (i = 0; i < CCE_NUM_32_BIT_COUNTERS; i++)
13642 write_csr(dd, CCE_COUNTER_ARRAY32 + (8 * i), 0);
13643 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_RESETCSR);
13644 /* CCE_PCIE_CTRL leave alone */
13645 for (i = 0; i < CCE_NUM_MSIX_VECTORS; i++) {
13646 write_csr(dd, CCE_MSIX_TABLE_LOWER + (8 * i), 0);
13647 write_csr(dd, CCE_MSIX_TABLE_UPPER + (8 * i),
Jubin John17fb4f22016-02-14 20:21:52 -080013648 CCE_MSIX_TABLE_UPPER_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013649 }
13650 for (i = 0; i < CCE_NUM_MSIX_PBAS; i++) {
13651 /* CCE_MSIX_PBA read-only */
13652 write_csr(dd, CCE_MSIX_INT_GRANTED, ~0ull);
13653 write_csr(dd, CCE_MSIX_VEC_CLR_WITHOUT_INT, ~0ull);
13654 }
13655 for (i = 0; i < CCE_NUM_INT_MAP_CSRS; i++)
13656 write_csr(dd, CCE_INT_MAP, 0);
13657 for (i = 0; i < CCE_NUM_INT_CSRS; i++) {
13658 /* CCE_INT_STATUS read-only */
13659 write_csr(dd, CCE_INT_MASK + (8 * i), 0);
13660 write_csr(dd, CCE_INT_CLEAR + (8 * i), ~0ull);
13661 /* CCE_INT_FORCE leave alone */
13662 /* CCE_INT_BLOCKED read-only */
13663 }
13664 for (i = 0; i < CCE_NUM_32_BIT_INT_COUNTERS; i++)
13665 write_csr(dd, CCE_INT_COUNTER_ARRAY32 + (8 * i), 0);
13666}
13667
Mike Marciniszyn77241052015-07-30 15:17:43 -040013668/* set MISC CSRs to chip reset defaults */
13669static void reset_misc_csrs(struct hfi1_devdata *dd)
13670{
13671 int i;
13672
13673 for (i = 0; i < 32; i++) {
13674 write_csr(dd, MISC_CFG_RSA_R2 + (8 * i), 0);
13675 write_csr(dd, MISC_CFG_RSA_SIGNATURE + (8 * i), 0);
13676 write_csr(dd, MISC_CFG_RSA_MODULUS + (8 * i), 0);
13677 }
Jubin John4d114fd2016-02-14 20:21:43 -080013678 /*
13679 * MISC_CFG_SHA_PRELOAD leave alone - always reads 0 and can
13680 * only be written 128-byte chunks
13681 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040013682 /* init RSA engine to clear lingering errors */
13683 write_csr(dd, MISC_CFG_RSA_CMD, 1);
13684 write_csr(dd, MISC_CFG_RSA_MU, 0);
13685 write_csr(dd, MISC_CFG_FW_CTRL, 0);
13686 /* MISC_STS_8051_DIGEST read-only */
13687 /* MISC_STS_SBM_DIGEST read-only */
13688 /* MISC_STS_PCIE_DIGEST read-only */
13689 /* MISC_STS_FAB_DIGEST read-only */
13690 /* MISC_ERR_STATUS read-only */
13691 write_csr(dd, MISC_ERR_MASK, 0);
13692 write_csr(dd, MISC_ERR_CLEAR, ~0ull);
13693 /* MISC_ERR_FORCE leave alone */
13694}
13695
13696/* set TXE CSRs to chip reset defaults */
13697static void reset_txe_csrs(struct hfi1_devdata *dd)
13698{
13699 int i;
13700
13701 /*
13702 * TXE Kernel CSRs
13703 */
13704 write_csr(dd, SEND_CTRL, 0);
13705 __cm_reset(dd, 0); /* reset CM internal state */
13706 /* SEND_CONTEXTS read-only */
13707 /* SEND_DMA_ENGINES read-only */
13708 /* SEND_PIO_MEM_SIZE read-only */
13709 /* SEND_DMA_MEM_SIZE read-only */
13710 write_csr(dd, SEND_HIGH_PRIORITY_LIMIT, 0);
13711 pio_reset_all(dd); /* SEND_PIO_INIT_CTXT */
13712 /* SEND_PIO_ERR_STATUS read-only */
13713 write_csr(dd, SEND_PIO_ERR_MASK, 0);
13714 write_csr(dd, SEND_PIO_ERR_CLEAR, ~0ull);
13715 /* SEND_PIO_ERR_FORCE leave alone */
13716 /* SEND_DMA_ERR_STATUS read-only */
13717 write_csr(dd, SEND_DMA_ERR_MASK, 0);
13718 write_csr(dd, SEND_DMA_ERR_CLEAR, ~0ull);
13719 /* SEND_DMA_ERR_FORCE leave alone */
13720 /* SEND_EGRESS_ERR_STATUS read-only */
13721 write_csr(dd, SEND_EGRESS_ERR_MASK, 0);
13722 write_csr(dd, SEND_EGRESS_ERR_CLEAR, ~0ull);
13723 /* SEND_EGRESS_ERR_FORCE leave alone */
13724 write_csr(dd, SEND_BTH_QP, 0);
13725 write_csr(dd, SEND_STATIC_RATE_CONTROL, 0);
13726 write_csr(dd, SEND_SC2VLT0, 0);
13727 write_csr(dd, SEND_SC2VLT1, 0);
13728 write_csr(dd, SEND_SC2VLT2, 0);
13729 write_csr(dd, SEND_SC2VLT3, 0);
13730 write_csr(dd, SEND_LEN_CHECK0, 0);
13731 write_csr(dd, SEND_LEN_CHECK1, 0);
13732 /* SEND_ERR_STATUS read-only */
13733 write_csr(dd, SEND_ERR_MASK, 0);
13734 write_csr(dd, SEND_ERR_CLEAR, ~0ull);
13735 /* SEND_ERR_FORCE read-only */
13736 for (i = 0; i < VL_ARB_LOW_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013737 write_csr(dd, SEND_LOW_PRIORITY_LIST + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013738 for (i = 0; i < VL_ARB_HIGH_PRIO_TABLE_SIZE; i++)
Jubin John8638b772016-02-14 20:19:24 -080013739 write_csr(dd, SEND_HIGH_PRIORITY_LIST + (8 * i), 0);
13740 for (i = 0; i < dd->chip_send_contexts / NUM_CONTEXTS_PER_SET; i++)
13741 write_csr(dd, SEND_CONTEXT_SET_CTRL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013742 for (i = 0; i < TXE_NUM_32_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013743 write_csr(dd, SEND_COUNTER_ARRAY32 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013744 for (i = 0; i < TXE_NUM_64_BIT_COUNTER; i++)
Jubin John8638b772016-02-14 20:19:24 -080013745 write_csr(dd, SEND_COUNTER_ARRAY64 + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013746 write_csr(dd, SEND_CM_CTRL, SEND_CM_CTRL_RESETCSR);
Jubin John17fb4f22016-02-14 20:21:52 -080013747 write_csr(dd, SEND_CM_GLOBAL_CREDIT, SEND_CM_GLOBAL_CREDIT_RESETCSR);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013748 /* SEND_CM_CREDIT_USED_STATUS read-only */
13749 write_csr(dd, SEND_CM_TIMER_CTRL, 0);
13750 write_csr(dd, SEND_CM_LOCAL_AU_TABLE0_TO3, 0);
13751 write_csr(dd, SEND_CM_LOCAL_AU_TABLE4_TO7, 0);
13752 write_csr(dd, SEND_CM_REMOTE_AU_TABLE0_TO3, 0);
13753 write_csr(dd, SEND_CM_REMOTE_AU_TABLE4_TO7, 0);
13754 for (i = 0; i < TXE_NUM_DATA_VL; i++)
Jubin John8638b772016-02-14 20:19:24 -080013755 write_csr(dd, SEND_CM_CREDIT_VL + (8 * i), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013756 write_csr(dd, SEND_CM_CREDIT_VL15, 0);
13757 /* SEND_CM_CREDIT_USED_VL read-only */
13758 /* SEND_CM_CREDIT_USED_VL15 read-only */
13759 /* SEND_EGRESS_CTXT_STATUS read-only */
13760 /* SEND_EGRESS_SEND_DMA_STATUS read-only */
13761 write_csr(dd, SEND_EGRESS_ERR_INFO, ~0ull);
13762 /* SEND_EGRESS_ERR_INFO read-only */
13763 /* SEND_EGRESS_ERR_SOURCE read-only */
13764
13765 /*
13766 * TXE Per-Context CSRs
13767 */
13768 for (i = 0; i < dd->chip_send_contexts; i++) {
13769 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
13770 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_CTRL, 0);
13771 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_RETURN_ADDR, 0);
13772 write_kctxt_csr(dd, i, SEND_CTXT_CREDIT_FORCE, 0);
13773 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, 0);
13774 write_kctxt_csr(dd, i, SEND_CTXT_ERR_CLEAR, ~0ull);
13775 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_ENABLE, 0);
13776 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_VL, 0);
13777 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_JOB_KEY, 0);
13778 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_PARTITION_KEY, 0);
13779 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_SLID, 0);
13780 write_kctxt_csr(dd, i, SEND_CTXT_CHECK_OPCODE, 0);
13781 }
13782
13783 /*
13784 * TXE Per-SDMA CSRs
13785 */
13786 for (i = 0; i < dd->chip_sdma_engines; i++) {
13787 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
13788 /* SEND_DMA_STATUS read-only */
13789 write_kctxt_csr(dd, i, SEND_DMA_BASE_ADDR, 0);
13790 write_kctxt_csr(dd, i, SEND_DMA_LEN_GEN, 0);
13791 write_kctxt_csr(dd, i, SEND_DMA_TAIL, 0);
13792 /* SEND_DMA_HEAD read-only */
13793 write_kctxt_csr(dd, i, SEND_DMA_HEAD_ADDR, 0);
13794 write_kctxt_csr(dd, i, SEND_DMA_PRIORITY_THLD, 0);
13795 /* SEND_DMA_IDLE_CNT read-only */
13796 write_kctxt_csr(dd, i, SEND_DMA_RELOAD_CNT, 0);
13797 write_kctxt_csr(dd, i, SEND_DMA_DESC_CNT, 0);
13798 /* SEND_DMA_DESC_FETCHED_CNT read-only */
13799 /* SEND_DMA_ENG_ERR_STATUS read-only */
13800 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, 0);
13801 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_CLEAR, ~0ull);
13802 /* SEND_DMA_ENG_ERR_FORCE leave alone */
13803 write_kctxt_csr(dd, i, SEND_DMA_CHECK_ENABLE, 0);
13804 write_kctxt_csr(dd, i, SEND_DMA_CHECK_VL, 0);
13805 write_kctxt_csr(dd, i, SEND_DMA_CHECK_JOB_KEY, 0);
13806 write_kctxt_csr(dd, i, SEND_DMA_CHECK_PARTITION_KEY, 0);
13807 write_kctxt_csr(dd, i, SEND_DMA_CHECK_SLID, 0);
13808 write_kctxt_csr(dd, i, SEND_DMA_CHECK_OPCODE, 0);
13809 write_kctxt_csr(dd, i, SEND_DMA_MEMORY, 0);
13810 }
13811}
13812
13813/*
13814 * Expect on entry:
13815 * o Packet ingress is disabled, i.e. RcvCtrl.RcvPortEnable == 0
13816 */
13817static void init_rbufs(struct hfi1_devdata *dd)
13818{
13819 u64 reg;
13820 int count;
13821
13822 /*
13823 * Wait for DMA to stop: RxRbufPktPending and RxPktInProgress are
13824 * clear.
13825 */
13826 count = 0;
13827 while (1) {
13828 reg = read_csr(dd, RCV_STATUS);
13829 if ((reg & (RCV_STATUS_RX_RBUF_PKT_PENDING_SMASK
13830 | RCV_STATUS_RX_PKT_IN_PROGRESS_SMASK)) == 0)
13831 break;
13832 /*
13833 * Give up after 1ms - maximum wait time.
13834 *
Harish Chegondie8a70af2016-09-25 07:42:01 -070013835 * RBuf size is 136KiB. Slowest possible is PCIe Gen1 x1 at
Mike Marciniszyn77241052015-07-30 15:17:43 -040013836 * 250MB/s bandwidth. Lower rate to 66% for overhead to get:
Harish Chegondie8a70af2016-09-25 07:42:01 -070013837 * 136 KB / (66% * 250MB/s) = 844us
Mike Marciniszyn77241052015-07-30 15:17:43 -040013838 */
13839 if (count++ > 500) {
13840 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013841 "%s: in-progress DMA not clearing: RcvStatus 0x%llx, continuing\n",
13842 __func__, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013843 break;
13844 }
13845 udelay(2); /* do not busy-wait the CSR */
13846 }
13847
13848 /* start the init - expect RcvCtrl to be 0 */
13849 write_csr(dd, RCV_CTRL, RCV_CTRL_RX_RBUF_INIT_SMASK);
13850
13851 /*
13852 * Read to force the write of Rcvtrl.RxRbufInit. There is a brief
13853 * period after the write before RcvStatus.RxRbufInitDone is valid.
13854 * The delay in the first run through the loop below is sufficient and
13855 * required before the first read of RcvStatus.RxRbufInintDone.
13856 */
13857 read_csr(dd, RCV_CTRL);
13858
13859 /* wait for the init to finish */
13860 count = 0;
13861 while (1) {
13862 /* delay is required first time through - see above */
13863 udelay(2); /* do not busy-wait the CSR */
13864 reg = read_csr(dd, RCV_STATUS);
13865 if (reg & (RCV_STATUS_RX_RBUF_INIT_DONE_SMASK))
13866 break;
13867
13868 /* give up after 100us - slowest possible at 33MHz is 73us */
13869 if (count++ > 50) {
13870 dd_dev_err(dd,
Jubin John17fb4f22016-02-14 20:21:52 -080013871 "%s: RcvStatus.RxRbufInit not set, continuing\n",
13872 __func__);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013873 break;
13874 }
13875 }
13876}
13877
13878/* set RXE CSRs to chip reset defaults */
13879static void reset_rxe_csrs(struct hfi1_devdata *dd)
13880{
13881 int i, j;
13882
13883 /*
13884 * RXE Kernel CSRs
13885 */
13886 write_csr(dd, RCV_CTRL, 0);
13887 init_rbufs(dd);
13888 /* RCV_STATUS read-only */
13889 /* RCV_CONTEXTS read-only */
13890 /* RCV_ARRAY_CNT read-only */
13891 /* RCV_BUF_SIZE read-only */
13892 write_csr(dd, RCV_BTH_QP, 0);
13893 write_csr(dd, RCV_MULTICAST, 0);
13894 write_csr(dd, RCV_BYPASS, 0);
13895 write_csr(dd, RCV_VL15, 0);
13896 /* this is a clear-down */
13897 write_csr(dd, RCV_ERR_INFO,
Jubin John17fb4f22016-02-14 20:21:52 -080013898 RCV_ERR_INFO_RCV_EXCESS_BUFFER_OVERRUN_SMASK);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013899 /* RCV_ERR_STATUS read-only */
13900 write_csr(dd, RCV_ERR_MASK, 0);
13901 write_csr(dd, RCV_ERR_CLEAR, ~0ull);
13902 /* RCV_ERR_FORCE leave alone */
13903 for (i = 0; i < 32; i++)
13904 write_csr(dd, RCV_QP_MAP_TABLE + (8 * i), 0);
13905 for (i = 0; i < 4; i++)
13906 write_csr(dd, RCV_PARTITION_KEY + (8 * i), 0);
13907 for (i = 0; i < RXE_NUM_32_BIT_COUNTERS; i++)
13908 write_csr(dd, RCV_COUNTER_ARRAY32 + (8 * i), 0);
13909 for (i = 0; i < RXE_NUM_64_BIT_COUNTERS; i++)
13910 write_csr(dd, RCV_COUNTER_ARRAY64 + (8 * i), 0);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070013911 for (i = 0; i < RXE_NUM_RSM_INSTANCES; i++)
13912 clear_rsm_rule(dd, i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013913 for (i = 0; i < 32; i++)
13914 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), 0);
13915
13916 /*
13917 * RXE Kernel and User Per-Context CSRs
13918 */
13919 for (i = 0; i < dd->chip_rcv_contexts; i++) {
13920 /* kernel */
13921 write_kctxt_csr(dd, i, RCV_CTXT_CTRL, 0);
13922 /* RCV_CTXT_STATUS read-only */
13923 write_kctxt_csr(dd, i, RCV_EGR_CTRL, 0);
13924 write_kctxt_csr(dd, i, RCV_TID_CTRL, 0);
13925 write_kctxt_csr(dd, i, RCV_KEY_CTRL, 0);
13926 write_kctxt_csr(dd, i, RCV_HDR_ADDR, 0);
13927 write_kctxt_csr(dd, i, RCV_HDR_CNT, 0);
13928 write_kctxt_csr(dd, i, RCV_HDR_ENT_SIZE, 0);
13929 write_kctxt_csr(dd, i, RCV_HDR_SIZE, 0);
13930 write_kctxt_csr(dd, i, RCV_HDR_TAIL_ADDR, 0);
13931 write_kctxt_csr(dd, i, RCV_AVAIL_TIME_OUT, 0);
13932 write_kctxt_csr(dd, i, RCV_HDR_OVFL_CNT, 0);
13933
13934 /* user */
13935 /* RCV_HDR_TAIL read-only */
13936 write_uctxt_csr(dd, i, RCV_HDR_HEAD, 0);
13937 /* RCV_EGR_INDEX_TAIL read-only */
13938 write_uctxt_csr(dd, i, RCV_EGR_INDEX_HEAD, 0);
13939 /* RCV_EGR_OFFSET_TAIL read-only */
13940 for (j = 0; j < RXE_NUM_TID_FLOWS; j++) {
Jubin John17fb4f22016-02-14 20:21:52 -080013941 write_uctxt_csr(dd, i,
13942 RCV_TID_FLOW_TABLE + (8 * j), 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040013943 }
13944 }
13945}
13946
13947/*
13948 * Set sc2vl tables.
13949 *
13950 * They power on to zeros, so to avoid send context errors
13951 * they need to be set:
13952 *
13953 * SC 0-7 -> VL 0-7 (respectively)
13954 * SC 15 -> VL 15
13955 * otherwise
13956 * -> VL 0
13957 */
13958static void init_sc2vl_tables(struct hfi1_devdata *dd)
13959{
13960 int i;
13961 /* init per architecture spec, constrained by hardware capability */
13962
13963 /* HFI maps sent packets */
13964 write_csr(dd, SEND_SC2VLT0, SC2VL_VAL(
13965 0,
13966 0, 0, 1, 1,
13967 2, 2, 3, 3,
13968 4, 4, 5, 5,
13969 6, 6, 7, 7));
13970 write_csr(dd, SEND_SC2VLT1, SC2VL_VAL(
13971 1,
13972 8, 0, 9, 0,
13973 10, 0, 11, 0,
13974 12, 0, 13, 0,
13975 14, 0, 15, 15));
13976 write_csr(dd, SEND_SC2VLT2, SC2VL_VAL(
13977 2,
13978 16, 0, 17, 0,
13979 18, 0, 19, 0,
13980 20, 0, 21, 0,
13981 22, 0, 23, 0));
13982 write_csr(dd, SEND_SC2VLT3, SC2VL_VAL(
13983 3,
13984 24, 0, 25, 0,
13985 26, 0, 27, 0,
13986 28, 0, 29, 0,
13987 30, 0, 31, 0));
13988
13989 /* DC maps received packets */
13990 write_csr(dd, DCC_CFG_SC_VL_TABLE_15_0, DC_SC_VL_VAL(
13991 15_0,
13992 0, 0, 1, 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7,
13993 8, 0, 9, 0, 10, 0, 11, 0, 12, 0, 13, 0, 14, 0, 15, 15));
13994 write_csr(dd, DCC_CFG_SC_VL_TABLE_31_16, DC_SC_VL_VAL(
13995 31_16,
13996 16, 0, 17, 0, 18, 0, 19, 0, 20, 0, 21, 0, 22, 0, 23, 0,
13997 24, 0, 25, 0, 26, 0, 27, 0, 28, 0, 29, 0, 30, 0, 31, 0));
13998
13999 /* initialize the cached sc2vl values consistently with h/w */
14000 for (i = 0; i < 32; i++) {
14001 if (i < 8 || i == 15)
14002 *((u8 *)(dd->sc2vl) + i) = (u8)i;
14003 else
14004 *((u8 *)(dd->sc2vl) + i) = 0;
14005 }
14006}
14007
14008/*
14009 * Read chip sizes and then reset parts to sane, disabled, values. We cannot
14010 * depend on the chip going through a power-on reset - a driver may be loaded
14011 * and unloaded many times.
14012 *
14013 * Do not write any CSR values to the chip in this routine - there may be
14014 * a reset following the (possible) FLR in this routine.
14015 *
14016 */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014017static int init_chip(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014018{
14019 int i;
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014020 int ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014021
14022 /*
14023 * Put the HFI CSRs in a known state.
14024 * Combine this with a DC reset.
14025 *
14026 * Stop the device from doing anything while we do a
14027 * reset. We know there are no other active users of
14028 * the device since we are now in charge. Turn off
14029 * off all outbound and inbound traffic and make sure
14030 * the device does not generate any interrupts.
14031 */
14032
14033 /* disable send contexts and SDMA engines */
14034 write_csr(dd, SEND_CTRL, 0);
14035 for (i = 0; i < dd->chip_send_contexts; i++)
14036 write_kctxt_csr(dd, i, SEND_CTXT_CTRL, 0);
14037 for (i = 0; i < dd->chip_sdma_engines; i++)
14038 write_kctxt_csr(dd, i, SEND_DMA_CTRL, 0);
14039 /* disable port (turn off RXE inbound traffic) and contexts */
14040 write_csr(dd, RCV_CTRL, 0);
14041 for (i = 0; i < dd->chip_rcv_contexts; i++)
14042 write_csr(dd, RCV_CTXT_CTRL, 0);
14043 /* mask all interrupt sources */
14044 for (i = 0; i < CCE_NUM_INT_CSRS; i++)
Jubin John8638b772016-02-14 20:19:24 -080014045 write_csr(dd, CCE_INT_MASK + (8 * i), 0ull);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014046
14047 /*
14048 * DC Reset: do a full DC reset before the register clear.
14049 * A recommended length of time to hold is one CSR read,
14050 * so reread the CceDcCtrl. Then, hold the DC in reset
14051 * across the clear.
14052 */
14053 write_csr(dd, CCE_DC_CTRL, CCE_DC_CTRL_DC_RESET_SMASK);
Jubin John50e5dcb2016-02-14 20:19:41 -080014054 (void)read_csr(dd, CCE_DC_CTRL);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014055
14056 if (use_flr) {
14057 /*
14058 * A FLR will reset the SPC core and part of the PCIe.
14059 * The parts that need to be restored have already been
14060 * saved.
14061 */
14062 dd_dev_info(dd, "Resetting CSRs with FLR\n");
14063
14064 /* do the FLR, the DC reset will remain */
Christoph Hellwig21c433a2017-04-25 14:36:19 -050014065 pcie_flr(dd->pcidev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014066
14067 /* restore command and BARs */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014068 ret = restore_pci_variables(dd);
14069 if (ret) {
14070 dd_dev_err(dd, "%s: Could not restore PCI variables\n",
14071 __func__);
14072 return ret;
14073 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014074
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014075 if (is_ax(dd)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014076 dd_dev_info(dd, "Resetting CSRs with FLR\n");
Christoph Hellwig21c433a2017-04-25 14:36:19 -050014077 pcie_flr(dd->pcidev);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014078 ret = restore_pci_variables(dd);
14079 if (ret) {
14080 dd_dev_err(dd, "%s: Could not restore PCI variables\n",
14081 __func__);
14082 return ret;
14083 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014084 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014085 } else {
14086 dd_dev_info(dd, "Resetting CSRs with writes\n");
14087 reset_cce_csrs(dd);
14088 reset_txe_csrs(dd);
14089 reset_rxe_csrs(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014090 reset_misc_csrs(dd);
14091 }
14092 /* clear the DC reset */
14093 write_csr(dd, CCE_DC_CTRL, 0);
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014094
Mike Marciniszyn77241052015-07-30 15:17:43 -040014095 /* Set the LED off */
Sebastian Sanchez773d04512016-02-09 14:29:40 -080014096 setextled(dd, 0);
14097
Mike Marciniszyn77241052015-07-30 15:17:43 -040014098 /*
14099 * Clear the QSFP reset.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014100 * An FLR enforces a 0 on all out pins. The driver does not touch
Mike Marciniszyn77241052015-07-30 15:17:43 -040014101 * ASIC_QSFPn_OUT otherwise. This leaves RESET_N low and
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014102 * anything plugged constantly in reset, if it pays attention
Mike Marciniszyn77241052015-07-30 15:17:43 -040014103 * to RESET_N.
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014104 * Prime examples of this are optical cables. Set all pins high.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014105 * I2CCLK and I2CDAT will change per direction, and INT_N and
14106 * MODPRS_N are input only and their value is ignored.
14107 */
Easwar Hariharan72a67ba2015-11-06 20:06:57 -050014108 write_csr(dd, ASIC_QSFP1_OUT, 0x1f);
14109 write_csr(dd, ASIC_QSFP2_OUT, 0x1f);
Dean Luicka2ee27a2016-03-05 08:49:50 -080014110 init_chip_resources(dd);
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070014111 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014112}
14113
14114static void init_early_variables(struct hfi1_devdata *dd)
14115{
14116 int i;
14117
14118 /* assign link credit variables */
14119 dd->vau = CM_VAU;
14120 dd->link_credits = CM_GLOBAL_CREDITS;
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014121 if (is_ax(dd))
Mike Marciniszyn77241052015-07-30 15:17:43 -040014122 dd->link_credits--;
14123 dd->vcu = cu_to_vcu(hfi1_cu);
14124 /* enough room for 8 MAD packets plus header - 17K */
14125 dd->vl15_init = (8 * (2048 + 128)) / vau_to_au(dd->vau);
14126 if (dd->vl15_init > dd->link_credits)
14127 dd->vl15_init = dd->link_credits;
14128
14129 write_uninitialized_csrs_and_memories(dd);
14130
14131 if (HFI1_CAP_IS_KSET(PKEY_CHECK))
14132 for (i = 0; i < dd->num_pports; i++) {
14133 struct hfi1_pportdata *ppd = &dd->pport[i];
14134
14135 set_partition_keys(ppd);
14136 }
14137 init_sc2vl_tables(dd);
14138}
14139
14140static void init_kdeth_qp(struct hfi1_devdata *dd)
14141{
14142 /* user changed the KDETH_QP */
14143 if (kdeth_qp != 0 && kdeth_qp >= 0xff) {
14144 /* out of range or illegal value */
14145 dd_dev_err(dd, "Invalid KDETH queue pair prefix, ignoring");
14146 kdeth_qp = 0;
14147 }
14148 if (kdeth_qp == 0) /* not set, or failed range check */
14149 kdeth_qp = DEFAULT_KDETH_QP;
14150
14151 write_csr(dd, SEND_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080014152 (kdeth_qp & SEND_BTH_QP_KDETH_QP_MASK) <<
14153 SEND_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014154
14155 write_csr(dd, RCV_BTH_QP,
Jubin John17fb4f22016-02-14 20:21:52 -080014156 (kdeth_qp & RCV_BTH_QP_KDETH_QP_MASK) <<
14157 RCV_BTH_QP_KDETH_QP_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014158}
14159
14160/**
14161 * init_qpmap_table
14162 * @dd - device data
14163 * @first_ctxt - first context
14164 * @last_ctxt - first context
14165 *
14166 * This return sets the qpn mapping table that
14167 * is indexed by qpn[8:1].
14168 *
14169 * The routine will round robin the 256 settings
14170 * from first_ctxt to last_ctxt.
14171 *
14172 * The first/last looks ahead to having specialized
14173 * receive contexts for mgmt and bypass. Normal
14174 * verbs traffic will assumed to be on a range
14175 * of receive contexts.
14176 */
14177static void init_qpmap_table(struct hfi1_devdata *dd,
14178 u32 first_ctxt,
14179 u32 last_ctxt)
14180{
14181 u64 reg = 0;
14182 u64 regno = RCV_QP_MAP_TABLE;
14183 int i;
14184 u64 ctxt = first_ctxt;
14185
Dean Luick60d585ad2016-04-12 10:50:35 -070014186 for (i = 0; i < 256; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014187 reg |= ctxt << (8 * (i % 8));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014188 ctxt++;
14189 if (ctxt > last_ctxt)
14190 ctxt = first_ctxt;
Dean Luick60d585ad2016-04-12 10:50:35 -070014191 if (i % 8 == 7) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014192 write_csr(dd, regno, reg);
14193 reg = 0;
14194 regno += 8;
14195 }
14196 }
Mike Marciniszyn77241052015-07-30 15:17:43 -040014197
14198 add_rcvctrl(dd, RCV_CTRL_RCV_QP_MAP_ENABLE_SMASK
14199 | RCV_CTRL_RCV_BYPASS_ENABLE_SMASK);
14200}
14201
Dean Luick372cc85a2016-04-12 11:30:51 -070014202struct rsm_map_table {
14203 u64 map[NUM_MAP_REGS];
14204 unsigned int used;
14205};
14206
Dean Luickb12349a2016-04-12 11:31:33 -070014207struct rsm_rule_data {
14208 u8 offset;
14209 u8 pkt_type;
14210 u32 field1_off;
14211 u32 field2_off;
14212 u32 index1_off;
14213 u32 index1_width;
14214 u32 index2_off;
14215 u32 index2_width;
14216 u32 mask1;
14217 u32 value1;
14218 u32 mask2;
14219 u32 value2;
14220};
14221
Dean Luick372cc85a2016-04-12 11:30:51 -070014222/*
14223 * Return an initialized RMT map table for users to fill in. OK if it
14224 * returns NULL, indicating no table.
14225 */
14226static struct rsm_map_table *alloc_rsm_map_table(struct hfi1_devdata *dd)
14227{
14228 struct rsm_map_table *rmt;
14229 u8 rxcontext = is_ax(dd) ? 0 : 0xff; /* 0 is default if a0 ver. */
14230
14231 rmt = kmalloc(sizeof(*rmt), GFP_KERNEL);
14232 if (rmt) {
14233 memset(rmt->map, rxcontext, sizeof(rmt->map));
14234 rmt->used = 0;
14235 }
14236
14237 return rmt;
14238}
14239
14240/*
14241 * Write the final RMT map table to the chip and free the table. OK if
14242 * table is NULL.
14243 */
14244static void complete_rsm_map_table(struct hfi1_devdata *dd,
14245 struct rsm_map_table *rmt)
14246{
14247 int i;
14248
14249 if (rmt) {
14250 /* write table to chip */
14251 for (i = 0; i < NUM_MAP_REGS; i++)
14252 write_csr(dd, RCV_RSM_MAP_TABLE + (8 * i), rmt->map[i]);
14253
14254 /* enable RSM */
14255 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14256 }
14257}
14258
Dean Luickb12349a2016-04-12 11:31:33 -070014259/*
14260 * Add a receive side mapping rule.
14261 */
14262static void add_rsm_rule(struct hfi1_devdata *dd, u8 rule_index,
14263 struct rsm_rule_data *rrd)
14264{
14265 write_csr(dd, RCV_RSM_CFG + (8 * rule_index),
14266 (u64)rrd->offset << RCV_RSM_CFG_OFFSET_SHIFT |
14267 1ull << rule_index | /* enable bit */
14268 (u64)rrd->pkt_type << RCV_RSM_CFG_PACKET_TYPE_SHIFT);
14269 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index),
14270 (u64)rrd->field1_off << RCV_RSM_SELECT_FIELD1_OFFSET_SHIFT |
14271 (u64)rrd->field2_off << RCV_RSM_SELECT_FIELD2_OFFSET_SHIFT |
14272 (u64)rrd->index1_off << RCV_RSM_SELECT_INDEX1_OFFSET_SHIFT |
14273 (u64)rrd->index1_width << RCV_RSM_SELECT_INDEX1_WIDTH_SHIFT |
14274 (u64)rrd->index2_off << RCV_RSM_SELECT_INDEX2_OFFSET_SHIFT |
14275 (u64)rrd->index2_width << RCV_RSM_SELECT_INDEX2_WIDTH_SHIFT);
14276 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index),
14277 (u64)rrd->mask1 << RCV_RSM_MATCH_MASK1_SHIFT |
14278 (u64)rrd->value1 << RCV_RSM_MATCH_VALUE1_SHIFT |
14279 (u64)rrd->mask2 << RCV_RSM_MATCH_MASK2_SHIFT |
14280 (u64)rrd->value2 << RCV_RSM_MATCH_VALUE2_SHIFT);
14281}
14282
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014283/*
14284 * Clear a receive side mapping rule.
14285 */
14286static void clear_rsm_rule(struct hfi1_devdata *dd, u8 rule_index)
14287{
14288 write_csr(dd, RCV_RSM_CFG + (8 * rule_index), 0);
14289 write_csr(dd, RCV_RSM_SELECT + (8 * rule_index), 0);
14290 write_csr(dd, RCV_RSM_MATCH + (8 * rule_index), 0);
14291}
14292
Dean Luick4a818be2016-04-12 11:31:11 -070014293/* return the number of RSM map table entries that will be used for QOS */
14294static int qos_rmt_entries(struct hfi1_devdata *dd, unsigned int *mp,
14295 unsigned int *np)
14296{
14297 int i;
14298 unsigned int m, n;
14299 u8 max_by_vl = 0;
14300
14301 /* is QOS active at all? */
14302 if (dd->n_krcv_queues <= MIN_KERNEL_KCTXTS ||
14303 num_vls == 1 ||
14304 krcvqsset <= 1)
14305 goto no_qos;
14306
14307 /* determine bits for qpn */
14308 for (i = 0; i < min_t(unsigned int, num_vls, krcvqsset); i++)
14309 if (krcvqs[i] > max_by_vl)
14310 max_by_vl = krcvqs[i];
14311 if (max_by_vl > 32)
14312 goto no_qos;
14313 m = ilog2(__roundup_pow_of_two(max_by_vl));
14314
14315 /* determine bits for vl */
14316 n = ilog2(__roundup_pow_of_two(num_vls));
14317
14318 /* reject if too much is used */
14319 if ((m + n) > 7)
14320 goto no_qos;
14321
14322 if (mp)
14323 *mp = m;
14324 if (np)
14325 *np = n;
14326
14327 return 1 << (m + n);
14328
14329no_qos:
14330 if (mp)
14331 *mp = 0;
14332 if (np)
14333 *np = 0;
14334 return 0;
14335}
14336
Mike Marciniszyn77241052015-07-30 15:17:43 -040014337/**
14338 * init_qos - init RX qos
14339 * @dd - device data
Dean Luick372cc85a2016-04-12 11:30:51 -070014340 * @rmt - RSM map table
Mike Marciniszyn77241052015-07-30 15:17:43 -040014341 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014342 * This routine initializes Rule 0 and the RSM map table to implement
14343 * quality of service (qos).
Mike Marciniszyn77241052015-07-30 15:17:43 -040014344 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014345 * If all of the limit tests succeed, qos is applied based on the array
14346 * interpretation of krcvqs where entry 0 is VL0.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014347 *
Dean Luick33a9eb52016-04-12 10:50:22 -070014348 * The number of vl bits (n) and the number of qpn bits (m) are computed to
14349 * feed both the RSM map table and the single rule.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014350 */
Dean Luick372cc85a2016-04-12 11:30:51 -070014351static void init_qos(struct hfi1_devdata *dd, struct rsm_map_table *rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014352{
Dean Luickb12349a2016-04-12 11:31:33 -070014353 struct rsm_rule_data rrd;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014354 unsigned qpns_per_vl, ctxt, i, qpn, n = 1, m;
Dean Luick372cc85a2016-04-12 11:30:51 -070014355 unsigned int rmt_entries;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014356 u64 reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014357
Dean Luick4a818be2016-04-12 11:31:11 -070014358 if (!rmt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014359 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014360 rmt_entries = qos_rmt_entries(dd, &m, &n);
14361 if (rmt_entries == 0)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014362 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014363 qpns_per_vl = 1 << m;
14364
Dean Luick372cc85a2016-04-12 11:30:51 -070014365 /* enough room in the map table? */
14366 rmt_entries = 1 << (m + n);
14367 if (rmt->used + rmt_entries >= NUM_MAP_ENTRIES)
Easwar Hariharan859bcad2015-12-10 11:13:38 -050014368 goto bail;
Dean Luick4a818be2016-04-12 11:31:11 -070014369
Dean Luick372cc85a2016-04-12 11:30:51 -070014370 /* add qos entries to the the RSM map table */
Dean Luick33a9eb52016-04-12 10:50:22 -070014371 for (i = 0, ctxt = FIRST_KERNEL_KCTXT; i < num_vls; i++) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014372 unsigned tctxt;
14373
14374 for (qpn = 0, tctxt = ctxt;
14375 krcvqs[i] && qpn < qpns_per_vl; qpn++) {
14376 unsigned idx, regoff, regidx;
14377
Dean Luick372cc85a2016-04-12 11:30:51 -070014378 /* generate the index the hardware will produce */
14379 idx = rmt->used + ((qpn << n) ^ i);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014380 regoff = (idx % 8) * 8;
14381 regidx = idx / 8;
Dean Luick372cc85a2016-04-12 11:30:51 -070014382 /* replace default with context number */
14383 reg = rmt->map[regidx];
Mike Marciniszyn77241052015-07-30 15:17:43 -040014384 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK
14385 << regoff);
14386 reg |= (u64)(tctxt++) << regoff;
Dean Luick372cc85a2016-04-12 11:30:51 -070014387 rmt->map[regidx] = reg;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014388 if (tctxt == ctxt + krcvqs[i])
14389 tctxt = ctxt;
14390 }
14391 ctxt += krcvqs[i];
14392 }
Dean Luickb12349a2016-04-12 11:31:33 -070014393
14394 rrd.offset = rmt->used;
14395 rrd.pkt_type = 2;
14396 rrd.field1_off = LRH_BTH_MATCH_OFFSET;
14397 rrd.field2_off = LRH_SC_MATCH_OFFSET;
14398 rrd.index1_off = LRH_SC_SELECT_OFFSET;
14399 rrd.index1_width = n;
14400 rrd.index2_off = QPN_SELECT_OFFSET;
14401 rrd.index2_width = m + n;
14402 rrd.mask1 = LRH_BTH_MASK;
14403 rrd.value1 = LRH_BTH_VALUE;
14404 rrd.mask2 = LRH_SC_MASK;
14405 rrd.value2 = LRH_SC_VALUE;
14406
14407 /* add rule 0 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014408 add_rsm_rule(dd, RSM_INS_VERBS, &rrd);
Dean Luickb12349a2016-04-12 11:31:33 -070014409
Dean Luick372cc85a2016-04-12 11:30:51 -070014410 /* mark RSM map entries as used */
14411 rmt->used += rmt_entries;
Dean Luick33a9eb52016-04-12 10:50:22 -070014412 /* map everything else to the mcast/err/vl15 context */
14413 init_qpmap_table(dd, HFI1_CTRL_CTXT, HFI1_CTRL_CTXT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014414 dd->qos_shift = n + 1;
14415 return;
14416bail:
14417 dd->qos_shift = 1;
Niranjana Vishwanathapura82c26112015-11-11 00:35:19 -050014418 init_qpmap_table(dd, FIRST_KERNEL_KCTXT, dd->n_krcv_queues - 1);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014419}
14420
Dean Luick8f000f72016-04-12 11:32:06 -070014421static void init_user_fecn_handling(struct hfi1_devdata *dd,
14422 struct rsm_map_table *rmt)
14423{
14424 struct rsm_rule_data rrd;
14425 u64 reg;
14426 int i, idx, regoff, regidx;
14427 u8 offset;
14428
14429 /* there needs to be enough room in the map table */
14430 if (rmt->used + dd->num_user_contexts >= NUM_MAP_ENTRIES) {
14431 dd_dev_err(dd, "User FECN handling disabled - too many user contexts allocated\n");
14432 return;
14433 }
14434
14435 /*
14436 * RSM will extract the destination context as an index into the
14437 * map table. The destination contexts are a sequential block
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014438 * in the range first_dyn_alloc_ctxt...num_rcv_contexts-1 (inclusive).
Dean Luick8f000f72016-04-12 11:32:06 -070014439 * Map entries are accessed as offset + extracted value. Adjust
14440 * the added offset so this sequence can be placed anywhere in
14441 * the table - as long as the entries themselves do not wrap.
14442 * There are only enough bits in offset for the table size, so
14443 * start with that to allow for a "negative" offset.
14444 */
14445 offset = (u8)(NUM_MAP_ENTRIES + (int)rmt->used -
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014446 (int)dd->first_dyn_alloc_ctxt);
Dean Luick8f000f72016-04-12 11:32:06 -070014447
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014448 for (i = dd->first_dyn_alloc_ctxt, idx = rmt->used;
Dean Luick8f000f72016-04-12 11:32:06 -070014449 i < dd->num_rcv_contexts; i++, idx++) {
14450 /* replace with identity mapping */
14451 regoff = (idx % 8) * 8;
14452 regidx = idx / 8;
14453 reg = rmt->map[regidx];
14454 reg &= ~(RCV_RSM_MAP_TABLE_RCV_CONTEXT_A_MASK << regoff);
14455 reg |= (u64)i << regoff;
14456 rmt->map[regidx] = reg;
14457 }
14458
14459 /*
14460 * For RSM intercept of Expected FECN packets:
14461 * o packet type 0 - expected
14462 * o match on F (bit 95), using select/match 1, and
14463 * o match on SH (bit 133), using select/match 2.
14464 *
14465 * Use index 1 to extract the 8-bit receive context from DestQP
14466 * (start at bit 64). Use that as the RSM map table index.
14467 */
14468 rrd.offset = offset;
14469 rrd.pkt_type = 0;
14470 rrd.field1_off = 95;
14471 rrd.field2_off = 133;
14472 rrd.index1_off = 64;
14473 rrd.index1_width = 8;
14474 rrd.index2_off = 0;
14475 rrd.index2_width = 0;
14476 rrd.mask1 = 1;
14477 rrd.value1 = 1;
14478 rrd.mask2 = 1;
14479 rrd.value2 = 1;
14480
14481 /* add rule 1 */
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014482 add_rsm_rule(dd, RSM_INS_FECN, &rrd);
Dean Luick8f000f72016-04-12 11:32:06 -070014483
14484 rmt->used += dd->num_user_contexts;
14485}
14486
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014487/* Initialize RSM for VNIC */
14488void hfi1_init_vnic_rsm(struct hfi1_devdata *dd)
14489{
14490 u8 i, j;
14491 u8 ctx_id = 0;
14492 u64 reg;
14493 u32 regoff;
14494 struct rsm_rule_data rrd;
14495
14496 if (hfi1_vnic_is_rsm_full(dd, NUM_VNIC_MAP_ENTRIES)) {
14497 dd_dev_err(dd, "Vnic RSM disabled, rmt entries used = %d\n",
14498 dd->vnic.rmt_start);
14499 return;
14500 }
14501
14502 dev_dbg(&(dd)->pcidev->dev, "Vnic rsm start = %d, end %d\n",
14503 dd->vnic.rmt_start,
14504 dd->vnic.rmt_start + NUM_VNIC_MAP_ENTRIES);
14505
14506 /* Update RSM mapping table, 32 regs, 256 entries - 1 ctx per byte */
14507 regoff = RCV_RSM_MAP_TABLE + (dd->vnic.rmt_start / 8) * 8;
14508 reg = read_csr(dd, regoff);
14509 for (i = 0; i < NUM_VNIC_MAP_ENTRIES; i++) {
14510 /* Update map register with vnic context */
14511 j = (dd->vnic.rmt_start + i) % 8;
14512 reg &= ~(0xffllu << (j * 8));
14513 reg |= (u64)dd->vnic.ctxt[ctx_id++]->ctxt << (j * 8);
14514 /* Wrap up vnic ctx index */
14515 ctx_id %= dd->vnic.num_ctxt;
14516 /* Write back map register */
14517 if (j == 7 || ((i + 1) == NUM_VNIC_MAP_ENTRIES)) {
14518 dev_dbg(&(dd)->pcidev->dev,
14519 "Vnic rsm map reg[%d] =0x%llx\n",
14520 regoff - RCV_RSM_MAP_TABLE, reg);
14521
14522 write_csr(dd, regoff, reg);
14523 regoff += 8;
14524 if (i < (NUM_VNIC_MAP_ENTRIES - 1))
14525 reg = read_csr(dd, regoff);
14526 }
14527 }
14528
14529 /* Add rule for vnic */
14530 rrd.offset = dd->vnic.rmt_start;
14531 rrd.pkt_type = 4;
14532 /* Match 16B packets */
14533 rrd.field1_off = L2_TYPE_MATCH_OFFSET;
14534 rrd.mask1 = L2_TYPE_MASK;
14535 rrd.value1 = L2_16B_VALUE;
14536 /* Match ETH L4 packets */
14537 rrd.field2_off = L4_TYPE_MATCH_OFFSET;
14538 rrd.mask2 = L4_16B_TYPE_MASK;
14539 rrd.value2 = L4_16B_ETH_VALUE;
14540 /* Calc context from veswid and entropy */
14541 rrd.index1_off = L4_16B_HDR_VESWID_OFFSET;
14542 rrd.index1_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14543 rrd.index2_off = L2_16B_ENTROPY_OFFSET;
14544 rrd.index2_width = ilog2(NUM_VNIC_MAP_ENTRIES);
14545 add_rsm_rule(dd, RSM_INS_VNIC, &rrd);
14546
14547 /* Enable RSM if not already enabled */
14548 add_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14549}
14550
14551void hfi1_deinit_vnic_rsm(struct hfi1_devdata *dd)
14552{
14553 clear_rsm_rule(dd, RSM_INS_VNIC);
14554
14555 /* Disable RSM if used only by vnic */
14556 if (dd->vnic.rmt_start == 0)
14557 clear_rcvctrl(dd, RCV_CTRL_RCV_RSM_ENABLE_SMASK);
14558}
14559
Mike Marciniszyn77241052015-07-30 15:17:43 -040014560static void init_rxe(struct hfi1_devdata *dd)
14561{
Dean Luick372cc85a2016-04-12 11:30:51 -070014562 struct rsm_map_table *rmt;
Don Hiatt72c07e22017-08-04 13:53:58 -070014563 u64 val;
Dean Luick372cc85a2016-04-12 11:30:51 -070014564
Mike Marciniszyn77241052015-07-30 15:17:43 -040014565 /* enable all receive errors */
14566 write_csr(dd, RCV_ERR_MASK, ~0ull);
Dean Luick372cc85a2016-04-12 11:30:51 -070014567
14568 rmt = alloc_rsm_map_table(dd);
14569 /* set up QOS, including the QPN map table */
14570 init_qos(dd, rmt);
Dean Luick8f000f72016-04-12 11:32:06 -070014571 init_user_fecn_handling(dd, rmt);
Dean Luick372cc85a2016-04-12 11:30:51 -070014572 complete_rsm_map_table(dd, rmt);
Vishwanathapura, Niranjana22807402017-04-12 20:29:29 -070014573 /* record number of used rsm map entries for vnic */
14574 dd->vnic.rmt_start = rmt->used;
Dean Luick372cc85a2016-04-12 11:30:51 -070014575 kfree(rmt);
14576
Mike Marciniszyn77241052015-07-30 15:17:43 -040014577 /*
14578 * make sure RcvCtrl.RcvWcb <= PCIe Device Control
14579 * Register Max_Payload_Size (PCI_EXP_DEVCTL in Linux PCIe config
14580 * space, PciCfgCap2.MaxPayloadSize in HFI). There is only one
14581 * invalid configuration: RcvCtrl.RcvWcb set to its max of 256 and
14582 * Max_PayLoad_Size set to its minimum of 128.
14583 *
14584 * Presently, RcvCtrl.RcvWcb is not modified from its default of 0
14585 * (64 bytes). Max_Payload_Size is possibly modified upward in
14586 * tune_pcie_caps() which is called after this routine.
14587 */
Don Hiatt72c07e22017-08-04 13:53:58 -070014588
14589 /* Have 16 bytes (4DW) of bypass header available in header queue */
14590 val = read_csr(dd, RCV_BYPASS);
14591 val |= (4ull << 16);
14592 write_csr(dd, RCV_BYPASS, val);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014593}
14594
14595static void init_other(struct hfi1_devdata *dd)
14596{
14597 /* enable all CCE errors */
14598 write_csr(dd, CCE_ERR_MASK, ~0ull);
14599 /* enable *some* Misc errors */
14600 write_csr(dd, MISC_ERR_MASK, DRIVER_MISC_MASK);
14601 /* enable all DC errors, except LCB */
14602 write_csr(dd, DCC_ERR_FLG_EN, ~0ull);
14603 write_csr(dd, DC_DC8051_ERR_EN, ~0ull);
14604}
14605
14606/*
14607 * Fill out the given AU table using the given CU. A CU is defined in terms
14608 * AUs. The table is a an encoding: given the index, how many AUs does that
14609 * represent?
14610 *
14611 * NOTE: Assumes that the register layout is the same for the
14612 * local and remote tables.
14613 */
14614static void assign_cm_au_table(struct hfi1_devdata *dd, u32 cu,
14615 u32 csr0to3, u32 csr4to7)
14616{
14617 write_csr(dd, csr0to3,
Jubin John17fb4f22016-02-14 20:21:52 -080014618 0ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE0_SHIFT |
14619 1ull << SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE1_SHIFT |
14620 2ull * cu <<
14621 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE2_SHIFT |
14622 4ull * cu <<
14623 SEND_CM_LOCAL_AU_TABLE0_TO3_LOCAL_AU_TABLE3_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014624 write_csr(dd, csr4to7,
Jubin John17fb4f22016-02-14 20:21:52 -080014625 8ull * cu <<
14626 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE4_SHIFT |
14627 16ull * cu <<
14628 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE5_SHIFT |
14629 32ull * cu <<
14630 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE6_SHIFT |
14631 64ull * cu <<
14632 SEND_CM_LOCAL_AU_TABLE4_TO7_LOCAL_AU_TABLE7_SHIFT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014633}
14634
14635static void assign_local_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14636{
14637 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_LOCAL_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014638 SEND_CM_LOCAL_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014639}
14640
14641void assign_remote_cm_au_table(struct hfi1_devdata *dd, u8 vcu)
14642{
14643 assign_cm_au_table(dd, vcu_to_cu(vcu), SEND_CM_REMOTE_AU_TABLE0_TO3,
Jubin John17fb4f22016-02-14 20:21:52 -080014644 SEND_CM_REMOTE_AU_TABLE4_TO7);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014645}
14646
14647static void init_txe(struct hfi1_devdata *dd)
14648{
14649 int i;
14650
14651 /* enable all PIO, SDMA, general, and Egress errors */
14652 write_csr(dd, SEND_PIO_ERR_MASK, ~0ull);
14653 write_csr(dd, SEND_DMA_ERR_MASK, ~0ull);
14654 write_csr(dd, SEND_ERR_MASK, ~0ull);
14655 write_csr(dd, SEND_EGRESS_ERR_MASK, ~0ull);
14656
14657 /* enable all per-context and per-SDMA engine errors */
14658 for (i = 0; i < dd->chip_send_contexts; i++)
14659 write_kctxt_csr(dd, i, SEND_CTXT_ERR_MASK, ~0ull);
14660 for (i = 0; i < dd->chip_sdma_engines; i++)
14661 write_kctxt_csr(dd, i, SEND_DMA_ENG_ERR_MASK, ~0ull);
14662
14663 /* set the local CU to AU mapping */
14664 assign_local_cm_au_table(dd, dd->vcu);
14665
14666 /*
14667 * Set reasonable default for Credit Return Timer
14668 * Don't set on Simulator - causes it to choke.
14669 */
14670 if (dd->icode != ICODE_FUNCTIONAL_SIMULATOR)
14671 write_csr(dd, SEND_CM_TIMER_CTRL, HFI1_CREDIT_RETURN_RATE);
14672}
14673
Michael J. Ruhl17573972017-07-24 07:46:01 -070014674int hfi1_set_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
14675 u16 jkey)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014676{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014677 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014678 u64 reg;
14679
Michael J. Ruhl17573972017-07-24 07:46:01 -070014680 if (!rcd || !rcd->sc)
14681 return -EINVAL;
14682
14683 hw_ctxt = rcd->sc->hw_context;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014684 reg = SEND_CTXT_CHECK_JOB_KEY_MASK_SMASK | /* mask is always 1's */
14685 ((jkey & SEND_CTXT_CHECK_JOB_KEY_VALUE_MASK) <<
14686 SEND_CTXT_CHECK_JOB_KEY_VALUE_SHIFT);
14687 /* JOB_KEY_ALLOW_PERMISSIVE is not allowed by default */
14688 if (HFI1_CAP_KGET_MASK(rcd->flags, ALLOW_PERM_JKEY))
14689 reg |= SEND_CTXT_CHECK_JOB_KEY_ALLOW_PERMISSIVE_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014690 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_JOB_KEY, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014691 /*
14692 * Enable send-side J_KEY integrity check, unless this is A0 h/w
Mike Marciniszyn77241052015-07-30 15:17:43 -040014693 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014694 if (!is_ax(dd)) {
Michael J. Ruhl17573972017-07-24 07:46:01 -070014695 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014696 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014697 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014698 }
14699
14700 /* Enable J_KEY check on receive context. */
14701 reg = RCV_KEY_CTRL_JOB_KEY_ENABLE_SMASK |
14702 ((jkey & RCV_KEY_CTRL_JOB_KEY_VALUE_MASK) <<
14703 RCV_KEY_CTRL_JOB_KEY_VALUE_SHIFT);
Michael J. Ruhl17573972017-07-24 07:46:01 -070014704 write_kctxt_csr(dd, rcd->ctxt, RCV_KEY_CTRL, reg);
14705
14706 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014707}
14708
Michael J. Ruhl17573972017-07-24 07:46:01 -070014709int hfi1_clear_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014710{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014711 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014712 u64 reg;
14713
Michael J. Ruhl17573972017-07-24 07:46:01 -070014714 if (!rcd || !rcd->sc)
14715 return -EINVAL;
14716
14717 hw_ctxt = rcd->sc->hw_context;
14718 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_JOB_KEY, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014719 /*
14720 * Disable send-side J_KEY integrity check, unless this is A0 h/w.
14721 * This check would not have been enabled for A0 h/w, see
14722 * set_ctxt_jkey().
14723 */
Mike Marciniszyn995deaf2015-11-16 21:59:29 -050014724 if (!is_ax(dd)) {
Michael J. Ruhl17573972017-07-24 07:46:01 -070014725 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014726 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_JOB_KEY_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014727 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014728 }
14729 /* Turn off the J_KEY on the receive side */
Michael J. Ruhl17573972017-07-24 07:46:01 -070014730 write_kctxt_csr(dd, rcd->ctxt, RCV_KEY_CTRL, 0);
14731
14732 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014733}
14734
Michael J. Ruhl17573972017-07-24 07:46:01 -070014735int hfi1_set_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
14736 u16 pkey)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014737{
Michael J. Ruhl17573972017-07-24 07:46:01 -070014738 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014739 u64 reg;
14740
Michael J. Ruhl17573972017-07-24 07:46:01 -070014741 if (!rcd || !rcd->sc)
14742 return -EINVAL;
14743
14744 hw_ctxt = rcd->sc->hw_context;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014745 reg = ((u64)pkey & SEND_CTXT_CHECK_PARTITION_KEY_VALUE_MASK) <<
14746 SEND_CTXT_CHECK_PARTITION_KEY_VALUE_SHIFT;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014747 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_PARTITION_KEY, reg);
14748 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014749 reg |= SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
Sebastian Sancheze38d1e42016-04-12 11:22:21 -070014750 reg &= ~SEND_CTXT_CHECK_ENABLE_DISALLOW_KDETH_PACKETS_SMASK;
Michael J. Ruhl17573972017-07-24 07:46:01 -070014751 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
14752
14753 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014754}
14755
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014756int hfi1_clear_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014757{
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014758 u8 hw_ctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014759 u64 reg;
14760
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014761 if (!ctxt || !ctxt->sc)
14762 return -EINVAL;
14763
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014764 hw_ctxt = ctxt->sc->hw_context;
14765 reg = read_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014766 reg &= ~SEND_CTXT_CHECK_ENABLE_CHECK_PARTITION_KEY_SMASK;
Michael J. Ruhl637a9a72017-05-04 05:15:03 -070014767 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_ENABLE, reg);
14768 write_kctxt_csr(dd, hw_ctxt, SEND_CTXT_CHECK_PARTITION_KEY, 0);
14769
14770 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014771}
14772
14773/*
14774 * Start doing the clean up the the chip. Our clean up happens in multiple
14775 * stages and this is just the first.
14776 */
14777void hfi1_start_cleanup(struct hfi1_devdata *dd)
14778{
Ashutosh Dixitaffa48d2016-02-03 14:33:06 -080014779 aspm_exit(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014780 free_cntrs(dd);
14781 free_rcverr(dd);
14782 clean_up_interrupts(dd);
Dean Luicka2ee27a2016-03-05 08:49:50 -080014783 finish_chip_resources(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014784}
14785
14786#define HFI_BASE_GUID(dev) \
14787 ((dev)->base_guid & ~(1ULL << GUID_HFI_INDEX_SHIFT))
14788
14789/*
Dean Luick78eb1292016-03-05 08:49:45 -080014790 * Information can be shared between the two HFIs on the same ASIC
14791 * in the same OS. This function finds the peer device and sets
14792 * up a shared structure.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014793 */
Dean Luick78eb1292016-03-05 08:49:45 -080014794static int init_asic_data(struct hfi1_devdata *dd)
Mike Marciniszyn77241052015-07-30 15:17:43 -040014795{
14796 unsigned long flags;
14797 struct hfi1_devdata *tmp, *peer = NULL;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014798 struct hfi1_asic_data *asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014799 int ret = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014800
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014801 /* pre-allocate the asic structure in case we are the first device */
14802 asic_data = kzalloc(sizeof(*dd->asic_data), GFP_KERNEL);
14803 if (!asic_data)
14804 return -ENOMEM;
14805
Mike Marciniszyn77241052015-07-30 15:17:43 -040014806 spin_lock_irqsave(&hfi1_devs_lock, flags);
14807 /* Find our peer device */
14808 list_for_each_entry(tmp, &hfi1_dev_list, list) {
14809 if ((HFI_BASE_GUID(dd) == HFI_BASE_GUID(tmp)) &&
14810 dd->unit != tmp->unit) {
14811 peer = tmp;
14812 break;
14813 }
14814 }
14815
Dean Luick78eb1292016-03-05 08:49:45 -080014816 if (peer) {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014817 /* use already allocated structure */
Dean Luick78eb1292016-03-05 08:49:45 -080014818 dd->asic_data = peer->asic_data;
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014819 kfree(asic_data);
Dean Luick78eb1292016-03-05 08:49:45 -080014820 } else {
Tadeusz Struk98f179a2016-07-06 17:14:47 -040014821 dd->asic_data = asic_data;
Dean Luick78eb1292016-03-05 08:49:45 -080014822 mutex_init(&dd->asic_data->asic_resource_mutex);
14823 }
14824 dd->asic_data->dds[dd->hfi1_id] = dd; /* self back-pointer */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014825 spin_unlock_irqrestore(&hfi1_devs_lock, flags);
Dean Luickdba715f2016-07-06 17:28:52 -040014826
14827 /* first one through - set up i2c devices */
14828 if (!peer)
14829 ret = set_up_i2c(dd, dd->asic_data);
14830
Dean Luick78eb1292016-03-05 08:49:45 -080014831 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014832}
14833
Dean Luick5d9157a2015-11-16 21:59:34 -050014834/*
14835 * Set dd->boardname. Use a generic name if a name is not returned from
14836 * EFI variable space.
14837 *
14838 * Return 0 on success, -ENOMEM if space could not be allocated.
14839 */
14840static int obtain_boardname(struct hfi1_devdata *dd)
14841{
14842 /* generic board description */
14843 const char generic[] =
14844 "Intel Omni-Path Host Fabric Interface Adapter 100 Series";
14845 unsigned long size;
14846 int ret;
14847
14848 ret = read_hfi1_efi_var(dd, "description", &size,
14849 (void **)&dd->boardname);
14850 if (ret) {
Dean Luick845f8762016-02-03 14:31:57 -080014851 dd_dev_info(dd, "Board description not found\n");
Dean Luick5d9157a2015-11-16 21:59:34 -050014852 /* use generic description */
14853 dd->boardname = kstrdup(generic, GFP_KERNEL);
14854 if (!dd->boardname)
14855 return -ENOMEM;
14856 }
14857 return 0;
14858}
14859
Kaike Wan24487dd2016-02-26 13:33:23 -080014860/*
14861 * Check the interrupt registers to make sure that they are mapped correctly.
14862 * It is intended to help user identify any mismapping by VMM when the driver
14863 * is running in a VM. This function should only be called before interrupt
14864 * is set up properly.
14865 *
14866 * Return 0 on success, -EINVAL on failure.
14867 */
14868static int check_int_registers(struct hfi1_devdata *dd)
14869{
14870 u64 reg;
14871 u64 all_bits = ~(u64)0;
14872 u64 mask;
14873
14874 /* Clear CceIntMask[0] to avoid raising any interrupts */
14875 mask = read_csr(dd, CCE_INT_MASK);
14876 write_csr(dd, CCE_INT_MASK, 0ull);
14877 reg = read_csr(dd, CCE_INT_MASK);
14878 if (reg)
14879 goto err_exit;
14880
14881 /* Clear all interrupt status bits */
14882 write_csr(dd, CCE_INT_CLEAR, all_bits);
14883 reg = read_csr(dd, CCE_INT_STATUS);
14884 if (reg)
14885 goto err_exit;
14886
14887 /* Set all interrupt status bits */
14888 write_csr(dd, CCE_INT_FORCE, all_bits);
14889 reg = read_csr(dd, CCE_INT_STATUS);
14890 if (reg != all_bits)
14891 goto err_exit;
14892
14893 /* Restore the interrupt mask */
14894 write_csr(dd, CCE_INT_CLEAR, all_bits);
14895 write_csr(dd, CCE_INT_MASK, mask);
14896
14897 return 0;
14898err_exit:
14899 write_csr(dd, CCE_INT_MASK, mask);
14900 dd_dev_err(dd, "Interrupt registers not properly mapped by VMM\n");
14901 return -EINVAL;
14902}
14903
Mike Marciniszyn77241052015-07-30 15:17:43 -040014904/**
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040014905 * Allocate and initialize the device structure for the hfi.
Mike Marciniszyn77241052015-07-30 15:17:43 -040014906 * @dev: the pci_dev for hfi1_ib device
14907 * @ent: pci_device_id struct for this dev
14908 *
14909 * Also allocates, initializes, and returns the devdata struct for this
14910 * device instance
14911 *
14912 * This is global, and is called directly at init to set up the
14913 * chip-specific function pointers for later use.
14914 */
14915struct hfi1_devdata *hfi1_init_dd(struct pci_dev *pdev,
14916 const struct pci_device_id *ent)
14917{
14918 struct hfi1_devdata *dd;
14919 struct hfi1_pportdata *ppd;
14920 u64 reg;
14921 int i, ret;
14922 static const char * const inames[] = { /* implementation names */
14923 "RTL silicon",
14924 "RTL VCS simulation",
14925 "RTL FPGA emulation",
14926 "Functional simulator"
14927 };
Kaike Wan24487dd2016-02-26 13:33:23 -080014928 struct pci_dev *parent = pdev->bus->self;
Mike Marciniszyn77241052015-07-30 15:17:43 -040014929
Jubin John17fb4f22016-02-14 20:21:52 -080014930 dd = hfi1_alloc_devdata(pdev, NUM_IB_PORTS *
14931 sizeof(struct hfi1_pportdata));
Mike Marciniszyn77241052015-07-30 15:17:43 -040014932 if (IS_ERR(dd))
14933 goto bail;
14934 ppd = dd->pport;
14935 for (i = 0; i < dd->num_pports; i++, ppd++) {
14936 int vl;
14937 /* init common fields */
14938 hfi1_init_pportdata(pdev, ppd, dd, 0, 1);
14939 /* DC supports 4 link widths */
14940 ppd->link_width_supported =
14941 OPA_LINK_WIDTH_1X | OPA_LINK_WIDTH_2X |
14942 OPA_LINK_WIDTH_3X | OPA_LINK_WIDTH_4X;
14943 ppd->link_width_downgrade_supported =
14944 ppd->link_width_supported;
14945 /* start out enabling only 4X */
14946 ppd->link_width_enabled = OPA_LINK_WIDTH_4X;
14947 ppd->link_width_downgrade_enabled =
14948 ppd->link_width_downgrade_supported;
14949 /* link width active is 0 when link is down */
14950 /* link width downgrade active is 0 when link is down */
14951
Jubin Johnd0d236e2016-02-14 20:20:15 -080014952 if (num_vls < HFI1_MIN_VLS_SUPPORTED ||
14953 num_vls > HFI1_MAX_VLS_SUPPORTED) {
Mike Marciniszyn77241052015-07-30 15:17:43 -040014954 hfi1_early_err(&pdev->dev,
14955 "Invalid num_vls %u, using %u VLs\n",
14956 num_vls, HFI1_MAX_VLS_SUPPORTED);
14957 num_vls = HFI1_MAX_VLS_SUPPORTED;
14958 }
14959 ppd->vls_supported = num_vls;
14960 ppd->vls_operational = ppd->vls_supported;
14961 /* Set the default MTU. */
14962 for (vl = 0; vl < num_vls; vl++)
14963 dd->vld[vl].mtu = hfi1_max_mtu;
14964 dd->vld[15].mtu = MAX_MAD_PACKET;
14965 /*
14966 * Set the initial values to reasonable default, will be set
14967 * for real when link is up.
14968 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040014969 ppd->overrun_threshold = 0x4;
14970 ppd->phy_error_threshold = 0xf;
14971 ppd->port_crc_mode_enabled = link_crc_mask;
14972 /* initialize supported LTP CRC mode */
14973 ppd->port_ltp_crc_mode = cap_to_port_ltp(link_crc_mask) << 8;
14974 /* initialize enabled LTP CRC mode */
14975 ppd->port_ltp_crc_mode |= cap_to_port_ltp(link_crc_mask) << 4;
14976 /* start in offline */
14977 ppd->host_link_state = HLS_DN_OFFLINE;
14978 init_vl_arb_caches(ppd);
14979 }
14980
Mike Marciniszyn77241052015-07-30 15:17:43 -040014981 /*
14982 * Do remaining PCIe setup and save PCIe values in dd.
14983 * Any error printing is already done by the init code.
14984 * On return, we have the chip mapped.
14985 */
Easwar Hariharan26ea2542016-10-17 04:19:58 -070014986 ret = hfi1_pcie_ddinit(dd, pdev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040014987 if (ret < 0)
14988 goto bail_free;
14989
Bartlomiej Dudeka618b7e2017-07-24 07:46:30 -070014990 /* Save PCI space registers to rewrite after device reset */
14991 ret = save_pci_variables(dd);
14992 if (ret < 0)
14993 goto bail_cleanup;
14994
Mike Marciniszyn77241052015-07-30 15:17:43 -040014995 /* verify that reads actually work, save revision for reset check */
14996 dd->revision = read_csr(dd, CCE_REVISION);
14997 if (dd->revision == ~(u64)0) {
14998 dd_dev_err(dd, "cannot read chip CSRs\n");
14999 ret = -EINVAL;
15000 goto bail_cleanup;
15001 }
15002 dd->majrev = (dd->revision >> CCE_REVISION_CHIP_REV_MAJOR_SHIFT)
15003 & CCE_REVISION_CHIP_REV_MAJOR_MASK;
15004 dd->minrev = (dd->revision >> CCE_REVISION_CHIP_REV_MINOR_SHIFT)
15005 & CCE_REVISION_CHIP_REV_MINOR_MASK;
15006
Jubin John4d114fd2016-02-14 20:21:43 -080015007 /*
Kaike Wan24487dd2016-02-26 13:33:23 -080015008 * Check interrupt registers mapping if the driver has no access to
15009 * the upstream component. In this case, it is likely that the driver
15010 * is running in a VM.
15011 */
15012 if (!parent) {
15013 ret = check_int_registers(dd);
15014 if (ret)
15015 goto bail_cleanup;
15016 }
15017
15018 /*
Jubin John4d114fd2016-02-14 20:21:43 -080015019 * obtain the hardware ID - NOT related to unit, which is a
15020 * software enumeration
15021 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040015022 reg = read_csr(dd, CCE_REVISION2);
15023 dd->hfi1_id = (reg >> CCE_REVISION2_HFI_ID_SHIFT)
15024 & CCE_REVISION2_HFI_ID_MASK;
15025 /* the variable size will remove unwanted bits */
15026 dd->icode = reg >> CCE_REVISION2_IMPL_CODE_SHIFT;
15027 dd->irev = reg >> CCE_REVISION2_IMPL_REVISION_SHIFT;
15028 dd_dev_info(dd, "Implementation: %s, revision 0x%x\n",
Jubin John17fb4f22016-02-14 20:21:52 -080015029 dd->icode < ARRAY_SIZE(inames) ?
15030 inames[dd->icode] : "unknown", (int)dd->irev);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015031
15032 /* speeds the hardware can support */
15033 dd->pport->link_speed_supported = OPA_LINK_SPEED_25G;
15034 /* speeds allowed to run at */
15035 dd->pport->link_speed_enabled = dd->pport->link_speed_supported;
15036 /* give a reasonable active value, will be set on link up */
15037 dd->pport->link_speed_active = OPA_LINK_SPEED_25G;
15038
15039 dd->chip_rcv_contexts = read_csr(dd, RCV_CONTEXTS);
15040 dd->chip_send_contexts = read_csr(dd, SEND_CONTEXTS);
15041 dd->chip_sdma_engines = read_csr(dd, SEND_DMA_ENGINES);
15042 dd->chip_pio_mem_size = read_csr(dd, SEND_PIO_MEM_SIZE);
15043 dd->chip_sdma_mem_size = read_csr(dd, SEND_DMA_MEM_SIZE);
15044 /* fix up link widths for emulation _p */
15045 ppd = dd->pport;
15046 if (dd->icode == ICODE_FPGA_EMULATION && is_emulator_p(dd)) {
15047 ppd->link_width_supported =
15048 ppd->link_width_enabled =
15049 ppd->link_width_downgrade_supported =
15050 ppd->link_width_downgrade_enabled =
15051 OPA_LINK_WIDTH_1X;
15052 }
15053 /* insure num_vls isn't larger than number of sdma engines */
15054 if (HFI1_CAP_IS_KSET(SDMA) && num_vls > dd->chip_sdma_engines) {
15055 dd_dev_err(dd, "num_vls %u too large, using %u VLs\n",
Dean Luick11a59092015-12-01 15:38:18 -050015056 num_vls, dd->chip_sdma_engines);
15057 num_vls = dd->chip_sdma_engines;
15058 ppd->vls_supported = dd->chip_sdma_engines;
Mike Marciniszyn8a4d3442016-02-14 12:46:01 -080015059 ppd->vls_operational = ppd->vls_supported;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015060 }
15061
15062 /*
15063 * Convert the ns parameter to the 64 * cclocks used in the CSR.
15064 * Limit the max if larger than the field holds. If timeout is
15065 * non-zero, then the calculated field will be at least 1.
15066 *
15067 * Must be after icode is set up - the cclock rate depends
15068 * on knowing the hardware being used.
15069 */
15070 dd->rcv_intr_timeout_csr = ns_to_cclock(dd, rcv_intr_timeout) / 64;
15071 if (dd->rcv_intr_timeout_csr >
15072 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK)
15073 dd->rcv_intr_timeout_csr =
15074 RCV_AVAIL_TIME_OUT_TIME_OUT_RELOAD_MASK;
15075 else if (dd->rcv_intr_timeout_csr == 0 && rcv_intr_timeout)
15076 dd->rcv_intr_timeout_csr = 1;
15077
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040015078 /* needs to be done before we look for the peer device */
15079 read_guid(dd);
15080
Dean Luick78eb1292016-03-05 08:49:45 -080015081 /* set up shared ASIC data with peer device */
15082 ret = init_asic_data(dd);
15083 if (ret)
15084 goto bail_cleanup;
Easwar Hariharan7c03ed82015-10-26 10:28:28 -040015085
Mike Marciniszyn77241052015-07-30 15:17:43 -040015086 /* obtain chip sizes, reset chip CSRs */
Bartlomiej Dudekc53df622017-06-30 13:14:40 -070015087 ret = init_chip(dd);
15088 if (ret)
15089 goto bail_cleanup;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015090
15091 /* read in the PCIe link speed information */
15092 ret = pcie_speeds(dd);
15093 if (ret)
15094 goto bail_cleanup;
15095
Dean Luicke83eba22016-09-30 04:41:45 -070015096 /* call before get_platform_config(), after init_chip_resources() */
15097 ret = eprom_init(dd);
15098 if (ret)
15099 goto bail_free_rcverr;
15100
Easwar Hariharanc3838b32016-02-09 14:29:13 -080015101 /* Needs to be called before hfi1_firmware_init */
15102 get_platform_config(dd);
15103
Mike Marciniszyn77241052015-07-30 15:17:43 -040015104 /* read in firmware */
15105 ret = hfi1_firmware_init(dd);
15106 if (ret)
15107 goto bail_cleanup;
15108
15109 /*
15110 * In general, the PCIe Gen3 transition must occur after the
15111 * chip has been idled (so it won't initiate any PCIe transactions
15112 * e.g. an interrupt) and before the driver changes any registers
15113 * (the transition will reset the registers).
15114 *
15115 * In particular, place this call after:
15116 * - init_chip() - the chip will not initiate any PCIe transactions
15117 * - pcie_speeds() - reads the current link speed
15118 * - hfi1_firmware_init() - the needed firmware is ready to be
15119 * downloaded
15120 */
15121 ret = do_pcie_gen3_transition(dd);
15122 if (ret)
15123 goto bail_cleanup;
15124
15125 /* start setting dd values and adjusting CSRs */
15126 init_early_variables(dd);
15127
15128 parse_platform_config(dd);
15129
Dean Luick5d9157a2015-11-16 21:59:34 -050015130 ret = obtain_boardname(dd);
15131 if (ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -040015132 goto bail_cleanup;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015133
15134 snprintf(dd->boardversion, BOARD_VERS_MAX,
Dean Luick5d9157a2015-11-16 21:59:34 -050015135 "ChipABI %u.%u, ChipRev %u.%u, SW Compat %llu\n",
Mike Marciniszyn77241052015-07-30 15:17:43 -040015136 HFI1_CHIP_VERS_MAJ, HFI1_CHIP_VERS_MIN,
Mike Marciniszyn77241052015-07-30 15:17:43 -040015137 (u32)dd->majrev,
15138 (u32)dd->minrev,
15139 (dd->revision >> CCE_REVISION_SW_SHIFT)
15140 & CCE_REVISION_SW_MASK);
15141
15142 ret = set_up_context_variables(dd);
15143 if (ret)
15144 goto bail_cleanup;
15145
15146 /* set initial RXE CSRs */
15147 init_rxe(dd);
15148 /* set initial TXE CSRs */
15149 init_txe(dd);
15150 /* set initial non-RXE, non-TXE CSRs */
15151 init_other(dd);
15152 /* set up KDETH QP prefix in both RX and TX CSRs */
15153 init_kdeth_qp(dd);
15154
Dennis Dalessandro41973442016-07-25 07:52:36 -070015155 ret = hfi1_dev_affinity_init(dd);
15156 if (ret)
15157 goto bail_cleanup;
Mitko Haralanov957558c2016-02-03 14:33:40 -080015158
Mike Marciniszyn77241052015-07-30 15:17:43 -040015159 /* send contexts must be set up before receive contexts */
15160 ret = init_send_contexts(dd);
15161 if (ret)
15162 goto bail_cleanup;
15163
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -070015164 ret = hfi1_create_kctxts(dd);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015165 if (ret)
15166 goto bail_cleanup;
15167
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -070015168 /*
15169 * Initialize aspm, to be done after gen3 transition and setting up
15170 * contexts and before enabling interrupts
15171 */
15172 aspm_init(dd);
15173
Mike Marciniszyn77241052015-07-30 15:17:43 -040015174 dd->rcvhdrsize = DEFAULT_RCVHDRSIZE;
15175 /*
15176 * rcd[0] is guaranteed to be valid by this point. Also, all
15177 * context are using the same value, as per the module parameter.
15178 */
15179 dd->rhf_offset = dd->rcd[0]->rcvhdrqentsize - sizeof(u64) / sizeof(u32);
15180
15181 ret = init_pervl_scs(dd);
15182 if (ret)
15183 goto bail_cleanup;
15184
15185 /* sdma init */
15186 for (i = 0; i < dd->num_pports; ++i) {
15187 ret = sdma_init(dd, i);
15188 if (ret)
15189 goto bail_cleanup;
15190 }
15191
Michael J. Ruhlf2a3bc02017-08-04 13:52:38 -070015192 /* use contexts created by hfi1_create_kctxts */
Mike Marciniszyn77241052015-07-30 15:17:43 -040015193 ret = set_up_interrupts(dd);
15194 if (ret)
15195 goto bail_cleanup;
15196
15197 /* set up LCB access - must be after set_up_interrupts() */
15198 init_lcb_access(dd);
15199
Ira Weinyfc0b76c2016-07-27 21:09:40 -040015200 /*
15201 * Serial number is created from the base guid:
15202 * [27:24] = base guid [38:35]
15203 * [23: 0] = base guid [23: 0]
15204 */
Mike Marciniszyn77241052015-07-30 15:17:43 -040015205 snprintf(dd->serial, SERIAL_MAX, "0x%08llx\n",
Ira Weinyfc0b76c2016-07-27 21:09:40 -040015206 (dd->base_guid & 0xFFFFFF) |
15207 ((dd->base_guid >> 11) & 0xF000000));
Mike Marciniszyn77241052015-07-30 15:17:43 -040015208
15209 dd->oui1 = dd->base_guid >> 56 & 0xFF;
15210 dd->oui2 = dd->base_guid >> 48 & 0xFF;
15211 dd->oui3 = dd->base_guid >> 40 & 0xFF;
15212
15213 ret = load_firmware(dd); /* asymmetric with dispose_firmware() */
15214 if (ret)
15215 goto bail_clear_intr;
Mike Marciniszyn77241052015-07-30 15:17:43 -040015216
15217 thermal_init(dd);
15218
15219 ret = init_cntrs(dd);
15220 if (ret)
15221 goto bail_clear_intr;
15222
15223 ret = init_rcverr(dd);
15224 if (ret)
15225 goto bail_free_cntrs;
15226
Tadeusz Strukacd7c8f2016-10-25 08:57:55 -070015227 init_completion(&dd->user_comp);
15228
15229 /* The user refcount starts with one to inidicate an active device */
15230 atomic_set(&dd->user_refcount, 1);
15231
Mike Marciniszyn77241052015-07-30 15:17:43 -040015232 goto bail;
15233
15234bail_free_rcverr:
15235 free_rcverr(dd);
15236bail_free_cntrs:
15237 free_cntrs(dd);
15238bail_clear_intr:
15239 clean_up_interrupts(dd);
15240bail_cleanup:
15241 hfi1_pcie_ddcleanup(dd);
15242bail_free:
15243 hfi1_free_devdata(dd);
15244 dd = ERR_PTR(ret);
15245bail:
15246 return dd;
15247}
15248
15249static u16 delay_cycles(struct hfi1_pportdata *ppd, u32 desired_egress_rate,
15250 u32 dw_len)
15251{
15252 u32 delta_cycles;
15253 u32 current_egress_rate = ppd->current_egress_rate;
15254 /* rates here are in units of 10^6 bits/sec */
15255
15256 if (desired_egress_rate == -1)
15257 return 0; /* shouldn't happen */
15258
15259 if (desired_egress_rate >= current_egress_rate)
15260 return 0; /* we can't help go faster, only slower */
15261
15262 delta_cycles = egress_cycles(dw_len * 4, desired_egress_rate) -
15263 egress_cycles(dw_len * 4, current_egress_rate);
15264
15265 return (u16)delta_cycles;
15266}
15267
Mike Marciniszyn77241052015-07-30 15:17:43 -040015268/**
15269 * create_pbc - build a pbc for transmission
15270 * @flags: special case flags or-ed in built pbc
15271 * @srate: static rate
15272 * @vl: vl
15273 * @dwlen: dword length (header words + data words + pbc words)
15274 *
15275 * Create a PBC with the given flags, rate, VL, and length.
15276 *
15277 * NOTE: The PBC created will not insert any HCRC - all callers but one are
15278 * for verbs, which does not use this PSM feature. The lone other caller
15279 * is for the diagnostic interface which calls this if the user does not
15280 * supply their own PBC.
15281 */
15282u64 create_pbc(struct hfi1_pportdata *ppd, u64 flags, int srate_mbs, u32 vl,
15283 u32 dw_len)
15284{
15285 u64 pbc, delay = 0;
15286
15287 if (unlikely(srate_mbs))
15288 delay = delay_cycles(ppd, srate_mbs, dw_len);
15289
15290 pbc = flags
15291 | (delay << PBC_STATIC_RATE_CONTROL_COUNT_SHIFT)
15292 | ((u64)PBC_IHCRC_NONE << PBC_INSERT_HCRC_SHIFT)
15293 | (vl & PBC_VL_MASK) << PBC_VL_SHIFT
15294 | (dw_len & PBC_LENGTH_DWS_MASK)
15295 << PBC_LENGTH_DWS_SHIFT;
15296
15297 return pbc;
15298}
15299
15300#define SBUS_THERMAL 0x4f
15301#define SBUS_THERM_MONITOR_MODE 0x1
15302
15303#define THERM_FAILURE(dev, ret, reason) \
15304 dd_dev_err((dd), \
15305 "Thermal sensor initialization failed: %s (%d)\n", \
15306 (reason), (ret))
15307
15308/*
Jakub Pawlakcde10af2016-05-12 10:23:35 -070015309 * Initialize the thermal sensor.
Mike Marciniszyn77241052015-07-30 15:17:43 -040015310 *
15311 * After initialization, enable polling of thermal sensor through
15312 * SBus interface. In order for this to work, the SBus Master
15313 * firmware has to be loaded due to the fact that the HW polling
15314 * logic uses SBus interrupts, which are not supported with
15315 * default firmware. Otherwise, no data will be returned through
15316 * the ASIC_STS_THERM CSR.
15317 */
15318static int thermal_init(struct hfi1_devdata *dd)
15319{
15320 int ret = 0;
15321
15322 if (dd->icode != ICODE_RTL_SILICON ||
Dean Luicka4536982016-03-05 08:50:11 -080015323 check_chip_resource(dd, CR_THERM_INIT, NULL))
Mike Marciniszyn77241052015-07-30 15:17:43 -040015324 return ret;
15325
Dean Luick576531f2016-03-05 08:50:01 -080015326 ret = acquire_chip_resource(dd, CR_SBUS, SBUS_TIMEOUT);
15327 if (ret) {
15328 THERM_FAILURE(dd, ret, "Acquire SBus");
15329 return ret;
15330 }
15331
Mike Marciniszyn77241052015-07-30 15:17:43 -040015332 dd_dev_info(dd, "Initializing thermal sensor\n");
Jareer Abdel-Qader4ef98982015-11-06 20:07:00 -050015333 /* Disable polling of thermal readings */
15334 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x0);
15335 msleep(100);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015336 /* Thermal Sensor Initialization */
15337 /* Step 1: Reset the Thermal SBus Receiver */
15338 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15339 RESET_SBUS_RECEIVER, 0);
15340 if (ret) {
15341 THERM_FAILURE(dd, ret, "Bus Reset");
15342 goto done;
15343 }
15344 /* Step 2: Set Reset bit in Thermal block */
15345 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15346 WRITE_SBUS_RECEIVER, 0x1);
15347 if (ret) {
15348 THERM_FAILURE(dd, ret, "Therm Block Reset");
15349 goto done;
15350 }
15351 /* Step 3: Write clock divider value (100MHz -> 2MHz) */
15352 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x1,
15353 WRITE_SBUS_RECEIVER, 0x32);
15354 if (ret) {
15355 THERM_FAILURE(dd, ret, "Write Clock Div");
15356 goto done;
15357 }
15358 /* Step 4: Select temperature mode */
15359 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x3,
15360 WRITE_SBUS_RECEIVER,
15361 SBUS_THERM_MONITOR_MODE);
15362 if (ret) {
15363 THERM_FAILURE(dd, ret, "Write Mode Sel");
15364 goto done;
15365 }
15366 /* Step 5: De-assert block reset and start conversion */
15367 ret = sbus_request_slow(dd, SBUS_THERMAL, 0x0,
15368 WRITE_SBUS_RECEIVER, 0x2);
15369 if (ret) {
15370 THERM_FAILURE(dd, ret, "Write Reset Deassert");
15371 goto done;
15372 }
15373 /* Step 5.1: Wait for first conversion (21.5ms per spec) */
15374 msleep(22);
15375
15376 /* Enable polling of thermal readings */
15377 write_csr(dd, ASIC_CFG_THERM_POLL_EN, 0x1);
Dean Luicka4536982016-03-05 08:50:11 -080015378
15379 /* Set initialized flag */
15380 ret = acquire_chip_resource(dd, CR_THERM_INIT, 0);
15381 if (ret)
15382 THERM_FAILURE(dd, ret, "Unable to set thermal init flag");
15383
Mike Marciniszyn77241052015-07-30 15:17:43 -040015384done:
Dean Luick576531f2016-03-05 08:50:01 -080015385 release_chip_resource(dd, CR_SBUS);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015386 return ret;
15387}
15388
15389static void handle_temp_err(struct hfi1_devdata *dd)
15390{
15391 struct hfi1_pportdata *ppd = &dd->pport[0];
15392 /*
15393 * Thermal Critical Interrupt
15394 * Put the device into forced freeze mode, take link down to
15395 * offline, and put DC into reset.
15396 */
15397 dd_dev_emerg(dd,
15398 "Critical temperature reached! Forcing device into freeze mode!\n");
15399 dd->flags |= HFI1_FORCED_FREEZE;
Jubin John8638b772016-02-14 20:19:24 -080015400 start_freeze_handling(ppd, FREEZE_SELF | FREEZE_ABORT);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015401 /*
15402 * Shut DC down as much and as quickly as possible.
15403 *
15404 * Step 1: Take the link down to OFFLINE. This will cause the
15405 * 8051 to put the Serdes in reset. However, we don't want to
15406 * go through the entire link state machine since we want to
15407 * shutdown ASAP. Furthermore, this is not a graceful shutdown
15408 * but rather an attempt to save the chip.
15409 * Code below is almost the same as quiet_serdes() but avoids
15410 * all the extra work and the sleeps.
15411 */
15412 ppd->driver_link_ready = 0;
15413 ppd->link_enabled = 0;
Harish Chegondibf640092016-03-05 08:49:29 -080015414 set_physical_link_state(dd, (OPA_LINKDOWN_REASON_SMA_DISABLED << 8) |
15415 PLS_OFFLINE);
Mike Marciniszyn77241052015-07-30 15:17:43 -040015416 /*
15417 * Step 2: Shutdown LCB and 8051
15418 * After shutdown, do not restore DC_CFG_RESET value.
15419 */
15420 dc_shutdown(dd);
15421}