blob: 459a44550ce59feee69f6240ae49d696b54363a7 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsebb945a2012-07-20 08:17:34 +100030#include <core/engine.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggsebb945a2012-07-20 08:17:34 +100033#include <subdev/fb.h>
34#include <subdev/vm.h>
35#include <subdev/bar.h>
36
37#include "nouveau_drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100038#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100039#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040
Ben Skeggsebb945a2012-07-20 08:17:34 +100041#include "nouveau_bo.h"
42#include "nouveau_ttm.h"
43#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010044
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100045/*
46 * NV10-NV40 tiling helpers
47 */
48
49static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100050nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
51 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100052{
Ben Skeggs77145f12012-07-31 16:16:21 +100053 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100054 int i = reg - drm->tile.reg;
55 struct nouveau_fb *pfb = nouveau_fb(drm->device);
56 struct nouveau_fb_tile *tile = &pfb->tile.region[i];
57 struct nouveau_engine *engine;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100058
Ben Skeggsebb945a2012-07-20 08:17:34 +100059 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100060
61 if (tile->pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100062 pfb->tile.fini(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100063
64 if (pitch)
Ben Skeggsebb945a2012-07-20 08:17:34 +100065 pfb->tile.init(pfb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100066
Ben Skeggsebb945a2012-07-20 08:17:34 +100067 pfb->tile.prog(pfb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100068
Ben Skeggsebb945a2012-07-20 08:17:34 +100069 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_GR)))
70 engine->tile_prog(engine, i);
71 if ((engine = nouveau_engine(pfb, NVDEV_ENGINE_MPEG)))
72 engine->tile_prog(engine, i);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100073}
74
Ben Skeggsebb945a2012-07-20 08:17:34 +100075static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100076nv10_bo_get_tile_region(struct drm_device *dev, int i)
77{
Ben Skeggs77145f12012-07-31 16:16:21 +100078 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100079 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100080
Ben Skeggsebb945a2012-07-20 08:17:34 +100081 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100082
83 if (!tile->used &&
84 (!tile->fence || nouveau_fence_done(tile->fence)))
85 tile->used = true;
86 else
87 tile = NULL;
88
Ben Skeggsebb945a2012-07-20 08:17:34 +100089 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100090 return tile;
91}
92
93static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100094nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
95 struct nouveau_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100096{
Ben Skeggs77145f12012-07-31 16:16:21 +100097 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100098
99 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000100 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000101 if (fence) {
102 /* Mark it as pending. */
103 tile->fence = fence;
104 nouveau_fence_ref(fence);
105 }
106
107 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000108 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000109 }
110}
111
Ben Skeggsebb945a2012-07-20 08:17:34 +1000112static struct nouveau_drm_tile *
113nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
114 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000115{
Ben Skeggs77145f12012-07-31 16:16:21 +1000116 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000117 struct nouveau_fb *pfb = nouveau_fb(drm->device);
118 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000119 int i;
120
Ben Skeggsebb945a2012-07-20 08:17:34 +1000121 for (i = 0; i < pfb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000122 tile = nv10_bo_get_tile_region(dev, i);
123
124 if (pitch && !found) {
125 found = tile;
126 continue;
127
Ben Skeggsebb945a2012-07-20 08:17:34 +1000128 } else if (tile && pfb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000129 /* Kill an unused tile region. */
130 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
131 }
132
133 nv10_bo_put_tile_region(dev, tile, NULL);
134 }
135
136 if (found)
137 nv10_bo_update_tile_region(dev, found, addr, size,
138 pitch, flags);
139 return found;
140}
141
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142static void
143nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
144{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000145 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
146 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000147 struct nouveau_bo *nvbo = nouveau_bo(bo);
148
Ben Skeggs6ee73862009-12-11 19:24:15 +1000149 if (unlikely(nvbo->gem))
150 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200151 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000152 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000153 kfree(nvbo);
154}
155
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100156static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000157nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggsf91bac52011-06-06 14:15:46 +1000158 int *align, int *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100159{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000160 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
161 struct nouveau_device *device = nv_device(drm->device);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100162
Ben Skeggsebb945a2012-07-20 08:17:34 +1000163 if (device->card_type < NV_50) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000164 if (nvbo->tile_mode) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000165 if (device->chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166 *align = 65536;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000167 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100168
Ben Skeggsebb945a2012-07-20 08:17:34 +1000169 } else if (device->chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100170 *align = 32768;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000171 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100172
Ben Skeggsebb945a2012-07-20 08:17:34 +1000173 } else if (device->chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000175 *size = roundup(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100176
Ben Skeggsebb945a2012-07-20 08:17:34 +1000177 } else if (device->chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100178 *align = 16384;
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000179 *size = roundup(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100180 }
181 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000182 } else {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000183 *size = roundup(*size, (1 << nvbo->page_shift));
184 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100185 }
186
Maarten Maathuis1c7059e2009-12-25 18:51:17 +0100187 *size = roundup(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100188}
189
Ben Skeggs6ee73862009-12-11 19:24:15 +1000190int
Ben Skeggs7375c952011-06-07 14:21:29 +1000191nouveau_bo_new(struct drm_device *dev, int size, int align,
192 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Dave Airlie22b33e82012-04-02 11:53:06 +0100193 struct sg_table *sg,
Ben Skeggs7375c952011-06-07 14:21:29 +1000194 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000195{
Ben Skeggs77145f12012-07-31 16:16:21 +1000196 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000197 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500198 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000199 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100200 int type = ttm_bo_type_device;
201
202 if (sg)
203 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000204
205 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
206 if (!nvbo)
207 return -ENOMEM;
208 INIT_LIST_HEAD(&nvbo->head);
209 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000210 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000211 nvbo->tile_mode = tile_mode;
212 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000213 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000214
Ben Skeggsf91bac52011-06-06 14:15:46 +1000215 nvbo->page_shift = 12;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000216 if (drm->client.base.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000217 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000218 nvbo->page_shift = drm->client.base.vm->vmm->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000219 }
220
221 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000222 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
223 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000224
Ben Skeggsebb945a2012-07-20 08:17:34 +1000225 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500226 sizeof(struct nouveau_bo));
227
Ben Skeggsebb945a2012-07-20 08:17:34 +1000228 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100229 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000230 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000231 nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000232 if (ret) {
233 /* ttm will call nouveau_bo_del_ttm if it fails.. */
234 return ret;
235 }
236
Ben Skeggs6ee73862009-12-11 19:24:15 +1000237 *pnvbo = nvbo;
238 return 0;
239}
240
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100241static void
242set_placement_list(uint32_t *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000243{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100244 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100246 if (type & TTM_PL_FLAG_VRAM)
247 pl[(*n)++] = TTM_PL_FLAG_VRAM | flags;
248 if (type & TTM_PL_FLAG_TT)
249 pl[(*n)++] = TTM_PL_FLAG_TT | flags;
250 if (type & TTM_PL_FLAG_SYSTEM)
251 pl[(*n)++] = TTM_PL_FLAG_SYSTEM | flags;
252}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000253
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200254static void
255set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
256{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000257 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
258 struct nouveau_fb *pfb = nouveau_fb(drm->device);
Ben Skeggsdceef5d2013-03-04 13:01:21 +1000259 u32 vram_pages = pfb->ram->size >> PAGE_SHIFT;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200260
Ben Skeggsebb945a2012-07-20 08:17:34 +1000261 if (nv_device(drm->device)->card_type == NV_10 &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100262 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100263 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200264 /*
265 * Make sure that the color and depth buffers are handled
266 * by independent memory controller units. Up to a 9x
267 * speed up when alpha-blending and depth-test are enabled
268 * at the same time.
269 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200270 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
271 nvbo->placement.fpfn = vram_pages / 2;
272 nvbo->placement.lpfn = ~0;
273 } else {
274 nvbo->placement.fpfn = 0;
275 nvbo->placement.lpfn = vram_pages / 2;
276 }
277 }
278}
279
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100280void
281nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
282{
283 struct ttm_placement *pl = &nvbo->placement;
284 uint32_t flags = TTM_PL_MASK_CACHING |
285 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
286
287 pl->placement = nvbo->placements;
288 set_placement_list(nvbo->placements, &pl->num_placement,
289 type, flags);
290
291 pl->busy_placement = nvbo->busy_placements;
292 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
293 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200294
295 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000296}
297
298int
299nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype)
300{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000301 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000302 struct ttm_buffer_object *bo = &nvbo->bo;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100303 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000304
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100305 ret = ttm_bo_reserve(bo, false, false, false, 0);
306 if (ret)
307 goto out;
308
Ben Skeggs6ee73862009-12-11 19:24:15 +1000309 if (nvbo->pin_refcnt && !(memtype & (1 << bo->mem.mem_type))) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000310 NV_ERROR(drm, "bo %p pinned elsewhere: 0x%08x vs 0x%08x\n", bo,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000311 1 << bo->mem.mem_type, memtype);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100312 ret = -EINVAL;
313 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314 }
315
316 if (nvbo->pin_refcnt++)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 goto out;
318
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100319 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000320
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000321 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 if (ret == 0) {
323 switch (bo->mem.mem_type) {
324 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000325 drm->gem.vram_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000326 break;
327 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000328 drm->gem.gart_available -= bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000329 break;
330 default:
331 break;
332 }
333 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000334out:
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100335 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000336 return ret;
337}
338
339int
340nouveau_bo_unpin(struct nouveau_bo *nvbo)
341{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000342 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000343 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200344 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000345
Ben Skeggs6ee73862009-12-11 19:24:15 +1000346 ret = ttm_bo_reserve(bo, false, false, false, 0);
347 if (ret)
348 return ret;
349
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200350 ref = --nvbo->pin_refcnt;
351 WARN_ON_ONCE(ref < 0);
352 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100353 goto out;
354
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100355 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000356
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000357 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000358 if (ret == 0) {
359 switch (bo->mem.mem_type) {
360 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000361 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000362 break;
363 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000364 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000365 break;
366 default:
367 break;
368 }
369 }
370
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100371out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000372 ttm_bo_unreserve(bo);
373 return ret;
374}
375
376int
377nouveau_bo_map(struct nouveau_bo *nvbo)
378{
379 int ret;
380
381 ret = ttm_bo_reserve(&nvbo->bo, false, false, false, 0);
382 if (ret)
383 return ret;
384
385 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
386 ttm_bo_unreserve(&nvbo->bo);
387 return ret;
388}
389
390void
391nouveau_bo_unmap(struct nouveau_bo *nvbo)
392{
Ben Skeggs9d59e8a2010-08-27 13:04:41 +1000393 if (nvbo)
394 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000395}
396
Ben Skeggs7a45d762010-11-22 08:50:27 +1000397int
398nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000399 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000400{
401 int ret;
402
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000403 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
404 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000405 if (ret)
406 return ret;
407
408 return 0;
409}
410
Ben Skeggs6ee73862009-12-11 19:24:15 +1000411u16
412nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index)
413{
414 bool is_iomem;
415 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
416 mem = &mem[index];
417 if (is_iomem)
418 return ioread16_native((void __force __iomem *)mem);
419 else
420 return *mem;
421}
422
423void
424nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
425{
426 bool is_iomem;
427 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
428 mem = &mem[index];
429 if (is_iomem)
430 iowrite16_native(val, (void __force __iomem *)mem);
431 else
432 *mem = val;
433}
434
435u32
436nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
437{
438 bool is_iomem;
439 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
440 mem = &mem[index];
441 if (is_iomem)
442 return ioread32_native((void __force __iomem *)mem);
443 else
444 return *mem;
445}
446
447void
448nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
449{
450 bool is_iomem;
451 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
452 mem = &mem[index];
453 if (is_iomem)
454 iowrite32_native(val, (void __force __iomem *)mem);
455 else
456 *mem = val;
457}
458
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400459static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000460nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
461 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000462{
Max Filippovdf1b4b92012-10-14 01:58:26 +0400463#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +1000464 struct nouveau_drm *drm = nouveau_bdev(bdev);
465 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000466
Ben Skeggsebb945a2012-07-20 08:17:34 +1000467 if (drm->agp.stat == ENABLED) {
468 return ttm_agp_tt_create(bdev, dev->agp->bridge, size,
469 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000470 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400471#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000472
Ben Skeggsebb945a2012-07-20 08:17:34 +1000473 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000474}
475
476static int
477nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
478{
479 /* We'll do this from user space. */
480 return 0;
481}
482
483static int
484nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
485 struct ttm_mem_type_manager *man)
486{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000487 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000488
489 switch (type) {
490 case TTM_PL_SYSTEM:
491 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
492 man->available_caching = TTM_PL_MASK_CACHING;
493 man->default_caching = TTM_PL_FLAG_CACHED;
494 break;
495 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000496 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000497 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000498 man->io_reserve_fastpath = false;
499 man->use_io_reserve_lru = true;
500 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000501 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000502 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000503 man->flags = TTM_MEMTYPE_FLAG_FIXED |
Jerome Glissef32f02f2010-04-09 14:39:25 +0200504 TTM_MEMTYPE_FLAG_MAPPABLE;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000505 man->available_caching = TTM_PL_FLAG_UNCACHED |
506 TTM_PL_FLAG_WC;
507 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000508 break;
509 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000510 if (nv_device(drm->device)->card_type >= NV_50)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000511 man->func = &nouveau_gart_manager;
512 else
Ben Skeggsebb945a2012-07-20 08:17:34 +1000513 if (drm->agp.stat != ENABLED)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000514 man->func = &nv04_gart_manager;
515 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000516 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000517
518 if (drm->agp.stat == ENABLED) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200519 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100520 man->available_caching = TTM_PL_FLAG_UNCACHED |
521 TTM_PL_FLAG_WC;
522 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000523 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000524 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
525 TTM_MEMTYPE_FLAG_CMA;
526 man->available_caching = TTM_PL_MASK_CACHING;
527 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000529
Ben Skeggs6ee73862009-12-11 19:24:15 +1000530 break;
531 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000532 return -EINVAL;
533 }
534 return 0;
535}
536
537static void
538nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
539{
540 struct nouveau_bo *nvbo = nouveau_bo(bo);
541
542 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100543 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100544 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
545 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100546 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000547 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100548 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549 break;
550 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100551
552 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553}
554
555
556/* GPU-assisted copy using NV_MEMORY_TO_MEMORY_FORMAT, can access
557 * TTM_PL_{VRAM,TT} directly.
558 */
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100559
Ben Skeggs6ee73862009-12-11 19:24:15 +1000560static int
561nouveau_bo_move_accel_cleanup(struct nouveau_channel *chan,
Jerome Glisse9d87fa22010-04-07 10:21:19 +0000562 struct nouveau_bo *nvbo, bool evict,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000563 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000564{
565 struct nouveau_fence *fence = NULL;
566 int ret;
567
Ben Skeggs264ce192013-02-14 13:43:21 +1000568 ret = nouveau_fence_new(chan, false, &fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000569 if (ret)
570 return ret;
571
Maarten Lankhorstb03640b2012-10-12 15:03:11 +0000572 ret = ttm_bo_move_accel_cleanup(&nvbo->bo, fence, evict,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000573 no_wait_gpu, new_mem);
Marcin Slusarz382d62e2010-10-20 21:50:24 +0200574 nouveau_fence_unref(&fence);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000575 return ret;
576}
577
Ben Skeggs6ee73862009-12-11 19:24:15 +1000578static int
Ben Skeggs49981042012-08-06 19:38:25 +1000579nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
580{
581 int ret = RING_SPACE(chan, 2);
582 if (ret == 0) {
583 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000584 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000585 FIRE_RING (chan);
586 }
587 return ret;
588}
589
590static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000591nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
592 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
593{
594 struct nouveau_mem *node = old_mem->mm_node;
595 int ret = RING_SPACE(chan, 10);
596 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000597 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000598 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
599 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
600 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
601 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
602 OUT_RING (chan, PAGE_SIZE);
603 OUT_RING (chan, PAGE_SIZE);
604 OUT_RING (chan, PAGE_SIZE);
605 OUT_RING (chan, new_mem->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000606 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000607 }
608 return ret;
609}
610
611static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000612nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
613{
614 int ret = RING_SPACE(chan, 2);
615 if (ret == 0) {
616 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
617 OUT_RING (chan, handle);
618 }
619 return ret;
620}
621
622static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000623nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
624 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
625{
626 struct nouveau_mem *node = old_mem->mm_node;
627 u64 src_offset = node->vma[0].offset;
628 u64 dst_offset = node->vma[1].offset;
629 u32 page_count = new_mem->num_pages;
630 int ret;
631
632 page_count = new_mem->num_pages;
633 while (page_count) {
634 int line_count = (page_count > 8191) ? 8191 : page_count;
635
636 ret = RING_SPACE(chan, 11);
637 if (ret)
638 return ret;
639
640 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
641 OUT_RING (chan, upper_32_bits(src_offset));
642 OUT_RING (chan, lower_32_bits(src_offset));
643 OUT_RING (chan, upper_32_bits(dst_offset));
644 OUT_RING (chan, lower_32_bits(dst_offset));
645 OUT_RING (chan, PAGE_SIZE);
646 OUT_RING (chan, PAGE_SIZE);
647 OUT_RING (chan, PAGE_SIZE);
648 OUT_RING (chan, line_count);
649 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
650 OUT_RING (chan, 0x00000110);
651
652 page_count -= line_count;
653 src_offset += (PAGE_SIZE * line_count);
654 dst_offset += (PAGE_SIZE * line_count);
655 }
656
657 return 0;
658}
659
660static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000661nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
662 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
663{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000664 struct nouveau_mem *node = old_mem->mm_node;
665 u64 src_offset = node->vma[0].offset;
666 u64 dst_offset = node->vma[1].offset;
Ben Skeggs183720b2010-12-09 15:17:10 +1000667 u32 page_count = new_mem->num_pages;
668 int ret;
669
Ben Skeggs183720b2010-12-09 15:17:10 +1000670 page_count = new_mem->num_pages;
671 while (page_count) {
672 int line_count = (page_count > 2047) ? 2047 : page_count;
673
674 ret = RING_SPACE(chan, 12);
675 if (ret)
676 return ret;
677
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000678 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000679 OUT_RING (chan, upper_32_bits(dst_offset));
680 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000681 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000682 OUT_RING (chan, upper_32_bits(src_offset));
683 OUT_RING (chan, lower_32_bits(src_offset));
684 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
685 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
686 OUT_RING (chan, PAGE_SIZE); /* line_length */
687 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000688 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000689 OUT_RING (chan, 0x00100110);
690
691 page_count -= line_count;
692 src_offset += (PAGE_SIZE * line_count);
693 dst_offset += (PAGE_SIZE * line_count);
694 }
695
696 return 0;
697}
698
699static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000700nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
701 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
702{
703 struct nouveau_mem *node = old_mem->mm_node;
704 u64 src_offset = node->vma[0].offset;
705 u64 dst_offset = node->vma[1].offset;
706 u32 page_count = new_mem->num_pages;
707 int ret;
708
709 page_count = new_mem->num_pages;
710 while (page_count) {
711 int line_count = (page_count > 8191) ? 8191 : page_count;
712
713 ret = RING_SPACE(chan, 11);
714 if (ret)
715 return ret;
716
717 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
718 OUT_RING (chan, upper_32_bits(src_offset));
719 OUT_RING (chan, lower_32_bits(src_offset));
720 OUT_RING (chan, upper_32_bits(dst_offset));
721 OUT_RING (chan, lower_32_bits(dst_offset));
722 OUT_RING (chan, PAGE_SIZE);
723 OUT_RING (chan, PAGE_SIZE);
724 OUT_RING (chan, PAGE_SIZE);
725 OUT_RING (chan, line_count);
726 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
727 OUT_RING (chan, 0x00000110);
728
729 page_count -= line_count;
730 src_offset += (PAGE_SIZE * line_count);
731 dst_offset += (PAGE_SIZE * line_count);
732 }
733
734 return 0;
735}
736
737static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000738nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
739 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
740{
741 struct nouveau_mem *node = old_mem->mm_node;
742 int ret = RING_SPACE(chan, 7);
743 if (ret == 0) {
744 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
745 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
746 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
747 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
748 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
749 OUT_RING (chan, 0x00000000 /* COPY */);
750 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
751 }
752 return ret;
753}
754
755static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000756nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
757 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
758{
759 struct nouveau_mem *node = old_mem->mm_node;
760 int ret = RING_SPACE(chan, 7);
761 if (ret == 0) {
762 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
763 OUT_RING (chan, new_mem->num_pages << PAGE_SHIFT);
764 OUT_RING (chan, upper_32_bits(node->vma[0].offset));
765 OUT_RING (chan, lower_32_bits(node->vma[0].offset));
766 OUT_RING (chan, upper_32_bits(node->vma[1].offset));
767 OUT_RING (chan, lower_32_bits(node->vma[1].offset));
768 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
769 }
770 return ret;
771}
772
773static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000774nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
775{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000776 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000777 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000778 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
779 OUT_RING (chan, handle);
780 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
781 OUT_RING (chan, NvNotify0);
782 OUT_RING (chan, NvDmaFB);
783 OUT_RING (chan, NvDmaFB);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000784 }
785
786 return ret;
787}
788
789static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000790nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
791 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000792{
Ben Skeggsd2f966662011-06-06 20:54:42 +1000793 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000794 struct nouveau_bo *nvbo = nouveau_bo(bo);
795 u64 length = (new_mem->num_pages << PAGE_SHIFT);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000796 u64 src_offset = node->vma[0].offset;
797 u64 dst_offset = node->vma[1].offset;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000798 int ret;
799
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000800 while (length) {
801 u32 amount, stride, height;
802
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000803 amount = min(length, (u64)(4 * 1024 * 1024));
804 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000805 height = amount / stride;
806
Marcin Slusarzc1b90df2013-03-03 13:32:00 +0100807 if (old_mem->mem_type == TTM_PL_VRAM &&
Francisco Jerezf13b3262010-10-10 06:01:08 +0200808 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000809 ret = RING_SPACE(chan, 8);
810 if (ret)
811 return ret;
812
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000813 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000814 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000815 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000816 OUT_RING (chan, stride);
817 OUT_RING (chan, height);
818 OUT_RING (chan, 1);
819 OUT_RING (chan, 0);
820 OUT_RING (chan, 0);
821 } else {
822 ret = RING_SPACE(chan, 2);
823 if (ret)
824 return ret;
825
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000826 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000827 OUT_RING (chan, 1);
828 }
Marcin Slusarzc1b90df2013-03-03 13:32:00 +0100829 if (new_mem->mem_type == TTM_PL_VRAM &&
Francisco Jerezf13b3262010-10-10 06:01:08 +0200830 nouveau_bo_tile_layout(nvbo)) {
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000831 ret = RING_SPACE(chan, 8);
832 if (ret)
833 return ret;
834
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000835 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000836 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000837 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000838 OUT_RING (chan, stride);
839 OUT_RING (chan, height);
840 OUT_RING (chan, 1);
841 OUT_RING (chan, 0);
842 OUT_RING (chan, 0);
843 } else {
844 ret = RING_SPACE(chan, 2);
845 if (ret)
846 return ret;
847
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000848 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000849 OUT_RING (chan, 1);
850 }
851
852 ret = RING_SPACE(chan, 14);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000853 if (ret)
854 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000855
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000856 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000857 OUT_RING (chan, upper_32_bits(src_offset));
858 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000859 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000860 OUT_RING (chan, lower_32_bits(src_offset));
861 OUT_RING (chan, lower_32_bits(dst_offset));
862 OUT_RING (chan, stride);
863 OUT_RING (chan, stride);
864 OUT_RING (chan, stride);
865 OUT_RING (chan, height);
866 OUT_RING (chan, 0x00000101);
867 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000868 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000869 OUT_RING (chan, 0);
870
871 length -= amount;
872 src_offset += amount;
873 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000874 }
875
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000876 return 0;
877}
878
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000879static int
880nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
881{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000882 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000883 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000884 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
885 OUT_RING (chan, handle);
886 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
887 OUT_RING (chan, NvNotify0);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000888 }
889
890 return ret;
891}
892
Ben Skeggsa6704782011-02-16 09:10:20 +1000893static inline uint32_t
894nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
895 struct nouveau_channel *chan, struct ttm_mem_reg *mem)
896{
897 if (mem->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000898 return NvDmaTT;
899 return NvDmaFB;
Ben Skeggsa6704782011-02-16 09:10:20 +1000900}
901
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000902static int
903nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
904 struct ttm_mem_reg *old_mem, struct ttm_mem_reg *new_mem)
905{
Ben Skeggsd961db72010-08-05 10:48:18 +1000906 u32 src_offset = old_mem->start << PAGE_SHIFT;
907 u32 dst_offset = new_mem->start << PAGE_SHIFT;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000908 u32 page_count = new_mem->num_pages;
909 int ret;
910
911 ret = RING_SPACE(chan, 3);
912 if (ret)
913 return ret;
914
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000915 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000916 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_mem));
917 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_mem));
918
Ben Skeggs6ee73862009-12-11 19:24:15 +1000919 page_count = new_mem->num_pages;
920 while (page_count) {
921 int line_count = (page_count > 2047) ? 2047 : page_count;
922
Ben Skeggs6ee73862009-12-11 19:24:15 +1000923 ret = RING_SPACE(chan, 11);
924 if (ret)
925 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000926
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000927 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000928 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000929 OUT_RING (chan, src_offset);
930 OUT_RING (chan, dst_offset);
931 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
932 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
933 OUT_RING (chan, PAGE_SIZE); /* line_length */
934 OUT_RING (chan, line_count);
935 OUT_RING (chan, 0x00000101);
936 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000937 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000938 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000939
940 page_count -= line_count;
941 src_offset += (PAGE_SIZE * line_count);
942 dst_offset += (PAGE_SIZE * line_count);
943 }
944
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000945 return 0;
946}
947
948static int
Ben Skeggsd2f966662011-06-06 20:54:42 +1000949nouveau_vma_getmap(struct nouveau_channel *chan, struct nouveau_bo *nvbo,
950 struct ttm_mem_reg *mem, struct nouveau_vma *vma)
951{
952 struct nouveau_mem *node = mem->mm_node;
953 int ret;
954
Ben Skeggsebb945a2012-07-20 08:17:34 +1000955 ret = nouveau_vm_get(nv_client(chan->cli)->vm, mem->num_pages <<
956 PAGE_SHIFT, node->page_shift,
957 NV_MEM_ACCESS_RW, vma);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000958 if (ret)
959 return ret;
960
961 if (mem->mem_type == TTM_PL_VRAM)
962 nouveau_vm_map(vma, node);
963 else
Ben Skeggsf7b24c42011-12-22 15:20:21 +1000964 nouveau_vm_map_sg(vma, 0, mem->num_pages << PAGE_SHIFT, node);
Ben Skeggsd2f966662011-06-06 20:54:42 +1000965
966 return 0;
967}
968
969static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000970nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000971 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000972{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000973 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +1000974 struct nouveau_channel *chan = chan = drm->ttm.chan;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000975 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs3425df42011-02-10 11:22:12 +1000976 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000977 int ret;
978
Ben Skeggs060810d2013-07-08 14:15:51 +1000979 mutex_lock_nested(&chan->cli->mutex, SINGLE_DEPTH_NESTING);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000980
Ben Skeggsd2f966662011-06-06 20:54:42 +1000981 /* create temporary vmas for the transfer and attach them to the
982 * old nouveau_mem node, these will get cleaned up after ttm has
983 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +1000984 */
Ben Skeggsebb945a2012-07-20 08:17:34 +1000985 if (nv_device(drm->device)->card_type >= NV_50) {
Ben Skeggsd5f42392011-02-10 12:22:52 +1000986 struct nouveau_mem *node = old_mem->mm_node;
Ben Skeggs3425df42011-02-10 11:22:12 +1000987
Ben Skeggsd2f966662011-06-06 20:54:42 +1000988 ret = nouveau_vma_getmap(chan, nvbo, old_mem, &node->vma[0]);
989 if (ret)
990 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000991
Ben Skeggsd2f966662011-06-06 20:54:42 +1000992 ret = nouveau_vma_getmap(chan, nvbo, new_mem, &node->vma[1]);
993 if (ret)
994 goto out;
Ben Skeggs3425df42011-02-10 11:22:12 +1000995 }
996
Ben Skeggsebb945a2012-07-20 08:17:34 +1000997 ret = drm->ttm.move(chan, bo, &bo->mem, new_mem);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +1000998 if (ret == 0) {
999 ret = nouveau_bo_move_accel_cleanup(chan, nvbo, evict,
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001000 no_wait_gpu, new_mem);
1001 }
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001002
Ben Skeggs3425df42011-02-10 11:22:12 +10001003out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001004 mutex_unlock(&chan->cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001005 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001006}
1007
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001008void
Ben Skeggs49981042012-08-06 19:38:25 +10001009nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001010{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001011 static const struct {
1012 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001013 int engine;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001014 u32 oclass;
1015 int (*exec)(struct nouveau_channel *,
1016 struct ttm_buffer_object *,
1017 struct ttm_mem_reg *, struct ttm_mem_reg *);
1018 int (*init)(struct nouveau_channel *, u32 handle);
1019 } _methods[] = {
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001020 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001021 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001022 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1023 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1024 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1025 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1026 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1027 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1028 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001029 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001030 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001031 }, *mthd = _methods;
1032 const char *name = "CPU";
1033 int ret;
1034
1035 do {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001036 struct nouveau_object *object;
Ben Skeggs49981042012-08-06 19:38:25 +10001037 struct nouveau_channel *chan;
Ben Skeggs1a460982012-05-04 15:17:28 +10001038 u32 handle = (mthd->engine << 16) | mthd->oclass;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001039
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001040 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001041 chan = drm->cechan;
1042 else
1043 chan = drm->channel;
1044 if (chan == NULL)
1045 continue;
1046
1047 ret = nouveau_object_new(nv_object(drm), chan->handle, handle,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001048 mthd->oclass, NULL, 0, &object);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001049 if (ret == 0) {
Ben Skeggs1a460982012-05-04 15:17:28 +10001050 ret = mthd->init(chan, handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001051 if (ret) {
Ben Skeggs49981042012-08-06 19:38:25 +10001052 nouveau_object_del(nv_object(drm),
Ben Skeggsebb945a2012-07-20 08:17:34 +10001053 chan->handle, handle);
1054 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001055 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001056
1057 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001058 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001059 name = mthd->name;
1060 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001061 }
1062 } while ((++mthd)->exec);
1063
Ben Skeggsebb945a2012-07-20 08:17:34 +10001064 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001065}
1066
Ben Skeggs6ee73862009-12-11 19:24:15 +10001067static int
1068nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001069 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001070{
1071 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1072 struct ttm_placement placement;
1073 struct ttm_mem_reg tmp_mem;
1074 int ret;
1075
1076 placement.fpfn = placement.lpfn = 0;
1077 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001078 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001079
1080 tmp_mem = *new_mem;
1081 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001082 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001083 if (ret)
1084 return ret;
1085
1086 ret = ttm_tt_bind(bo->ttm, &tmp_mem);
1087 if (ret)
1088 goto out;
1089
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001090 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001091 if (ret)
1092 goto out;
1093
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001094 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001095out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001096 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001097 return ret;
1098}
1099
1100static int
1101nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001102 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001103{
1104 u32 placement_memtype = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING;
1105 struct ttm_placement placement;
1106 struct ttm_mem_reg tmp_mem;
1107 int ret;
1108
1109 placement.fpfn = placement.lpfn = 0;
1110 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001111 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001112
1113 tmp_mem = *new_mem;
1114 tmp_mem.mm_node = NULL;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001115 ret = ttm_bo_mem_space(bo, &placement, &tmp_mem, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001116 if (ret)
1117 return ret;
1118
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001119 ret = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001120 if (ret)
1121 goto out;
1122
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001123 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001124 if (ret)
1125 goto out;
1126
1127out:
Ben Skeggs42311ff2010-08-04 12:07:08 +10001128 ttm_bo_mem_put(bo, &tmp_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001129 return ret;
1130}
1131
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001132static void
1133nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem)
1134{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001135 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001136 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001137
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001138 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1139 if (bo->destroy != nouveau_bo_del_ttm)
1140 return;
1141
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001142 list_for_each_entry(vma, &nvbo->vma_list, head) {
Jerome Glissedc97b342011-11-18 11:47:03 -05001143 if (new_mem && new_mem->mem_type == TTM_PL_VRAM) {
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001144 nouveau_vm_map(vma, new_mem->mm_node);
1145 } else
Jerome Glissedc97b342011-11-18 11:47:03 -05001146 if (new_mem && new_mem->mem_type == TTM_PL_TT &&
Ben Skeggsebb945a2012-07-20 08:17:34 +10001147 nvbo->page_shift == vma->vm->vmm->spg_shift) {
Dave Airlie22b33e82012-04-02 11:53:06 +01001148 if (((struct nouveau_mem *)new_mem->mm_node)->sg)
1149 nouveau_vm_map_sg_table(vma, 0, new_mem->
1150 num_pages << PAGE_SHIFT,
1151 new_mem->mm_node);
1152 else
1153 nouveau_vm_map_sg(vma, 0, new_mem->
1154 num_pages << PAGE_SHIFT,
1155 new_mem->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001156 } else {
1157 nouveau_vm_unmap(vma);
1158 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001159 }
1160}
1161
Ben Skeggs6ee73862009-12-11 19:24:15 +10001162static int
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001163nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_mem,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001164 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001165{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001166 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1167 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001168 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001169 u64 offset = new_mem->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001170
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001171 *new_tile = NULL;
1172 if (new_mem->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001173 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001174
Ben Skeggsebb945a2012-07-20 08:17:34 +10001175 if (nv_device(drm->device)->card_type >= NV_10) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001176 *new_tile = nv10_bo_set_tiling(dev, offset, new_mem->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001177 nvbo->tile_mode,
1178 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001179 }
1180
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001181 return 0;
1182}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001183
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001184static void
1185nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001186 struct nouveau_drm_tile *new_tile,
1187 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001188{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001189 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1190 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001191
Ben Skeggsbc9e7b92012-07-19 17:54:21 +10001192 nv10_bo_put_tile_region(dev, *old_tile, bo->sync_obj);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001193 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001194}
1195
1196static int
1197nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001198 bool no_wait_gpu, struct ttm_mem_reg *new_mem)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001199{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001200 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001201 struct nouveau_bo *nvbo = nouveau_bo(bo);
1202 struct ttm_mem_reg *old_mem = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001203 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001204 int ret = 0;
1205
Ben Skeggsebb945a2012-07-20 08:17:34 +10001206 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001207 ret = nouveau_bo_vm_bind(bo, new_mem, &new_tile);
1208 if (ret)
1209 return ret;
1210 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001211
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001212 /* Fake bo copy. */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001213 if (old_mem->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
1214 BUG_ON(bo->mem.mm_node != NULL);
1215 bo->mem = *new_mem;
1216 new_mem->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001217 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001218 }
1219
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001220 /* CPU copy if we have no accelerated method available */
Ben Skeggsebb945a2012-07-20 08:17:34 +10001221 if (!drm->ttm.move) {
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001222 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001223 goto out;
1224 }
1225
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001226 /* Hardware assisted copy. */
1227 if (new_mem->mem_type == TTM_PL_SYSTEM)
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001228 ret = nouveau_bo_move_flipd(bo, evict, intr,
1229 no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001230 else if (old_mem->mem_type == TTM_PL_SYSTEM)
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001231 ret = nouveau_bo_move_flips(bo, evict, intr,
1232 no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001233 else
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001234 ret = nouveau_bo_move_m2mf(bo, evict, intr,
1235 no_wait_gpu, new_mem);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001236
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001237 if (!ret)
1238 goto out;
1239
1240 /* Fallback to software copy. */
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001241 ret = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001242
1243out:
Ben Skeggsebb945a2012-07-20 08:17:34 +10001244 if (nv_device(drm->device)->card_type < NV_50) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001245 if (ret)
1246 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1247 else
1248 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1249 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001250
1251 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001252}
1253
1254static int
1255nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1256{
1257 return 0;
1258}
1259
Jerome Glissef32f02f2010-04-09 14:39:25 +02001260static int
1261nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1262{
1263 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001264 struct nouveau_drm *drm = nouveau_bdev(bdev);
1265 struct drm_device *dev = drm->dev;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001266 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001267
1268 mem->bus.addr = NULL;
1269 mem->bus.offset = 0;
1270 mem->bus.size = mem->num_pages << PAGE_SHIFT;
1271 mem->bus.base = 0;
1272 mem->bus.is_iomem = false;
1273 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1274 return -EINVAL;
1275 switch (mem->mem_type) {
1276 case TTM_PL_SYSTEM:
1277 /* System memory */
1278 return 0;
1279 case TTM_PL_TT:
1280#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001281 if (drm->agp.stat == ENABLED) {
Ben Skeggsd961db72010-08-05 10:48:18 +10001282 mem->bus.offset = mem->start << PAGE_SHIFT;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001283 mem->bus.base = drm->agp.base;
Aaro Koskineneda85d62012-12-31 03:34:59 +02001284 mem->bus.is_iomem = !dev->agp->cant_use_aperture;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001285 }
1286#endif
1287 break;
1288 case TTM_PL_VRAM:
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001289 mem->bus.offset = mem->start << PAGE_SHIFT;
Jordan Crouse01d73a62010-05-27 13:40:24 -06001290 mem->bus.base = pci_resource_start(dev->pdev, 1);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001291 mem->bus.is_iomem = true;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001292 if (nv_device(drm->device)->card_type >= NV_50) {
1293 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001294 struct nouveau_mem *node = mem->mm_node;
1295
Ben Skeggsebb945a2012-07-20 08:17:34 +10001296 ret = bar->umap(bar, node, NV_MEM_ACCESS_RW,
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001297 &node->bar_vma);
1298 if (ret)
1299 return ret;
1300
1301 mem->bus.offset = node->bar_vma.offset;
1302 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001303 break;
1304 default:
1305 return -EINVAL;
1306 }
1307 return 0;
1308}
1309
1310static void
1311nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
1312{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001313 struct nouveau_drm *drm = nouveau_bdev(bdev);
1314 struct nouveau_bar *bar = nouveau_bar(drm->device);
Ben Skeggsd5f42392011-02-10 12:22:52 +10001315 struct nouveau_mem *node = mem->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001316
Ben Skeggsd5f42392011-02-10 12:22:52 +10001317 if (!node->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001318 return;
1319
Ben Skeggsebb945a2012-07-20 08:17:34 +10001320 bar->unmap(bar, &node->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001321}
1322
1323static int
1324nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1325{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001326 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001327 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001328 struct nouveau_device *device = nv_device(drm->device);
1329 u32 mappable = pci_resource_len(device->pdev, 1) >> PAGE_SHIFT;
Ben Skeggse1429b42010-09-10 11:12:25 +10001330
1331 /* as long as the bo isn't in vram, and isn't tiled, we've got
1332 * nothing to do here.
1333 */
1334 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggsebb945a2012-07-20 08:17:34 +10001335 if (nv_device(drm->device)->card_type < NV_50 ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001336 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001337 return 0;
1338 }
1339
1340 /* make sure bo is in mappable vram */
Ben Skeggsebb945a2012-07-20 08:17:34 +10001341 if (bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001342 return 0;
1343
1344
1345 nvbo->placement.fpfn = 0;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001346 nvbo->placement.lpfn = mappable;
Dave Airliec2848152012-05-18 15:31:12 +01001347 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001348 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001349}
1350
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001351static int
1352nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1353{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001354 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001355 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001356 struct drm_device *dev;
1357 unsigned i;
1358 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001359 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001360
1361 if (ttm->state != tt_unpopulated)
1362 return 0;
1363
Dave Airlie22b33e82012-04-02 11:53:06 +01001364 if (slave && ttm->sg) {
1365 /* make userspace faulting work */
1366 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1367 ttm_dma->dma_address, ttm->num_pages);
1368 ttm->state = tt_unbound;
1369 return 0;
1370 }
1371
Ben Skeggsebb945a2012-07-20 08:17:34 +10001372 drm = nouveau_bdev(ttm->bdev);
1373 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001374
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001375#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001376 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001377 return ttm_agp_tt_populate(ttm);
1378 }
1379#endif
1380
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001381#ifdef CONFIG_SWIOTLB
1382 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001383 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001384 }
1385#endif
1386
1387 r = ttm_pool_populate(ttm);
1388 if (r) {
1389 return r;
1390 }
1391
1392 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001393 ttm_dma->dma_address[i] = pci_map_page(dev->pdev, ttm->pages[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001394 0, PAGE_SIZE,
1395 PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001396 if (pci_dma_mapping_error(dev->pdev, ttm_dma->dma_address[i])) {
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001397 while (--i) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001398 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001399 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001400 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001401 }
1402 ttm_pool_unpopulate(ttm);
1403 return -EFAULT;
1404 }
1405 }
1406 return 0;
1407}
1408
1409static void
1410nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1411{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001412 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001413 struct nouveau_drm *drm;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001414 struct drm_device *dev;
1415 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001416 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1417
1418 if (slave)
1419 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001420
Ben Skeggsebb945a2012-07-20 08:17:34 +10001421 drm = nouveau_bdev(ttm->bdev);
1422 dev = drm->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001423
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001424#if __OS_HAS_AGP
Ben Skeggsebb945a2012-07-20 08:17:34 +10001425 if (drm->agp.stat == ENABLED) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001426 ttm_agp_tt_unpopulate(ttm);
1427 return;
1428 }
1429#endif
1430
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001431#ifdef CONFIG_SWIOTLB
1432 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001433 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001434 return;
1435 }
1436#endif
1437
1438 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001439 if (ttm_dma->dma_address[i]) {
1440 pci_unmap_page(dev->pdev, ttm_dma->dma_address[i],
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001441 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1442 }
1443 }
1444
1445 ttm_pool_unpopulate(ttm);
1446}
1447
Ben Skeggs875ac342012-04-30 12:51:48 +10001448void
1449nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence)
1450{
1451 struct nouveau_fence *old_fence = NULL;
1452
1453 if (likely(fence))
1454 nouveau_fence_ref(fence);
1455
1456 spin_lock(&nvbo->bo.bdev->fence_lock);
1457 old_fence = nvbo->bo.sync_obj;
1458 nvbo->bo.sync_obj = fence;
1459 spin_unlock(&nvbo->bo.bdev->fence_lock);
1460
1461 nouveau_fence_unref(&old_fence);
1462}
1463
1464static void
1465nouveau_bo_fence_unref(void **sync_obj)
1466{
1467 nouveau_fence_unref((struct nouveau_fence **)sync_obj);
1468}
1469
1470static void *
1471nouveau_bo_fence_ref(void *sync_obj)
1472{
1473 return nouveau_fence_ref(sync_obj);
1474}
1475
1476static bool
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001477nouveau_bo_fence_signalled(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001478{
Ben Skeggsd375e7d52012-04-30 13:30:00 +10001479 return nouveau_fence_done(sync_obj);
Ben Skeggs875ac342012-04-30 12:51:48 +10001480}
1481
1482static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001483nouveau_bo_fence_wait(void *sync_obj, bool lazy, bool intr)
Ben Skeggs875ac342012-04-30 12:51:48 +10001484{
1485 return nouveau_fence_wait(sync_obj, lazy, intr);
1486}
1487
1488static int
Maarten Lankhorstdedfdff2012-10-12 15:04:00 +00001489nouveau_bo_fence_flush(void *sync_obj)
Ben Skeggs875ac342012-04-30 12:51:48 +10001490{
1491 return 0;
1492}
1493
Ben Skeggs6ee73862009-12-11 19:24:15 +10001494struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001495 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001496 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1497 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001498 .invalidate_caches = nouveau_bo_invalidate_caches,
1499 .init_mem_type = nouveau_bo_init_mem_type,
1500 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001501 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001502 .move = nouveau_bo_move,
1503 .verify_access = nouveau_bo_verify_access,
Ben Skeggs875ac342012-04-30 12:51:48 +10001504 .sync_obj_signaled = nouveau_bo_fence_signalled,
1505 .sync_obj_wait = nouveau_bo_fence_wait,
1506 .sync_obj_flush = nouveau_bo_fence_flush,
1507 .sync_obj_unref = nouveau_bo_fence_unref,
1508 .sync_obj_ref = nouveau_bo_fence_ref,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001509 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1510 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1511 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001512};
1513
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001514struct nouveau_vma *
1515nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nouveau_vm *vm)
1516{
1517 struct nouveau_vma *vma;
1518 list_for_each_entry(vma, &nvbo->vma_list, head) {
1519 if (vma->vm == vm)
1520 return vma;
1521 }
1522
1523 return NULL;
1524}
1525
1526int
1527nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nouveau_vm *vm,
1528 struct nouveau_vma *vma)
1529{
1530 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
1531 struct nouveau_mem *node = nvbo->bo.mem.mm_node;
1532 int ret;
1533
1534 ret = nouveau_vm_get(vm, size, nvbo->page_shift,
1535 NV_MEM_ACCESS_RW, vma);
1536 if (ret)
1537 return ret;
1538
1539 if (nvbo->bo.mem.mem_type == TTM_PL_VRAM)
1540 nouveau_vm_map(vma, nvbo->bo.mem.mm_node);
Dave Airlie22b33e82012-04-02 11:53:06 +01001541 else if (nvbo->bo.mem.mem_type == TTM_PL_TT) {
1542 if (node->sg)
1543 nouveau_vm_map_sg_table(vma, 0, size, node);
1544 else
1545 nouveau_vm_map_sg(vma, 0, size, node);
1546 }
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001547
1548 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001549 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001550 return 0;
1551}
1552
1553void
1554nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nouveau_vma *vma)
1555{
1556 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001557 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001558 nouveau_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001559 nouveau_vm_put(vma);
1560 list_del(&vma->head);
1561 }
1562}