blob: 123714cbd35f6bdc126adf96e6004c6c9b163436 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070048
49#include <linux/mlx4/device.h>
50#include <linux/mlx4/qp.h>
51#include <linux/mlx4/cq.h>
52#include <linux/mlx4/srq.h>
53#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000054#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070055
56#include "en_port.h"
57
58#define DRV_NAME "mlx4_en"
Yevgeny Petrilin6edf91d2011-12-13 04:19:34 +000059#define DRV_VERSION "2.0"
60#define DRV_RELDATE "Dec 2011"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070061
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070062#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
63
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070064/*
65 * Device constants
66 */
67
68
69#define MLX4_EN_PAGE_SHIFT 12
70#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000071#define DEF_RX_RINGS 16
72#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000073#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070074#define TXBB_SIZE 64
75#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070076#define STAMP_STRIDE 64
77#define STAMP_DWORDS (STAMP_STRIDE / 4)
78#define STAMP_SHIFT 31
79#define STAMP_VAL 0x7fffffff
80#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000081#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000082#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070083
Amir Vadai1eb8c692012-07-18 22:33:52 +000084#define MLX4_EN_FILTER_HASH_SHIFT 4
85#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
86
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070087/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
88#define MAX_DESC_SIZE 512
89#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
90
91/*
92 * OS related constants and tunables
93 */
94
95#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
96
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +000097/* Use the maximum between 16384 and a single page */
98#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
Eric Dumazet51151a12013-06-23 08:17:56 -070099
100#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700101
Eric Dumazete6309cf2013-06-03 07:54:55 +0000102/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700103 * and 4K allocations) */
104enum {
Eric Dumazete6309cf2013-06-03 07:54:55 +0000105 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
106 FRAG_SZ1 = 4096,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700107 FRAG_SZ2 = 4096,
108 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
109};
110#define MLX4_EN_MAX_RX_FRAGS 4
111
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800112/* Maximum ring sizes */
113#define MLX4_EN_MAX_TX_SIZE 8192
114#define MLX4_EN_MAX_RX_SIZE 8192
115
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000116/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700117#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
118#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
119
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000120#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaibc6a4742012-05-17 00:58:10 +0000121#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000122#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000123#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700124#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000125#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
126 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700127
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000128/* Target number of packets to coalesce with interrupt moderation */
129#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700130#define MLX4_EN_RX_COAL_TIME 0x10
131
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000132#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000133#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700134
135#define MLX4_EN_RX_RATE_LOW 400000
136#define MLX4_EN_RX_COAL_TIME_LOW 0
137#define MLX4_EN_RX_RATE_HIGH 450000
138#define MLX4_EN_RX_COAL_TIME_HIGH 128
139#define MLX4_EN_RX_SIZE_THRESH 1024
140#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
141#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000142#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700143
144#define MLX4_EN_AUTO_CONF 0xffff
145
146#define MLX4_EN_DEF_RX_PAUSE 1
147#define MLX4_EN_DEF_TX_PAUSE 1
148
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200149/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700150 instead of interrupts (in per-core Tx rings) - should be power of 2 */
151#define MLX4_EN_TX_POLL_MODER 16
152#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
153
154#define ETH_LLC_SNAP_SIZE 8
155
156#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
157#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000158#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700159
160#define MLX4_EN_MIN_MTU 46
161#define ETH_BCAST 0xffffffffffffULL
162
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000163#define MLX4_EN_LOOPBACK_RETRIES 5
164#define MLX4_EN_LOOPBACK_TIMEOUT 100
165
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700166#ifdef MLX4_EN_PERF_STAT
167/* Number of samples to 'average' */
168#define AVG_SIZE 128
169#define AVG_FACTOR 1024
170#define NUM_PERF_STATS NUM_PERF_COUNTERS
171
172#define INC_PERF_COUNTER(cnt) (++(cnt))
173#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
174#define AVG_PERF_COUNTER(cnt, sample) \
175 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
176#define GET_PERF_COUNTER(cnt) (cnt)
177#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
178
179#else
180
181#define NUM_PERF_STATS 0
182#define INC_PERF_COUNTER(cnt) do {} while (0)
183#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
184#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
185#define GET_PERF_COUNTER(cnt) (0)
186#define GET_AVG_PERF_COUNTER(cnt) (0)
187#endif /* MLX4_EN_PERF_STAT */
188
189/*
190 * Configurables
191 */
192
193enum cq_type {
194 RX = 0,
195 TX = 1,
196};
197
198
199/*
200 * Useful macros
201 */
202#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
203#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700204
205
206struct mlx4_en_tx_info {
207 struct sk_buff *skb;
208 u32 nr_txbb;
Yevgeny Petrilin5b263f52012-04-23 02:18:50 +0000209 u32 nr_bytes;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700210 u8 linear;
211 u8 data_offset;
Yevgeny Petrilin41efea52009-01-08 10:57:15 -0800212 u8 inl;
Amir Vadaiec693d42013-04-23 06:06:49 +0000213 u8 ts_requested;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700214};
215
216
217#define MLX4_EN_BIT_DESC_OWN 0x80000000
218#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
219#define MLX4_EN_MEMTYPE_PAD 0x100
220#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
221
222
223struct mlx4_en_tx_desc {
224 struct mlx4_wqe_ctrl_seg ctrl;
225 union {
226 struct mlx4_wqe_data_seg data; /* at least one data segment */
227 struct mlx4_wqe_lso_seg lso;
228 struct mlx4_wqe_inline_seg inl;
229 };
230};
231
232#define MLX4_EN_USE_SRQ 0x01000000
233
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000234#define MLX4_EN_CX3_LOW_ID 0x1000
235#define MLX4_EN_CX3_HIGH_ID 0x1005
236
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700237struct mlx4_en_rx_alloc {
Eric Dumazet51151a12013-06-23 08:17:56 -0700238 struct page *page;
239 dma_addr_t dma;
Amir Vadai70fbe072013-10-07 13:38:12 +0200240 u32 page_offset;
241 u32 page_size;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700242};
243
244struct mlx4_en_tx_ring {
245 struct mlx4_hwq_resources wqres;
246 u32 size ; /* number of TXBBs */
247 u32 size_mask;
248 u16 stride;
249 u16 cqn; /* index of port CQ associated with this ring */
250 u32 prod;
251 u32 cons;
252 u32 buf_size;
253 u32 doorbell_qpn;
254 void *buf;
255 u16 poll_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700256 struct mlx4_en_tx_info *tx_info;
257 u8 *bounce_buf;
Ido Shamayd03a68f2013-12-19 21:20:14 +0200258 u8 queue_index;
259 cpumask_t affinity_mask;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700260 u32 last_nr_txbb;
261 struct mlx4_qp qp;
262 struct mlx4_qp_context context;
263 int qpn;
264 enum mlx4_qp_state qp_state;
265 struct mlx4_srq dummy;
266 unsigned long bytes;
267 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000268 unsigned long tx_csum;
Yevgeny Petrilin87a5c382011-03-22 22:38:52 +0000269 struct mlx4_bf bf;
270 bool bf_enabled;
Yevgeny Petrilin5b263f52012-04-23 02:18:50 +0000271 struct netdev_queue *tx_queue;
Amir Vadaiec693d42013-04-23 06:06:49 +0000272 int hwtstamp_tx_type;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700273};
274
275struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700276 /* actual number of entries depends on rx ring stride */
277 struct mlx4_wqe_data_seg data[0];
278};
279
280struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700281 struct mlx4_hwq_resources wqres;
282 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700283 u32 size ; /* number of Rx descs*/
284 u32 actual_size;
285 u32 size_mask;
286 u16 stride;
287 u16 log_stride;
288 u16 cqn; /* index of port CQ associated with this ring */
289 u32 prod;
290 u32 cons;
291 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500292 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700293 void *buf;
294 void *rx_info;
295 unsigned long bytes;
296 unsigned long packets;
Cong Wange0d10952013-08-01 11:10:25 +0800297#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai85018412013-06-18 16:18:28 +0300298 unsigned long yields;
299 unsigned long misses;
300 unsigned long cleaned;
301#endif
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000302 unsigned long csum_ok;
303 unsigned long csum_none;
Amir Vadaiec693d42013-04-23 06:06:49 +0000304 int hwtstamp_rx_filter;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700305};
306
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700307struct mlx4_en_cq {
308 struct mlx4_cq mcq;
309 struct mlx4_hwq_resources wqres;
310 int ring;
311 spinlock_t lock;
312 struct net_device *dev;
313 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700314 int size;
315 int buf_size;
316 unsigned vector;
317 enum cq_type is_tx;
318 u16 moder_time;
319 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700320 struct mlx4_cqe *buf;
321#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300322
Cong Wange0d10952013-08-01 11:10:25 +0800323#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300324 unsigned int state;
325#define MLX4_EN_CQ_STATE_IDLE 0
326#define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
327#define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
328#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
329#define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
330#define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
331#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
332#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
333 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
Cong Wange0d10952013-08-01 11:10:25 +0800334#endif /* CONFIG_NET_RX_BUSY_POLL */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700335};
336
337struct mlx4_en_port_profile {
338 u32 flags;
339 u32 tx_ring_num;
340 u32 rx_ring_num;
341 u32 tx_ring_size;
342 u32 rx_ring_size;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000343 u8 rx_pause;
344 u8 rx_ppp;
345 u8 tx_pause;
346 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000347 int rss_rings;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700348};
349
350struct mlx4_en_profile {
351 int rss_xor;
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000352 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700353 u8 rss_mask;
354 u32 active_ports;
355 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700356 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000357 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700358 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
359};
360
361struct mlx4_en_dev {
362 struct mlx4_dev *dev;
363 struct pci_dev *pdev;
364 struct mutex state_lock;
365 struct net_device *pndev[MLX4_MAX_PORTS + 1];
366 u32 port_cnt;
367 bool device_up;
368 struct mlx4_en_profile profile;
369 u32 LSO_support;
370 struct workqueue_struct *workqueue;
371 struct device *dma_device;
372 void __iomem *uar_map;
373 struct mlx4_uar priv_uar;
374 struct mlx4_mr mr;
375 u32 priv_pdn;
376 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000377 u8 mac_removed[MLX4_MAX_PORTS + 1];
Amir Vadaiec693d42013-04-23 06:06:49 +0000378 struct cyclecounter cycles;
379 struct timecounter clock;
380 unsigned long last_overflow_check;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000381 unsigned long overflow_period;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700382};
383
384
385struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700386 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700387 struct mlx4_qp qps[MAX_RX_RINGS];
388 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700389 struct mlx4_qp indir_qp;
390 enum mlx4_qp_state indir_state;
391};
392
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000393struct mlx4_en_port_state {
394 int link_state;
395 int link_speed;
396 int transciver;
397};
398
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700399struct mlx4_en_pkt_stats {
400 unsigned long broadcast;
401 unsigned long rx_prio[8];
402 unsigned long tx_prio[8];
403#define NUM_PKT_STATS 17
404};
405
406struct mlx4_en_port_stats {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700407 unsigned long tso_packets;
408 unsigned long queue_stopped;
409 unsigned long wake_queue;
410 unsigned long tx_timeout;
411 unsigned long rx_alloc_failed;
412 unsigned long rx_chksum_good;
413 unsigned long rx_chksum_none;
414 unsigned long tx_chksum_offload;
Yevgeny Petrilind61702f2010-09-05 22:20:24 +0000415#define NUM_PORT_STATS 8
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700416};
417
418struct mlx4_en_perf_stats {
419 u32 tx_poll;
420 u64 tx_pktsz_avg;
421 u32 inflight_avg;
422 u16 tx_coal_avg;
423 u16 rx_coal_avg;
424 u32 napi_quota;
425#define NUM_PERF_COUNTERS 6
426};
427
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000428enum mlx4_en_mclist_act {
429 MCLIST_NONE,
430 MCLIST_REM,
431 MCLIST_ADD,
432};
433
434struct mlx4_en_mc_list {
435 struct list_head list;
436 enum mlx4_en_mclist_act action;
437 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000438 u64 reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000439};
440
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700441struct mlx4_en_frag_info {
442 u16 frag_size;
443 u16 frag_prefix_size;
444 u16 frag_stride;
445 u16 frag_align;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700446};
447
Amir Vadai564c2742012-04-04 21:33:26 +0000448#ifdef CONFIG_MLX4_EN_DCB
449/* Minimal TC BW - setting to 0 will block traffic */
450#define MLX4_EN_BW_MIN 1
451#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
452
453#define MLX4_EN_TC_ETS 7
454
455#endif
456
Hadar Hen Zion82067282012-07-05 04:03:49 +0000457struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000458 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000459 struct ethtool_rx_flow_spec flow_spec;
460 u64 id;
461};
462
Yan Burman79aeacc2013-02-07 02:25:19 +0000463enum {
464 MLX4_EN_FLAG_PROMISC = (1 << 0),
465 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
466 /* whether we need to enable hardware loopback by putting dmac
467 * in Tx WQE
468 */
469 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
470 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000471 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
472 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4)
Yan Burman79aeacc2013-02-07 02:25:19 +0000473};
474
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000475#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
476#define MLX4_EN_MAC_HASH_IDX 5
477
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700478struct mlx4_en_priv {
479 struct mlx4_en_dev *mdev;
480 struct mlx4_en_port_profile *prof;
481 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000482 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700483 struct net_device_stats stats;
484 struct net_device_stats ret_stats;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000485 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700486 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000487 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000488 /* To allow rules removal while port is going down */
489 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700490
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000491 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700492 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000493 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700494 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000495 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700496 u16 rx_usecs;
497 u16 rx_frames;
498 u16 tx_usecs;
499 u16 tx_frames;
500 u32 pkt_rate_low;
501 u16 rx_usecs_low;
502 u32 pkt_rate_high;
503 u16 rx_usecs_high;
504 u16 sample_interval;
505 u16 adaptive_rx_coal;
506 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000507 u32 loopback_ok;
508 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700509
510 struct mlx4_hwq_resources res;
511 int link_state;
512 int last_link_state;
513 bool port_up;
514 int port;
515 int registered;
516 int allocated;
517 int stride;
Yan Burman6bbb6d92013-02-07 02:25:20 +0000518 unsigned char prev_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700519 int mac_index;
520 unsigned max_mtu;
521 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000522 int cqe_factor;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700523
524 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000525 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700526 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000527 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700528 u32 tx_ring_num;
529 u32 rx_ring_num;
530 u32 rx_skb_size;
531 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
532 u16 num_frags;
533 u16 log_rx_info;
534
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200535 struct mlx4_en_tx_ring **tx_ring;
536 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
537 struct mlx4_en_cq **tx_cq;
538 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000539 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000540 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700541 struct work_struct watchdog_task;
542 struct work_struct linkstate_task;
543 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000544 struct delayed_work service_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700545 struct mlx4_en_perf_stats pstats;
546 struct mlx4_en_pkt_stats pkstats;
547 struct mlx4_en_port_stats port_stats;
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000548 u64 stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000549 struct list_head mc_list;
550 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000551 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700552 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300553 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000554 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000555 struct device *ddev;
Yevgeny Petrilin044ca2a2012-06-25 00:24:13 +0000556 int base_tx_qpn;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000557 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000558 struct hwtstamp_config hwtstamp_config;
Amir Vadai564c2742012-04-04 21:33:26 +0000559
560#ifdef CONFIG_MLX4_EN_DCB
561 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000562 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Amir Vadai564c2742012-04-04 21:33:26 +0000563#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000564#ifdef CONFIG_RFS_ACCEL
565 spinlock_t filters_lock;
566 int last_filter_id;
567 struct list_head filters;
568 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
569#endif
570
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000571};
572
573enum mlx4_en_wol {
574 MLX4_EN_WOL_MAGIC = (1ULL << 61),
575 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700576};
577
Yan Burman16a10ff2013-02-07 02:25:22 +0000578struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000579 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000580 unsigned char mac[ETH_ALEN + 2];
581 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000582 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000583};
584
Cong Wange0d10952013-08-01 11:10:25 +0800585#ifdef CONFIG_NET_RX_BUSY_POLL
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300586static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
587{
588 spin_lock_init(&cq->poll_lock);
589 cq->state = MLX4_EN_CQ_STATE_IDLE;
590}
591
592/* called from the device poll rutine to get ownership of a cq */
593static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
594{
595 int rc = true;
596 spin_lock(&cq->poll_lock);
597 if (cq->state & MLX4_CQ_LOCKED) {
598 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
599 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
600 rc = false;
601 } else
602 /* we don't care if someone yielded */
603 cq->state = MLX4_EN_CQ_STATE_NAPI;
604 spin_unlock(&cq->poll_lock);
605 return rc;
606}
607
608/* returns true is someone tried to get the cq while napi had it */
609static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
610{
611 int rc = false;
612 spin_lock(&cq->poll_lock);
613 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
614 MLX4_EN_CQ_STATE_NAPI_YIELD));
615
616 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
617 rc = true;
618 cq->state = MLX4_EN_CQ_STATE_IDLE;
619 spin_unlock(&cq->poll_lock);
620 return rc;
621}
622
623/* called from mlx4_en_low_latency_poll() */
624static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
625{
626 int rc = true;
627 spin_lock_bh(&cq->poll_lock);
628 if ((cq->state & MLX4_CQ_LOCKED)) {
629 struct net_device *dev = cq->dev;
630 struct mlx4_en_priv *priv = netdev_priv(dev);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200631 struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300632
633 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
634 rc = false;
Amir Vadai85018412013-06-18 16:18:28 +0300635 rx_ring->yields++;
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300636 } else
637 /* preserve yield marks */
638 cq->state |= MLX4_EN_CQ_STATE_POLL;
639 spin_unlock_bh(&cq->poll_lock);
640 return rc;
641}
642
643/* returns true if someone tried to get the cq while it was locked */
644static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
645{
646 int rc = false;
647 spin_lock_bh(&cq->poll_lock);
648 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
649
650 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
651 rc = true;
652 cq->state = MLX4_EN_CQ_STATE_IDLE;
653 spin_unlock_bh(&cq->poll_lock);
654 return rc;
655}
656
657/* true if a socket is polling, even if it did not get the lock */
658static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
659{
660 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
661 return cq->state & CQ_USER_PEND;
662}
663#else
664static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
665{
666}
667
668static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
669{
670 return true;
671}
672
673static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
674{
675 return false;
676}
677
678static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
679{
680 return false;
681}
682
683static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
684{
685 return false;
686}
687
688static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
689{
690 return false;
691}
Cong Wange0d10952013-08-01 11:10:25 +0800692#endif /* CONFIG_NET_RX_BUSY_POLL */
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300693
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000694#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700695
Yan Burman79aeacc2013-02-07 02:25:19 +0000696void mlx4_en_update_loopback_state(struct net_device *dev,
697 netdev_features_t features);
698
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700699void mlx4_en_destroy_netdev(struct net_device *dev);
700int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
701 struct mlx4_en_port_profile *prof);
702
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800703int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000704void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800705
Alexander Gullerfe0af032011-10-09 05:26:46 +0000706void mlx4_en_free_resources(struct mlx4_en_priv *priv);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800707int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
708
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200709int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200710 int entries, int ring, enum cq_type mode, int node);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200711void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
Alexander Guller76532d02011-10-09 05:26:31 +0000712int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
713 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700714void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
715int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
716int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
717
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700718void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000719u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
Stephen Hemminger613573252009-08-31 19:50:58 +0000720netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700721
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200722int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
723 struct mlx4_en_tx_ring **pring,
Ido Shamayd03a68f2013-12-19 21:20:14 +0200724 int qpn, u32 size, u16 stride,
725 int node, int queue_index);
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200726void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
727 struct mlx4_en_tx_ring **pring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700728int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
729 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000730 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700731void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
732 struct mlx4_en_tx_ring *ring);
733
734int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200735 struct mlx4_en_rx_ring **pring,
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200736 u32 size, u16 stride, int node);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700737void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200738 struct mlx4_en_rx_ring **pring,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000739 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700740int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
741void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
742 struct mlx4_en_rx_ring *ring);
743int mlx4_en_process_rx_cq(struct net_device *dev,
744 struct mlx4_en_cq *cq,
745 int budget);
746int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
Eugenia Emantayev0276a332013-12-19 21:20:17 +0200747int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700748void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000749 int is_tx, int rss, int qpn, int cqn, int user_prio,
750 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000751void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700752int mlx4_en_map_buffer(struct mlx4_buf *buf);
753void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
754
755void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700756int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
757void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000758int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
759void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700760int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700761void mlx4_en_rx_irq(struct mlx4_cq *mcq);
762
763int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000764int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700765
766int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000767int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
768
Amir Vadai564c2742012-04-04 21:33:26 +0000769#ifdef CONFIG_MLX4_EN_DCB
770extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000771extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000772#endif
773
Amir Vadaid3179662012-12-02 03:49:23 +0000774int mlx4_en_setup_tc(struct net_device *dev, u8 up);
775
Amir Vadai1eb8c692012-07-18 22:33:52 +0000776#ifdef CONFIG_RFS_ACCEL
Eugenia Emantayev41d942d2013-11-07 12:19:52 +0200777void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
Amir Vadai1eb8c692012-07-18 22:33:52 +0000778#endif
779
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000780#define MLX4_EN_NUM_SELF_TEST 5
781void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
782u64 mlx4_en_mac_to_u64(u8 *addr);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000783void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700784
785/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000786 * Functions for time stamping
787 */
788u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
789void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
790 struct skb_shared_hwtstamps *hwts,
791 u64 timestamp);
792void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
793int mlx4_en_timestamp_config(struct net_device *dev,
794 int tx_type,
795 int rx_filter);
796
797/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700798 */
799extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000800
801
802
803/*
804 * printk / logging functions
805 */
806
Joe Perchesb9075fa2011-10-31 17:11:33 -0700807__printf(3, 4)
Joe Perches0a645e82010-07-10 07:22:46 +0000808int en_print(const char *level, const struct mlx4_en_priv *priv,
Joe Perchesb9075fa2011-10-31 17:11:33 -0700809 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000810
811#define en_dbg(mlevel, priv, format, arg...) \
812do { \
813 if (NETIF_MSG_##mlevel & priv->msg_enable) \
814 en_print(KERN_DEBUG, priv, format, ##arg); \
815} while (0)
816#define en_warn(priv, format, arg...) \
817 en_print(KERN_WARNING, priv, format, ##arg)
818#define en_err(priv, format, arg...) \
819 en_print(KERN_ERR, priv, format, ##arg)
Yevgeny Petriline5cc44b2010-08-24 03:46:01 +0000820#define en_info(priv, format, arg...) \
821 en_print(KERN_INFO, priv, format, ## arg)
Joe Perches0a645e82010-07-10 07:22:46 +0000822
823#define mlx4_err(mdev, format, arg...) \
824 pr_err("%s %s: " format, DRV_NAME, \
825 dev_name(&mdev->pdev->dev), ##arg)
826#define mlx4_info(mdev, format, arg...) \
827 pr_info("%s %s: " format, DRV_NAME, \
828 dev_name(&mdev->pdev->dev), ##arg)
829#define mlx4_warn(mdev, format, arg...) \
830 pr_warning("%s %s: " format, DRV_NAME, \
831 dev_name(&mdev->pdev->dev), ##arg)
832
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700833#endif