blob: e77106ef2ee56189a9eddc225616268453a9f26f [file] [log] [blame]
Nicolas Ferre467f1cf2012-01-26 11:59:20 +01001/*
2 * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
3 * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
4 * AT91SAM9X25, AT91SAM9X35 SoC
5 *
6 * Copyright (C) 2012 Atmel,
7 * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
8 *
9 * Licensed under GPLv2 or later.
10 */
11
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080012#include "skeleton.dtsi"
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080013#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080014#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080015#include <dt-bindings/gpio/gpio.h>
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010016
17/ {
18 model = "Atmel AT91SAM9x5 family SoC";
19 compatible = "atmel,at91sam9x5";
20 interrupt-parent = <&aic>;
21
22 aliases {
23 serial0 = &dbgu;
24 serial1 = &usart0;
25 serial2 = &usart1;
26 serial3 = &usart2;
27 gpio0 = &pioA;
28 gpio1 = &pioB;
29 gpio2 = &pioC;
30 gpio3 = &pioD;
31 tcb0 = &tcb0;
32 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020033 i2c0 = &i2c0;
34 i2c1 = &i2c1;
35 i2c2 = &i2c2;
Bo Shen099343c2012-11-07 11:41:41 +080036 ssc0 = &ssc0;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010037 };
38 cpus {
39 cpu@0 {
40 compatible = "arm,arm926ejs";
41 };
42 };
43
Ludovic Desrochesdcce6ce2012-04-02 20:44:20 +020044 memory {
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010045 reg = <0x20000000 0x10000000>;
46 };
47
48 ahb {
49 compatible = "simple-bus";
50 #address-cells = <1>;
51 #size-cells = <1>;
52 ranges;
53
54 apb {
55 compatible = "simple-bus";
56 #address-cells = <1>;
57 #size-cells = <1>;
58 ranges;
59
60 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020061 #interrupt-cells = <3>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010062 compatible = "atmel,at91rm9200-aic";
63 interrupt-controller;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010064 reg = <0xfffff000 0x200>;
Jean-Christophe PLAGNIOL-VILLARDc6573942012-04-09 19:36:36 +080065 atmel,external-irqs = <31>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010066 };
67
Jean-Christophe PLAGNIOL-VILLARDa7776ec2012-03-02 20:54:37 +080068 ramc0: ramc@ffffe800 {
69 compatible = "atmel,at91sam9g45-ddramc";
70 reg = <0xffffe800 0x200>;
71 };
72
Jean-Christophe PLAGNIOL-VILLARDeb5e76f2012-03-02 20:44:23 +080073 pmc: pmc@fffffc00 {
74 compatible = "atmel,at91rm9200-pmc";
75 reg = <0xfffffc00 0x100>;
76 };
77
Jean-Christophe PLAGNIOL-VILLARDc8082d32012-03-03 03:16:27 +080078 rstc@fffffe00 {
79 compatible = "atmel,at91sam9g45-rstc";
80 reg = <0xfffffe00 0x10>;
81 };
82
Jean-Christophe PLAGNIOL-VILLARD82015c42012-03-02 21:01:00 +080083 shdwc@fffffe10 {
84 compatible = "atmel,at91sam9x5-shdwc";
85 reg = <0xfffffe10 0x10>;
86 };
87
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010088 pit: timer@fffffe30 {
89 compatible = "atmel,at91sam9260-pit";
90 reg = <0xfffffe30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080091 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010092 };
93
94 tcb0: timer@f8008000 {
95 compatible = "atmel,at91sam9x5-tcb";
96 reg = <0xf8008000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080097 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +010098 };
99
100 tcb1: timer@f800c000 {
101 compatible = "atmel,at91sam9x5-tcb";
102 reg = <0xf800c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800103 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100104 };
105
106 dma0: dma-controller@ffffec00 {
107 compatible = "atmel,at91sam9g45-dma";
108 reg = <0xffffec00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800109 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200110 #dma-cells = <2>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100111 };
112
113 dma1: dma-controller@ffffee00 {
114 compatible = "atmel,at91sam9g45-dma";
115 reg = <0xffffee00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800116 interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200117 #dma-cells = <2>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100118 };
119
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800120 pinctrl@fffff400 {
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800121 #address-cells = <1>;
122 #size-cells = <1>;
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800123 compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800124 ranges = <0xfffff400 0xfffff400 0x800>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100125
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800126 /* shared pinctrl settings */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800127 dbgu {
128 pinctrl_dbgu: dbgu-0 {
129 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800130 <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
131 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800132 };
133 };
134
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800135 usart0 {
136 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800137 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800138 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA0 periph A with pullup */
139 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA1 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800140 };
141
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800142 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800143 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800144 <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800145 };
146
147 pinctrl_usart0_cts: usart0_cts-0 {
148 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800149 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800150 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000151
152 pinctrl_usart0_sck: usart0_sck-0 {
153 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800154 <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
Richard Genoud1bab02e2013-01-18 16:42:28 +0000155 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800156 };
157
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800158 usart1 {
159 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800160 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800161 <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA5 periph A with pullup */
162 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800163 };
164
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800165 pinctrl_usart1_rts: usart1_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800166 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800167 <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800168 };
169
170 pinctrl_usart1_cts: usart1_cts-0 {
171 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800172 <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800173 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000174
175 pinctrl_usart1_sck: usart1_sck-0 {
176 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800177 <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
Richard Genoud1bab02e2013-01-18 16:42:28 +0000178 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800179 };
180
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800181 usart2 {
182 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800183 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800184 <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
185 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800186 };
187
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800188 pinctrl_uart2_rts: uart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800189 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800190 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800191 };
192
193 pinctrl_uart2_cts: uart2_cts-0 {
194 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800195 <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800196 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000197
198 pinctrl_usart2_sck: usart2_sck-0 {
199 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800200 <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
Richard Genoud1bab02e2013-01-18 16:42:28 +0000201 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800202 };
203
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800204 usart3 {
Robert Nelson65a0fe02013-01-28 09:43:36 -0600205 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800206 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800207 <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC22 periph B with pullup */
208 AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC23 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800209 };
210
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800211 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800212 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800213 <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800214 };
215
216 pinctrl_usart3_cts: usart3_cts-0 {
217 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800218 <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800219 };
Richard Genoud1bab02e2013-01-18 16:42:28 +0000220
221 pinctrl_usart3_sck: usart3_sck-0 {
222 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800223 <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC26 periph B */
Richard Genoud1bab02e2013-01-18 16:42:28 +0000224 };
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800225 };
226
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800227 uart0 {
228 pinctrl_uart0: uart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800229 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800230 <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
231 AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800232 };
233 };
234
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800235 uart1 {
236 pinctrl_uart1: uart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800237 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800238 <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
239 AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800240 };
241 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800242
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800243 nand {
244 pinctrl_nand: nand-0 {
245 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800246 <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A Read Enable */
247 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A Write Enable */
248 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD2 periph A Address Latch Enable */
249 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A Command Latch Enable */
250 AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD4 gpio Chip Enable pin pull_up */
251 AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY/BUSY pin pull_up */
252 AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD6 periph A Data bit 0 */
253 AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD7 periph A Data bit 1 */
254 AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD8 periph A Data bit 2 */
255 AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A Data bit 3 */
256 AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A Data bit 4 */
257 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A Data bit 5 */
258 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD12 periph A Data bit 6 */
259 AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD13 periph A Data bit 7 */
Richard Genoud7f064722013-03-11 15:12:40 +0100260 };
261
262 pinctrl_nand_16bits: nand_16bits-0 {
263 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800264 <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A Data bit 8 */
265 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A Data bit 9 */
266 AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD16 periph A Data bit 10 */
267 AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A Data bit 11 */
268 AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD18 periph A Data bit 12 */
269 AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD19 periph A Data bit 13 */
270 AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD20 periph A Data bit 14 */
271 AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A Data bit 15 */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800272 };
273 };
274
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800275 macb0 {
276 pinctrl_macb0_rmii: macb0_rmii-0 {
277 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800278 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
279 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
280 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A */
281 AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
282 AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
283 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A */
284 AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
285 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
286 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
287 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800288 };
289
290 pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
291 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800292 <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A */
293 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A */
294 AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
295 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
296 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A */
297 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
298 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
299 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800300 };
301 };
302
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800303 mmc0 {
304 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
305 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800306 <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
307 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
308 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800309 };
310
311 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
312 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800313 <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
314 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
315 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800316 };
317 };
318
319 mmc1 {
320 pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
321 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800322 <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
323 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
324 AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800325 };
326
327 pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
328 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800329 <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
330 AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
331 AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800332 };
333 };
334
Bo Shen544ae6b2013-01-11 15:08:30 +0100335 ssc0 {
336 pinctrl_ssc0_tx: ssc0_tx-0 {
337 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800338 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
339 AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
340 AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
Bo Shen544ae6b2013-01-11 15:08:30 +0100341 };
342
343 pinctrl_ssc0_rx: ssc0_rx-0 {
344 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800345 <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
346 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
347 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
Bo Shen544ae6b2013-01-11 15:08:30 +0100348 };
349 };
350
Wenyou Yanga68b7282013-04-03 14:03:52 +0800351 spi0 {
352 pinctrl_spi0: spi0-0 {
353 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800354 <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
355 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
356 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800357 };
358 };
359
360 spi1 {
361 pinctrl_spi1: spi1-0 {
362 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800363 <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
364 AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
365 AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800366 };
367 };
368
Richard Genoude9a72ee2013-03-12 17:54:45 +0100369 i2c0 {
370 pinctrl_i2c0: i2c0-0 {
371 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800372 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
373 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
Richard Genoude9a72ee2013-03-12 17:54:45 +0100374 };
375 };
376
377 i2c1 {
378 pinctrl_i2c1: i2c1-0 {
379 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800380 <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
381 AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
Richard Genoude9a72ee2013-03-12 17:54:45 +0100382 };
383 };
384
385 i2c2 {
386 pinctrl_i2c2: i2c2-0 {
387 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800388 <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
389 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
Richard Genoude9a72ee2013-03-12 17:54:45 +0100390 };
391 };
392
Richard Genoud463c9c72013-03-12 17:54:46 +0100393 i2c_gpio0 {
394 pinctrl_i2c_gpio0: i2c_gpio0-0 {
395 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800396 <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
397 AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
Richard Genoud463c9c72013-03-12 17:54:46 +0100398 };
399 };
400
401 i2c_gpio1 {
402 pinctrl_i2c_gpio1: i2c_gpio1-0 {
403 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800404 <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
405 AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
Richard Genoud463c9c72013-03-12 17:54:46 +0100406 };
407 };
408
409 i2c_gpio2 {
410 pinctrl_i2c_gpio2: i2c_gpio2-0 {
411 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800412 <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
413 AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
Richard Genoud463c9c72013-03-12 17:54:46 +0100414 };
415 };
416
Boris BREZILLON028633c2013-05-24 10:05:56 +0000417 tcb0 {
418 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
419 atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
420 };
421
422 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
423 atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
424 };
425
426 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
427 atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
428 };
429
430 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
431 atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
432 };
433
434 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
435 atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
436 };
437
438 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
439 atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
440 };
441
442 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
443 atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
444 };
445
446 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
447 atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
448 };
449
450 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
451 atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
452 };
453 };
454
455 tcb1 {
456 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
457 atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
458 };
459
460 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
461 atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
462 };
463
464 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
465 atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
466 };
467
468 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
469 atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
470 };
471
472 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
473 atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
474 };
475
476 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
477 atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
478 };
479
480 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
481 atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
482 };
483
484 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
485 atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
486 };
487
488 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
489 atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
490 };
491 };
492
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800493 pioA: gpio@fffff400 {
494 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
495 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800496 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800497 #gpio-cells = <2>;
498 gpio-controller;
499 interrupt-controller;
500 #interrupt-cells = <2>;
501 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100502
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800503 pioB: gpio@fffff600 {
504 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
505 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800506 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800507 #gpio-cells = <2>;
508 gpio-controller;
Jean-Christophe PLAGNIOL-VILLARDfc33ff42012-07-14 15:26:08 +0800509 #gpio-lines = <19>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800510 interrupt-controller;
511 #interrupt-cells = <2>;
512 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100513
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800514 pioC: gpio@fffff800 {
515 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
516 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800517 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800518 #gpio-cells = <2>;
519 gpio-controller;
520 interrupt-controller;
521 #interrupt-cells = <2>;
522 };
523
524 pioD: gpio@fffffa00 {
525 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
526 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800527 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800528 #gpio-cells = <2>;
529 gpio-controller;
Jean-Christophe PLAGNIOL-VILLARDfc33ff42012-07-14 15:26:08 +0800530 #gpio-lines = <22>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800531 interrupt-controller;
532 #interrupt-cells = <2>;
533 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100534 };
535
Bo Shen544ae6b2013-01-11 15:08:30 +0100536 ssc0: ssc@f0010000 {
537 compatible = "atmel,at91sam9g45-ssc";
538 reg = <0xf0010000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800539 interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100540 pinctrl-names = "default";
541 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
542 status = "disabled";
543 };
544
Ludovic Desroches98731372012-11-19 12:23:36 +0100545 mmc0: mmc@f0008000 {
546 compatible = "atmel,hsmci";
547 reg = <0xf0008000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800548 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200549 dmas = <&dma0 1 0>;
550 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +0100551 #address-cells = <1>;
552 #size-cells = <0>;
553 status = "disabled";
554 };
555
556 mmc1: mmc@f000c000 {
557 compatible = "atmel,hsmci";
558 reg = <0xf000c000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800559 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +0200560 dmas = <&dma1 1 0>;
561 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +0100562 #address-cells = <1>;
563 #size-cells = <0>;
564 status = "disabled";
565 };
566
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100567 dbgu: serial@fffff200 {
568 compatible = "atmel,at91sam9260-usart";
569 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800570 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800571 pinctrl-names = "default";
572 pinctrl-0 = <&pinctrl_dbgu>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100573 status = "disabled";
574 };
575
576 usart0: serial@f801c000 {
577 compatible = "atmel,at91sam9260-usart";
578 reg = <0xf801c000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800579 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800580 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800581 pinctrl-0 = <&pinctrl_usart0>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100582 status = "disabled";
583 };
584
585 usart1: serial@f8020000 {
586 compatible = "atmel,at91sam9260-usart";
587 reg = <0xf8020000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800588 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800589 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800590 pinctrl-0 = <&pinctrl_usart1>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100591 status = "disabled";
592 };
593
594 usart2: serial@f8024000 {
595 compatible = "atmel,at91sam9260-usart";
596 reg = <0xf8024000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800597 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800598 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800599 pinctrl-0 = <&pinctrl_usart2>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100600 status = "disabled";
601 };
602
603 macb0: ethernet@f802c000 {
604 compatible = "cdns,at32ap7000-macb", "cdns,macb";
605 reg = <0xf802c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800606 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
Jean-Christophe PLAGNIOL-VILLARDd9b4fe82012-10-23 10:19:11 +0800607 pinctrl-names = "default";
608 pinctrl-0 = <&pinctrl_macb0_rmii>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100609 status = "disabled";
610 };
611
612 macb1: ethernet@f8030000 {
613 compatible = "cdns,at32ap7000-macb", "cdns,macb";
614 reg = <0xf8030000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800615 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 3>;
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100616 status = "disabled";
617 };
Maxime Ripardd029f372012-05-11 15:35:39 +0200618
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200619 i2c0: i2c@f8010000 {
620 compatible = "atmel,at91sam9x5-i2c";
621 reg = <0xf8010000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800622 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200623 dmas = <&dma0 1 7>,
624 <&dma0 1 8>;
625 dma-names = "tx", "rx";
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200626 #address-cells = <1>;
627 #size-cells = <0>;
Richard Genoude9a72ee2013-03-12 17:54:45 +0100628 pinctrl-names = "default";
629 pinctrl-0 = <&pinctrl_i2c0>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200630 status = "disabled";
631 };
632
633 i2c1: i2c@f8014000 {
634 compatible = "atmel,at91sam9x5-i2c";
635 reg = <0xf8014000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800636 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200637 dmas = <&dma1 1 5>,
638 <&dma1 1 6>;
639 dma-names = "tx", "rx";
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200640 #address-cells = <1>;
641 #size-cells = <0>;
Richard Genoude9a72ee2013-03-12 17:54:45 +0100642 pinctrl-names = "default";
643 pinctrl-0 = <&pinctrl_i2c1>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200644 status = "disabled";
645 };
646
647 i2c2: i2c@f8018000 {
648 compatible = "atmel,at91sam9x5-i2c";
649 reg = <0xf8018000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800650 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200651 dmas = <&dma0 1 9>,
652 <&dma0 1 10>;
653 dma-names = "tx", "rx";
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200654 #address-cells = <1>;
655 #size-cells = <0>;
Richard Genoude9a72ee2013-03-12 17:54:45 +0100656 pinctrl-names = "default";
657 pinctrl-0 = <&pinctrl_i2c2>;
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200658 status = "disabled";
659 };
660
Nicolas Ferre06723db2013-04-18 10:52:45 +0200661 uart0: serial@f8040000 {
662 compatible = "atmel,at91sam9260-usart";
663 reg = <0xf8040000 0x200>;
664 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
665 pinctrl-names = "default";
666 pinctrl-0 = <&pinctrl_uart0>;
667 status = "disabled";
668 };
669
670 uart1: serial@f8044000 {
671 compatible = "atmel,at91sam9260-usart";
672 reg = <0xf8044000 0x200>;
673 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
674 pinctrl-names = "default";
675 pinctrl-0 = <&pinctrl_uart1>;
676 status = "disabled";
677 };
678
Maxime Ripardd029f372012-05-11 15:35:39 +0200679 adc0: adc@f804c000 {
680 compatible = "atmel,at91sam9260-adc";
681 reg = <0xf804c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800682 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
Maxime Ripardd029f372012-05-11 15:35:39 +0200683 atmel,adc-use-external;
684 atmel,adc-channels-used = <0xffff>;
685 atmel,adc-vref = <3300>;
686 atmel,adc-num-channels = <12>;
687 atmel,adc-startup-time = <40>;
688 atmel,adc-channel-base = <0x50>;
689 atmel,adc-drdy-mask = <0x1000000>;
690 atmel,adc-status-register = <0x30>;
691 atmel,adc-trigger-register = <0xc0>;
Ludovic Desroches4b50da652013-03-29 10:13:19 +0100692 atmel,adc-res = <8 10>;
693 atmel,adc-res-names = "lowres", "highres";
694 atmel,adc-use-res = "highres";
Maxime Ripardd029f372012-05-11 15:35:39 +0200695
696 trigger@0 {
697 trigger-name = "external-rising";
698 trigger-value = <0x1>;
699 trigger-external;
700 };
701
702 trigger@1 {
703 trigger-name = "external-falling";
704 trigger-value = <0x2>;
705 trigger-external;
706 };
707
708 trigger@2 {
709 trigger-name = "external-any";
710 trigger-value = <0x3>;
711 trigger-external;
712 };
713
714 trigger@3 {
715 trigger-name = "continuous";
716 trigger-value = <0x6>;
717 };
718 };
Richard Genoudd50f88a2013-04-03 14:02:18 +0800719
720 spi0: spi@f0000000 {
721 #address-cells = <1>;
722 #size-cells = <0>;
723 compatible = "atmel,at91rm9200-spi";
724 reg = <0xf0000000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800725 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800726 pinctrl-names = "default";
727 pinctrl-0 = <&pinctrl_spi0>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800728 status = "disabled";
729 };
730
731 spi1: spi@f0004000 {
732 #address-cells = <1>;
733 #size-cells = <0>;
734 compatible = "atmel,at91rm9200-spi";
735 reg = <0xf0004000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800736 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
Wenyou Yanga68b7282013-04-03 14:03:52 +0800737 pinctrl-names = "default";
738 pinctrl-0 = <&pinctrl_spi1>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800739 status = "disabled";
740 };
Linus Torvaldsdfab34a2013-05-02 09:28:03 -0700741
Wenyou Yang136d3552013-05-31 11:10:02 +0800742 watchdog@fffffe40 {
743 compatible = "atmel,at91sam9260-wdt";
744 reg = <0xfffffe40 0x10>;
745 status = "disabled";
746 };
747
Nicolas Ferreb909c6c2013-03-22 10:16:56 +0100748 rtc@fffffeb0 {
Nicolas Ferre23fb05c2013-04-18 10:13:21 +0200749 compatible = "atmel,at91sam9x5-rtc";
Nicolas Ferreb909c6c2013-03-22 10:16:56 +0100750 reg = <0xfffffeb0 0x40>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800751 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Nicolas Ferreb909c6c2013-03-22 10:16:56 +0100752 status = "disabled";
753 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100754 };
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800755
756 nand0: nand@40000000 {
757 compatible = "atmel,at91rm9200-nand";
758 #address-cells = <1>;
759 #size-cells = <1>;
760 reg = <0x40000000 0x10000000
Josh Wu5314bc22013-01-23 20:47:09 +0800761 0xffffe000 0x600 /* PMECC Registers */
762 0xffffe600 0x200 /* PMECC Error Location Registers */
763 0x00108000 0x18000 /* PMECC looup table in ROM code */
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800764 >;
Josh Wu5314bc22013-01-23 20:47:09 +0800765 atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800766 atmel,nand-addr-offset = <21>;
767 atmel,nand-cmd-offset = <22>;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800768 pinctrl-names = "default";
769 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800770 gpios = <&pioD 5 GPIO_ACTIVE_HIGH
771 &pioD 4 GPIO_ACTIVE_HIGH
Jean-Christophe PLAGNIOL-VILLARD86a89f42012-02-21 21:38:18 +0800772 0
773 >;
774 status = "disabled";
775 };
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800776
777 usb0: ohci@00600000 {
778 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
779 reg = <0x00600000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800780 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Jean-Christophe PLAGNIOL-VILLARD6a062452011-11-21 06:55:18 +0800781 status = "disabled";
782 };
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800783
784 usb1: ehci@00700000 {
785 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
786 reg = <0x00700000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800787 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Jean-Christophe PLAGNIOL-VILLARD62c55532011-11-22 12:11:13 +0800788 status = "disabled";
789 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100790 };
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800791
792 i2c@0 {
793 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800794 gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
795 &pioA 31 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800796 >;
797 i2c-gpio,sda-open-drain;
798 i2c-gpio,scl-open-drain;
799 i2c-gpio,delay-us = <2>; /* ~100 kHz */
800 #address-cells = <1>;
801 #size-cells = <0>;
Richard Genoud463c9c72013-03-12 17:54:46 +0100802 pinctrl-names = "default";
803 pinctrl-0 = <&pinctrl_i2c_gpio0>;
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800804 status = "disabled";
805 };
806
807 i2c@1 {
808 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800809 gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
810 &pioC 1 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800811 >;
812 i2c-gpio,sda-open-drain;
813 i2c-gpio,scl-open-drain;
814 i2c-gpio,delay-us = <2>; /* ~100 kHz */
815 #address-cells = <1>;
816 #size-cells = <0>;
Richard Genoud463c9c72013-03-12 17:54:46 +0100817 pinctrl-names = "default";
818 pinctrl-0 = <&pinctrl_i2c_gpio1>;
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800819 status = "disabled";
820 };
821
822 i2c@2 {
823 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800824 gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
825 &pioB 5 GPIO_ACTIVE_HIGH /* scl */
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800826 >;
827 i2c-gpio,sda-open-drain;
828 i2c-gpio,scl-open-drain;
829 i2c-gpio,delay-us = <2>; /* ~100 kHz */
830 #address-cells = <1>;
831 #size-cells = <0>;
Richard Genoud463c9c72013-03-12 17:54:46 +0100832 pinctrl-names = "default";
833 pinctrl-0 = <&pinctrl_i2c_gpio2>;
Jean-Christophe PLAGNIOL-VILLARD10f71c22012-02-23 22:50:32 +0800834 status = "disabled";
835 };
Nicolas Ferre467f1cf2012-01-26 11:59:20 +0100836};