blob: 8fd8e82ebda40f5191c2a4373dfd31578aca6ef0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Chris Wilson6c085a72012-08-20 11:40:46 +0200138 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700179 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
181 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800184 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200425 if (obj->gtt_space) {
426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Daniel Vetter96d79b52012-03-25 19:47:36 +0200468 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Chris Wilson05394f32010-11-08 19:18:58 +0000612 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200742 if (obj->gtt_space) {
743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200863 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200864 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000865 if (ret)
866 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700867
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100868 ret = i915_mutex_lock_interruptible(dev);
869 if (ret)
870 return ret;
871
Chris Wilson05394f32010-11-08 19:18:58 +0000872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000873 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Daniel Vetter1286ff72012-05-10 15:25:09 +0200885 /* prime objects have no backing filp to GEM pread/pwrite
886 * pages from.
887 */
888 if (!obj->base.filp) {
889 ret = -EINVAL;
890 goto out;
891 }
892
Chris Wilsondb53a302011-02-03 11:57:46 +0000893 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
894
Daniel Vetter935aaa62012-03-25 19:47:35 +0200895 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700896 /* We can only do the GTT pwrite on untiled buffers, as otherwise
897 * it would end up going through the fenced access, and we'll get
898 * different detiling behavior between reading and writing.
899 * pread/pwrite currently are reading and writing from the CPU
900 * perspective, requiring manual detiling by the client.
901 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100902 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 goto out;
905 }
906
Chris Wilson86a1ee22012-08-11 15:41:04 +0100907 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200908 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 /* Note that the gtt paths might fail with non-page-backed user
912 * pointers (e.g. gtt mappings when moving data between
913 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Chris Wilson86a1ee22012-08-11 15:41:04 +0100916 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918
Chris Wilson35b62a82010-09-26 20:23:38 +0100919out:
Chris Wilson05394f32010-11-08 19:18:58 +0000920 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100921unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700923 return ret;
924}
925
Chris Wilsonb3612372012-08-24 09:35:08 +0100926int
Daniel Vetter33196de2012-11-14 17:14:05 +0100927i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100928 bool interruptible)
929{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100930 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 /* Non-interruptible callers can't handle -EAGAIN, hence return
932 * -EIO unconditionally for these. */
933 if (!interruptible)
934 return -EIO;
935
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100936 /* Recovery complete, but the reset failed ... */
937 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 return -EIO;
939
940 return -EAGAIN;
941 }
942
943 return 0;
944}
945
946/*
947 * Compare seqno against outstanding lazy request. Emit a request if they are
948 * equal.
949 */
950static int
951i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
952{
953 int ret;
954
955 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
956
957 ret = 0;
958 if (seqno == ring->outstanding_lazy_request)
Mika Kuoppala0025c072013-06-12 12:35:30 +0300959 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +0100960
961 return ret;
962}
963
964/**
965 * __wait_seqno - wait until execution of seqno has finished
966 * @ring: the ring expected to report seqno
967 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100969 * @interruptible: do an interruptible wait (normally yes)
970 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
971 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100972 * Note: It is of utmost importance that the passed in seqno and reset_counter
973 * values have been read by the caller in an smp safe manner. Where read-side
974 * locks are involved, it is sufficient to read the reset_counter before
975 * unlocking the lock that protects the seqno. For lockless tricks, the
976 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
977 * inserted.
978 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * Returns 0 if the seqno was found within the alloted time. Else returns the
980 * errno with remaining time filled in timeout argument.
981 */
982static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100984 bool interruptible, struct timespec *timeout)
985{
986 drm_i915_private_t *dev_priv = ring->dev->dev_private;
987 struct timespec before, now, wait_time={1,0};
988 unsigned long timeout_jiffies;
989 long end;
990 bool wait_forever = true;
991 int ret;
992
993 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
994 return 0;
995
996 trace_i915_gem_request_wait_begin(ring, seqno);
997
998 if (timeout != NULL) {
999 wait_time = *timeout;
1000 wait_forever = false;
1001 }
1002
Imre Deake054cc32013-05-21 20:03:19 +03001003 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001004
1005 if (WARN_ON(!ring->irq_get(ring)))
1006 return -ENODEV;
1007
1008 /* Record current time in case interrupted by signal, or wedged * */
1009 getrawmonotonic(&before);
1010
1011#define EXIT_COND \
1012 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 i915_reset_in_progress(&dev_priv->gpu_error) || \
1014 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 do {
1016 if (interruptible)
1017 end = wait_event_interruptible_timeout(ring->irq_queue,
1018 EXIT_COND,
1019 timeout_jiffies);
1020 else
1021 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1022 timeout_jiffies);
1023
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 /* We need to check whether any gpu reset happened in between
1025 * the caller grabbing the seqno and now ... */
1026 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 end = -EAGAIN;
1028
1029 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1030 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001031 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001032 if (ret)
1033 end = ret;
1034 } while (end == 0 && wait_forever);
1035
1036 getrawmonotonic(&now);
1037
1038 ring->irq_put(ring);
1039 trace_i915_gem_request_wait_end(ring, seqno);
1040#undef EXIT_COND
1041
1042 if (timeout) {
1043 struct timespec sleep_time = timespec_sub(now, before);
1044 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001045 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1046 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001047 }
1048
1049 switch (end) {
1050 case -EIO:
1051 case -EAGAIN: /* Wedged */
1052 case -ERESTARTSYS: /* Signal */
1053 return (int)end;
1054 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ETIME;
1056 default: /* Completed */
1057 WARN_ON(end < 0); /* We're not aware of other errors */
1058 return 0;
1059 }
1060}
1061
1062/**
1063 * Waits for a sequence number to be signaled, and cleans up the
1064 * request and object lists appropriately for that event.
1065 */
1066int
1067i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1068{
1069 struct drm_device *dev = ring->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible = dev_priv->mm.interruptible;
1072 int ret;
1073
1074 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1075 BUG_ON(seqno == 0);
1076
Daniel Vetter33196de2012-11-14 17:14:05 +01001077 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 if (ret)
1079 return ret;
1080
1081 ret = i915_gem_check_olr(ring, seqno);
1082 if (ret)
1083 return ret;
1084
Daniel Vetterf69061b2012-12-06 09:01:42 +01001085 return __wait_seqno(ring, seqno,
1086 atomic_read(&dev_priv->gpu_error.reset_counter),
1087 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001088}
1089
Chris Wilsond26e3af2013-06-29 22:05:26 +01001090static int
1091i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
1092 struct intel_ring_buffer *ring)
1093{
1094 i915_gem_retire_requests_ring(ring);
1095
1096 /* Manually manage the write flush as we may have not yet
1097 * retired the buffer.
1098 *
1099 * Note that the last_write_seqno is always the earlier of
1100 * the two (read/write) seqno, so if we haved successfully waited,
1101 * we know we have passed the last write.
1102 */
1103 obj->last_write_seqno = 0;
1104 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1105
1106 return 0;
1107}
1108
Chris Wilsonb3612372012-08-24 09:35:08 +01001109/**
1110 * Ensures that all rendering to the object has completed and the object is
1111 * safe to unbind from the GTT or access from the CPU.
1112 */
1113static __must_check int
1114i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1115 bool readonly)
1116{
1117 struct intel_ring_buffer *ring = obj->ring;
1118 u32 seqno;
1119 int ret;
1120
1121 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1122 if (seqno == 0)
1123 return 0;
1124
1125 ret = i915_wait_seqno(ring, seqno);
1126 if (ret)
1127 return ret;
1128
Chris Wilsond26e3af2013-06-29 22:05:26 +01001129 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001130}
1131
Chris Wilson3236f572012-08-24 09:35:09 +01001132/* A nonblocking variant of the above wait. This is a highly dangerous routine
1133 * as the object state may change during this call.
1134 */
1135static __must_check int
1136i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1137 bool readonly)
1138{
1139 struct drm_device *dev = obj->base.dev;
1140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001142 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001143 u32 seqno;
1144 int ret;
1145
1146 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1147 BUG_ON(!dev_priv->mm.interruptible);
1148
1149 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1150 if (seqno == 0)
1151 return 0;
1152
Daniel Vetter33196de2012-11-14 17:14:05 +01001153 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001154 if (ret)
1155 return ret;
1156
1157 ret = i915_gem_check_olr(ring, seqno);
1158 if (ret)
1159 return ret;
1160
Daniel Vetterf69061b2012-12-06 09:01:42 +01001161 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001162 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001163 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001164 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001165 if (ret)
1166 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001167
Chris Wilsond26e3af2013-06-29 22:05:26 +01001168 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001169}
1170
Eric Anholt673a3942008-07-30 12:06:12 -07001171/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001172 * Called when user space prepares to use an object with the CPU, either
1173 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001174 */
1175int
1176i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001177 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001178{
1179 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001180 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001181 uint32_t read_domains = args->read_domains;
1182 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001183 int ret;
1184
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001185 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001186 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001187 return -EINVAL;
1188
Chris Wilson21d509e2009-06-06 09:46:02 +01001189 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001190 return -EINVAL;
1191
1192 /* Having something in the write domain implies it's in the read
1193 * domain, and only that read domain. Enforce that in the request.
1194 */
1195 if (write_domain != 0 && read_domains != write_domain)
1196 return -EINVAL;
1197
Chris Wilson76c1dec2010-09-25 11:22:51 +01001198 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001199 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001200 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001201
Chris Wilson05394f32010-11-08 19:18:58 +00001202 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001203 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001204 ret = -ENOENT;
1205 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001206 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001207
Chris Wilson3236f572012-08-24 09:35:09 +01001208 /* Try to flush the object off the GPU without holding the lock.
1209 * We will repeat the flush holding the lock in the normal manner
1210 * to catch cases where we are gazumped.
1211 */
1212 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1213 if (ret)
1214 goto unref;
1215
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001216 if (read_domains & I915_GEM_DOMAIN_GTT) {
1217 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001218
1219 /* Silently promote "you're not bound, there was nothing to do"
1220 * to success, since the client was just asking us to
1221 * make sure everything was done.
1222 */
1223 if (ret == -EINVAL)
1224 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001225 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001226 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 }
1228
Chris Wilson3236f572012-08-24 09:35:09 +01001229unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001230 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001231unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001232 mutex_unlock(&dev->struct_mutex);
1233 return ret;
1234}
1235
1236/**
1237 * Called when user space has done writes to this buffer
1238 */
1239int
1240i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001241 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001242{
1243 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001244 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001245 int ret = 0;
1246
Chris Wilson76c1dec2010-09-25 11:22:51 +01001247 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001248 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001249 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001250
Chris Wilson05394f32010-11-08 19:18:58 +00001251 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001252 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001253 ret = -ENOENT;
1254 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001255 }
1256
Eric Anholt673a3942008-07-30 12:06:12 -07001257 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001258 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001259 i915_gem_object_flush_cpu_write_domain(obj);
1260
Chris Wilson05394f32010-11-08 19:18:58 +00001261 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001262unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001263 mutex_unlock(&dev->struct_mutex);
1264 return ret;
1265}
1266
1267/**
1268 * Maps the contents of an object, returning the address it is mapped
1269 * into.
1270 *
1271 * While the mapping holds a reference on the contents of the object, it doesn't
1272 * imply a ref on the object itself.
1273 */
1274int
1275i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001276 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001277{
1278 struct drm_i915_gem_mmap *args = data;
1279 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001280 unsigned long addr;
1281
Chris Wilson05394f32010-11-08 19:18:58 +00001282 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001283 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001284 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001285
Daniel Vetter1286ff72012-05-10 15:25:09 +02001286 /* prime objects have no backing filp to GEM mmap
1287 * pages from.
1288 */
1289 if (!obj->filp) {
1290 drm_gem_object_unreference_unlocked(obj);
1291 return -EINVAL;
1292 }
1293
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001294 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001295 PROT_READ | PROT_WRITE, MAP_SHARED,
1296 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001297 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001298 if (IS_ERR((void *)addr))
1299 return addr;
1300
1301 args->addr_ptr = (uint64_t) addr;
1302
1303 return 0;
1304}
1305
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306/**
1307 * i915_gem_fault - fault a page into the GTT
1308 * vma: VMA in question
1309 * vmf: fault info
1310 *
1311 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1312 * from userspace. The fault handler takes care of binding the object to
1313 * the GTT (if needed), allocating and programming a fence register (again,
1314 * only if needed based on whether the old reg is still valid or the object
1315 * is tiled) and inserting a new PTE into the faulting process.
1316 *
1317 * Note that the faulting process may involve evicting existing objects
1318 * from the GTT and/or fence registers to make room. So performance may
1319 * suffer if the GTT working set is large or there are few fence registers
1320 * left.
1321 */
1322int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1323{
Chris Wilson05394f32010-11-08 19:18:58 +00001324 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1325 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001326 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001327 pgoff_t page_offset;
1328 unsigned long pfn;
1329 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001330 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001331
1332 /* We don't use vmf->pgoff since that has the fake offset */
1333 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1334 PAGE_SHIFT;
1335
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001336 ret = i915_mutex_lock_interruptible(dev);
1337 if (ret)
1338 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001339
Chris Wilsondb53a302011-02-03 11:57:46 +00001340 trace_i915_gem_object_fault(obj, page_offset, true, write);
1341
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001342 /* Access to snoopable pages through the GTT is incoherent. */
1343 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1344 ret = -EINVAL;
1345 goto unlock;
1346 }
1347
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001348 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001349 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001350 if (ret)
1351 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001352
Chris Wilsonc9839302012-11-20 10:45:17 +00001353 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1354 if (ret)
1355 goto unpin;
1356
1357 ret = i915_gem_object_get_fence(obj);
1358 if (ret)
1359 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001360
Chris Wilson6299f992010-11-24 12:23:44 +00001361 obj->fault_mappable = true;
1362
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001363 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001364 page_offset;
1365
1366 /* Finally, remap it using the new GTT offset */
1367 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001368unpin:
1369 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001370unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001371 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001372out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001373 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001374 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001375 /* If this -EIO is due to a gpu hang, give the reset code a
1376 * chance to clean up the mess. Otherwise return the proper
1377 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001378 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001379 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001380 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001381 /* Give the error handler a chance to run and move the
1382 * objects off the GPU active list. Next time we service the
1383 * fault, we should be able to transition the page into the
1384 * GTT without touching the GPU (and so avoid further
1385 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1386 * with coherency, just lost writes.
1387 */
Chris Wilson045e7692010-11-07 09:18:22 +00001388 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001389 case 0:
1390 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001391 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001392 case -EBUSY:
1393 /*
1394 * EBUSY is ok: this just means that another thread
1395 * already did the job.
1396 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001397 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001398 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001400 case -ENOSPC:
1401 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001402 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001403 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001404 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001405 }
1406}
1407
1408/**
Chris Wilson901782b2009-07-10 08:18:50 +01001409 * i915_gem_release_mmap - remove physical page mappings
1410 * @obj: obj in question
1411 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001412 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001413 * relinquish ownership of the pages back to the system.
1414 *
1415 * It is vital that we remove the page mapping if we have mapped a tiled
1416 * object through the GTT and then lose the fence register due to
1417 * resource pressure. Similarly if the object has been moved out of the
1418 * aperture, than pages mapped into userspace must be revoked. Removing the
1419 * mapping will then trigger a page fault on the next user access, allowing
1420 * fixup by i915_gem_fault().
1421 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001422void
Chris Wilson05394f32010-11-08 19:18:58 +00001423i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001424{
Chris Wilson6299f992010-11-24 12:23:44 +00001425 if (!obj->fault_mappable)
1426 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001427
Chris Wilsonf6e47882011-03-20 21:09:12 +00001428 if (obj->base.dev->dev_mapping)
1429 unmap_mapping_range(obj->base.dev->dev_mapping,
1430 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1431 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001432
Chris Wilson6299f992010-11-24 12:23:44 +00001433 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001434}
1435
Imre Deak0fa87792013-01-07 21:47:35 +02001436uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001437i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001438{
Chris Wilsone28f8712011-07-18 13:11:49 -07001439 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001440
1441 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001442 tiling_mode == I915_TILING_NONE)
1443 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444
1445 /* Previous chips need a power-of-two fence region when tiling */
1446 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001447 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001448 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001449 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001450
Chris Wilsone28f8712011-07-18 13:11:49 -07001451 while (gtt_size < size)
1452 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001453
Chris Wilsone28f8712011-07-18 13:11:49 -07001454 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001455}
1456
Jesse Barnesde151cf2008-11-12 10:03:55 -08001457/**
1458 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1459 * @obj: object to check
1460 *
1461 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001462 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001463 */
Imre Deakd865110c2013-01-07 21:47:33 +02001464uint32_t
1465i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1466 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001467{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468 /*
1469 * Minimum alignment is 4k (GTT page size), but might be greater
1470 * if a fence register is needed for the object.
1471 */
Imre Deakd865110c2013-01-07 21:47:33 +02001472 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001473 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474 return 4096;
1475
1476 /*
1477 * Previous chips need to be aligned to the size of the smallest
1478 * fence register that can contain the object.
1479 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001480 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481}
1482
Chris Wilsond8cb5082012-08-11 15:41:03 +01001483static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1484{
1485 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1486 int ret;
1487
1488 if (obj->base.map_list.map)
1489 return 0;
1490
Daniel Vetterda494d72012-12-20 15:11:16 +01001491 dev_priv->mm.shrinker_no_lock_stealing = true;
1492
Chris Wilsond8cb5082012-08-11 15:41:03 +01001493 ret = drm_gem_create_mmap_offset(&obj->base);
1494 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001495 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001496
1497 /* Badly fragmented mmap space? The only way we can recover
1498 * space is by destroying unwanted objects. We can't randomly release
1499 * mmap_offsets as userspace expects them to be persistent for the
1500 * lifetime of the objects. The closest we can is to release the
1501 * offsets on purgeable objects by truncating it and marking it purged,
1502 * which prevents userspace from ever using that object again.
1503 */
1504 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1505 ret = drm_gem_create_mmap_offset(&obj->base);
1506 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001507 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001508
1509 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001510 ret = drm_gem_create_mmap_offset(&obj->base);
1511out:
1512 dev_priv->mm.shrinker_no_lock_stealing = false;
1513
1514 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001515}
1516
1517static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1518{
1519 if (!obj->base.map_list.map)
1520 return;
1521
1522 drm_gem_free_mmap_offset(&obj->base);
1523}
1524
Jesse Barnesde151cf2008-11-12 10:03:55 -08001525int
Dave Airlieff72145b2011-02-07 12:16:14 +10001526i915_gem_mmap_gtt(struct drm_file *file,
1527 struct drm_device *dev,
1528 uint32_t handle,
1529 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001530{
Chris Wilsonda761a62010-10-27 17:37:08 +01001531 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001532 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001533 int ret;
1534
Chris Wilson76c1dec2010-09-25 11:22:51 +01001535 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001536 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001537 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001538
Dave Airlieff72145b2011-02-07 12:16:14 +10001539 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001540 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001541 ret = -ENOENT;
1542 goto unlock;
1543 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001544
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001545 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001546 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001547 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001548 }
1549
Chris Wilson05394f32010-11-08 19:18:58 +00001550 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001551 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001552 ret = -EINVAL;
1553 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001554 }
1555
Chris Wilsond8cb5082012-08-11 15:41:03 +01001556 ret = i915_gem_object_create_mmap_offset(obj);
1557 if (ret)
1558 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001559
Dave Airlieff72145b2011-02-07 12:16:14 +10001560 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001561
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001562out:
Chris Wilson05394f32010-11-08 19:18:58 +00001563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001564unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001566 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001567}
1568
Dave Airlieff72145b2011-02-07 12:16:14 +10001569/**
1570 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1571 * @dev: DRM device
1572 * @data: GTT mapping ioctl data
1573 * @file: GEM object info
1574 *
1575 * Simply returns the fake offset to userspace so it can mmap it.
1576 * The mmap call will end up in drm_gem_mmap(), which will set things
1577 * up so we can get faults in the handler above.
1578 *
1579 * The fault handler will take care of binding the object into the GTT
1580 * (since it may have been evicted to make room for something), allocating
1581 * a fence register, and mapping the appropriate aperture address into
1582 * userspace.
1583 */
1584int
1585i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1586 struct drm_file *file)
1587{
1588 struct drm_i915_gem_mmap_gtt *args = data;
1589
Dave Airlieff72145b2011-02-07 12:16:14 +10001590 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1591}
1592
Daniel Vetter225067e2012-08-20 10:23:20 +02001593/* Immediately discard the backing storage */
1594static void
1595i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001596{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001597 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001599 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001600
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001601 if (obj->base.filp == NULL)
1602 return;
1603
Daniel Vetter225067e2012-08-20 10:23:20 +02001604 /* Our goal here is to return as much of the memory as
1605 * is possible back to the system as we are called from OOM.
1606 * To do this we must instruct the shmfs to drop all of its
1607 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001608 */
Al Viro496ad9a2013-01-23 17:07:38 -05001609 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001610 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001611
Daniel Vetter225067e2012-08-20 10:23:20 +02001612 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001613}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001614
Daniel Vetter225067e2012-08-20 10:23:20 +02001615static inline int
1616i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1617{
1618 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001619}
1620
Chris Wilson5cdf5882010-09-27 15:51:07 +01001621static void
Chris Wilson05394f32010-11-08 19:18:58 +00001622i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001623{
Imre Deak90797e62013-02-18 19:28:03 +02001624 struct sg_page_iter sg_iter;
1625 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001626
Chris Wilson05394f32010-11-08 19:18:58 +00001627 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001628
Chris Wilson6c085a72012-08-20 11:40:46 +02001629 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1630 if (ret) {
1631 /* In the event of a disaster, abandon all caches and
1632 * hope for the best.
1633 */
1634 WARN_ON(ret != -EIO);
1635 i915_gem_clflush_object(obj);
1636 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1637 }
1638
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001639 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001640 i915_gem_object_save_bit_17_swizzle(obj);
1641
Chris Wilson05394f32010-11-08 19:18:58 +00001642 if (obj->madv == I915_MADV_DONTNEED)
1643 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001644
Imre Deak90797e62013-02-18 19:28:03 +02001645 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001646 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001649 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001650
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001652 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson9da3da62012-06-01 15:20:22 +01001654 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001655 }
Chris Wilson05394f32010-11-08 19:18:58 +00001656 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001657
Chris Wilson9da3da62012-06-01 15:20:22 +01001658 sg_free_table(obj->pages);
1659 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001660}
1661
Chris Wilsondd624af2013-01-15 12:39:35 +00001662int
Chris Wilson37e680a2012-06-07 15:38:42 +01001663i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1664{
1665 const struct drm_i915_gem_object_ops *ops = obj->ops;
1666
Chris Wilson2f745ad2012-09-04 21:02:58 +01001667 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001668 return 0;
1669
1670 BUG_ON(obj->gtt_space);
1671
Chris Wilsona5570172012-09-04 21:02:54 +01001672 if (obj->pages_pin_count)
1673 return -EBUSY;
1674
Chris Wilsona2165e32012-12-03 11:49:00 +00001675 /* ->put_pages might need to allocate memory for the bit17 swizzle
1676 * array, hence protect them from being reaped by removing them from gtt
1677 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001678 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001679
Chris Wilson37e680a2012-06-07 15:38:42 +01001680 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001681 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001682
Chris Wilson6c085a72012-08-20 11:40:46 +02001683 if (i915_gem_object_is_purgeable(obj))
1684 i915_gem_object_truncate(obj);
1685
1686 return 0;
1687}
1688
1689static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001690__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1691 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001692{
1693 struct drm_i915_gem_object *obj, *next;
1694 long count = 0;
1695
1696 list_for_each_entry_safe(obj, next,
1697 &dev_priv->mm.unbound_list,
Ben Widawsky35c20a62013-05-31 11:28:48 -07001698 global_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001699 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001700 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001701 count += obj->base.size >> PAGE_SHIFT;
1702 if (count >= target)
1703 return count;
1704 }
1705 }
1706
1707 list_for_each_entry_safe(obj, next,
1708 &dev_priv->mm.inactive_list,
1709 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001710 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001711 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001712 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001713 count += obj->base.size >> PAGE_SHIFT;
1714 if (count >= target)
1715 return count;
1716 }
1717 }
1718
1719 return count;
1720}
1721
Daniel Vetter93927ca2013-01-10 18:03:00 +01001722static long
1723i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1724{
1725 return __i915_gem_shrink(dev_priv, target, true);
1726}
1727
Chris Wilson6c085a72012-08-20 11:40:46 +02001728static void
1729i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1730{
1731 struct drm_i915_gem_object *obj, *next;
1732
1733 i915_gem_evict_everything(dev_priv->dev);
1734
Ben Widawsky35c20a62013-05-31 11:28:48 -07001735 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1736 global_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001737 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001738}
1739
Chris Wilson37e680a2012-06-07 15:38:42 +01001740static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001741i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001742{
Chris Wilson6c085a72012-08-20 11:40:46 +02001743 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001744 int page_count, i;
1745 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001746 struct sg_table *st;
1747 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001748 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001750 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001751 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 /* Assert that the object is not currently in any GPU domain. As it
1754 * wasn't in the GTT, there shouldn't be any way it could have been in
1755 * a GPU cache
1756 */
1757 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1758 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1759
Chris Wilson9da3da62012-06-01 15:20:22 +01001760 st = kmalloc(sizeof(*st), GFP_KERNEL);
1761 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001762 return -ENOMEM;
1763
Chris Wilson9da3da62012-06-01 15:20:22 +01001764 page_count = obj->base.size / PAGE_SIZE;
1765 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1766 sg_free_table(st);
1767 kfree(st);
1768 return -ENOMEM;
1769 }
1770
1771 /* Get the list of pages out of our struct file. They'll be pinned
1772 * at this point until we release them.
1773 *
1774 * Fail silently without starting the shrinker
1775 */
Al Viro496ad9a2013-01-23 17:07:38 -05001776 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001777 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001778 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001780 sg = st->sgl;
1781 st->nents = 0;
1782 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001783 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1784 if (IS_ERR(page)) {
1785 i915_gem_purge(dev_priv, page_count);
1786 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1787 }
1788 if (IS_ERR(page)) {
1789 /* We've tried hard to allocate the memory by reaping
1790 * our own buffer, now let the real VM do its job and
1791 * go down in flames if truly OOM.
1792 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001793 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 gfp |= __GFP_IO | __GFP_WAIT;
1795
1796 i915_gem_shrink_all(dev_priv);
1797 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1798 if (IS_ERR(page))
1799 goto err_pages;
1800
Linus Torvaldscaf49192012-12-10 10:51:16 -08001801 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp &= ~(__GFP_IO | __GFP_WAIT);
1803 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001804#ifdef CONFIG_SWIOTLB
1805 if (swiotlb_nr_tbl()) {
1806 st->nents++;
1807 sg_set_page(sg, page, PAGE_SIZE, 0);
1808 sg = sg_next(sg);
1809 continue;
1810 }
1811#endif
Imre Deak90797e62013-02-18 19:28:03 +02001812 if (!i || page_to_pfn(page) != last_pfn + 1) {
1813 if (i)
1814 sg = sg_next(sg);
1815 st->nents++;
1816 sg_set_page(sg, page, PAGE_SIZE, 0);
1817 } else {
1818 sg->length += PAGE_SIZE;
1819 }
1820 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001821 }
Konrad Rzeszutek Wilk1625e7e2013-06-24 11:47:48 -04001822#ifdef CONFIG_SWIOTLB
1823 if (!swiotlb_nr_tbl())
1824#endif
1825 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001826 obj->pages = st;
1827
Eric Anholt673a3942008-07-30 12:06:12 -07001828 if (i915_gem_object_needs_bit17_swizzle(obj))
1829 i915_gem_object_do_bit_17_swizzle(obj);
1830
1831 return 0;
1832
1833err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001834 sg_mark_end(sg);
1835 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001836 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001837 sg_free_table(st);
1838 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001839 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001840}
1841
Chris Wilson37e680a2012-06-07 15:38:42 +01001842/* Ensure that the associated pages are gathered from the backing storage
1843 * and pinned into our object. i915_gem_object_get_pages() may be called
1844 * multiple times before they are released by a single call to
1845 * i915_gem_object_put_pages() - once the pages are no longer referenced
1846 * either as a result of memory pressure (reaping pages under the shrinker)
1847 * or as the object is itself released.
1848 */
1849int
1850i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1851{
1852 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1853 const struct drm_i915_gem_object_ops *ops = obj->ops;
1854 int ret;
1855
Chris Wilson2f745ad2012-09-04 21:02:58 +01001856 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001857 return 0;
1858
Chris Wilson43e28f02013-01-08 10:53:09 +00001859 if (obj->madv != I915_MADV_WILLNEED) {
1860 DRM_ERROR("Attempting to obtain a purgeable object\n");
1861 return -EINVAL;
1862 }
1863
Chris Wilsona5570172012-09-04 21:02:54 +01001864 BUG_ON(obj->pages_pin_count);
1865
Chris Wilson37e680a2012-06-07 15:38:42 +01001866 ret = ops->get_pages(obj);
1867 if (ret)
1868 return ret;
1869
Ben Widawsky35c20a62013-05-31 11:28:48 -07001870 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01001871 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001872}
1873
Chris Wilson54cf91d2010-11-25 18:00:26 +00001874void
Chris Wilson05394f32010-11-08 19:18:58 +00001875i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001876 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001877{
Chris Wilson05394f32010-11-08 19:18:58 +00001878 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001879 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001880 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001881
Zou Nan hai852835f2010-05-21 09:08:56 +08001882 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01001883 if (obj->ring != ring && obj->last_write_seqno) {
1884 /* Keep the seqno relative to the current ring */
1885 obj->last_write_seqno = seqno;
1886 }
Chris Wilson05394f32010-11-08 19:18:58 +00001887 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001888
1889 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001890 if (!obj->active) {
1891 drm_gem_object_reference(&obj->base);
1892 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001893 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001894
Eric Anholt673a3942008-07-30 12:06:12 -07001895 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001896 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1897 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001898
Chris Wilson0201f1e2012-07-20 12:41:01 +01001899 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001900
Chris Wilsoncaea7472010-11-12 13:53:37 +00001901 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001902 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001903
Chris Wilson7dd49062012-03-21 10:48:18 +00001904 /* Bump MRU to take account of the delayed flush */
1905 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1906 struct drm_i915_fence_reg *reg;
1907
1908 reg = &dev_priv->fence_regs[obj->fence_reg];
1909 list_move_tail(&reg->lru_list,
1910 &dev_priv->mm.fence_list);
1911 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001912 }
1913}
1914
1915static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001916i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1917{
1918 struct drm_device *dev = obj->base.dev;
1919 struct drm_i915_private *dev_priv = dev->dev_private;
1920
Chris Wilson65ce3022012-07-20 12:41:02 +01001921 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001923
Chris Wilsoncaea7472010-11-12 13:53:37 +00001924 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1925
Chris Wilson65ce3022012-07-20 12:41:02 +01001926 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001927 obj->ring = NULL;
1928
Chris Wilson65ce3022012-07-20 12:41:02 +01001929 obj->last_read_seqno = 0;
1930 obj->last_write_seqno = 0;
1931 obj->base.write_domain = 0;
1932
1933 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001934 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001935
1936 obj->active = 0;
1937 drm_gem_object_unreference(&obj->base);
1938
1939 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001940}
Eric Anholt673a3942008-07-30 12:06:12 -07001941
Chris Wilson9d7730912012-11-27 16:22:52 +00001942static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001943i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001944{
Chris Wilson9d7730912012-11-27 16:22:52 +00001945 struct drm_i915_private *dev_priv = dev->dev_private;
1946 struct intel_ring_buffer *ring;
1947 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001948
Chris Wilson107f27a52012-12-10 13:56:17 +02001949 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001950 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001951 ret = intel_ring_idle(ring);
1952 if (ret)
1953 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001954 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001955 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001956
1957 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001958 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001959 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001960
Chris Wilson9d7730912012-11-27 16:22:52 +00001961 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1962 ring->sync_seqno[j] = 0;
1963 }
1964
1965 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001966}
1967
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001968int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1969{
1970 struct drm_i915_private *dev_priv = dev->dev_private;
1971 int ret;
1972
1973 if (seqno == 0)
1974 return -EINVAL;
1975
1976 /* HWS page needs to be set less than what we
1977 * will inject to ring
1978 */
1979 ret = i915_gem_init_seqno(dev, seqno - 1);
1980 if (ret)
1981 return ret;
1982
1983 /* Carefully set the last_seqno value so that wrap
1984 * detection still works
1985 */
1986 dev_priv->next_seqno = seqno;
1987 dev_priv->last_seqno = seqno - 1;
1988 if (dev_priv->last_seqno == 0)
1989 dev_priv->last_seqno--;
1990
1991 return 0;
1992}
1993
Chris Wilson9d7730912012-11-27 16:22:52 +00001994int
1995i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001996{
Chris Wilson9d7730912012-11-27 16:22:52 +00001997 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001998
Chris Wilson9d7730912012-11-27 16:22:52 +00001999 /* reserve 0 for non-seqno */
2000 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002001 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002002 if (ret)
2003 return ret;
2004
2005 dev_priv->next_seqno = 1;
2006 }
2007
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002008 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002009 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002010}
2011
Mika Kuoppala0025c072013-06-12 12:35:30 +03002012int __i915_add_request(struct intel_ring_buffer *ring,
2013 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002014 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002015 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002016{
Chris Wilsondb53a302011-02-03 11:57:46 +00002017 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002018 struct drm_i915_gem_request *request;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002019 u32 request_ring_position, request_start;
Eric Anholt673a3942008-07-30 12:06:12 -07002020 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002021 int ret;
2022
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002023 request_start = intel_ring_get_tail(ring);
Daniel Vettercc889e02012-06-13 20:45:19 +02002024 /*
2025 * Emit any outstanding flushes - execbuf can fail to emit the flush
2026 * after having emitted the batchbuffer command. Hence we need to fix
2027 * things up similar to emitting the lazy request. The difference here
2028 * is that the flush _must_ happen before the next request, no matter
2029 * what.
2030 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002031 ret = intel_ring_flush_all_caches(ring);
2032 if (ret)
2033 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002034
Chris Wilsonacb868d2012-09-26 13:47:30 +01002035 request = kmalloc(sizeof(*request), GFP_KERNEL);
2036 if (request == NULL)
2037 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002038
Eric Anholt673a3942008-07-30 12:06:12 -07002039
Chris Wilsona71d8d92012-02-15 11:25:36 +00002040 /* Record the position of the start of the request so that
2041 * should we detect the updated seqno part-way through the
2042 * GPU processing the request, we never over-estimate the
2043 * position of the head.
2044 */
2045 request_ring_position = intel_ring_get_tail(ring);
2046
Chris Wilson9d7730912012-11-27 16:22:52 +00002047 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002048 if (ret) {
2049 kfree(request);
2050 return ret;
2051 }
Eric Anholt673a3942008-07-30 12:06:12 -07002052
Chris Wilson9d7730912012-11-27 16:22:52 +00002053 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002054 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002055 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002056 request->tail = request_ring_position;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002057 request->ctx = ring->last_context;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002058 request->batch_obj = obj;
2059
2060 /* Whilst this request exists, batch_obj will be on the
2061 * active_list, and so will hold the active reference. Only when this
2062 * request is retired will the the batch_obj be moved onto the
2063 * inactive_list and lose its active reference. Hence we do not need
2064 * to explicitly hold another reference here.
2065 */
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002066
2067 if (request->ctx)
2068 i915_gem_context_reference(request->ctx);
2069
Eric Anholt673a3942008-07-30 12:06:12 -07002070 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002071 was_empty = list_empty(&ring->request_list);
2072 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002073 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002074
Chris Wilsondb53a302011-02-03 11:57:46 +00002075 if (file) {
2076 struct drm_i915_file_private *file_priv = file->driver_priv;
2077
Chris Wilson1c255952010-09-26 11:03:27 +01002078 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002079 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002080 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002081 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002082 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002083 }
Eric Anholt673a3942008-07-30 12:06:12 -07002084
Chris Wilson9d7730912012-11-27 16:22:52 +00002085 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002086 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002087
Ben Gamarif65d9422009-09-14 17:48:44 -04002088 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002089 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002090 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002091 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002092 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002093 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002094 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002095 &dev_priv->mm.retire_work,
2096 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002097 intel_mark_busy(dev_priv->dev);
2098 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002099 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002100
Chris Wilsonacb868d2012-09-26 13:47:30 +01002101 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002102 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002103 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002104}
2105
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002106static inline void
2107i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002108{
Chris Wilson1c255952010-09-26 11:03:27 +01002109 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002110
Chris Wilson1c255952010-09-26 11:03:27 +01002111 if (!file_priv)
2112 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002113
Chris Wilson1c255952010-09-26 11:03:27 +01002114 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002115 if (request->file_priv) {
2116 list_del(&request->client_list);
2117 request->file_priv = NULL;
2118 }
Chris Wilson1c255952010-09-26 11:03:27 +01002119 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002120}
2121
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002122static bool i915_head_inside_object(u32 acthd, struct drm_i915_gem_object *obj)
2123{
2124 if (acthd >= obj->gtt_offset &&
2125 acthd < obj->gtt_offset + obj->base.size)
2126 return true;
2127
2128 return false;
2129}
2130
2131static bool i915_head_inside_request(const u32 acthd_unmasked,
2132 const u32 request_start,
2133 const u32 request_end)
2134{
2135 const u32 acthd = acthd_unmasked & HEAD_ADDR;
2136
2137 if (request_start < request_end) {
2138 if (acthd >= request_start && acthd < request_end)
2139 return true;
2140 } else if (request_start > request_end) {
2141 if (acthd >= request_start || acthd < request_end)
2142 return true;
2143 }
2144
2145 return false;
2146}
2147
2148static bool i915_request_guilty(struct drm_i915_gem_request *request,
2149 const u32 acthd, bool *inside)
2150{
2151 /* There is a possibility that unmasked head address
2152 * pointing inside the ring, matches the batch_obj address range.
2153 * However this is extremely unlikely.
2154 */
2155
2156 if (request->batch_obj) {
2157 if (i915_head_inside_object(acthd, request->batch_obj)) {
2158 *inside = true;
2159 return true;
2160 }
2161 }
2162
2163 if (i915_head_inside_request(acthd, request->head, request->tail)) {
2164 *inside = false;
2165 return true;
2166 }
2167
2168 return false;
2169}
2170
2171static void i915_set_reset_status(struct intel_ring_buffer *ring,
2172 struct drm_i915_gem_request *request,
2173 u32 acthd)
2174{
2175 struct i915_ctx_hang_stats *hs = NULL;
2176 bool inside, guilty;
2177
2178 /* Innocent until proven guilty */
2179 guilty = false;
2180
2181 if (ring->hangcheck.action != wait &&
2182 i915_request_guilty(request, acthd, &inside)) {
2183 DRM_ERROR("%s hung %s bo (0x%x ctx %d) at 0x%x\n",
2184 ring->name,
2185 inside ? "inside" : "flushing",
2186 request->batch_obj ?
2187 request->batch_obj->gtt_offset : 0,
2188 request->ctx ? request->ctx->id : 0,
2189 acthd);
2190
2191 guilty = true;
2192 }
2193
2194 /* If contexts are disabled or this is the default context, use
2195 * file_priv->reset_state
2196 */
2197 if (request->ctx && request->ctx->id != DEFAULT_CONTEXT_ID)
2198 hs = &request->ctx->hang_stats;
2199 else if (request->file_priv)
2200 hs = &request->file_priv->hang_stats;
2201
2202 if (hs) {
2203 if (guilty)
2204 hs->batch_active++;
2205 else
2206 hs->batch_pending++;
2207 }
2208}
2209
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002210static void i915_gem_free_request(struct drm_i915_gem_request *request)
2211{
2212 list_del(&request->list);
2213 i915_gem_request_remove_from_client(request);
2214
2215 if (request->ctx)
2216 i915_gem_context_unreference(request->ctx);
2217
2218 kfree(request);
2219}
2220
Chris Wilsondfaae392010-09-22 10:31:52 +01002221static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2222 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002223{
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002224 u32 completed_seqno;
2225 u32 acthd;
2226
2227 acthd = intel_ring_get_active_head(ring);
2228 completed_seqno = ring->get_seqno(ring, false);
2229
Chris Wilsondfaae392010-09-22 10:31:52 +01002230 while (!list_empty(&ring->request_list)) {
2231 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002232
Chris Wilsondfaae392010-09-22 10:31:52 +01002233 request = list_first_entry(&ring->request_list,
2234 struct drm_i915_gem_request,
2235 list);
2236
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002237 if (request->seqno > completed_seqno)
2238 i915_set_reset_status(ring, request, acthd);
2239
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002240 i915_gem_free_request(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002241 }
2242
2243 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002244 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002245
Chris Wilson05394f32010-11-08 19:18:58 +00002246 obj = list_first_entry(&ring->active_list,
2247 struct drm_i915_gem_object,
2248 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002249
Chris Wilson05394f32010-11-08 19:18:58 +00002250 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002251 }
Eric Anholt673a3942008-07-30 12:06:12 -07002252}
2253
Chris Wilson312817a2010-11-22 11:50:11 +00002254static void i915_gem_reset_fences(struct drm_device *dev)
2255{
2256 struct drm_i915_private *dev_priv = dev->dev_private;
2257 int i;
2258
Daniel Vetter4b9de732011-10-09 21:52:02 +02002259 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002260 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002261
Chris Wilsonada726c2012-04-17 15:31:32 +01002262 if (reg->obj)
2263 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002264
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002265 i915_gem_write_fence(dev, i, NULL);
2266
Chris Wilsonada726c2012-04-17 15:31:32 +01002267 reg->pin_count = 0;
2268 reg->obj = NULL;
2269 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002270 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002271
2272 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002273}
2274
Chris Wilson069efc12010-09-30 16:53:18 +01002275void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002276{
Chris Wilsondfaae392010-09-22 10:31:52 +01002277 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002278 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002279 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002280 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002281
Chris Wilsonb4519512012-05-11 14:29:30 +01002282 for_each_ring(ring, dev_priv, i)
2283 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002284
Chris Wilsondfaae392010-09-22 10:31:52 +01002285 /* Move everything out of the GPU domains to ensure we do any
2286 * necessary invalidation upon reuse.
2287 */
Chris Wilson05394f32010-11-08 19:18:58 +00002288 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002289 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002290 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002291 {
Chris Wilson05394f32010-11-08 19:18:58 +00002292 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002293 }
Chris Wilson069efc12010-09-30 16:53:18 +01002294
2295 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002296 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002297}
2298
2299/**
2300 * This function clears the request list as sequence numbers are passed.
2301 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002302void
Chris Wilsondb53a302011-02-03 11:57:46 +00002303i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002304{
Eric Anholt673a3942008-07-30 12:06:12 -07002305 uint32_t seqno;
2306
Chris Wilsondb53a302011-02-03 11:57:46 +00002307 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002308 return;
2309
Chris Wilsondb53a302011-02-03 11:57:46 +00002310 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002311
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002312 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002313
Zou Nan hai852835f2010-05-21 09:08:56 +08002314 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002315 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002316
Zou Nan hai852835f2010-05-21 09:08:56 +08002317 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002318 struct drm_i915_gem_request,
2319 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002320
Chris Wilsondfaae392010-09-22 10:31:52 +01002321 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002322 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002323
Chris Wilsondb53a302011-02-03 11:57:46 +00002324 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002325 /* We know the GPU must have read the request to have
2326 * sent us the seqno + interrupt, so use the position
2327 * of tail of the request to update the last known position
2328 * of the GPU head.
2329 */
2330 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002331
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002332 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002333 }
2334
2335 /* Move any buffers on the active list that are no longer referenced
2336 * by the ringbuffer to the flushing/inactive lists as appropriate.
2337 */
2338 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002339 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002340
Akshay Joshi0206e352011-08-16 15:34:10 -04002341 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002342 struct drm_i915_gem_object,
2343 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002344
Chris Wilson0201f1e2012-07-20 12:41:01 +01002345 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002346 break;
2347
Chris Wilson65ce3022012-07-20 12:41:02 +01002348 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002349 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002350
Chris Wilsondb53a302011-02-03 11:57:46 +00002351 if (unlikely(ring->trace_irq_seqno &&
2352 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002353 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002354 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002355 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002356
Chris Wilsondb53a302011-02-03 11:57:46 +00002357 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002358}
2359
2360void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002361i915_gem_retire_requests(struct drm_device *dev)
2362{
2363 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002364 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002365 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002366
Chris Wilsonb4519512012-05-11 14:29:30 +01002367 for_each_ring(ring, dev_priv, i)
2368 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002369}
2370
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002371static void
Eric Anholt673a3942008-07-30 12:06:12 -07002372i915_gem_retire_work_handler(struct work_struct *work)
2373{
2374 drm_i915_private_t *dev_priv;
2375 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002376 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002377 bool idle;
2378 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002379
2380 dev_priv = container_of(work, drm_i915_private_t,
2381 mm.retire_work.work);
2382 dev = dev_priv->dev;
2383
Chris Wilson891b48c2010-09-29 12:26:37 +01002384 /* Come back later if the device is busy... */
2385 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002386 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2387 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002388 return;
2389 }
2390
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002391 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002392
Chris Wilson0a587052011-01-09 21:05:44 +00002393 /* Send a periodic flush down the ring so we don't hold onto GEM
2394 * objects indefinitely.
2395 */
2396 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002397 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002398 if (ring->gpu_caches_dirty)
Mika Kuoppala0025c072013-06-12 12:35:30 +03002399 i915_add_request(ring, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002400
2401 idle &= list_empty(&ring->request_list);
2402 }
2403
2404 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002405 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2406 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002407 if (idle)
2408 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002409
Eric Anholt673a3942008-07-30 12:06:12 -07002410 mutex_unlock(&dev->struct_mutex);
2411}
2412
Ben Widawsky5816d642012-04-11 11:18:19 -07002413/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002414 * Ensures that an object will eventually get non-busy by flushing any required
2415 * write domains, emitting any outstanding lazy request and retiring and
2416 * completed requests.
2417 */
2418static int
2419i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2420{
2421 int ret;
2422
2423 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002424 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002425 if (ret)
2426 return ret;
2427
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002428 i915_gem_retire_requests_ring(obj->ring);
2429 }
2430
2431 return 0;
2432}
2433
2434/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002435 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2436 * @DRM_IOCTL_ARGS: standard ioctl arguments
2437 *
2438 * Returns 0 if successful, else an error is returned with the remaining time in
2439 * the timeout parameter.
2440 * -ETIME: object is still busy after timeout
2441 * -ERESTARTSYS: signal interrupted the wait
2442 * -ENONENT: object doesn't exist
2443 * Also possible, but rare:
2444 * -EAGAIN: GPU wedged
2445 * -ENOMEM: damn
2446 * -ENODEV: Internal IRQ fail
2447 * -E?: The add request failed
2448 *
2449 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2450 * non-zero timeout parameter the wait ioctl will wait for the given number of
2451 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2452 * without holding struct_mutex the object may become re-busied before this
2453 * function completes. A similar but shorter * race condition exists in the busy
2454 * ioctl
2455 */
2456int
2457i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2458{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002459 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002460 struct drm_i915_gem_wait *args = data;
2461 struct drm_i915_gem_object *obj;
2462 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002463 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002464 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002465 u32 seqno = 0;
2466 int ret = 0;
2467
Ben Widawskyeac1f142012-06-05 15:24:24 -07002468 if (args->timeout_ns >= 0) {
2469 timeout_stack = ns_to_timespec(args->timeout_ns);
2470 timeout = &timeout_stack;
2471 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002472
2473 ret = i915_mutex_lock_interruptible(dev);
2474 if (ret)
2475 return ret;
2476
2477 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2478 if (&obj->base == NULL) {
2479 mutex_unlock(&dev->struct_mutex);
2480 return -ENOENT;
2481 }
2482
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002483 /* Need to make sure the object gets inactive eventually. */
2484 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002485 if (ret)
2486 goto out;
2487
2488 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002489 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002490 ring = obj->ring;
2491 }
2492
2493 if (seqno == 0)
2494 goto out;
2495
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002496 /* Do this after OLR check to make sure we make forward progress polling
2497 * on this IOCTL with a 0 timeout (like busy ioctl)
2498 */
2499 if (!args->timeout_ns) {
2500 ret = -ETIME;
2501 goto out;
2502 }
2503
2504 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002505 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002506 mutex_unlock(&dev->struct_mutex);
2507
Daniel Vetterf69061b2012-12-06 09:01:42 +01002508 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002509 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002510 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002511 return ret;
2512
2513out:
2514 drm_gem_object_unreference(&obj->base);
2515 mutex_unlock(&dev->struct_mutex);
2516 return ret;
2517}
2518
2519/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002520 * i915_gem_object_sync - sync an object to a ring.
2521 *
2522 * @obj: object which may be in use on another ring.
2523 * @to: ring we wish to use the object on. May be NULL.
2524 *
2525 * This code is meant to abstract object synchronization with the GPU.
2526 * Calling with NULL implies synchronizing the object with the CPU
2527 * rather than a particular GPU ring.
2528 *
2529 * Returns 0 if successful, else propagates up the lower layer error.
2530 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002531int
2532i915_gem_object_sync(struct drm_i915_gem_object *obj,
2533 struct intel_ring_buffer *to)
2534{
2535 struct intel_ring_buffer *from = obj->ring;
2536 u32 seqno;
2537 int ret, idx;
2538
2539 if (from == NULL || to == from)
2540 return 0;
2541
Ben Widawsky5816d642012-04-11 11:18:19 -07002542 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002543 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002544
2545 idx = intel_ring_sync_index(from, to);
2546
Chris Wilson0201f1e2012-07-20 12:41:01 +01002547 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002548 if (seqno <= from->sync_seqno[idx])
2549 return 0;
2550
Ben Widawskyb4aca012012-04-25 20:50:12 -07002551 ret = i915_gem_check_olr(obj->ring, seqno);
2552 if (ret)
2553 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002554
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002555 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002556 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002557 /* We use last_read_seqno because sync_to()
2558 * might have just caused seqno wrap under
2559 * the radar.
2560 */
2561 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002562
Ben Widawskye3a5a222012-04-11 11:18:20 -07002563 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002564}
2565
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002566static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2567{
2568 u32 old_write_domain, old_read_domains;
2569
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002570 /* Force a pagefault for domain tracking on next user access */
2571 i915_gem_release_mmap(obj);
2572
Keith Packardb97c3d92011-06-24 21:02:59 -07002573 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2574 return;
2575
Chris Wilson97c809fd2012-10-09 19:24:38 +01002576 /* Wait for any direct GTT access to complete */
2577 mb();
2578
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002579 old_read_domains = obj->base.read_domains;
2580 old_write_domain = obj->base.write_domain;
2581
2582 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2583 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2584
2585 trace_i915_gem_object_change_domain(obj,
2586 old_read_domains,
2587 old_write_domain);
2588}
2589
Eric Anholt673a3942008-07-30 12:06:12 -07002590/**
2591 * Unbinds an object from the GTT aperture.
2592 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002593int
Chris Wilson05394f32010-11-08 19:18:58 +00002594i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002595{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002596 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002597 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002598
Chris Wilson05394f32010-11-08 19:18:58 +00002599 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002600 return 0;
2601
Chris Wilson31d8d652012-05-24 19:11:20 +01002602 if (obj->pin_count)
2603 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002604
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002605 BUG_ON(obj->pages == NULL);
2606
Chris Wilsona8198ee2011-04-13 22:04:09 +01002607 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002608 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002609 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002610 /* Continue on if we fail due to EIO, the GPU is hung so we
2611 * should be safe and we need to cleanup or else we might
2612 * cause memory corruption through use-after-free.
2613 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002614
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002615 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002616
Daniel Vetter96b47b62009-12-15 17:50:00 +01002617 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002618 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002619 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002620 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002621
Chris Wilsondb53a302011-02-03 11:57:46 +00002622 trace_i915_gem_object_unbind(obj);
2623
Daniel Vetter74898d72012-02-15 23:50:22 +01002624 if (obj->has_global_gtt_mapping)
2625 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002626 if (obj->has_aliasing_ppgtt_mapping) {
2627 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2628 obj->has_aliasing_ppgtt_mapping = 0;
2629 }
Daniel Vetter74163902012-02-15 23:50:21 +01002630 i915_gem_gtt_finish_object(obj);
Ben Widawsky401c29f2013-05-31 11:28:47 -07002631 i915_gem_object_unpin_pages(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002632
Chris Wilson6c085a72012-08-20 11:40:46 +02002633 list_del(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07002634 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002635 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002636 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002637
Chris Wilson05394f32010-11-08 19:18:58 +00002638 drm_mm_put_block(obj->gtt_space);
2639 obj->gtt_space = NULL;
2640 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002641
Chris Wilson88241782011-01-07 17:09:48 +00002642 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002643}
2644
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002645int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002646{
2647 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002648 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002649 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002650
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002651 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002652 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002653 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2654 if (ret)
2655 return ret;
2656
Chris Wilson3e960502012-11-27 16:22:54 +00002657 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002658 if (ret)
2659 return ret;
2660 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002661
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002662 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002663}
2664
Chris Wilson9ce079e2012-04-17 15:31:30 +01002665static void i965_write_fence_reg(struct drm_device *dev, int reg,
2666 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002667{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002668 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002669 int fence_reg;
2670 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002671 uint64_t val;
2672
Imre Deak56c844e2013-01-07 21:47:34 +02002673 if (INTEL_INFO(dev)->gen >= 6) {
2674 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2675 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2676 } else {
2677 fence_reg = FENCE_REG_965_0;
2678 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2679 }
2680
Chris Wilson9ce079e2012-04-17 15:31:30 +01002681 if (obj) {
2682 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002683
Chris Wilson9ce079e2012-04-17 15:31:30 +01002684 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2685 0xfffff000) << 32;
2686 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002687 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002688 if (obj->tiling_mode == I915_TILING_Y)
2689 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2690 val |= I965_FENCE_REG_VALID;
2691 } else
2692 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002693
Imre Deak56c844e2013-01-07 21:47:34 +02002694 fence_reg += reg * 8;
2695 I915_WRITE64(fence_reg, val);
2696 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002697}
2698
Chris Wilson9ce079e2012-04-17 15:31:30 +01002699static void i915_write_fence_reg(struct drm_device *dev, int reg,
2700 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002701{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002702 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002703 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002704
Chris Wilson9ce079e2012-04-17 15:31:30 +01002705 if (obj) {
2706 u32 size = obj->gtt_space->size;
2707 int pitch_val;
2708 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002709
Chris Wilson9ce079e2012-04-17 15:31:30 +01002710 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2711 (size & -size) != size ||
2712 (obj->gtt_offset & (size - 1)),
2713 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2714 obj->gtt_offset, obj->map_and_fenceable, size);
2715
2716 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2717 tile_width = 128;
2718 else
2719 tile_width = 512;
2720
2721 /* Note: pitch better be a power of two tile widths */
2722 pitch_val = obj->stride / tile_width;
2723 pitch_val = ffs(pitch_val) - 1;
2724
2725 val = obj->gtt_offset;
2726 if (obj->tiling_mode == I915_TILING_Y)
2727 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2728 val |= I915_FENCE_SIZE_BITS(size);
2729 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2730 val |= I830_FENCE_REG_VALID;
2731 } else
2732 val = 0;
2733
2734 if (reg < 8)
2735 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002736 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002737 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002738
Chris Wilson9ce079e2012-04-17 15:31:30 +01002739 I915_WRITE(reg, val);
2740 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002741}
2742
Chris Wilson9ce079e2012-04-17 15:31:30 +01002743static void i830_write_fence_reg(struct drm_device *dev, int reg,
2744 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002745{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002746 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002747 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002748
Chris Wilson9ce079e2012-04-17 15:31:30 +01002749 if (obj) {
2750 u32 size = obj->gtt_space->size;
2751 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002752
Chris Wilson9ce079e2012-04-17 15:31:30 +01002753 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2754 (size & -size) != size ||
2755 (obj->gtt_offset & (size - 1)),
2756 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2757 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002758
Chris Wilson9ce079e2012-04-17 15:31:30 +01002759 pitch_val = obj->stride / 128;
2760 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002761
Chris Wilson9ce079e2012-04-17 15:31:30 +01002762 val = obj->gtt_offset;
2763 if (obj->tiling_mode == I915_TILING_Y)
2764 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2765 val |= I830_FENCE_SIZE_BITS(size);
2766 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2767 val |= I830_FENCE_REG_VALID;
2768 } else
2769 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002770
Chris Wilson9ce079e2012-04-17 15:31:30 +01002771 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2772 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2773}
2774
Chris Wilsond0a57782012-10-09 19:24:37 +01002775inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2776{
2777 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2778}
2779
Chris Wilson9ce079e2012-04-17 15:31:30 +01002780static void i915_gem_write_fence(struct drm_device *dev, int reg,
2781 struct drm_i915_gem_object *obj)
2782{
Chris Wilsond0a57782012-10-09 19:24:37 +01002783 struct drm_i915_private *dev_priv = dev->dev_private;
2784
2785 /* Ensure that all CPU reads are completed before installing a fence
2786 * and all writes before removing the fence.
2787 */
2788 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2789 mb();
2790
Chris Wilson9ce079e2012-04-17 15:31:30 +01002791 switch (INTEL_INFO(dev)->gen) {
2792 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002793 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002794 case 5:
2795 case 4: i965_write_fence_reg(dev, reg, obj); break;
2796 case 3: i915_write_fence_reg(dev, reg, obj); break;
2797 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002798 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002799 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002800
2801 /* And similarly be paranoid that no direct access to this region
2802 * is reordered to before the fence is installed.
2803 */
2804 if (i915_gem_object_needs_mb(obj))
2805 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002806}
2807
Chris Wilson61050802012-04-17 15:31:31 +01002808static inline int fence_number(struct drm_i915_private *dev_priv,
2809 struct drm_i915_fence_reg *fence)
2810{
2811 return fence - dev_priv->fence_regs;
2812}
2813
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002814struct write_fence {
2815 struct drm_device *dev;
2816 struct drm_i915_gem_object *obj;
2817 int fence;
2818};
2819
Chris Wilson25ff1192013-04-04 21:31:03 +01002820static void i915_gem_write_fence__ipi(void *data)
2821{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002822 struct write_fence *args = data;
2823
2824 /* Required for SNB+ with LLC */
Chris Wilson25ff1192013-04-04 21:31:03 +01002825 wbinvd();
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002826
2827 /* Required for VLV */
2828 i915_gem_write_fence(args->dev, args->fence, args->obj);
Chris Wilson25ff1192013-04-04 21:31:03 +01002829}
2830
Chris Wilson61050802012-04-17 15:31:31 +01002831static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2832 struct drm_i915_fence_reg *fence,
2833 bool enable)
2834{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002835 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2836 struct write_fence args = {
2837 .dev = obj->base.dev,
2838 .fence = fence_number(dev_priv, fence),
2839 .obj = enable ? obj : NULL,
2840 };
Chris Wilson61050802012-04-17 15:31:31 +01002841
Chris Wilson25ff1192013-04-04 21:31:03 +01002842 /* In order to fully serialize access to the fenced region and
2843 * the update to the fence register we need to take extreme
2844 * measures on SNB+. In theory, the write to the fence register
2845 * flushes all memory transactions before, and coupled with the
2846 * mb() placed around the register write we serialise all memory
2847 * operations with respect to the changes in the tiler. Yet, on
2848 * SNB+ we need to take a step further and emit an explicit wbinvd()
2849 * on each processor in order to manually flush all memory
2850 * transactions before updating the fence register.
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002851 *
2852 * However, Valleyview complicates matter. There the wbinvd is
2853 * insufficient and unlike SNB/IVB requires the serialising
2854 * register write. (Note that that register write by itself is
2855 * conversely not sufficient for SNB+.) To compromise, we do both.
Chris Wilson25ff1192013-04-04 21:31:03 +01002856 */
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002857 if (INTEL_INFO(args.dev)->gen >= 6)
2858 on_each_cpu(i915_gem_write_fence__ipi, &args, 1);
2859 else
2860 i915_gem_write_fence(args.dev, args.fence, args.obj);
Chris Wilson61050802012-04-17 15:31:31 +01002861
2862 if (enable) {
Chris Wilson2dc8aae2013-05-22 17:08:06 +01002863 obj->fence_reg = args.fence;
Chris Wilson61050802012-04-17 15:31:31 +01002864 fence->obj = obj;
2865 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2866 } else {
2867 obj->fence_reg = I915_FENCE_REG_NONE;
2868 fence->obj = NULL;
2869 list_del_init(&fence->lru_list);
2870 }
2871}
2872
Chris Wilsond9e86c02010-11-10 16:40:20 +00002873static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002874i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002875{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002876 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002877 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002878 if (ret)
2879 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002880
2881 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002882 }
2883
Chris Wilson86d5bc32012-07-20 12:41:04 +01002884 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002885 return 0;
2886}
2887
2888int
2889i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2890{
Chris Wilson61050802012-04-17 15:31:31 +01002891 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002892 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002893 int ret;
2894
Chris Wilsond0a57782012-10-09 19:24:37 +01002895 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002896 if (ret)
2897 return ret;
2898
Chris Wilson61050802012-04-17 15:31:31 +01002899 if (obj->fence_reg == I915_FENCE_REG_NONE)
2900 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002901
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002902 fence = &dev_priv->fence_regs[obj->fence_reg];
2903
Chris Wilson61050802012-04-17 15:31:31 +01002904 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002905 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002906
2907 return 0;
2908}
2909
2910static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002911i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002912{
Daniel Vetterae3db242010-02-19 11:51:58 +01002913 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002914 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002915 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002916
2917 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002918 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002919 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2920 reg = &dev_priv->fence_regs[i];
2921 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002922 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002923
Chris Wilson1690e1e2011-12-14 13:57:08 +01002924 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002925 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002926 }
2927
Chris Wilsond9e86c02010-11-10 16:40:20 +00002928 if (avail == NULL)
2929 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002930
2931 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002932 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002933 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002934 continue;
2935
Chris Wilson8fe301a2012-04-17 15:31:28 +01002936 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002937 }
2938
Chris Wilson8fe301a2012-04-17 15:31:28 +01002939 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002940}
2941
Jesse Barnesde151cf2008-11-12 10:03:55 -08002942/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002943 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002944 * @obj: object to map through a fence reg
2945 *
2946 * When mapping objects through the GTT, userspace wants to be able to write
2947 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002948 * This function walks the fence regs looking for a free one for @obj,
2949 * stealing one if it can't find any.
2950 *
2951 * It then sets up the reg based on the object's properties: address, pitch
2952 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002953 *
2954 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002955 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002956int
Chris Wilson06d98132012-04-17 15:31:24 +01002957i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002958{
Chris Wilson05394f32010-11-08 19:18:58 +00002959 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002960 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002961 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002962 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002963 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002964
Chris Wilson14415742012-04-17 15:31:33 +01002965 /* Have we updated the tiling parameters upon the object and so
2966 * will need to serialise the write to the associated fence register?
2967 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002968 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002969 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002970 if (ret)
2971 return ret;
2972 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002973
Chris Wilsond9e86c02010-11-10 16:40:20 +00002974 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002975 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2976 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002977 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002978 list_move_tail(&reg->lru_list,
2979 &dev_priv->mm.fence_list);
2980 return 0;
2981 }
2982 } else if (enable) {
2983 reg = i915_find_fence_reg(dev);
2984 if (reg == NULL)
2985 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002986
Chris Wilson14415742012-04-17 15:31:33 +01002987 if (reg->obj) {
2988 struct drm_i915_gem_object *old = reg->obj;
2989
Chris Wilsond0a57782012-10-09 19:24:37 +01002990 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002991 if (ret)
2992 return ret;
2993
Chris Wilson14415742012-04-17 15:31:33 +01002994 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002995 }
Chris Wilson14415742012-04-17 15:31:33 +01002996 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002997 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002998
Chris Wilson14415742012-04-17 15:31:33 +01002999 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003000 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01003001
Chris Wilson9ce079e2012-04-17 15:31:30 +01003002 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003003}
3004
Chris Wilson42d6ab42012-07-26 11:49:32 +01003005static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3006 struct drm_mm_node *gtt_space,
3007 unsigned long cache_level)
3008{
3009 struct drm_mm_node *other;
3010
3011 /* On non-LLC machines we have to be careful when putting differing
3012 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003013 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003014 */
3015 if (HAS_LLC(dev))
3016 return true;
3017
3018 if (gtt_space == NULL)
3019 return true;
3020
3021 if (list_empty(&gtt_space->node_list))
3022 return true;
3023
3024 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3025 if (other->allocated && !other->hole_follows && other->color != cache_level)
3026 return false;
3027
3028 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3029 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3030 return false;
3031
3032 return true;
3033}
3034
3035static void i915_gem_verify_gtt(struct drm_device *dev)
3036{
3037#if WATCH_GTT
3038 struct drm_i915_private *dev_priv = dev->dev_private;
3039 struct drm_i915_gem_object *obj;
3040 int err = 0;
3041
Ben Widawsky35c20a62013-05-31 11:28:48 -07003042 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003043 if (obj->gtt_space == NULL) {
3044 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3045 err++;
3046 continue;
3047 }
3048
3049 if (obj->cache_level != obj->gtt_space->color) {
3050 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
3051 obj->gtt_space->start,
3052 obj->gtt_space->start + obj->gtt_space->size,
3053 obj->cache_level,
3054 obj->gtt_space->color);
3055 err++;
3056 continue;
3057 }
3058
3059 if (!i915_gem_valid_gtt_space(dev,
3060 obj->gtt_space,
3061 obj->cache_level)) {
3062 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
3063 obj->gtt_space->start,
3064 obj->gtt_space->start + obj->gtt_space->size,
3065 obj->cache_level);
3066 err++;
3067 continue;
3068 }
3069 }
3070
3071 WARN_ON(err);
3072#endif
3073}
3074
Jesse Barnesde151cf2008-11-12 10:03:55 -08003075/**
Eric Anholt673a3942008-07-30 12:06:12 -07003076 * Finds free space in the GTT aperture and binds the object there.
3077 */
3078static int
Chris Wilson05394f32010-11-08 19:18:58 +00003079i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02003080 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003081 bool map_and_fenceable,
3082 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003083{
Chris Wilson05394f32010-11-08 19:18:58 +00003084 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003085 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003086 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01003087 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003088 bool mappable, fenceable;
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003089 size_t gtt_max = map_and_fenceable ?
3090 dev_priv->gtt.mappable_end : dev_priv->gtt.total;
Chris Wilson07f73f62009-09-14 16:50:30 +01003091 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003092
Chris Wilsone28f8712011-07-18 13:11:49 -07003093 fence_size = i915_gem_get_gtt_size(dev,
3094 obj->base.size,
3095 obj->tiling_mode);
3096 fence_alignment = i915_gem_get_gtt_alignment(dev,
3097 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003098 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003099 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003100 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07003101 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003102 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003103
Eric Anholt673a3942008-07-30 12:06:12 -07003104 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01003105 alignment = map_and_fenceable ? fence_alignment :
3106 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003107 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003108 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
3109 return -EINVAL;
3110 }
3111
Chris Wilson05394f32010-11-08 19:18:58 +00003112 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003113
Chris Wilson654fc602010-05-27 13:18:21 +01003114 /* If the object is bigger than the entire aperture, reject it early
3115 * before evicting everything in a vain attempt to find space.
3116 */
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003117 if (obj->base.size > gtt_max) {
Jani Nikula3765f302013-06-07 16:03:50 +03003118 DRM_ERROR("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%zu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003119 obj->base.size,
3120 map_and_fenceable ? "mappable" : "total",
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003121 gtt_max);
Chris Wilson654fc602010-05-27 13:18:21 +01003122 return -E2BIG;
3123 }
3124
Chris Wilson37e680a2012-06-07 15:38:42 +01003125 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003126 if (ret)
3127 return ret;
3128
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003129 i915_gem_object_pin_pages(obj);
3130
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003131 node = kzalloc(sizeof(*node), GFP_KERNEL);
3132 if (node == NULL) {
3133 i915_gem_object_unpin_pages(obj);
3134 return -ENOMEM;
3135 }
3136
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003137search_free:
3138 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
3139 size, alignment,
3140 obj->cache_level, 0, gtt_max);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003141 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003142 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003143 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003144 map_and_fenceable,
3145 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003146 if (ret == 0)
3147 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003148
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003149 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003150 kfree(node);
3151 return ret;
3152 }
3153 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
3154 i915_gem_object_unpin_pages(obj);
3155 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003156 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003157 }
3158
Daniel Vetter74163902012-02-15 23:50:21 +01003159 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01003160 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003161 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003162 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02003163 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003164 }
Eric Anholt673a3942008-07-30 12:06:12 -07003165
Ben Widawsky35c20a62013-05-31 11:28:48 -07003166 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003167 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003168
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003169 obj->gtt_space = node;
3170 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003171
Daniel Vetter75e9e912010-11-04 17:11:09 +01003172 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003173 node->size == fence_size &&
3174 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003175
Daniel Vetter75e9e912010-11-04 17:11:09 +01003176 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003177 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003178
Chris Wilson05394f32010-11-08 19:18:58 +00003179 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003180
Chris Wilsondb53a302011-02-03 11:57:46 +00003181 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003182 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003183 return 0;
3184}
3185
3186void
Chris Wilson05394f32010-11-08 19:18:58 +00003187i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003188{
Eric Anholt673a3942008-07-30 12:06:12 -07003189 /* If we don't have a page list set up, then we're not pinned
3190 * to GPU, and we can ignore the cache flush because it'll happen
3191 * again at bind time.
3192 */
Chris Wilson05394f32010-11-08 19:18:58 +00003193 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003194 return;
3195
Imre Deak769ce462013-02-13 21:56:05 +02003196 /*
3197 * Stolen memory is always coherent with the GPU as it is explicitly
3198 * marked as wc by the system, or the system is cache-coherent.
3199 */
3200 if (obj->stolen)
3201 return;
3202
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003203 /* If the GPU is snooping the contents of the CPU cache,
3204 * we do not need to manually clear the CPU cache lines. However,
3205 * the caches are only snooped when the render cache is
3206 * flushed/invalidated. As we always have to emit invalidations
3207 * and flushes when moving into and out of the RENDER domain, correct
3208 * snooping behaviour occurs naturally as the result of our domain
3209 * tracking.
3210 */
3211 if (obj->cache_level != I915_CACHE_NONE)
3212 return;
3213
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003214 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003215
Chris Wilson9da3da62012-06-01 15:20:22 +01003216 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003217}
3218
3219/** Flushes the GTT write domain for the object if it's dirty. */
3220static void
Chris Wilson05394f32010-11-08 19:18:58 +00003221i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003222{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003223 uint32_t old_write_domain;
3224
Chris Wilson05394f32010-11-08 19:18:58 +00003225 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003226 return;
3227
Chris Wilson63256ec2011-01-04 18:42:07 +00003228 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003229 * to it immediately go to main memory as far as we know, so there's
3230 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003231 *
3232 * However, we do have to enforce the order so that all writes through
3233 * the GTT land before any writes to the device, such as updates to
3234 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003235 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003236 wmb();
3237
Chris Wilson05394f32010-11-08 19:18:58 +00003238 old_write_domain = obj->base.write_domain;
3239 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003240
3241 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003242 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003243 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003244}
3245
3246/** Flushes the CPU write domain for the object if it's dirty. */
3247static void
Chris Wilson05394f32010-11-08 19:18:58 +00003248i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003249{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003250 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003251
Chris Wilson05394f32010-11-08 19:18:58 +00003252 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003253 return;
3254
3255 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003256 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003257 old_write_domain = obj->base.write_domain;
3258 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003259
3260 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003261 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003262 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003263}
3264
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003265/**
3266 * Moves a single object to the GTT read, and possibly write domain.
3267 *
3268 * This function returns when the move is complete, including waiting on
3269 * flushes to occur.
3270 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003271int
Chris Wilson20217462010-11-23 15:26:33 +00003272i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003273{
Chris Wilson8325a092012-04-24 15:52:35 +01003274 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003275 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003276 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003277
Eric Anholt02354392008-11-26 13:58:13 -08003278 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003279 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003280 return -EINVAL;
3281
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003282 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3283 return 0;
3284
Chris Wilson0201f1e2012-07-20 12:41:01 +01003285 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003286 if (ret)
3287 return ret;
3288
Chris Wilson72133422010-09-13 23:56:38 +01003289 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003290
Chris Wilsond0a57782012-10-09 19:24:37 +01003291 /* Serialise direct access to this object with the barriers for
3292 * coherent writes from the GPU, by effectively invalidating the
3293 * GTT domain upon first access.
3294 */
3295 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3296 mb();
3297
Chris Wilson05394f32010-11-08 19:18:58 +00003298 old_write_domain = obj->base.write_domain;
3299 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003300
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003301 /* It should now be out of any other write domains, and we can update
3302 * the domain values for our changes.
3303 */
Chris Wilson05394f32010-11-08 19:18:58 +00003304 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3305 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003306 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003307 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3308 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3309 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003310 }
3311
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003312 trace_i915_gem_object_change_domain(obj,
3313 old_read_domains,
3314 old_write_domain);
3315
Chris Wilson8325a092012-04-24 15:52:35 +01003316 /* And bump the LRU for this access */
3317 if (i915_gem_object_is_inactive(obj))
3318 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3319
Eric Anholte47c68e2008-11-14 13:35:19 -08003320 return 0;
3321}
3322
Chris Wilsone4ffd172011-04-04 09:44:39 +01003323int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3324 enum i915_cache_level cache_level)
3325{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003326 struct drm_device *dev = obj->base.dev;
3327 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003328 int ret;
3329
3330 if (obj->cache_level == cache_level)
3331 return 0;
3332
3333 if (obj->pin_count) {
3334 DRM_DEBUG("can not change the cache level of pinned objects\n");
3335 return -EBUSY;
3336 }
3337
Chris Wilson42d6ab42012-07-26 11:49:32 +01003338 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3339 ret = i915_gem_object_unbind(obj);
3340 if (ret)
3341 return ret;
3342 }
3343
Chris Wilsone4ffd172011-04-04 09:44:39 +01003344 if (obj->gtt_space) {
3345 ret = i915_gem_object_finish_gpu(obj);
3346 if (ret)
3347 return ret;
3348
3349 i915_gem_object_finish_gtt(obj);
3350
3351 /* Before SandyBridge, you could not use tiling or fence
3352 * registers with snooped memory, so relinquish any fences
3353 * currently pointing to our region in the aperture.
3354 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003355 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003356 ret = i915_gem_object_put_fence(obj);
3357 if (ret)
3358 return ret;
3359 }
3360
Daniel Vetter74898d72012-02-15 23:50:22 +01003361 if (obj->has_global_gtt_mapping)
3362 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003363 if (obj->has_aliasing_ppgtt_mapping)
3364 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3365 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003366
3367 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003368 }
3369
3370 if (cache_level == I915_CACHE_NONE) {
3371 u32 old_read_domains, old_write_domain;
3372
3373 /* If we're coming from LLC cached, then we haven't
3374 * actually been tracking whether the data is in the
3375 * CPU cache or not, since we only allow one bit set
3376 * in obj->write_domain and have been skipping the clflushes.
3377 * Just set it to the CPU cache for now.
3378 */
3379 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3380 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3381
3382 old_read_domains = obj->base.read_domains;
3383 old_write_domain = obj->base.write_domain;
3384
3385 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3386 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3387
3388 trace_i915_gem_object_change_domain(obj,
3389 old_read_domains,
3390 old_write_domain);
3391 }
3392
3393 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003394 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003395 return 0;
3396}
3397
Ben Widawsky199adf42012-09-21 17:01:20 -07003398int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3399 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003400{
Ben Widawsky199adf42012-09-21 17:01:20 -07003401 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003402 struct drm_i915_gem_object *obj;
3403 int ret;
3404
3405 ret = i915_mutex_lock_interruptible(dev);
3406 if (ret)
3407 return ret;
3408
3409 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3410 if (&obj->base == NULL) {
3411 ret = -ENOENT;
3412 goto unlock;
3413 }
3414
Ben Widawsky199adf42012-09-21 17:01:20 -07003415 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003416
3417 drm_gem_object_unreference(&obj->base);
3418unlock:
3419 mutex_unlock(&dev->struct_mutex);
3420 return ret;
3421}
3422
Ben Widawsky199adf42012-09-21 17:01:20 -07003423int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3424 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003425{
Ben Widawsky199adf42012-09-21 17:01:20 -07003426 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003427 struct drm_i915_gem_object *obj;
3428 enum i915_cache_level level;
3429 int ret;
3430
Ben Widawsky199adf42012-09-21 17:01:20 -07003431 switch (args->caching) {
3432 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003433 level = I915_CACHE_NONE;
3434 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003435 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003436 level = I915_CACHE_LLC;
3437 break;
3438 default:
3439 return -EINVAL;
3440 }
3441
Ben Widawsky3bc29132012-09-26 16:15:20 -07003442 ret = i915_mutex_lock_interruptible(dev);
3443 if (ret)
3444 return ret;
3445
Chris Wilsone6994ae2012-07-10 10:27:08 +01003446 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3447 if (&obj->base == NULL) {
3448 ret = -ENOENT;
3449 goto unlock;
3450 }
3451
3452 ret = i915_gem_object_set_cache_level(obj, level);
3453
3454 drm_gem_object_unreference(&obj->base);
3455unlock:
3456 mutex_unlock(&dev->struct_mutex);
3457 return ret;
3458}
3459
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003460/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003461 * Prepare buffer for display plane (scanout, cursors, etc).
3462 * Can be called from an uninterruptible phase (modesetting) and allows
3463 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003464 */
3465int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003466i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3467 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003468 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003469{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003470 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003471 int ret;
3472
Chris Wilson0be73282010-12-06 14:36:27 +00003473 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003474 ret = i915_gem_object_sync(obj, pipelined);
3475 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003476 return ret;
3477 }
3478
Eric Anholta7ef0642011-03-29 16:59:54 -07003479 /* The display engine is not coherent with the LLC cache on gen6. As
3480 * a result, we make sure that the pinning that is about to occur is
3481 * done with uncached PTEs. This is lowest common denominator for all
3482 * chipsets.
3483 *
3484 * However for gen6+, we could do better by using the GFDT bit instead
3485 * of uncaching, which would allow us to flush all the LLC-cached data
3486 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3487 */
3488 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3489 if (ret)
3490 return ret;
3491
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003492 /* As the user may map the buffer once pinned in the display plane
3493 * (e.g. libkms for the bootup splash), we have to ensure that we
3494 * always use map_and_fenceable for all scanout buffers.
3495 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003496 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003497 if (ret)
3498 return ret;
3499
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003500 i915_gem_object_flush_cpu_write_domain(obj);
3501
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003502 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003503 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003504
3505 /* It should now be out of any other write domains, and we can update
3506 * the domain values for our changes.
3507 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003508 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003509 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003510
3511 trace_i915_gem_object_change_domain(obj,
3512 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003513 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003514
3515 return 0;
3516}
3517
Chris Wilson85345512010-11-13 09:49:11 +00003518int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003519i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003520{
Chris Wilson88241782011-01-07 17:09:48 +00003521 int ret;
3522
Chris Wilsona8198ee2011-04-13 22:04:09 +01003523 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003524 return 0;
3525
Chris Wilson0201f1e2012-07-20 12:41:01 +01003526 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003527 if (ret)
3528 return ret;
3529
Chris Wilsona8198ee2011-04-13 22:04:09 +01003530 /* Ensure that we invalidate the GPU's caches and TLBs. */
3531 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003532 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003533}
3534
Eric Anholte47c68e2008-11-14 13:35:19 -08003535/**
3536 * Moves a single object to the CPU read, and possibly write domain.
3537 *
3538 * This function returns when the move is complete, including waiting on
3539 * flushes to occur.
3540 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003541int
Chris Wilson919926a2010-11-12 13:42:53 +00003542i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003543{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003544 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003545 int ret;
3546
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003547 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3548 return 0;
3549
Chris Wilson0201f1e2012-07-20 12:41:01 +01003550 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003551 if (ret)
3552 return ret;
3553
Eric Anholte47c68e2008-11-14 13:35:19 -08003554 i915_gem_object_flush_gtt_write_domain(obj);
3555
Chris Wilson05394f32010-11-08 19:18:58 +00003556 old_write_domain = obj->base.write_domain;
3557 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003558
Eric Anholte47c68e2008-11-14 13:35:19 -08003559 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003560 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003562
Chris Wilson05394f32010-11-08 19:18:58 +00003563 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 }
3565
3566 /* It should now be out of any other write domains, and we can update
3567 * the domain values for our changes.
3568 */
Chris Wilson05394f32010-11-08 19:18:58 +00003569 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003570
3571 /* If we're writing through the CPU, then the GPU read domains will
3572 * need to be invalidated at next use.
3573 */
3574 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003575 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3576 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003578
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003579 trace_i915_gem_object_change_domain(obj,
3580 old_read_domains,
3581 old_write_domain);
3582
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003583 return 0;
3584}
3585
Eric Anholt673a3942008-07-30 12:06:12 -07003586/* Throttle our rendering by waiting until the ring has completed our requests
3587 * emitted over 20 msec ago.
3588 *
Eric Anholtb9624422009-06-03 07:27:35 +00003589 * Note that if we were to use the current jiffies each time around the loop,
3590 * we wouldn't escape the function with any frames outstanding if the time to
3591 * render a frame was over 20ms.
3592 *
Eric Anholt673a3942008-07-30 12:06:12 -07003593 * This should get us reasonable parallelism between CPU and GPU but also
3594 * relatively low latency when blocking on a particular request to finish.
3595 */
3596static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003597i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003598{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003599 struct drm_i915_private *dev_priv = dev->dev_private;
3600 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003601 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003602 struct drm_i915_gem_request *request;
3603 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003604 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003605 u32 seqno = 0;
3606 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003607
Daniel Vetter308887a2012-11-14 17:14:06 +01003608 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3609 if (ret)
3610 return ret;
3611
3612 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3613 if (ret)
3614 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003615
Chris Wilson1c255952010-09-26 11:03:27 +01003616 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003617 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003618 if (time_after_eq(request->emitted_jiffies, recent_enough))
3619 break;
3620
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003621 ring = request->ring;
3622 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003623 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003624 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003625 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003626
3627 if (seqno == 0)
3628 return 0;
3629
Daniel Vetterf69061b2012-12-06 09:01:42 +01003630 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003631 if (ret == 0)
3632 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003633
Eric Anholt673a3942008-07-30 12:06:12 -07003634 return ret;
3635}
3636
Eric Anholt673a3942008-07-30 12:06:12 -07003637int
Chris Wilson05394f32010-11-08 19:18:58 +00003638i915_gem_object_pin(struct drm_i915_gem_object *obj,
3639 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003640 bool map_and_fenceable,
3641 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003642{
Eric Anholt673a3942008-07-30 12:06:12 -07003643 int ret;
3644
Chris Wilson7e81a422012-09-15 09:41:57 +01003645 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3646 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003647
Chris Wilson05394f32010-11-08 19:18:58 +00003648 if (obj->gtt_space != NULL) {
3649 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3650 (map_and_fenceable && !obj->map_and_fenceable)) {
3651 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003652 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003653 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3654 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003655 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003656 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003657 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003658 ret = i915_gem_object_unbind(obj);
3659 if (ret)
3660 return ret;
3661 }
3662 }
3663
Chris Wilson05394f32010-11-08 19:18:58 +00003664 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003665 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3666
Chris Wilsona00b10c2010-09-24 21:15:47 +01003667 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003668 map_and_fenceable,
3669 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003670 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003671 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003672
3673 if (!dev_priv->mm.aliasing_ppgtt)
3674 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003675 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003676
Daniel Vetter74898d72012-02-15 23:50:22 +01003677 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3678 i915_gem_gtt_bind_object(obj, obj->cache_level);
3679
Chris Wilson1b502472012-04-24 15:47:30 +01003680 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003681 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003682
3683 return 0;
3684}
3685
3686void
Chris Wilson05394f32010-11-08 19:18:58 +00003687i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003688{
Chris Wilson05394f32010-11-08 19:18:58 +00003689 BUG_ON(obj->pin_count == 0);
3690 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003691
Chris Wilson1b502472012-04-24 15:47:30 +01003692 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003693 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003694}
3695
3696int
3697i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003698 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003699{
3700 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003701 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003702 int ret;
3703
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003704 ret = i915_mutex_lock_interruptible(dev);
3705 if (ret)
3706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003707
Chris Wilson05394f32010-11-08 19:18:58 +00003708 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003709 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003710 ret = -ENOENT;
3711 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003712 }
Eric Anholt673a3942008-07-30 12:06:12 -07003713
Chris Wilson05394f32010-11-08 19:18:58 +00003714 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003715 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003716 ret = -EINVAL;
3717 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003718 }
3719
Chris Wilson05394f32010-11-08 19:18:58 +00003720 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003721 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3722 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003723 ret = -EINVAL;
3724 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003725 }
3726
Chris Wilson93be8782013-01-02 10:31:22 +00003727 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003728 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003729 if (ret)
3730 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003731 }
3732
Chris Wilson93be8782013-01-02 10:31:22 +00003733 obj->user_pin_count++;
3734 obj->pin_filp = file;
3735
Eric Anholt673a3942008-07-30 12:06:12 -07003736 /* XXX - flush the CPU caches for pinned objects
3737 * as the X server doesn't manage domains yet
3738 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003739 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003740 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003741out:
Chris Wilson05394f32010-11-08 19:18:58 +00003742 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003743unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003744 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003745 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003746}
3747
3748int
3749i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003750 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003751{
3752 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003753 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003754 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003755
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003756 ret = i915_mutex_lock_interruptible(dev);
3757 if (ret)
3758 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003759
Chris Wilson05394f32010-11-08 19:18:58 +00003760 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003761 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003762 ret = -ENOENT;
3763 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003764 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003765
Chris Wilson05394f32010-11-08 19:18:58 +00003766 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003767 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3768 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003769 ret = -EINVAL;
3770 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003771 }
Chris Wilson05394f32010-11-08 19:18:58 +00003772 obj->user_pin_count--;
3773 if (obj->user_pin_count == 0) {
3774 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003775 i915_gem_object_unpin(obj);
3776 }
Eric Anholt673a3942008-07-30 12:06:12 -07003777
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003778out:
Chris Wilson05394f32010-11-08 19:18:58 +00003779 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003780unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003781 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003782 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003783}
3784
3785int
3786i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003787 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003788{
3789 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003790 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003791 int ret;
3792
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003793 ret = i915_mutex_lock_interruptible(dev);
3794 if (ret)
3795 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003796
Chris Wilson05394f32010-11-08 19:18:58 +00003797 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003798 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003799 ret = -ENOENT;
3800 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003801 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003802
Chris Wilson0be555b2010-08-04 15:36:30 +01003803 /* Count all active objects as busy, even if they are currently not used
3804 * by the gpu. Users of this interface expect objects to eventually
3805 * become non-busy without any further actions, therefore emit any
3806 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003807 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003808 ret = i915_gem_object_flush_active(obj);
3809
Chris Wilson05394f32010-11-08 19:18:58 +00003810 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003811 if (obj->ring) {
3812 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3813 args->busy |= intel_ring_flag(obj->ring) << 16;
3814 }
Eric Anholt673a3942008-07-30 12:06:12 -07003815
Chris Wilson05394f32010-11-08 19:18:58 +00003816 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003817unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003818 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003819 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003820}
3821
3822int
3823i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3824 struct drm_file *file_priv)
3825{
Akshay Joshi0206e352011-08-16 15:34:10 -04003826 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003827}
3828
Chris Wilson3ef94da2009-09-14 16:50:29 +01003829int
3830i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3831 struct drm_file *file_priv)
3832{
3833 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003834 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003835 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003836
3837 switch (args->madv) {
3838 case I915_MADV_DONTNEED:
3839 case I915_MADV_WILLNEED:
3840 break;
3841 default:
3842 return -EINVAL;
3843 }
3844
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003845 ret = i915_mutex_lock_interruptible(dev);
3846 if (ret)
3847 return ret;
3848
Chris Wilson05394f32010-11-08 19:18:58 +00003849 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003850 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003851 ret = -ENOENT;
3852 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003853 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003854
Chris Wilson05394f32010-11-08 19:18:58 +00003855 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003856 ret = -EINVAL;
3857 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003858 }
3859
Chris Wilson05394f32010-11-08 19:18:58 +00003860 if (obj->madv != __I915_MADV_PURGED)
3861 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003862
Chris Wilson6c085a72012-08-20 11:40:46 +02003863 /* if the object is no longer attached, discard its backing storage */
3864 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003865 i915_gem_object_truncate(obj);
3866
Chris Wilson05394f32010-11-08 19:18:58 +00003867 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003868
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003869out:
Chris Wilson05394f32010-11-08 19:18:58 +00003870 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003871unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003872 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003873 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003874}
3875
Chris Wilson37e680a2012-06-07 15:38:42 +01003876void i915_gem_object_init(struct drm_i915_gem_object *obj,
3877 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003878{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003879 INIT_LIST_HEAD(&obj->mm_list);
Ben Widawsky35c20a62013-05-31 11:28:48 -07003880 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003881 INIT_LIST_HEAD(&obj->ring_list);
3882 INIT_LIST_HEAD(&obj->exec_list);
3883
Chris Wilson37e680a2012-06-07 15:38:42 +01003884 obj->ops = ops;
3885
Chris Wilson0327d6b2012-08-11 15:41:06 +01003886 obj->fence_reg = I915_FENCE_REG_NONE;
3887 obj->madv = I915_MADV_WILLNEED;
3888 /* Avoid an unnecessary call to unbind on the first bind. */
3889 obj->map_and_fenceable = true;
3890
3891 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3892}
3893
Chris Wilson37e680a2012-06-07 15:38:42 +01003894static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3895 .get_pages = i915_gem_object_get_pages_gtt,
3896 .put_pages = i915_gem_object_put_pages_gtt,
3897};
3898
Chris Wilson05394f32010-11-08 19:18:58 +00003899struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3900 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003901{
Daniel Vetterc397b902010-04-09 19:05:07 +00003902 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003903 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003904 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003905
Chris Wilson42dcedd2012-11-15 11:32:30 +00003906 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003907 if (obj == NULL)
3908 return NULL;
3909
3910 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003911 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003912 return NULL;
3913 }
3914
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003915 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3916 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3917 /* 965gm cannot relocate objects above 4GiB. */
3918 mask &= ~__GFP_HIGHMEM;
3919 mask |= __GFP_DMA32;
3920 }
3921
Al Viro496ad9a2013-01-23 17:07:38 -05003922 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003923 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003924
Chris Wilson37e680a2012-06-07 15:38:42 +01003925 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003926
Daniel Vetterc397b902010-04-09 19:05:07 +00003927 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3928 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3929
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003930 if (HAS_LLC(dev)) {
3931 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003932 * cache) for about a 10% performance improvement
3933 * compared to uncached. Graphics requests other than
3934 * display scanout are coherent with the CPU in
3935 * accessing this cache. This means in this mode we
3936 * don't need to clflush on the CPU side, and on the
3937 * GPU side we only need to flush internal caches to
3938 * get data visible to the CPU.
3939 *
3940 * However, we maintain the display planes as UC, and so
3941 * need to rebind when first used as such.
3942 */
3943 obj->cache_level = I915_CACHE_LLC;
3944 } else
3945 obj->cache_level = I915_CACHE_NONE;
3946
Chris Wilson05394f32010-11-08 19:18:58 +00003947 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003948}
3949
Eric Anholt673a3942008-07-30 12:06:12 -07003950int i915_gem_init_object(struct drm_gem_object *obj)
3951{
Daniel Vetterc397b902010-04-09 19:05:07 +00003952 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003953
Eric Anholt673a3942008-07-30 12:06:12 -07003954 return 0;
3955}
3956
Chris Wilson1488fc02012-04-24 15:47:31 +01003957void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003958{
Chris Wilson1488fc02012-04-24 15:47:31 +01003959 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003960 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003961 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003962
Chris Wilson26e12f82011-03-20 11:20:19 +00003963 trace_i915_gem_object_destroy(obj);
3964
Chris Wilson1488fc02012-04-24 15:47:31 +01003965 if (obj->phys_obj)
3966 i915_gem_detach_phys_object(dev, obj);
3967
3968 obj->pin_count = 0;
3969 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3970 bool was_interruptible;
3971
3972 was_interruptible = dev_priv->mm.interruptible;
3973 dev_priv->mm.interruptible = false;
3974
3975 WARN_ON(i915_gem_object_unbind(obj));
3976
3977 dev_priv->mm.interruptible = was_interruptible;
3978 }
3979
Ben Widawsky1d64ae72013-05-31 14:46:20 -07003980 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
3981 * before progressing. */
3982 if (obj->stolen)
3983 i915_gem_object_unpin_pages(obj);
3984
Ben Widawsky401c29f2013-05-31 11:28:47 -07003985 if (WARN_ON(obj->pages_pin_count))
3986 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003987 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003988 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003989 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003990
Chris Wilson9da3da62012-06-01 15:20:22 +01003991 BUG_ON(obj->pages);
3992
Chris Wilson2f745ad2012-09-04 21:02:58 +01003993 if (obj->base.import_attach)
3994 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003995
Chris Wilson05394f32010-11-08 19:18:58 +00003996 drm_gem_object_release(&obj->base);
3997 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003998
Chris Wilson05394f32010-11-08 19:18:58 +00003999 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004000 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004001}
4002
Jesse Barnes5669fca2009-02-17 15:13:31 -08004003int
Eric Anholt673a3942008-07-30 12:06:12 -07004004i915_gem_idle(struct drm_device *dev)
4005{
4006 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004007 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004008
Keith Packard6dbe2772008-10-14 21:41:13 -07004009 mutex_lock(&dev->struct_mutex);
4010
Chris Wilson87acb0a2010-10-19 10:13:00 +01004011 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004012 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004013 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004014 }
Eric Anholt673a3942008-07-30 12:06:12 -07004015
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004016 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004017 if (ret) {
4018 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004019 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004020 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004021 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004022
Chris Wilson29105cc2010-01-07 10:39:13 +00004023 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004024 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004025 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004026
Chris Wilson312817a2010-11-22 11:50:11 +00004027 i915_gem_reset_fences(dev);
4028
Chris Wilson29105cc2010-01-07 10:39:13 +00004029 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4030 * We need to replace this with a semaphore, or something.
4031 * And not confound mm.suspended!
4032 */
4033 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01004034 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004035
4036 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004037 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004038
Keith Packard6dbe2772008-10-14 21:41:13 -07004039 mutex_unlock(&dev->struct_mutex);
4040
Chris Wilson29105cc2010-01-07 10:39:13 +00004041 /* Cancel the retire work handler, which should be idle now. */
4042 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4043
Eric Anholt673a3942008-07-30 12:06:12 -07004044 return 0;
4045}
4046
Ben Widawskyb9524a12012-05-25 16:56:24 -07004047void i915_gem_l3_remap(struct drm_device *dev)
4048{
4049 drm_i915_private_t *dev_priv = dev->dev_private;
4050 u32 misccpctl;
4051 int i;
4052
Daniel Vettereb32e452013-02-14 19:46:07 +01004053 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07004054 return;
4055
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004056 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004057 return;
4058
4059 misccpctl = I915_READ(GEN7_MISCCPCTL);
4060 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
4061 POSTING_READ(GEN7_MISCCPCTL);
4062
4063 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
4064 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004065 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004066 DRM_DEBUG("0x%x was already programmed to %x\n",
4067 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004068 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07004069 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004070 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004071 }
4072
4073 /* Make sure all the writes land before disabling dop clock gating */
4074 POSTING_READ(GEN7_L3LOG_BASE);
4075
4076 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
4077}
4078
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004079void i915_gem_init_swizzling(struct drm_device *dev)
4080{
4081 drm_i915_private_t *dev_priv = dev->dev_private;
4082
Daniel Vetter11782b02012-01-31 16:47:55 +01004083 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004084 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4085 return;
4086
4087 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4088 DISP_TILE_SURFACE_SWIZZLING);
4089
Daniel Vetter11782b02012-01-31 16:47:55 +01004090 if (IS_GEN5(dev))
4091 return;
4092
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004093 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4094 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004095 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004096 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004097 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004098 else
4099 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004100}
Daniel Vettere21af882012-02-09 20:53:27 +01004101
Chris Wilson67b1b572012-07-05 23:49:40 +01004102static bool
4103intel_enable_blt(struct drm_device *dev)
4104{
4105 if (!HAS_BLT(dev))
4106 return false;
4107
4108 /* The blitter was dysfunctional on early prototypes */
4109 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4110 DRM_INFO("BLT not supported on this pre-production hardware;"
4111 " graphics performance will be degraded.\n");
4112 return false;
4113 }
4114
4115 return true;
4116}
4117
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004118static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004119{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004120 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004121 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004122
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004123 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004124 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004125 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004126
4127 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004128 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004129 if (ret)
4130 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004131 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004132
Chris Wilson67b1b572012-07-05 23:49:40 +01004133 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004134 ret = intel_init_blt_ring_buffer(dev);
4135 if (ret)
4136 goto cleanup_bsd_ring;
4137 }
4138
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004139 if (HAS_VEBOX(dev)) {
4140 ret = intel_init_vebox_ring_buffer(dev);
4141 if (ret)
4142 goto cleanup_blt_ring;
4143 }
4144
4145
Mika Kuoppala99433932013-01-22 14:12:17 +02004146 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4147 if (ret)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004148 goto cleanup_vebox_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004149
4150 return 0;
4151
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004152cleanup_vebox_ring:
4153 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004154cleanup_blt_ring:
4155 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4156cleanup_bsd_ring:
4157 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4158cleanup_render_ring:
4159 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4160
4161 return ret;
4162}
4163
4164int
4165i915_gem_init_hw(struct drm_device *dev)
4166{
4167 drm_i915_private_t *dev_priv = dev->dev_private;
4168 int ret;
4169
4170 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4171 return -EIO;
4172
4173 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
4174 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
4175
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004176 if (HAS_PCH_NOP(dev)) {
4177 u32 temp = I915_READ(GEN7_MSG_CTL);
4178 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4179 I915_WRITE(GEN7_MSG_CTL, temp);
4180 }
4181
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004182 i915_gem_l3_remap(dev);
4183
4184 i915_gem_init_swizzling(dev);
4185
4186 ret = i915_gem_init_rings(dev);
4187 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004188 return ret;
4189
Ben Widawsky254f9652012-06-04 14:42:42 -07004190 /*
4191 * XXX: There was some w/a described somewhere suggesting loading
4192 * contexts before PPGTT.
4193 */
4194 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004195 if (dev_priv->mm.aliasing_ppgtt) {
4196 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4197 if (ret) {
4198 i915_gem_cleanup_aliasing_ppgtt(dev);
4199 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4200 }
4201 }
Daniel Vettere21af882012-02-09 20:53:27 +01004202
Chris Wilson68f95ba2010-05-27 13:18:22 +01004203 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004204}
4205
Chris Wilson1070a422012-04-24 15:47:41 +01004206int i915_gem_init(struct drm_device *dev)
4207{
4208 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004209 int ret;
4210
Chris Wilson1070a422012-04-24 15:47:41 +01004211 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004212
4213 if (IS_VALLEYVIEW(dev)) {
4214 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4215 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4216 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4217 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4218 }
4219
Ben Widawskyd7e50082012-12-18 10:31:25 -08004220 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004221
Chris Wilson1070a422012-04-24 15:47:41 +01004222 ret = i915_gem_init_hw(dev);
4223 mutex_unlock(&dev->struct_mutex);
4224 if (ret) {
4225 i915_gem_cleanup_aliasing_ppgtt(dev);
4226 return ret;
4227 }
4228
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004229 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4230 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4231 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004232 return 0;
4233}
4234
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004235void
4236i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4237{
4238 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004239 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004240 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004241
Chris Wilsonb4519512012-05-11 14:29:30 +01004242 for_each_ring(ring, dev_priv, i)
4243 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004244}
4245
4246int
Eric Anholt673a3942008-07-30 12:06:12 -07004247i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4248 struct drm_file *file_priv)
4249{
4250 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004251 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004252
Jesse Barnes79e53942008-11-07 14:24:08 -08004253 if (drm_core_check_feature(dev, DRIVER_MODESET))
4254 return 0;
4255
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004256 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004257 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004258 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004259 }
4260
Eric Anholt673a3942008-07-30 12:06:12 -07004261 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004262 dev_priv->mm.suspended = 0;
4263
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004264 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004265 if (ret != 0) {
4266 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004267 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004268 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004269
Chris Wilson69dc4982010-10-19 10:36:51 +01004270 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004271 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004272
Chris Wilson5f353082010-06-07 14:03:03 +01004273 ret = drm_irq_install(dev);
4274 if (ret)
4275 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004276
Eric Anholt673a3942008-07-30 12:06:12 -07004277 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004278
4279cleanup_ringbuffer:
4280 mutex_lock(&dev->struct_mutex);
4281 i915_gem_cleanup_ringbuffer(dev);
4282 dev_priv->mm.suspended = 1;
4283 mutex_unlock(&dev->struct_mutex);
4284
4285 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004286}
4287
4288int
4289i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4290 struct drm_file *file_priv)
4291{
Jesse Barnes79e53942008-11-07 14:24:08 -08004292 if (drm_core_check_feature(dev, DRIVER_MODESET))
4293 return 0;
4294
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004295 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004296 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004297}
4298
4299void
4300i915_gem_lastclose(struct drm_device *dev)
4301{
4302 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004303
Eric Anholte806b492009-01-22 09:56:58 -08004304 if (drm_core_check_feature(dev, DRIVER_MODESET))
4305 return;
4306
Keith Packard6dbe2772008-10-14 21:41:13 -07004307 ret = i915_gem_idle(dev);
4308 if (ret)
4309 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004310}
4311
Chris Wilson64193402010-10-24 12:38:05 +01004312static void
4313init_ring_lists(struct intel_ring_buffer *ring)
4314{
4315 INIT_LIST_HEAD(&ring->active_list);
4316 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004317}
4318
Eric Anholt673a3942008-07-30 12:06:12 -07004319void
4320i915_gem_load(struct drm_device *dev)
4321{
4322 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004323 int i;
4324
4325 dev_priv->slab =
4326 kmem_cache_create("i915_gem_object",
4327 sizeof(struct drm_i915_gem_object), 0,
4328 SLAB_HWCACHE_ALIGN,
4329 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004330
Chris Wilson69dc4982010-10-19 10:36:51 +01004331 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004332 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004333 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4334 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004335 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004336 for (i = 0; i < I915_NUM_RINGS; i++)
4337 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004338 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004339 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004340 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4341 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004342 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004343
Dave Airlie94400122010-07-20 13:15:31 +10004344 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4345 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004346 I915_WRITE(MI_ARB_STATE,
4347 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004348 }
4349
Chris Wilson72bfa192010-12-19 11:42:05 +00004350 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4351
Jesse Barnesde151cf2008-11-12 10:03:55 -08004352 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004353 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4354 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004355
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004356 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4357 dev_priv->num_fence_regs = 32;
4358 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004359 dev_priv->num_fence_regs = 16;
4360 else
4361 dev_priv->num_fence_regs = 8;
4362
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004363 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004364 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004365
Eric Anholt673a3942008-07-30 12:06:12 -07004366 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004367 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004368
Chris Wilsonce453d82011-02-21 14:43:56 +00004369 dev_priv->mm.interruptible = true;
4370
Chris Wilson17250b72010-10-28 12:51:39 +01004371 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4372 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4373 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004374}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004375
4376/*
4377 * Create a physically contiguous memory object for this object
4378 * e.g. for cursor + overlay regs
4379 */
Chris Wilson995b6762010-08-20 13:23:26 +01004380static int i915_gem_init_phys_object(struct drm_device *dev,
4381 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004382{
4383 drm_i915_private_t *dev_priv = dev->dev_private;
4384 struct drm_i915_gem_phys_object *phys_obj;
4385 int ret;
4386
4387 if (dev_priv->mm.phys_objs[id - 1] || !size)
4388 return 0;
4389
Eric Anholt9a298b22009-03-24 12:23:04 -07004390 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004391 if (!phys_obj)
4392 return -ENOMEM;
4393
4394 phys_obj->id = id;
4395
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004396 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004397 if (!phys_obj->handle) {
4398 ret = -ENOMEM;
4399 goto kfree_obj;
4400 }
4401#ifdef CONFIG_X86
4402 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4403#endif
4404
4405 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4406
4407 return 0;
4408kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004409 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004410 return ret;
4411}
4412
Chris Wilson995b6762010-08-20 13:23:26 +01004413static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004414{
4415 drm_i915_private_t *dev_priv = dev->dev_private;
4416 struct drm_i915_gem_phys_object *phys_obj;
4417
4418 if (!dev_priv->mm.phys_objs[id - 1])
4419 return;
4420
4421 phys_obj = dev_priv->mm.phys_objs[id - 1];
4422 if (phys_obj->cur_obj) {
4423 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4424 }
4425
4426#ifdef CONFIG_X86
4427 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4428#endif
4429 drm_pci_free(dev, phys_obj->handle);
4430 kfree(phys_obj);
4431 dev_priv->mm.phys_objs[id - 1] = NULL;
4432}
4433
4434void i915_gem_free_all_phys_object(struct drm_device *dev)
4435{
4436 int i;
4437
Dave Airlie260883c2009-01-22 17:58:49 +10004438 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004439 i915_gem_free_phys_object(dev, i);
4440}
4441
4442void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004443 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004444{
Al Viro496ad9a2013-01-23 17:07:38 -05004445 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004446 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004447 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004448 int page_count;
4449
Chris Wilson05394f32010-11-08 19:18:58 +00004450 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004451 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004452 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004453
Chris Wilson05394f32010-11-08 19:18:58 +00004454 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004455 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004456 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004457 if (!IS_ERR(page)) {
4458 char *dst = kmap_atomic(page);
4459 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4460 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004461
Chris Wilsone5281cc2010-10-28 13:45:36 +01004462 drm_clflush_pages(&page, 1);
4463
4464 set_page_dirty(page);
4465 mark_page_accessed(page);
4466 page_cache_release(page);
4467 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004468 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004469 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004470
Chris Wilson05394f32010-11-08 19:18:58 +00004471 obj->phys_obj->cur_obj = NULL;
4472 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004473}
4474
4475int
4476i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004477 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004478 int id,
4479 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004480{
Al Viro496ad9a2013-01-23 17:07:38 -05004481 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004482 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004483 int ret = 0;
4484 int page_count;
4485 int i;
4486
4487 if (id > I915_MAX_PHYS_OBJECT)
4488 return -EINVAL;
4489
Chris Wilson05394f32010-11-08 19:18:58 +00004490 if (obj->phys_obj) {
4491 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004492 return 0;
4493 i915_gem_detach_phys_object(dev, obj);
4494 }
4495
Dave Airlie71acb5e2008-12-30 20:31:46 +10004496 /* create a new object */
4497 if (!dev_priv->mm.phys_objs[id - 1]) {
4498 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004499 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004500 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004501 DRM_ERROR("failed to init phys object %d size: %zu\n",
4502 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004503 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004504 }
4505 }
4506
4507 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004508 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4509 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004510
Chris Wilson05394f32010-11-08 19:18:58 +00004511 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004512
4513 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004514 struct page *page;
4515 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004516
Hugh Dickins5949eac2011-06-27 16:18:18 -07004517 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004518 if (IS_ERR(page))
4519 return PTR_ERR(page);
4520
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004521 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004522 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004523 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004524 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004525
4526 mark_page_accessed(page);
4527 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004528 }
4529
4530 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004531}
4532
4533static int
Chris Wilson05394f32010-11-08 19:18:58 +00004534i915_gem_phys_pwrite(struct drm_device *dev,
4535 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004536 struct drm_i915_gem_pwrite *args,
4537 struct drm_file *file_priv)
4538{
Chris Wilson05394f32010-11-08 19:18:58 +00004539 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004540 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004541
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004542 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4543 unsigned long unwritten;
4544
4545 /* The physical object once assigned is fixed for the lifetime
4546 * of the obj, so we can safely drop the lock and continue
4547 * to access vaddr.
4548 */
4549 mutex_unlock(&dev->struct_mutex);
4550 unwritten = copy_from_user(vaddr, user_data, args->size);
4551 mutex_lock(&dev->struct_mutex);
4552 if (unwritten)
4553 return -EFAULT;
4554 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004555
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004556 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004557 return 0;
4558}
Eric Anholtb9624422009-06-03 07:27:35 +00004559
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004560void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004561{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004562 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004563
4564 /* Clean up our request list when the client is going away, so that
4565 * later retire_requests won't dereference our soon-to-be-gone
4566 * file_priv.
4567 */
Chris Wilson1c255952010-09-26 11:03:27 +01004568 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004569 while (!list_empty(&file_priv->mm.request_list)) {
4570 struct drm_i915_gem_request *request;
4571
4572 request = list_first_entry(&file_priv->mm.request_list,
4573 struct drm_i915_gem_request,
4574 client_list);
4575 list_del(&request->client_list);
4576 request->file_priv = NULL;
4577 }
Chris Wilson1c255952010-09-26 11:03:27 +01004578 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004579}
Chris Wilson31169712009-09-14 16:50:28 +01004580
Chris Wilson57745062012-11-21 13:04:04 +00004581static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4582{
4583 if (!mutex_is_locked(mutex))
4584 return false;
4585
4586#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4587 return mutex->owner == task;
4588#else
4589 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4590 return false;
4591#endif
4592}
4593
Chris Wilson31169712009-09-14 16:50:28 +01004594static int
Ying Han1495f232011-05-24 17:12:27 -07004595i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004596{
Chris Wilson17250b72010-10-28 12:51:39 +01004597 struct drm_i915_private *dev_priv =
4598 container_of(shrinker,
4599 struct drm_i915_private,
4600 mm.inactive_shrinker);
4601 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004602 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004603 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004604 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004605 int cnt;
4606
Chris Wilson57745062012-11-21 13:04:04 +00004607 if (!mutex_trylock(&dev->struct_mutex)) {
4608 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4609 return 0;
4610
Daniel Vetter677feac2012-12-19 14:33:45 +01004611 if (dev_priv->mm.shrinker_no_lock_stealing)
4612 return 0;
4613
Chris Wilson57745062012-11-21 13:04:04 +00004614 unlock = false;
4615 }
Chris Wilson31169712009-09-14 16:50:28 +01004616
Chris Wilson6c085a72012-08-20 11:40:46 +02004617 if (nr_to_scan) {
4618 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4619 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004620 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4621 false);
4622 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004623 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004624 }
4625
Chris Wilson17250b72010-10-28 12:51:39 +01004626 cnt = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07004627 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004628 if (obj->pages_pin_count == 0)
4629 cnt += obj->base.size >> PAGE_SHIFT;
Xiong Zhang06755602013-07-05 18:53:29 +08004630 list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004631 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004632 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004633
Chris Wilson57745062012-11-21 13:04:04 +00004634 if (unlock)
4635 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004636 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004637}