blob: dfaf2e0f5f8fc504908266cd1767e16fb64afaff [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01009#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010010#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020011#include <linux/seq_file.h>
12#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090013#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090014#include <linux/percpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/gfp.h>
Matthieu Castet5bd5a452010-11-16 22:31:26 +010016#include <linux/pci.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010017
Thomas Gleixner950f9d92008-01-30 13:34:06 +010018#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/processor.h>
20#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080021#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080022#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010023#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010025#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070026#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ingo Molnar9df84992008-02-04 16:48:09 +010028/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010031struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080032 unsigned long *vaddr;
Borislav Petkov0fd64c22013-10-31 17:25:00 +010033 pgd_t *pgd;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010034 pgprot_t mask_set;
35 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010036 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080037 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010038 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010039 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080040 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070041 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010042};
43
Suresh Siddhaad5ca552008-09-23 14:00:42 -070044/*
45 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
46 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
47 * entries change the page attribute in parallel to some other cpu
48 * splitting a large page entry along with changing the attribute.
49 */
50static DEFINE_SPINLOCK(cpa_lock);
51
Shaohua Lid75586a2008-08-21 10:46:06 +080052#define CPA_FLUSHTLB 1
53#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070054#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080055
Thomas Gleixner65280e62008-05-05 16:35:21 +020056#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020057static unsigned long direct_pages_count[PG_LEVEL_NUM];
58
Thomas Gleixner65280e62008-05-05 16:35:21 +020059void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020060{
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080062 spin_lock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020063 direct_pages_count[level] += pages;
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080064 spin_unlock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
Alexander Duyckfc8d7822012-11-16 13:57:13 -080098 return __pa_symbol(_text) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010099}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800103 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
Wanpeng Li9efc31b2012-06-10 10:50:52 +0800126 * @vaddr: virtual start address
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100127 * @size: number of bytes to flush
128 *
Ross Zwisler8b80fd82014-02-26 12:06:50 -0700129 * clflushopt is an unordered instruction which needs fencing with mfence or
130 * sfence to avoid ordering issues.
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
Ross Zwisler8b80fd82014-02-26 12:06:50 -0700139 clflushopt(vaddr);
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100140 /*
141 * Flush any possible final partial cacheline:
142 */
Ross Zwisler8b80fd82014-02-26 12:06:50 -0700143 clflushopt(vend);
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
Eric Anholte517a5e2009-09-10 17:48:48 -0700147EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100148
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100149static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150{
Andi Kleen6bb83832008-02-04 16:48:06 +0100151 unsigned long cache = (unsigned long)arg;
152
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700159 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100160 wbinvd();
161}
162
Andi Kleen6bb83832008-02-04 16:48:06 +0100163static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100164{
165 BUG_ON(irqs_disabled());
166
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100168}
169
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100170static void __cpa_flush_range(void *arg)
171{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178}
179
Andi Kleen6bb83832008-02-04 16:48:06 +0100180static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100182 unsigned int i, level;
183 unsigned long addr;
184
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100185 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100186 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100187
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200188 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100189
Andi Kleen6bb83832008-02-04 16:48:06 +0100190 if (!cache)
191 return;
192
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100208}
209
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800212{
213 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800215
216 BUG_ON(irqs_disabled());
217
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800219
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700220 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800221 return;
222
Shaohua Lid75586a2008-08-21 10:46:06 +0800223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700244 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800245 }
246}
247
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100248/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100256{
257 pgprot_t forbidden = __pgprot(0);
258
Ingo Molnar687c4822008-01-30 13:34:04 +0100259 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 */
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100263#ifdef CONFIG_PCI_BIOS
264 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100265 pgprot_val(forbidden) |= _PAGE_NX;
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100266#endif
Arjan van de Vened724be2008-01-30 13:34:04 +0100267
268 /*
269 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100270 * Does not cover __inittext since that is gone later on. On
271 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100272 */
273 if (within(address, (unsigned long)_text, (unsigned long)_etext))
274 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100275
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100276 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100277 * The .rodata section needs to be read-only. Using the pfn
278 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100279 */
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800280 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
281 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100282 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100283
Suresh Siddha55ca3cc2009-10-28 18:46:57 -0800284#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
Suresh Siddha74e08172009-10-14 14:46:56 -0700285 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800286 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
287 * kernel text mappings for the large page aligned text, rodata sections
288 * will be always read-only. For the kernel identity mappings covering
289 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700290 *
291 * This will preserve the large page mappings for kernel text/data
292 * at no extra cost.
293 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800294 if (kernel_set_to_readonly &&
295 within(address, (unsigned long)_text,
Suresh Siddha281ff332010-02-18 11:51:40 -0800296 (unsigned long)__end_rodata_hpage_align)) {
297 unsigned int level;
298
299 /*
300 * Don't enforce the !RW mapping for the kernel text mapping,
301 * if the current mapping is already using small page mapping.
302 * No need to work hard to preserve large page mappings in this
303 * case.
304 *
305 * This also fixes the Linux Xen paravirt guest boot failure
306 * (because of unexpected read-only mappings for kernel identity
307 * mappings). In this paravirt guest case, the kernel text
308 * mapping and the kernel identity mapping share the same
309 * page-table pages. Thus we can't really use different
310 * protections for the kernel text and identity mappings. Also,
311 * these shared mappings are made of small page mappings.
312 * Thus this don't enforce !RW mapping for small page kernel
313 * text mapping logic will help Linux Xen parvirt guest boot
Lucas De Marchi0d2eb442011-03-17 16:24:16 -0300314 * as well.
Suresh Siddha281ff332010-02-18 11:51:40 -0800315 */
316 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
317 pgprot_val(forbidden) |= _PAGE_RW;
318 }
Suresh Siddha74e08172009-10-14 14:46:56 -0700319#endif
320
Arjan van de Vened724be2008-01-30 13:34:04 +0100321 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100322
323 return prot;
324}
325
Matt Fleming426e34c2013-12-06 21:13:04 +0000326/*
327 * Lookup the page table entry for a virtual address in a specific pgd.
328 * Return a pointer to the entry and the level of the mapping.
329 */
330pte_t *lookup_address_in_pgd(pgd_t *pgd, unsigned long address,
331 unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100332{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pud_t *pud;
334 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100335
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100336 *level = PG_LEVEL_NONE;
337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 if (pgd_none(*pgd))
339 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 pud = pud_offset(pgd, address);
342 if (pud_none(*pud))
343 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100344
345 *level = PG_LEVEL_1G;
346 if (pud_large(*pud) || !pud_present(*pud))
347 return (pte_t *)pud;
348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 pmd = pmd_offset(pud, address);
350 if (pmd_none(*pmd))
351 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100352
353 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100354 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100357 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100358
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100359 return pte_offset_kernel(pmd, address);
360}
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100361
362/*
363 * Lookup the page table entry for a virtual address. Return a pointer
364 * to the entry and the level of the mapping.
365 *
366 * Note: We return pud and pmd either when the entry is marked large
367 * or when the present bit is not set. Otherwise we would return a
368 * pointer to a nonexisting mapping.
369 */
370pte_t *lookup_address(unsigned long address, unsigned int *level)
371{
Matt Fleming426e34c2013-12-06 21:13:04 +0000372 return lookup_address_in_pgd(pgd_offset_k(address), address, level);
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100373}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200374EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100375
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100376static pte_t *_lookup_address_cpa(struct cpa_data *cpa, unsigned long address,
377 unsigned int *level)
378{
379 if (cpa->pgd)
Matt Fleming426e34c2013-12-06 21:13:04 +0000380 return lookup_address_in_pgd(cpa->pgd + pgd_index(address),
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100381 address, level);
382
383 return lookup_address(address, level);
384}
385
Ingo Molnar9df84992008-02-04 16:48:09 +0100386/*
Dave Hansend7656532013-01-22 13:24:33 -0800387 * This is necessary because __pa() does not work on some
388 * kinds of memory, like vmalloc() or the alloc_remap()
389 * areas on 32-bit NUMA systems. The percpu areas can
390 * end up in this kind of memory, for instance.
391 *
392 * This could be optimized, but it is only intended to be
393 * used at inititalization time, and keeping it
394 * unoptimized should increase the testing coverage for
395 * the more obscure platforms.
396 */
397phys_addr_t slow_virt_to_phys(void *__virt_addr)
398{
399 unsigned long virt_addr = (unsigned long)__virt_addr;
400 phys_addr_t phys_addr;
401 unsigned long offset;
402 enum pg_level level;
403 unsigned long psize;
404 unsigned long pmask;
405 pte_t *pte;
406
407 pte = lookup_address(virt_addr, &level);
408 BUG_ON(!pte);
409 psize = page_level_size(level);
410 pmask = page_level_mask(level);
411 offset = virt_addr & ~pmask;
Dexuan Cuid1cd1212014-10-29 03:53:37 -0700412 phys_addr = (phys_addr_t)pte_pfn(*pte) << PAGE_SHIFT;
Dave Hansend7656532013-01-22 13:24:33 -0800413 return (phys_addr | offset);
414}
415EXPORT_SYMBOL_GPL(slow_virt_to_phys);
416
417/*
Ingo Molnar9df84992008-02-04 16:48:09 +0100418 * Set the new pmd in all the pgds we know about:
419 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100420static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100421{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100422 /* change init_mm */
423 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100424#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100425 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100426 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100428 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100429 pgd_t *pgd;
430 pud_t *pud;
431 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100432
Ingo Molnar44af6c42008-01-30 13:34:03 +0100433 pgd = (pgd_t *)page_address(page) + pgd_index(address);
434 pud = pud_offset(pgd, address);
435 pmd = pmd_offset(pud, address);
436 set_pte_atomic((pte_t *)pmd, pte);
437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100439#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440}
441
Ingo Molnar9df84992008-02-04 16:48:09 +0100442static int
443try_preserve_large_page(pte_t *kpte, unsigned long address,
444 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100445{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800446 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100447 pte_t new_pte, old_pte, *tmp;
matthieu castet64edc8e2010-11-16 22:30:27 +0100448 pgprot_t old_prot, new_prot, req_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100449 int i, do_split = 1;
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800450 enum pg_level level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100451
Andi Kleenc9caa022008-03-12 03:53:29 +0100452 if (cpa->force_split)
453 return 1;
454
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800455 spin_lock(&pgd_lock);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100456 /*
457 * Check for races, another CPU might have split this page
458 * up already:
459 */
Borislav Petkov82f07122013-10-31 17:25:07 +0100460 tmp = _lookup_address_cpa(cpa, address, &level);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100461 if (tmp != kpte)
462 goto out_unlock;
463
464 switch (level) {
465 case PG_LEVEL_2M:
Andi Kleenf07333f2008-02-04 16:48:09 +0100466#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100467 case PG_LEVEL_1G:
Andi Kleenf07333f2008-02-04 16:48:09 +0100468#endif
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800469 psize = page_level_size(level);
470 pmask = page_level_mask(level);
471 break;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100472 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100473 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100474 goto out_unlock;
475 }
476
477 /*
478 * Calculate the number of pages, which fit into this large
479 * page starting at address:
480 */
481 nextpage_addr = (address + psize) & pmask;
482 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100483 if (numpages < cpa->numpages)
484 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100485
486 /*
487 * We are safe now. Check whether the new pgprot is the same:
Juergen Grossf5b28312014-11-03 14:02:02 +0100488 * Convert protection attributes to 4k-format, as cpa->mask* are set
489 * up accordingly.
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100490 */
491 old_pte = *kpte;
Juergen Grossf5b28312014-11-03 14:02:02 +0100492 old_prot = req_prot = pgprot_large_2_4k(pte_pgprot(old_pte));
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100493
matthieu castet64edc8e2010-11-16 22:30:27 +0100494 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
495 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100496
497 /*
Juergen Grossf5b28312014-11-03 14:02:02 +0100498 * req_prot is in format of 4k pages. It must be converted to large
499 * page format: the caching mode includes the PAT bit located at
500 * different bit positions in the two formats.
501 */
502 req_prot = pgprot_4k_2_large(req_prot);
503
504 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800505 * Set the PSE and GLOBAL flags only if the PRESENT flag is
506 * set otherwise pmd_present/pmd_huge will return true even on
507 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
508 * for the ancient hardware that doesn't support it.
509 */
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200510 if (pgprot_val(req_prot) & _PAGE_PRESENT)
511 pgprot_val(req_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800512 else
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200513 pgprot_val(req_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800514
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200515 req_prot = canon_pgprot(req_prot);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800516
517 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100518 * old_pte points to the large page base address. So we need
519 * to add the offset of the virtual address:
520 */
521 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
522 cpa->pfn = pfn;
523
matthieu castet64edc8e2010-11-16 22:30:27 +0100524 new_prot = static_protections(req_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100525
526 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100527 * We need to check the full range, whether
528 * static_protection() requires a different pgprot for one of
529 * the pages in the range we try to preserve:
530 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100531 addr = address & pmask;
532 pfn = pte_pfn(old_pte);
533 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
534 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100535
536 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
537 goto out_unlock;
538 }
539
540 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100541 * If there are no changes, return. maxpages has been updated
542 * above:
543 */
544 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100545 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100546 goto out_unlock;
547 }
548
549 /*
550 * We need to change the attributes. Check, whether we can
551 * change the large page in one go. We request a split, when
552 * the address is not aligned and the number of pages is
553 * smaller than the number of pages in the large page. Note
554 * that we limited the number of possible pages already to
555 * the number of pages in the large page.
556 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100557 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100558 /*
559 * The address is aligned and the number of pages
560 * covers the full page.
561 */
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800562 new_pte = pfn_pte(pte_pfn(old_pte), new_prot);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100563 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800564 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100565 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100566 }
567
568out_unlock:
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800569 spin_unlock(&pgd_lock);
Ingo Molnar9df84992008-02-04 16:48:09 +0100570
Ingo Molnarbeaff632008-02-04 16:48:09 +0100571 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100572}
573
Borislav Petkov59528862013-03-21 18:16:57 +0100574static int
Borislav Petkov82f07122013-10-31 17:25:07 +0100575__split_large_page(struct cpa_data *cpa, pte_t *kpte, unsigned long address,
576 struct page *base)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100577{
Borislav Petkov59528862013-03-21 18:16:57 +0100578 pte_t *pbase = (pte_t *)page_address(base);
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800579 unsigned long pfn, pfninc = 1;
Ingo Molnar86f03989d2008-01-30 13:34:09 +0100580 unsigned int i, level;
Wen Congyangae9aae92013-02-22 16:33:04 -0800581 pte_t *tmp;
Ingo Molnar9df84992008-02-04 16:48:09 +0100582 pgprot_t ref_prot;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100583
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800584 spin_lock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100585 /*
586 * Check for races, another CPU might have split this page
587 * up for us already:
588 */
Borislav Petkov82f07122013-10-31 17:25:07 +0100589 tmp = _lookup_address_cpa(cpa, address, &level);
Wen Congyangae9aae92013-02-22 16:33:04 -0800590 if (tmp != kpte) {
591 spin_unlock(&pgd_lock);
592 return 1;
593 }
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100594
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700595 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100596 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Juergen Grossf5b28312014-11-03 14:02:02 +0100597
598 /* promote PAT bit to correct position */
599 if (level == PG_LEVEL_2M)
600 ref_prot = pgprot_large_2_4k(ref_prot);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100601
Andi Kleenf07333f2008-02-04 16:48:09 +0100602#ifdef CONFIG_X86_64
603 if (level == PG_LEVEL_1G) {
604 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800605 /*
606 * Set the PSE flags only if the PRESENT flag is set
607 * otherwise pmd_present/pmd_huge will return true
608 * even on a non present pmd.
609 */
610 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
611 pgprot_val(ref_prot) |= _PAGE_PSE;
612 else
613 pgprot_val(ref_prot) &= ~_PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100614 }
615#endif
616
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100617 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800618 * Set the GLOBAL flags only if the PRESENT flag is set
619 * otherwise pmd/pte_present will return true even on a non
620 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
621 * for the ancient hardware that doesn't support it.
622 */
623 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
624 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
625 else
626 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
627
628 /*
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100629 * Get the target pfn from the original entry:
630 */
631 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100632 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800633 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100634
Yinghai Lu8eb57792012-11-16 19:38:49 -0800635 if (pfn_range_is_mapped(PFN_DOWN(__pa(address)),
636 PFN_DOWN(__pa(address)) + 1))
Yinghai Luf361a452008-07-10 20:38:26 -0700637 split_page_count(level);
638
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100639 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100640 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100641 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100642 * We use the standard kernel pagetable protections for the new
643 * pagetable protections, the actual ptes set above control the
644 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100645 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100646 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100647
648 /*
649 * Intel Atom errata AAH41 workaround.
650 *
651 * The real fix should be in hw or in a microcode update, but
652 * we also probabilistically try to reduce the window of having
653 * a large TLB mixed with 4K TLBs while instruction fetches are
654 * going on.
655 */
656 __flush_tlb_all();
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800657 spin_unlock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100658
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100659 return 0;
660}
661
Borislav Petkov82f07122013-10-31 17:25:07 +0100662static int split_large_page(struct cpa_data *cpa, pte_t *kpte,
663 unsigned long address)
Wen Congyangae9aae92013-02-22 16:33:04 -0800664{
Wen Congyangae9aae92013-02-22 16:33:04 -0800665 struct page *base;
666
667 if (!debug_pagealloc)
668 spin_unlock(&cpa_lock);
669 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
670 if (!debug_pagealloc)
671 spin_lock(&cpa_lock);
672 if (!base)
673 return -ENOMEM;
674
Borislav Petkov82f07122013-10-31 17:25:07 +0100675 if (__split_large_page(cpa, kpte, address, base))
Wen Congyangae9aae92013-02-22 16:33:04 -0800676 __free_page(base);
677
678 return 0;
679}
680
Borislav Petkov52a628f2013-10-31 17:25:06 +0100681static bool try_to_free_pte_page(pte_t *pte)
682{
683 int i;
684
685 for (i = 0; i < PTRS_PER_PTE; i++)
686 if (!pte_none(pte[i]))
687 return false;
688
689 free_page((unsigned long)pte);
690 return true;
691}
692
693static bool try_to_free_pmd_page(pmd_t *pmd)
694{
695 int i;
696
697 for (i = 0; i < PTRS_PER_PMD; i++)
698 if (!pmd_none(pmd[i]))
699 return false;
700
701 free_page((unsigned long)pmd);
702 return true;
703}
704
Borislav Petkov42a54772014-01-18 12:48:16 +0100705static bool try_to_free_pud_page(pud_t *pud)
706{
707 int i;
708
709 for (i = 0; i < PTRS_PER_PUD; i++)
710 if (!pud_none(pud[i]))
711 return false;
712
713 free_page((unsigned long)pud);
714 return true;
715}
716
Borislav Petkov52a628f2013-10-31 17:25:06 +0100717static bool unmap_pte_range(pmd_t *pmd, unsigned long start, unsigned long end)
718{
719 pte_t *pte = pte_offset_kernel(pmd, start);
720
721 while (start < end) {
722 set_pte(pte, __pte(0));
723
724 start += PAGE_SIZE;
725 pte++;
726 }
727
728 if (try_to_free_pte_page((pte_t *)pmd_page_vaddr(*pmd))) {
729 pmd_clear(pmd);
730 return true;
731 }
732 return false;
733}
734
735static void __unmap_pmd_range(pud_t *pud, pmd_t *pmd,
736 unsigned long start, unsigned long end)
737{
738 if (unmap_pte_range(pmd, start, end))
739 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
740 pud_clear(pud);
741}
742
743static void unmap_pmd_range(pud_t *pud, unsigned long start, unsigned long end)
744{
745 pmd_t *pmd = pmd_offset(pud, start);
746
747 /*
748 * Not on a 2MB page boundary?
749 */
750 if (start & (PMD_SIZE - 1)) {
751 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
752 unsigned long pre_end = min_t(unsigned long, end, next_page);
753
754 __unmap_pmd_range(pud, pmd, start, pre_end);
755
756 start = pre_end;
757 pmd++;
758 }
759
760 /*
761 * Try to unmap in 2M chunks.
762 */
763 while (end - start >= PMD_SIZE) {
764 if (pmd_large(*pmd))
765 pmd_clear(pmd);
766 else
767 __unmap_pmd_range(pud, pmd, start, start + PMD_SIZE);
768
769 start += PMD_SIZE;
770 pmd++;
771 }
772
773 /*
774 * 4K leftovers?
775 */
776 if (start < end)
777 return __unmap_pmd_range(pud, pmd, start, end);
778
779 /*
780 * Try again to free the PMD page if haven't succeeded above.
781 */
782 if (!pud_none(*pud))
783 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
784 pud_clear(pud);
785}
Borislav Petkov0bb8aee2013-10-31 17:25:05 +0100786
787static void unmap_pud_range(pgd_t *pgd, unsigned long start, unsigned long end)
788{
789 pud_t *pud = pud_offset(pgd, start);
790
791 /*
792 * Not on a GB page boundary?
793 */
794 if (start & (PUD_SIZE - 1)) {
795 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
796 unsigned long pre_end = min_t(unsigned long, end, next_page);
797
798 unmap_pmd_range(pud, start, pre_end);
799
800 start = pre_end;
801 pud++;
802 }
803
804 /*
805 * Try to unmap in 1G chunks?
806 */
807 while (end - start >= PUD_SIZE) {
808
809 if (pud_large(*pud))
810 pud_clear(pud);
811 else
812 unmap_pmd_range(pud, start, start + PUD_SIZE);
813
814 start += PUD_SIZE;
815 pud++;
816 }
817
818 /*
819 * 2M leftovers?
820 */
821 if (start < end)
822 unmap_pmd_range(pud, start, end);
823
824 /*
825 * No need to try to free the PUD page because we'll free it in
826 * populate_pgd's error path
827 */
828}
829
Borislav Petkov42a54772014-01-18 12:48:16 +0100830static void unmap_pgd_range(pgd_t *root, unsigned long addr, unsigned long end)
831{
832 pgd_t *pgd_entry = root + pgd_index(addr);
833
834 unmap_pud_range(pgd_entry, addr, end);
835
836 if (try_to_free_pud_page((pud_t *)pgd_page_vaddr(*pgd_entry)))
837 pgd_clear(pgd_entry);
838}
839
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100840static int alloc_pte_page(pmd_t *pmd)
841{
842 pte_t *pte = (pte_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
843 if (!pte)
844 return -1;
845
846 set_pmd(pmd, __pmd(__pa(pte) | _KERNPG_TABLE));
847 return 0;
848}
849
Borislav Petkov4b235382013-10-31 17:25:02 +0100850static int alloc_pmd_page(pud_t *pud)
851{
852 pmd_t *pmd = (pmd_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
853 if (!pmd)
854 return -1;
855
856 set_pud(pud, __pud(__pa(pmd) | _KERNPG_TABLE));
857 return 0;
858}
859
Borislav Petkovc6b6f362013-10-31 17:25:04 +0100860static void populate_pte(struct cpa_data *cpa,
861 unsigned long start, unsigned long end,
862 unsigned num_pages, pmd_t *pmd, pgprot_t pgprot)
863{
864 pte_t *pte;
865
866 pte = pte_offset_kernel(pmd, start);
867
868 while (num_pages-- && start < end) {
869
870 /* deal with the NX bit */
871 if (!(pgprot_val(pgprot) & _PAGE_NX))
872 cpa->pfn &= ~_PAGE_NX;
873
874 set_pte(pte, pfn_pte(cpa->pfn >> PAGE_SHIFT, pgprot));
875
876 start += PAGE_SIZE;
877 cpa->pfn += PAGE_SIZE;
878 pte++;
879 }
880}
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100881
882static int populate_pmd(struct cpa_data *cpa,
883 unsigned long start, unsigned long end,
884 unsigned num_pages, pud_t *pud, pgprot_t pgprot)
885{
886 unsigned int cur_pages = 0;
887 pmd_t *pmd;
Juergen Grossf5b28312014-11-03 14:02:02 +0100888 pgprot_t pmd_pgprot;
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100889
890 /*
891 * Not on a 2M boundary?
892 */
893 if (start & (PMD_SIZE - 1)) {
894 unsigned long pre_end = start + (num_pages << PAGE_SHIFT);
895 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
896
897 pre_end = min_t(unsigned long, pre_end, next_page);
898 cur_pages = (pre_end - start) >> PAGE_SHIFT;
899 cur_pages = min_t(unsigned int, num_pages, cur_pages);
900
901 /*
902 * Need a PTE page?
903 */
904 pmd = pmd_offset(pud, start);
905 if (pmd_none(*pmd))
906 if (alloc_pte_page(pmd))
907 return -1;
908
909 populate_pte(cpa, start, pre_end, cur_pages, pmd, pgprot);
910
911 start = pre_end;
912 }
913
914 /*
915 * We mapped them all?
916 */
917 if (num_pages == cur_pages)
918 return cur_pages;
919
Juergen Grossf5b28312014-11-03 14:02:02 +0100920 pmd_pgprot = pgprot_4k_2_large(pgprot);
921
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100922 while (end - start >= PMD_SIZE) {
923
924 /*
925 * We cannot use a 1G page so allocate a PMD page if needed.
926 */
927 if (pud_none(*pud))
928 if (alloc_pmd_page(pud))
929 return -1;
930
931 pmd = pmd_offset(pud, start);
932
Juergen Grossf5b28312014-11-03 14:02:02 +0100933 set_pmd(pmd, __pmd(cpa->pfn | _PAGE_PSE |
934 massage_pgprot(pmd_pgprot)));
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100935
936 start += PMD_SIZE;
937 cpa->pfn += PMD_SIZE;
938 cur_pages += PMD_SIZE >> PAGE_SHIFT;
939 }
940
941 /*
942 * Map trailing 4K pages.
943 */
944 if (start < end) {
945 pmd = pmd_offset(pud, start);
946 if (pmd_none(*pmd))
947 if (alloc_pte_page(pmd))
948 return -1;
949
950 populate_pte(cpa, start, end, num_pages - cur_pages,
951 pmd, pgprot);
952 }
953 return num_pages;
954}
Borislav Petkov4b235382013-10-31 17:25:02 +0100955
956static int populate_pud(struct cpa_data *cpa, unsigned long start, pgd_t *pgd,
957 pgprot_t pgprot)
958{
959 pud_t *pud;
960 unsigned long end;
961 int cur_pages = 0;
Juergen Grossf5b28312014-11-03 14:02:02 +0100962 pgprot_t pud_pgprot;
Borislav Petkov4b235382013-10-31 17:25:02 +0100963
964 end = start + (cpa->numpages << PAGE_SHIFT);
965
966 /*
967 * Not on a Gb page boundary? => map everything up to it with
968 * smaller pages.
969 */
970 if (start & (PUD_SIZE - 1)) {
971 unsigned long pre_end;
972 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
973
974 pre_end = min_t(unsigned long, end, next_page);
975 cur_pages = (pre_end - start) >> PAGE_SHIFT;
976 cur_pages = min_t(int, (int)cpa->numpages, cur_pages);
977
978 pud = pud_offset(pgd, start);
979
980 /*
981 * Need a PMD page?
982 */
983 if (pud_none(*pud))
984 if (alloc_pmd_page(pud))
985 return -1;
986
987 cur_pages = populate_pmd(cpa, start, pre_end, cur_pages,
988 pud, pgprot);
989 if (cur_pages < 0)
990 return cur_pages;
991
992 start = pre_end;
993 }
994
995 /* We mapped them all? */
996 if (cpa->numpages == cur_pages)
997 return cur_pages;
998
999 pud = pud_offset(pgd, start);
Juergen Grossf5b28312014-11-03 14:02:02 +01001000 pud_pgprot = pgprot_4k_2_large(pgprot);
Borislav Petkov4b235382013-10-31 17:25:02 +01001001
1002 /*
1003 * Map everything starting from the Gb boundary, possibly with 1G pages
1004 */
1005 while (end - start >= PUD_SIZE) {
Juergen Grossf5b28312014-11-03 14:02:02 +01001006 set_pud(pud, __pud(cpa->pfn | _PAGE_PSE |
1007 massage_pgprot(pud_pgprot)));
Borislav Petkov4b235382013-10-31 17:25:02 +01001008
1009 start += PUD_SIZE;
1010 cpa->pfn += PUD_SIZE;
1011 cur_pages += PUD_SIZE >> PAGE_SHIFT;
1012 pud++;
1013 }
1014
1015 /* Map trailing leftover */
1016 if (start < end) {
1017 int tmp;
1018
1019 pud = pud_offset(pgd, start);
1020 if (pud_none(*pud))
1021 if (alloc_pmd_page(pud))
1022 return -1;
1023
1024 tmp = populate_pmd(cpa, start, end, cpa->numpages - cur_pages,
1025 pud, pgprot);
1026 if (tmp < 0)
1027 return cur_pages;
1028
1029 cur_pages += tmp;
1030 }
1031 return cur_pages;
1032}
Borislav Petkovf3f72962013-10-31 17:25:01 +01001033
1034/*
1035 * Restrictions for kernel page table do not necessarily apply when mapping in
1036 * an alternate PGD.
1037 */
1038static int populate_pgd(struct cpa_data *cpa, unsigned long addr)
1039{
1040 pgprot_t pgprot = __pgprot(_KERNPG_TABLE);
Borislav Petkovf3f72962013-10-31 17:25:01 +01001041 pud_t *pud = NULL; /* shut up gcc */
Borislav Petkov42a54772014-01-18 12:48:16 +01001042 pgd_t *pgd_entry;
Borislav Petkovf3f72962013-10-31 17:25:01 +01001043 int ret;
1044
1045 pgd_entry = cpa->pgd + pgd_index(addr);
1046
1047 /*
1048 * Allocate a PUD page and hand it down for mapping.
1049 */
1050 if (pgd_none(*pgd_entry)) {
1051 pud = (pud_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
1052 if (!pud)
1053 return -1;
1054
1055 set_pgd(pgd_entry, __pgd(__pa(pud) | _KERNPG_TABLE));
Borislav Petkovf3f72962013-10-31 17:25:01 +01001056 }
1057
1058 pgprot_val(pgprot) &= ~pgprot_val(cpa->mask_clr);
1059 pgprot_val(pgprot) |= pgprot_val(cpa->mask_set);
1060
1061 ret = populate_pud(cpa, addr, pgd_entry, pgprot);
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001062 if (ret < 0) {
Borislav Petkov42a54772014-01-18 12:48:16 +01001063 unmap_pgd_range(cpa->pgd, addr,
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001064 addr + (cpa->numpages << PAGE_SHIFT));
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001065 return ret;
1066 }
Borislav Petkov42a54772014-01-18 12:48:16 +01001067
Borislav Petkovf3f72962013-10-31 17:25:01 +01001068 cpa->numpages = ret;
1069 return 0;
1070}
1071
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001072static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
1073 int primary)
1074{
Borislav Petkov82f07122013-10-31 17:25:07 +01001075 if (cpa->pgd)
1076 return populate_pgd(cpa, vaddr);
1077
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001078 /*
1079 * Ignore all non primary paths.
1080 */
1081 if (!primary)
1082 return 0;
1083
1084 /*
1085 * Ignore the NULL PTE for kernel identity mapping, as it is expected
1086 * to have holes.
1087 * Also set numpages to '1' indicating that we processed cpa req for
1088 * one virtual address page and its pfn. TBD: numpages can be set based
1089 * on the initial value and the level returned by lookup_address().
1090 */
1091 if (within(vaddr, PAGE_OFFSET,
1092 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
1093 cpa->numpages = 1;
1094 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
1095 return 0;
1096 } else {
1097 WARN(1, KERN_WARNING "CPA: called for zero pte. "
1098 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
1099 *cpa->vaddr);
1100
1101 return -EFAULT;
1102 }
1103}
1104
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001105static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001106{
Shaohua Lid75586a2008-08-21 10:46:06 +08001107 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +01001108 int do_split, err;
1109 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001110 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001112 if (cpa->flags & CPA_PAGES_ARRAY) {
1113 struct page *page = cpa->pages[cpa->curpage];
1114 if (unlikely(PageHighMem(page)))
1115 return 0;
1116 address = (unsigned long)page_address(page);
1117 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +08001118 address = cpa->vaddr[cpa->curpage];
1119 else
1120 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +01001121repeat:
Borislav Petkov82f07122013-10-31 17:25:07 +01001122 kpte = _lookup_address_cpa(cpa, address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001124 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001125
1126 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001127 if (!pte_val(old_pte))
1128 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001129
Thomas Gleixner30551bb2008-01-30 13:34:04 +01001130 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001131 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001132 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001133 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +01001134
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001135 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
1136 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03989d2008-01-30 13:34:09 +01001137
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001138 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03989d2008-01-30 13:34:09 +01001139
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001140 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -08001141 * Set the GLOBAL flags only if the PRESENT flag is
1142 * set otherwise pte_present will return true even on
1143 * a non present pte. The canon_pgprot will clear
1144 * _PAGE_GLOBAL for the ancient hardware that doesn't
1145 * support it.
1146 */
1147 if (pgprot_val(new_prot) & _PAGE_PRESENT)
1148 pgprot_val(new_prot) |= _PAGE_GLOBAL;
1149 else
1150 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
1151
1152 /*
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001153 * We need to keep the pfn from the existing PTE,
1154 * after all we're only going to change it's attributes
1155 * not the memory it points to
1156 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001157 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
1158 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001159 /*
1160 * Do we really change anything ?
1161 */
1162 if (pte_val(old_pte) != pte_val(new_pte)) {
1163 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +08001164 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001165 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001166 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001167 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001169
1170 /*
1171 * Check, whether we can keep the large page intact
1172 * and just change the pte:
1173 */
Ingo Molnarbeaff632008-02-04 16:48:09 +01001174 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001175 /*
1176 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001177 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001178 * try_large_page:
1179 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001180 if (do_split <= 0)
1181 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001182
1183 /*
1184 * We have to split the large page:
1185 */
Borislav Petkov82f07122013-10-31 17:25:07 +01001186 err = split_large_page(cpa, kpte, address);
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001187 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001188 /*
1189 * Do a global flush tlb after splitting the large page
1190 * and before we do the actual change page attribute in the PTE.
1191 *
1192 * With out this, we violate the TLB application note, that says
1193 * "The TLBs may contain both ordinary and large-page
1194 * translations for a 4-KByte range of linear addresses. This
1195 * may occur if software modifies the paging structures so that
1196 * the page size used for the address range changes. If the two
1197 * translations differ with respect to page frame or attributes
1198 * (e.g., permissions), processor behavior is undefined and may
1199 * be implementation-specific."
1200 *
1201 * We do this global tlb flush inside the cpa_lock, so that we
1202 * don't allow any other cpu, with stale tlb entries change the
1203 * page attribute in parallel, that also falls into the
1204 * just split large page entry.
1205 */
1206 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001207 goto repeat;
1208 }
Ingo Molnarbeaff632008-02-04 16:48:09 +01001209
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001210 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001211}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001213static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
1214
1215static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +01001216{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001217 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +09001218 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +09001219 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +09001220 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001221
Yinghai Lu8eb57792012-11-16 19:38:49 -08001222 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001223 return 0;
1224
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001225 /*
1226 * No need to redo, when the primary call touched the direct
1227 * mapping already:
1228 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001229 if (cpa->flags & CPA_PAGES_ARRAY) {
1230 struct page *page = cpa->pages[cpa->curpage];
1231 if (unlikely(PageHighMem(page)))
1232 return 0;
1233 vaddr = (unsigned long)page_address(page);
1234 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +08001235 vaddr = cpa->vaddr[cpa->curpage];
1236 else
1237 vaddr = *cpa->vaddr;
1238
1239 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001240 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001241
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001242 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +09001243 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001244 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +08001245
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001246 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +09001247 if (ret)
1248 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001249 }
Ingo Molnar44af6c42008-01-30 13:34:03 +01001250
Arjan van de Ven488fd992008-01-30 13:34:07 +01001251#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +01001252 /*
Tejun Heo992f4c12009-06-22 11:56:24 +09001253 * If the primary call didn't touch the high mapping already
1254 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +01001255 * to touch the high mapped kernel as well:
1256 */
Tejun Heo992f4c12009-06-22 11:56:24 +09001257 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
1258 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
1259 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
1260 __START_KERNEL_map - phys_base;
1261 alias_cpa = *cpa;
1262 alias_cpa.vaddr = &temp_cpa_vaddr;
1263 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +01001264
Tejun Heo992f4c12009-06-22 11:56:24 +09001265 /*
1266 * The high mapping range is imprecise, so ignore the
1267 * return value.
1268 */
1269 __change_page_attr_set_clr(&alias_cpa, 0);
1270 }
Thomas Gleixner08797502008-01-30 13:34:09 +01001271#endif
Tejun Heo992f4c12009-06-22 11:56:24 +09001272
1273 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +01001274}
1275
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001276static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +01001277{
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001278 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +01001279
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001280 while (numpages) {
1281 /*
1282 * Store the remaining nr of pages for the large page
1283 * preservation check.
1284 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001285 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +08001286 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001287 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +08001288 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001289
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001290 if (!debug_pagealloc)
1291 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001292 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001293 if (!debug_pagealloc)
1294 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +01001295 if (ret)
1296 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +01001297
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001298 if (checkalias) {
1299 ret = cpa_process_alias(cpa);
1300 if (ret)
1301 return ret;
1302 }
1303
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001304 /*
1305 * Adjust the number of pages with the result of the
1306 * CPA operation. Either a large page has been
1307 * preserved or a single page update happened.
1308 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001309 BUG_ON(cpa->numpages > numpages);
1310 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001311 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +08001312 cpa->curpage++;
1313 else
1314 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
1315
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001316 }
Thomas Gleixnerff314522008-01-30 13:34:08 +01001317 return 0;
1318}
1319
Shaohua Lid75586a2008-08-21 10:46:06 +08001320static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +01001321 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001322 int force_split, int in_flag,
1323 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +01001324{
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001325 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +02001326 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -05001327 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +01001328
Borislav Petkov82f07122013-10-31 17:25:07 +01001329 memset(&cpa, 0, sizeof(cpa));
1330
Thomas Gleixner331e4062008-02-04 16:48:06 +01001331 /*
1332 * Check, if we are requested to change a not supported
1333 * feature:
1334 */
1335 mask_set = canon_pgprot(mask_set);
1336 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +01001337 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +01001338 return 0;
1339
Thomas Gleixner69b14152008-02-13 11:04:50 +01001340 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001341 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +08001342 int i;
1343 for (i = 0; i < numpages; i++) {
1344 if (addr[i] & ~PAGE_MASK) {
1345 addr[i] &= PAGE_MASK;
1346 WARN_ON_ONCE(1);
1347 }
1348 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001349 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
1350 /*
1351 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
1352 * No need to cehck in that case
1353 */
1354 if (*addr & ~PAGE_MASK) {
1355 *addr &= PAGE_MASK;
1356 /*
1357 * People should not be passing in unaligned addresses:
1358 */
1359 WARN_ON_ONCE(1);
1360 }
Jack Steinerfa526d02009-09-03 12:56:02 -05001361 /*
1362 * Save address for cache flush. *addr is modified in the call
1363 * to __change_page_attr_set_clr() below.
1364 */
1365 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +01001366 }
1367
Nick Piggin5843d9a2008-08-01 03:15:21 +02001368 /* Must avoid aliasing mappings in the highmem code */
1369 kmap_flush_unused();
1370
Nick Piggindb64fe02008-10-18 20:27:03 -07001371 vm_unmap_aliases();
1372
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001373 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001374 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001375 cpa.numpages = numpages;
1376 cpa.mask_set = mask_set;
1377 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +08001378 cpa.flags = 0;
1379 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +01001380 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001381
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001382 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
1383 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +08001384
Thomas Gleixneraf96e442008-02-15 21:49:46 +01001385 /* No alias checking for _NX bit modifications */
1386 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
1387
1388 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +01001389
Thomas Gleixner57a6a462008-01-30 13:34:08 +01001390 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001391 * Check whether we really changed something:
1392 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001393 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +08001394 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +02001395
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001396 /*
Andi Kleen6bb83832008-02-04 16:48:06 +01001397 * No need to flush, when we did not set any of the caching
1398 * attributes:
1399 */
Juergen Grossc06814d2014-11-03 14:01:57 +01001400 cache = !!pgprot2cachemode(mask_set);
Andi Kleen6bb83832008-02-04 16:48:06 +01001401
1402 /*
Borislav Petkovb82ad3d2014-03-12 15:13:04 +01001403 * On success we use CLFLUSH, when the CPU supports it to
1404 * avoid the WBINVD. If the CPU does not support it and in the
H. Peter Anvinf026cfa2012-08-14 09:53:38 -07001405 * error case we fall back to cpa_flush_all (which uses
Borislav Petkovb82ad3d2014-03-12 15:13:04 +01001406 * WBINVD):
Thomas Gleixner57a6a462008-01-30 13:34:08 +01001407 */
H. Peter Anvinf026cfa2012-08-14 09:53:38 -07001408 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001409 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
1410 cpa_flush_array(addr, numpages, cache,
1411 cpa.flags, pages);
1412 } else
Jack Steinerfa526d02009-09-03 12:56:02 -05001413 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +08001414 } else
Andi Kleen6bb83832008-02-04 16:48:06 +01001415 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +02001416
Thomas Gleixner76ebd052008-02-09 23:24:09 +01001417out:
Thomas Gleixnerff314522008-01-30 13:34:08 +01001418 return ret;
1419}
1420
Shaohua Lid75586a2008-08-21 10:46:06 +08001421static inline int change_page_attr_set(unsigned long *addr, int numpages,
1422 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001423{
Shaohua Lid75586a2008-08-21 10:46:06 +08001424 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001425 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001426}
1427
Shaohua Lid75586a2008-08-21 10:46:06 +08001428static inline int change_page_attr_clear(unsigned long *addr, int numpages,
1429 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +01001430{
Shaohua Lid75586a2008-08-21 10:46:06 +08001431 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001432 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +01001433}
1434
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001435static inline int cpa_set_pages_array(struct page **pages, int numpages,
1436 pgprot_t mask)
1437{
1438 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1439 CPA_PAGES_ARRAY, pages);
1440}
1441
1442static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1443 pgprot_t mask)
1444{
1445 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1446 CPA_PAGES_ARRAY, pages);
1447}
1448
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001449int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001450{
Suresh Siddhade33c442008-04-25 17:07:22 -07001451 /*
1452 * for now UC MINUS. see comments in ioremap_nocache()
1453 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001454 return change_page_attr_set(&addr, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001455 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1456 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001457}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001458
1459int set_memory_uc(unsigned long addr, int numpages)
1460{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001461 int ret;
1462
Suresh Siddhade33c442008-04-25 17:07:22 -07001463 /*
1464 * for now UC MINUS. see comments in ioremap_nocache()
1465 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001466 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
Juergen Grosse00c8cc2014-11-03 14:01:59 +01001467 _PAGE_CACHE_MODE_UC_MINUS, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001468 if (ret)
1469 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001470
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001471 ret = _set_memory_uc(addr, numpages);
1472 if (ret)
1473 goto out_free;
1474
1475 return 0;
1476
1477out_free:
1478 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1479out_err:
1480 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001481}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001482EXPORT_SYMBOL(set_memory_uc);
1483
H Hartley Sweeten2d070ef2011-11-15 14:49:00 -08001484static int _set_memory_array(unsigned long *addr, int addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001485 enum page_cache_mode new_type)
Shaohua Lid75586a2008-08-21 10:46:06 +08001486{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001487 int i, j;
1488 int ret;
1489
Shaohua Lid75586a2008-08-21 10:46:06 +08001490 /*
1491 * for now UC MINUS. see comments in ioremap_nocache()
1492 */
1493 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001494 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
Pauli Nieminen4f646252010-04-01 12:45:01 +00001495 new_type, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001496 if (ret)
1497 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +08001498 }
1499
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001500 ret = change_page_attr_set(addr, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001501 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1502 1);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001503
Juergen Grossc06814d2014-11-03 14:01:57 +01001504 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
Pauli Nieminen4f646252010-04-01 12:45:01 +00001505 ret = change_page_attr_set_clr(addr, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001506 cachemode2pgprot(
1507 _PAGE_CACHE_MODE_WC),
Pauli Nieminen4f646252010-04-01 12:45:01 +00001508 __pgprot(_PAGE_CACHE_MASK),
1509 0, CPA_ARRAY, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001510 if (ret)
1511 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +02001512
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001513 return 0;
1514
1515out_free:
1516 for (j = 0; j < i; j++)
1517 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1518
1519 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001520}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001521
1522int set_memory_array_uc(unsigned long *addr, int addrinarray)
1523{
Juergen Grossc06814d2014-11-03 14:01:57 +01001524 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001525}
Shaohua Lid75586a2008-08-21 10:46:06 +08001526EXPORT_SYMBOL(set_memory_array_uc);
1527
Pauli Nieminen4f646252010-04-01 12:45:01 +00001528int set_memory_array_wc(unsigned long *addr, int addrinarray)
1529{
Juergen Grossc06814d2014-11-03 14:01:57 +01001530 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WC);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001531}
1532EXPORT_SYMBOL(set_memory_array_wc);
1533
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001534int _set_memory_wc(unsigned long addr, int numpages)
1535{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001536 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001537 unsigned long addr_copy = addr;
1538
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001539 ret = change_page_attr_set(&addr, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001540 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1541 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001542 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001543 ret = change_page_attr_set_clr(&addr_copy, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001544 cachemode2pgprot(
1545 _PAGE_CACHE_MODE_WC),
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001546 __pgprot(_PAGE_CACHE_MASK),
1547 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001548 }
1549 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001550}
1551
1552int set_memory_wc(unsigned long addr, int numpages)
1553{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001554 int ret;
1555
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001556 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001557 return set_memory_uc(addr, numpages);
1558
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001559 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
Juergen Grosse00c8cc2014-11-03 14:01:59 +01001560 _PAGE_CACHE_MODE_WC, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001561 if (ret)
1562 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001563
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001564 ret = _set_memory_wc(addr, numpages);
1565 if (ret)
1566 goto out_free;
1567
1568 return 0;
1569
1570out_free:
1571 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1572out_err:
1573 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001574}
1575EXPORT_SYMBOL(set_memory_wc);
1576
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001577int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001578{
Juergen Grossc06814d2014-11-03 14:01:57 +01001579 /* WB cache mode is hard wired to all cache attribute bits being 0 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001580 return change_page_attr_clear(&addr, numpages,
1581 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001582}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001583
1584int set_memory_wb(unsigned long addr, int numpages)
1585{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001586 int ret;
1587
1588 ret = _set_memory_wb(addr, numpages);
1589 if (ret)
1590 return ret;
1591
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001592 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001593 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001594}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001595EXPORT_SYMBOL(set_memory_wb);
1596
Shaohua Lid75586a2008-08-21 10:46:06 +08001597int set_memory_array_wb(unsigned long *addr, int addrinarray)
1598{
1599 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001600 int ret;
1601
Juergen Grossc06814d2014-11-03 14:01:57 +01001602 /* WB cache mode is hard wired to all cache attribute bits being 0 */
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001603 ret = change_page_attr_clear(addr, addrinarray,
1604 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001605 if (ret)
1606 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001607
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001608 for (i = 0; i < addrinarray; i++)
1609 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001610
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001611 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001612}
1613EXPORT_SYMBOL(set_memory_array_wb);
1614
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001615int set_memory_x(unsigned long addr, int numpages)
1616{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001617 if (!(__supported_pte_mask & _PAGE_NX))
1618 return 0;
1619
Shaohua Lid75586a2008-08-21 10:46:06 +08001620 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001621}
1622EXPORT_SYMBOL(set_memory_x);
1623
1624int set_memory_nx(unsigned long addr, int numpages)
1625{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001626 if (!(__supported_pte_mask & _PAGE_NX))
1627 return 0;
1628
Shaohua Lid75586a2008-08-21 10:46:06 +08001629 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001630}
1631EXPORT_SYMBOL(set_memory_nx);
1632
1633int set_memory_ro(unsigned long addr, int numpages)
1634{
Shaohua Lid75586a2008-08-21 10:46:06 +08001635 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001636}
Bruce Allana03352d2008-09-29 20:19:22 -07001637EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001638
1639int set_memory_rw(unsigned long addr, int numpages)
1640{
Shaohua Lid75586a2008-08-21 10:46:06 +08001641 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001642}
Bruce Allana03352d2008-09-29 20:19:22 -07001643EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001644
1645int set_memory_np(unsigned long addr, int numpages)
1646{
Shaohua Lid75586a2008-08-21 10:46:06 +08001647 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001648}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001649
Andi Kleenc9caa022008-03-12 03:53:29 +01001650int set_memory_4k(unsigned long addr, int numpages)
1651{
Shaohua Lid75586a2008-08-21 10:46:06 +08001652 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001653 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001654}
1655
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001656int set_pages_uc(struct page *page, int numpages)
1657{
1658 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001659
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001660 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001661}
1662EXPORT_SYMBOL(set_pages_uc);
1663
Pauli Nieminen4f646252010-04-01 12:45:01 +00001664static int _set_pages_array(struct page **pages, int addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001665 enum page_cache_mode new_type)
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001666{
1667 unsigned long start;
1668 unsigned long end;
1669 int i;
1670 int free_idx;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001671 int ret;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001672
1673 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001674 if (PageHighMem(pages[i]))
1675 continue;
1676 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001677 end = start + PAGE_SIZE;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001678 if (reserve_memtype(start, end, new_type, NULL))
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001679 goto err_out;
1680 }
1681
Pauli Nieminen4f646252010-04-01 12:45:01 +00001682 ret = cpa_set_pages_array(pages, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001683 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS));
1684 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
Pauli Nieminen4f646252010-04-01 12:45:01 +00001685 ret = change_page_attr_set_clr(NULL, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001686 cachemode2pgprot(
1687 _PAGE_CACHE_MODE_WC),
Pauli Nieminen4f646252010-04-01 12:45:01 +00001688 __pgprot(_PAGE_CACHE_MASK),
1689 0, CPA_PAGES_ARRAY, pages);
1690 if (ret)
1691 goto err_out;
1692 return 0; /* Success */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001693err_out:
1694 free_idx = i;
1695 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001696 if (PageHighMem(pages[i]))
1697 continue;
1698 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001699 end = start + PAGE_SIZE;
1700 free_memtype(start, end);
1701 }
1702 return -EINVAL;
1703}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001704
1705int set_pages_array_uc(struct page **pages, int addrinarray)
1706{
Juergen Grossc06814d2014-11-03 14:01:57 +01001707 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001708}
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001709EXPORT_SYMBOL(set_pages_array_uc);
1710
Pauli Nieminen4f646252010-04-01 12:45:01 +00001711int set_pages_array_wc(struct page **pages, int addrinarray)
1712{
Juergen Grossc06814d2014-11-03 14:01:57 +01001713 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WC);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001714}
1715EXPORT_SYMBOL(set_pages_array_wc);
1716
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001717int set_pages_wb(struct page *page, int numpages)
1718{
1719 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001720
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001721 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001722}
1723EXPORT_SYMBOL(set_pages_wb);
1724
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001725int set_pages_array_wb(struct page **pages, int addrinarray)
1726{
1727 int retval;
1728 unsigned long start;
1729 unsigned long end;
1730 int i;
1731
Juergen Grossc06814d2014-11-03 14:01:57 +01001732 /* WB cache mode is hard wired to all cache attribute bits being 0 */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001733 retval = cpa_clear_pages_array(pages, addrinarray,
1734 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001735 if (retval)
1736 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001737
1738 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001739 if (PageHighMem(pages[i]))
1740 continue;
1741 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001742 end = start + PAGE_SIZE;
1743 free_memtype(start, end);
1744 }
1745
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001746 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001747}
1748EXPORT_SYMBOL(set_pages_array_wb);
1749
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001750int set_pages_x(struct page *page, int numpages)
1751{
1752 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001753
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001754 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001755}
1756EXPORT_SYMBOL(set_pages_x);
1757
1758int set_pages_nx(struct page *page, int numpages)
1759{
1760 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001761
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001762 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001763}
1764EXPORT_SYMBOL(set_pages_nx);
1765
1766int set_pages_ro(struct page *page, int numpages)
1767{
1768 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001769
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001770 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001771}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001772
1773int set_pages_rw(struct page *page, int numpages)
1774{
1775 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001776
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001777 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001778}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001779
Linus Torvalds1da177e2005-04-16 15:20:36 -07001780#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001781
1782static int __set_pages_p(struct page *page, int numpages)
1783{
Shaohua Lid75586a2008-08-21 10:46:06 +08001784 unsigned long tempaddr = (unsigned long) page_address(page);
1785 struct cpa_data cpa = { .vaddr = &tempaddr,
Borislav Petkov82f07122013-10-31 17:25:07 +01001786 .pgd = NULL,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001787 .numpages = numpages,
1788 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001789 .mask_clr = __pgprot(0),
1790 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001791
Suresh Siddha55121b42008-09-23 14:00:40 -07001792 /*
1793 * No alias checking needed for setting present flag. otherwise,
1794 * we may need to break large pages for 64-bit kernel text
1795 * mappings (this adds to complexity if we want to do this from
1796 * atomic context especially). Let's keep it simple!
1797 */
1798 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001799}
1800
1801static int __set_pages_np(struct page *page, int numpages)
1802{
Shaohua Lid75586a2008-08-21 10:46:06 +08001803 unsigned long tempaddr = (unsigned long) page_address(page);
1804 struct cpa_data cpa = { .vaddr = &tempaddr,
Borislav Petkov82f07122013-10-31 17:25:07 +01001805 .pgd = NULL,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001806 .numpages = numpages,
1807 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001808 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1809 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001810
Suresh Siddha55121b42008-09-23 14:00:40 -07001811 /*
1812 * No alias checking needed for setting not present flag. otherwise,
1813 * we may need to break large pages for 64-bit kernel text
1814 * mappings (this adds to complexity if we want to do this from
1815 * atomic context especially). Let's keep it simple!
1816 */
1817 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001818}
1819
Joonsoo Kim031bc572014-12-12 16:55:52 -08001820void __kernel_map_pages(struct page *page, int numpages, int enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821{
1822 if (PageHighMem(page))
1823 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001824 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001825 debug_check_no_locks_freed(page_address(page),
1826 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001827 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001828
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001829 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001830 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001831 * Large pages for identity mappings are not used at boot time
1832 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001834 if (enable)
1835 __set_pages_p(page, numpages);
1836 else
1837 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001838
1839 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001840 * We should perform an IPI and flush all tlbs,
1841 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 */
1843 __flush_tlb_all();
Boris Ostrovsky26564602013-04-11 13:59:52 -04001844
1845 arch_flush_lazy_mmu_mode();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001847
1848#ifdef CONFIG_HIBERNATION
1849
1850bool kernel_page_present(struct page *page)
1851{
1852 unsigned int level;
1853 pte_t *pte;
1854
1855 if (PageHighMem(page))
1856 return false;
1857
1858 pte = lookup_address((unsigned long)page_address(page), &level);
1859 return (pte_val(*pte) & _PAGE_PRESENT);
1860}
1861
1862#endif /* CONFIG_HIBERNATION */
1863
1864#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001865
Borislav Petkov82f07122013-10-31 17:25:07 +01001866int kernel_map_pages_in_pgd(pgd_t *pgd, u64 pfn, unsigned long address,
1867 unsigned numpages, unsigned long page_flags)
1868{
1869 int retval = -EINVAL;
1870
1871 struct cpa_data cpa = {
1872 .vaddr = &address,
1873 .pfn = pfn,
1874 .pgd = pgd,
1875 .numpages = numpages,
1876 .mask_set = __pgprot(0),
1877 .mask_clr = __pgprot(0),
1878 .flags = 0,
1879 };
1880
1881 if (!(__supported_pte_mask & _PAGE_NX))
1882 goto out;
1883
1884 if (!(page_flags & _PAGE_NX))
1885 cpa.mask_clr = __pgprot(_PAGE_NX);
1886
1887 cpa.mask_set = __pgprot(_PAGE_PRESENT | page_flags);
1888
1889 retval = __change_page_attr_set_clr(&cpa, 0);
1890 __flush_tlb_all();
1891
1892out:
1893 return retval;
1894}
1895
Borislav Petkov42a54772014-01-18 12:48:16 +01001896void kernel_unmap_pages_in_pgd(pgd_t *root, unsigned long address,
1897 unsigned numpages)
1898{
1899 unmap_pgd_range(root, address, address + (numpages << PAGE_SHIFT));
1900}
1901
Arjan van de Vend1028a12008-01-30 13:34:07 +01001902/*
1903 * The testcases use internal knowledge of the implementation that shouldn't
1904 * be exposed to the rest of the kernel. Include these directly here.
1905 */
1906#ifdef CONFIG_CPA_DEBUG
1907#include "pageattr-test.c"
1908#endif