blob: f175385bb30469fad148769bad0c07edea4790d9 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -070043#include <linux/pinctrl/consumer.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053044
Govindraj.Rb6126332010-09-27 20:20:49 +053045#include <plat/omap-serial.h>
46
Govindraj.R7c77c8d2012-04-03 19:12:34 +053047#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
48
49#define OMAP_UART_REV_42 0x0402
50#define OMAP_UART_REV_46 0x0406
51#define OMAP_UART_REV_52 0x0502
52#define OMAP_UART_REV_63 0x0603
53
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053054#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
55
Paul Walmsley0ba5f662012-01-25 19:50:36 -070056/* SCR register bitmasks */
57#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
58
59/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070060#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030061#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070062
Govindraj.R7c77c8d2012-04-03 19:12:34 +053063/* MVR register bitmasks */
64#define OMAP_UART_MVR_SCHEME_SHIFT 30
65
66#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
67#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
68#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
69
70#define OMAP_UART_MVR_MAJ_MASK 0x700
71#define OMAP_UART_MVR_MAJ_SHIFT 8
72#define OMAP_UART_MVR_MIN_MASK 0x3f
73
Felipe Balbid37c6ce2012-09-06 15:45:39 +030074struct uart_omap_port {
75 struct uart_port port;
76 struct uart_omap_dma uart_dma;
77 struct device *dev;
78
79 unsigned char ier;
80 unsigned char lcr;
81 unsigned char mcr;
82 unsigned char fcr;
83 unsigned char efr;
84 unsigned char dll;
85 unsigned char dlh;
86 unsigned char mdr1;
87 unsigned char scr;
88
89 int use_dma;
90 /*
91 * Some bits in registers are cleared on a read, so they must
92 * be saved whenever the register is read but the bits will not
93 * be immediately processed.
94 */
95 unsigned int lsr_break_flag;
96 unsigned char msr_saved_flags;
97 char name[20];
98 unsigned long port_activity;
99 u32 context_loss_cnt;
100 u32 errata;
101 u8 wakeups_enabled;
102 unsigned int irq_pending:1;
103
Felipe Balbie36851d2012-09-07 18:34:19 +0300104 int DTR_gpio;
105 int DTR_inverted;
106 int DTR_active;
107
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300108 struct pm_qos_request pm_qos_request;
109 u32 latency;
110 u32 calc_latency;
111 struct work_struct qos_work;
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -0700112 struct pinctrl *pins;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300113};
114
115#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
116
Govindraj.Rb6126332010-09-27 20:20:49 +0530117static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
118
119/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530120static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530121
Govindraj.R2fd14962011-11-09 17:41:21 +0530122static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530123
124static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
125{
126 offset <<= up->port.regshift;
127 return readw(up->port.membase + offset);
128}
129
130static inline void serial_out(struct uart_omap_port *up, int offset, int value)
131{
132 offset <<= up->port.regshift;
133 writew(value, up->port.membase + offset);
134}
135
136static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
137{
138 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
139 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
140 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
141 serial_out(up, UART_FCR, 0);
142}
143
Felipe Balbie5b57c02012-08-23 13:32:42 +0300144static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
145{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300146 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300147
Felipe Balbice2f08d2012-09-07 21:10:33 +0300148 if (!pdata || !pdata->get_context_loss_count)
Felipe Balbie5b57c02012-08-23 13:32:42 +0300149 return 0;
150
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300151 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300152}
153
154static void serial_omap_set_forceidle(struct uart_omap_port *up)
155{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300156 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300157
Felipe Balbice2f08d2012-09-07 21:10:33 +0300158 if (!pdata || !pdata->set_forceidle)
159 return;
160
161 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300162}
163
164static void serial_omap_set_noidle(struct uart_omap_port *up)
165{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300166 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300167
Felipe Balbice2f08d2012-09-07 21:10:33 +0300168 if (!pdata || !pdata->set_noidle)
169 return;
170
171 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300172}
173
174static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
175{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300176 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300177
Felipe Balbice2f08d2012-09-07 21:10:33 +0300178 if (!pdata || !pdata->enable_wakeup)
179 return;
180
181 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300182}
183
Govindraj.Rb6126332010-09-27 20:20:49 +0530184/*
185 * serial_omap_get_divisor - calculate divisor value
186 * @port: uart port info
187 * @baud: baudrate for which divisor needs to be calculated.
188 *
189 * We have written our own function to get the divisor so as to support
190 * 13x mode. 3Mbps Baudrate as an different divisor.
191 * Reference OMAP TRM Chapter 17:
192 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
193 * referring to oversampling - divisor value
194 * baudrate 460,800 to 3,686,400 all have divisor 13
195 * except 3,000,000 which has divisor value 16
196 */
197static unsigned int
198serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
199{
200 unsigned int divisor;
201
202 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
203 divisor = 13;
204 else
205 divisor = 16;
206 return port->uartclk/(baud * divisor);
207}
208
Govindraj.Rb6126332010-09-27 20:20:49 +0530209static void serial_omap_enable_ms(struct uart_port *port)
210{
Felipe Balbic990f352012-08-23 13:32:41 +0300211 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530212
Rajendra Nayakba774332011-12-14 17:25:43 +0530213 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530214
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300215 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530216 up->ier |= UART_IER_MSI;
217 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300218 pm_runtime_mark_last_busy(up->dev);
219 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530220}
221
222static void serial_omap_stop_tx(struct uart_port *port)
223{
Felipe Balbic990f352012-08-23 13:32:41 +0300224 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530225
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300226 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530227 if (up->ier & UART_IER_THRI) {
228 up->ier &= ~UART_IER_THRI;
229 serial_out(up, UART_IER, up->ier);
230 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530231
Felipe Balbi49457432012-09-06 15:45:21 +0300232 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700233
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300234 pm_runtime_mark_last_busy(up->dev);
235 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530236}
237
238static void serial_omap_stop_rx(struct uart_port *port)
239{
Felipe Balbic990f352012-08-23 13:32:41 +0300240 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530241
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300242 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530243 up->ier &= ~UART_IER_RLSI;
244 up->port.read_status_mask &= ~UART_LSR_DR;
245 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300246 pm_runtime_mark_last_busy(up->dev);
247 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530248}
249
Felipe Balbibf63a082012-09-06 15:45:25 +0300250static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530251{
252 struct circ_buf *xmit = &up->port.state->xmit;
253 int count;
254
Felipe Balbibf63a082012-09-06 15:45:25 +0300255 if (!(lsr & UART_LSR_THRE))
256 return;
257
Govindraj.Rb6126332010-09-27 20:20:49 +0530258 if (up->port.x_char) {
259 serial_out(up, UART_TX, up->port.x_char);
260 up->port.icount.tx++;
261 up->port.x_char = 0;
262 return;
263 }
264 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
265 serial_omap_stop_tx(&up->port);
266 return;
267 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800268 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530269 do {
270 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
271 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
272 up->port.icount.tx++;
273 if (uart_circ_empty(xmit))
274 break;
275 } while (--count > 0);
276
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300277 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
278 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530279 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300280 spin_lock(&up->port.lock);
281 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530282
283 if (uart_circ_empty(xmit))
284 serial_omap_stop_tx(&up->port);
285}
286
287static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
288{
289 if (!(up->ier & UART_IER_THRI)) {
290 up->ier |= UART_IER_THRI;
291 serial_out(up, UART_IER, up->ier);
292 }
293}
294
295static void serial_omap_start_tx(struct uart_port *port)
296{
Felipe Balbic990f352012-08-23 13:32:41 +0300297 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530298
Felipe Balbi49457432012-09-06 15:45:21 +0300299 pm_runtime_get_sync(up->dev);
300 serial_omap_enable_ier_thri(up);
301 serial_omap_set_noidle(up);
302 pm_runtime_mark_last_busy(up->dev);
303 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530304}
305
306static unsigned int check_modem_status(struct uart_omap_port *up)
307{
308 unsigned int status;
309
310 status = serial_in(up, UART_MSR);
311 status |= up->msr_saved_flags;
312 up->msr_saved_flags = 0;
313 if ((status & UART_MSR_ANY_DELTA) == 0)
314 return status;
315
316 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
317 up->port.state != NULL) {
318 if (status & UART_MSR_TERI)
319 up->port.icount.rng++;
320 if (status & UART_MSR_DDSR)
321 up->port.icount.dsr++;
322 if (status & UART_MSR_DDCD)
323 uart_handle_dcd_change
324 (&up->port, status & UART_MSR_DCD);
325 if (status & UART_MSR_DCTS)
326 uart_handle_cts_change
327 (&up->port, status & UART_MSR_CTS);
328 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
329 }
330
331 return status;
332}
333
Felipe Balbi72256cb2012-09-06 15:45:24 +0300334static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
335{
336 unsigned int flag;
337
338 up->port.icount.rx++;
339 flag = TTY_NORMAL;
340
341 if (lsr & UART_LSR_BI) {
342 flag = TTY_BREAK;
343 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
344 up->port.icount.brk++;
345 /*
346 * We do the SysRQ and SAK checking
347 * here because otherwise the break
348 * may get masked by ignore_status_mask
349 * or read_status_mask.
350 */
351 if (uart_handle_break(&up->port))
352 return;
353
354 }
355
356 if (lsr & UART_LSR_PE) {
357 flag = TTY_PARITY;
358 up->port.icount.parity++;
359 }
360
361 if (lsr & UART_LSR_FE) {
362 flag = TTY_FRAME;
363 up->port.icount.frame++;
364 }
365
366 if (lsr & UART_LSR_OE)
367 up->port.icount.overrun++;
368
369#ifdef CONFIG_SERIAL_OMAP_CONSOLE
370 if (up->port.line == up->port.cons->index) {
371 /* Recover the break flag from console xmit */
372 lsr |= up->lsr_break_flag;
373 }
374#endif
375 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
376}
377
378static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
379{
380 unsigned char ch = 0;
381 unsigned int flag;
382
383 if (!(lsr & UART_LSR_DR))
384 return;
385
386 ch = serial_in(up, UART_RX);
387 flag = TTY_NORMAL;
388 up->port.icount.rx++;
389
390 if (uart_handle_sysrq_char(&up->port, ch))
391 return;
392
393 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
394}
395
Govindraj.Rb6126332010-09-27 20:20:49 +0530396/**
397 * serial_omap_irq() - This handles the interrupt from one port
398 * @irq: uart port irq number
399 * @dev_id: uart port info
400 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300401static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530402{
403 struct uart_omap_port *up = dev_id;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300404 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rb6126332010-09-27 20:20:49 +0530405 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300406 unsigned int type;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300407 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300408 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530409
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300410 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300411 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300412
Felipe Balbi72256cb2012-09-06 15:45:24 +0300413 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300414 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300415 if (iir & UART_IIR_NO_INT)
416 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530417
Felipe Balbi72256cb2012-09-06 15:45:24 +0300418 ret = IRQ_HANDLED;
419 lsr = serial_in(up, UART_LSR);
420
421 /* extract IRQ type from IIR register */
422 type = iir & 0x3e;
423
424 switch (type) {
425 case UART_IIR_MSI:
426 check_modem_status(up);
427 break;
428 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300429 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300430 break;
431 case UART_IIR_RX_TIMEOUT:
432 /* FALLTHROUGH */
433 case UART_IIR_RDI:
434 serial_omap_rdi(up, lsr);
435 break;
436 case UART_IIR_RLSI:
437 serial_omap_rlsi(up, lsr);
438 break;
439 case UART_IIR_CTS_RTS_DSR:
440 /* simply try again */
441 break;
442 case UART_IIR_XOFF:
443 /* FALLTHROUGH */
444 default:
445 break;
446 }
447 } while (!(iir & UART_IIR_NO_INT) && max_count--);
448
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300449 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300450
451 tty_flip_buffer_push(tty);
452
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300453 pm_runtime_mark_last_busy(up->dev);
454 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530455 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300456
457 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530458}
459
460static unsigned int serial_omap_tx_empty(struct uart_port *port)
461{
Felipe Balbic990f352012-08-23 13:32:41 +0300462 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530463 unsigned long flags = 0;
464 unsigned int ret = 0;
465
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300466 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530467 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530468 spin_lock_irqsave(&up->port.lock, flags);
469 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
470 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300471 pm_runtime_mark_last_busy(up->dev);
472 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530473 return ret;
474}
475
476static unsigned int serial_omap_get_mctrl(struct uart_port *port)
477{
Felipe Balbic990f352012-08-23 13:32:41 +0300478 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530479 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530480 unsigned int ret = 0;
481
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300482 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530483 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300484 pm_runtime_mark_last_busy(up->dev);
485 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530486
Rajendra Nayakba774332011-12-14 17:25:43 +0530487 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530488
489 if (status & UART_MSR_DCD)
490 ret |= TIOCM_CAR;
491 if (status & UART_MSR_RI)
492 ret |= TIOCM_RNG;
493 if (status & UART_MSR_DSR)
494 ret |= TIOCM_DSR;
495 if (status & UART_MSR_CTS)
496 ret |= TIOCM_CTS;
497 return ret;
498}
499
500static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
501{
Felipe Balbic990f352012-08-23 13:32:41 +0300502 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530503 unsigned char mcr = 0;
504
Rajendra Nayakba774332011-12-14 17:25:43 +0530505 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530506 if (mctrl & TIOCM_RTS)
507 mcr |= UART_MCR_RTS;
508 if (mctrl & TIOCM_DTR)
509 mcr |= UART_MCR_DTR;
510 if (mctrl & TIOCM_OUT1)
511 mcr |= UART_MCR_OUT1;
512 if (mctrl & TIOCM_OUT2)
513 mcr |= UART_MCR_OUT2;
514 if (mctrl & TIOCM_LOOP)
515 mcr |= UART_MCR_LOOP;
516
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300517 pm_runtime_get_sync(up->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530518 up->mcr = serial_in(up, UART_MCR);
519 up->mcr |= mcr;
520 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300521 pm_runtime_mark_last_busy(up->dev);
522 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000523
524 if (gpio_is_valid(up->DTR_gpio) &&
525 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
526 up->DTR_active = !up->DTR_active;
527 if (gpio_cansleep(up->DTR_gpio))
528 schedule_work(&up->qos_work);
529 else
530 gpio_set_value(up->DTR_gpio,
531 up->DTR_active != up->DTR_inverted);
532 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530533}
534
535static void serial_omap_break_ctl(struct uart_port *port, int break_state)
536{
Felipe Balbic990f352012-08-23 13:32:41 +0300537 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530538 unsigned long flags = 0;
539
Rajendra Nayakba774332011-12-14 17:25:43 +0530540 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300541 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530542 spin_lock_irqsave(&up->port.lock, flags);
543 if (break_state == -1)
544 up->lcr |= UART_LCR_SBC;
545 else
546 up->lcr &= ~UART_LCR_SBC;
547 serial_out(up, UART_LCR, up->lcr);
548 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300549 pm_runtime_mark_last_busy(up->dev);
550 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530551}
552
553static int serial_omap_startup(struct uart_port *port)
554{
Felipe Balbic990f352012-08-23 13:32:41 +0300555 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530556 unsigned long flags = 0;
557 int retval;
558
559 /*
560 * Allocate the IRQ
561 */
562 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
563 up->name, up);
564 if (retval)
565 return retval;
566
Rajendra Nayakba774332011-12-14 17:25:43 +0530567 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530568
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300569 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530570 /*
571 * Clear the FIFO buffers and disable them.
572 * (they will be reenabled in set_termios())
573 */
574 serial_omap_clear_fifos(up);
575 /* For Hardware flow control */
576 serial_out(up, UART_MCR, UART_MCR_RTS);
577
578 /*
579 * Clear the interrupt registers.
580 */
581 (void) serial_in(up, UART_LSR);
582 if (serial_in(up, UART_LSR) & UART_LSR_DR)
583 (void) serial_in(up, UART_RX);
584 (void) serial_in(up, UART_IIR);
585 (void) serial_in(up, UART_MSR);
586
587 /*
588 * Now, initialize the UART
589 */
590 serial_out(up, UART_LCR, UART_LCR_WLEN8);
591 spin_lock_irqsave(&up->port.lock, flags);
592 /*
593 * Most PC uarts need OUT2 raised to enable interrupts.
594 */
595 up->port.mctrl |= TIOCM_OUT2;
596 serial_omap_set_mctrl(&up->port, up->port.mctrl);
597 spin_unlock_irqrestore(&up->port.lock, flags);
598
599 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530600 /*
601 * Finally, enable interrupts. Note: Modem status interrupts
602 * are set via set_termios(), which will be occurring imminently
603 * anyway, so we don't enable them here.
604 */
605 up->ier = UART_IER_RLSI | UART_IER_RDI;
606 serial_out(up, UART_IER, up->ier);
607
Jarkko Nikula78841462011-01-24 17:51:22 +0200608 /* Enable module level wake up */
609 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
610
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300611 pm_runtime_mark_last_busy(up->dev);
612 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530613 up->port_activity = jiffies;
614 return 0;
615}
616
617static void serial_omap_shutdown(struct uart_port *port)
618{
Felipe Balbic990f352012-08-23 13:32:41 +0300619 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530620 unsigned long flags = 0;
621
Rajendra Nayakba774332011-12-14 17:25:43 +0530622 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530623
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300624 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530625 /*
626 * Disable interrupts from this port
627 */
628 up->ier = 0;
629 serial_out(up, UART_IER, 0);
630
631 spin_lock_irqsave(&up->port.lock, flags);
632 up->port.mctrl &= ~TIOCM_OUT2;
633 serial_omap_set_mctrl(&up->port, up->port.mctrl);
634 spin_unlock_irqrestore(&up->port.lock, flags);
635
636 /*
637 * Disable break condition and FIFOs
638 */
639 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
640 serial_omap_clear_fifos(up);
641
642 /*
643 * Read data port to reset things, and then free the irq
644 */
645 if (serial_in(up, UART_LSR) & UART_LSR_DR)
646 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530647
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300648 pm_runtime_mark_last_busy(up->dev);
649 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530650 free_irq(up->port.irq, up);
651}
652
653static inline void
654serial_omap_configure_xonxoff
655 (struct uart_omap_port *up, struct ktermios *termios)
656{
Govindraj.Rb6126332010-09-27 20:20:49 +0530657 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800658 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530659 up->efr = serial_in(up, UART_EFR);
660 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
661
662 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
663 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
664
665 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530666 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530667
668 /*
669 * IXON Flag:
Vikram Pandita957ee722012-09-06 15:45:37 +0300670 * Flow control for OMAP.TX
671 * OMAP.RX should listen for XON/XOFF
Govindraj.Rb6126332010-09-27 20:20:49 +0530672 */
673 if (termios->c_iflag & IXON)
Vikram Pandita957ee722012-09-06 15:45:37 +0300674 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530675
676 /*
677 * IXOFF Flag:
Vikram Pandita957ee722012-09-06 15:45:37 +0300678 * Flow control for OMAP.RX
679 * OMAP.TX should send XON/XOFF
Govindraj.Rb6126332010-09-27 20:20:49 +0530680 */
681 if (termios->c_iflag & IXOFF)
Vikram Pandita957ee722012-09-06 15:45:37 +0300682 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530683
684 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800685 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530686
687 up->mcr = serial_in(up, UART_MCR);
688
689 /*
690 * IXANY Flag:
691 * Enable any character to restart output.
692 * Operation resumes after receiving any
693 * character after recognition of the XOFF character
694 */
695 if (termios->c_iflag & IXANY)
696 up->mcr |= UART_MCR_XONANY;
697
698 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800699 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530700 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
701 /* Enable special char function UARTi.EFR_REG[5] and
702 * load the new software flow control mode IXON or IXOFF
703 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
704 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530705 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800706 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530707
708 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
709 serial_out(up, UART_LCR, up->lcr);
710}
711
Govindraj.R2fd14962011-11-09 17:41:21 +0530712static void serial_omap_uart_qos_work(struct work_struct *work)
713{
714 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
715 qos_work);
716
717 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000718 if (gpio_is_valid(up->DTR_gpio))
719 gpio_set_value_cansleep(up->DTR_gpio,
720 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530721}
722
Govindraj.Rb6126332010-09-27 20:20:49 +0530723static void
724serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
725 struct ktermios *old)
726{
Felipe Balbic990f352012-08-23 13:32:41 +0300727 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530728 unsigned char cval = 0;
729 unsigned char efr = 0;
730 unsigned long flags = 0;
731 unsigned int baud, quot;
732
733 switch (termios->c_cflag & CSIZE) {
734 case CS5:
735 cval = UART_LCR_WLEN5;
736 break;
737 case CS6:
738 cval = UART_LCR_WLEN6;
739 break;
740 case CS7:
741 cval = UART_LCR_WLEN7;
742 break;
743 default:
744 case CS8:
745 cval = UART_LCR_WLEN8;
746 break;
747 }
748
749 if (termios->c_cflag & CSTOPB)
750 cval |= UART_LCR_STOP;
751 if (termios->c_cflag & PARENB)
752 cval |= UART_LCR_PARITY;
753 if (!(termios->c_cflag & PARODD))
754 cval |= UART_LCR_EPAR;
755
756 /*
757 * Ask the core to calculate the divisor for us.
758 */
759
760 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
761 quot = serial_omap_get_divisor(port, baud);
762
Govindraj.R2fd14962011-11-09 17:41:21 +0530763 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700764 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530765 up->latency = up->calc_latency;
766 schedule_work(&up->qos_work);
767
Govindraj.Rc538d202011-11-07 18:57:03 +0530768 up->dll = quot & 0xff;
769 up->dlh = quot >> 8;
770 up->mdr1 = UART_OMAP_MDR1_DISABLE;
771
Govindraj.Rb6126332010-09-27 20:20:49 +0530772 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
773 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530774
775 /*
776 * Ok, we're now changing the port state. Do it with
777 * interrupts disabled.
778 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300779 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530780 spin_lock_irqsave(&up->port.lock, flags);
781
782 /*
783 * Update the per-port timeout.
784 */
785 uart_update_timeout(port, termios->c_cflag, baud);
786
787 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
788 if (termios->c_iflag & INPCK)
789 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
790 if (termios->c_iflag & (BRKINT | PARMRK))
791 up->port.read_status_mask |= UART_LSR_BI;
792
793 /*
794 * Characters to ignore
795 */
796 up->port.ignore_status_mask = 0;
797 if (termios->c_iflag & IGNPAR)
798 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
799 if (termios->c_iflag & IGNBRK) {
800 up->port.ignore_status_mask |= UART_LSR_BI;
801 /*
802 * If we're ignoring parity and break indicators,
803 * ignore overruns too (for real raw support).
804 */
805 if (termios->c_iflag & IGNPAR)
806 up->port.ignore_status_mask |= UART_LSR_OE;
807 }
808
809 /*
810 * ignore all characters if CREAD is not set
811 */
812 if ((termios->c_cflag & CREAD) == 0)
813 up->port.ignore_status_mask |= UART_LSR_DR;
814
815 /*
816 * Modem status interrupts
817 */
818 up->ier &= ~UART_IER_MSI;
819 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
820 up->ier |= UART_IER_MSI;
821 serial_out(up, UART_IER, up->ier);
822 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530823 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530824 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530825
826 /* FIFOs and DMA Settings */
827
828 /* FCR can be changed only when the
829 * baud clock is not running
830 * DLL_REG and DLH_REG set to 0.
831 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800832 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530833 serial_out(up, UART_DLL, 0);
834 serial_out(up, UART_DLM, 0);
835 serial_out(up, UART_LCR, 0);
836
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800837 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530838
839 up->efr = serial_in(up, UART_EFR);
840 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
841
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800842 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530843 up->mcr = serial_in(up, UART_MCR);
844 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
845 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700846
847 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700848
Felipe Balbi6721ab72012-09-06 15:45:40 +0300849 /* Set receive FIFO threshold to 16 characters and
850 * transmit FIFO threshold to 16 spaces
851 */
Felipe Balbi49457432012-09-06 15:45:21 +0300852 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300853 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
854 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
855 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800856
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700857 serial_out(up, UART_FCR, up->fcr);
858 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
859
Govindraj.Rc538d202011-11-07 18:57:03 +0530860 serial_out(up, UART_OMAP_SCR, up->scr);
861
Govindraj.Rb6126332010-09-27 20:20:49 +0530862 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800863 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530864 serial_out(up, UART_MCR, up->mcr);
865
866 /* Protocol, Baud Rate, and Interrupt Settings */
867
Govindraj.R94734742011-11-07 19:00:33 +0530868 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
869 serial_omap_mdr1_errataset(up, up->mdr1);
870 else
871 serial_out(up, UART_OMAP_MDR1, up->mdr1);
872
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800873 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530874
875 up->efr = serial_in(up, UART_EFR);
876 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
877
878 serial_out(up, UART_LCR, 0);
879 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800880 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530881
Govindraj.Rc538d202011-11-07 18:57:03 +0530882 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
883 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530884
885 serial_out(up, UART_LCR, 0);
886 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800887 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530888
889 serial_out(up, UART_EFR, up->efr);
890 serial_out(up, UART_LCR, cval);
891
892 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530893 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530894 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530895 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
896
Govindraj.R94734742011-11-07 19:00:33 +0530897 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
898 serial_omap_mdr1_errataset(up, up->mdr1);
899 else
900 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530901
902 /* Hardware Flow Control Configuration */
903
904 if (termios->c_cflag & CRTSCTS) {
905 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800906 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530907
908 up->mcr = serial_in(up, UART_MCR);
909 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
910
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800911 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530912 up->efr = serial_in(up, UART_EFR);
913 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
914
915 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
916 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800917 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530918 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
919 serial_out(up, UART_LCR, cval);
920 }
921
922 serial_omap_set_mctrl(&up->port, up->port.mctrl);
923 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700924 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530925
926 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300927 pm_runtime_mark_last_busy(up->dev);
928 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530929 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530930}
931
Felipe Balbi9727faf2012-09-06 15:45:35 +0300932static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
933{
934 struct uart_omap_port *up = to_uart_omap_port(port);
935
936 serial_omap_enable_wakeup(up, state);
937
938 return 0;
939}
940
Govindraj.Rb6126332010-09-27 20:20:49 +0530941static void
942serial_omap_pm(struct uart_port *port, unsigned int state,
943 unsigned int oldstate)
944{
Felipe Balbic990f352012-08-23 13:32:41 +0300945 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530946 unsigned char efr;
947
Rajendra Nayakba774332011-12-14 17:25:43 +0530948 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530949
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300950 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800951 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530952 efr = serial_in(up, UART_EFR);
953 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
954 serial_out(up, UART_LCR, 0);
955
956 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800957 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530958 serial_out(up, UART_EFR, efr);
959 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530960
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300961 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530962 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300963 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530964 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300965 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530966 }
967
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300968 pm_runtime_mark_last_busy(up->dev);
969 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530970}
971
972static void serial_omap_release_port(struct uart_port *port)
973{
974 dev_dbg(port->dev, "serial_omap_release_port+\n");
975}
976
977static int serial_omap_request_port(struct uart_port *port)
978{
979 dev_dbg(port->dev, "serial_omap_request_port+\n");
980 return 0;
981}
982
983static void serial_omap_config_port(struct uart_port *port, int flags)
984{
Felipe Balbic990f352012-08-23 13:32:41 +0300985 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530986
987 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +0530988 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530989 up->port.type = PORT_OMAP;
990}
991
992static int
993serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
994{
995 /* we don't want the core code to modify any port params */
996 dev_dbg(port->dev, "serial_omap_verify_port+\n");
997 return -EINVAL;
998}
999
1000static const char *
1001serial_omap_type(struct uart_port *port)
1002{
Felipe Balbic990f352012-08-23 13:32:41 +03001003 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301004
Rajendra Nayakba774332011-12-14 17:25:43 +05301005 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301006 return up->name;
1007}
1008
Govindraj.Rb6126332010-09-27 20:20:49 +05301009#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1010
1011static inline void wait_for_xmitr(struct uart_omap_port *up)
1012{
1013 unsigned int status, tmout = 10000;
1014
1015 /* Wait up to 10ms for the character(s) to be sent. */
1016 do {
1017 status = serial_in(up, UART_LSR);
1018
1019 if (status & UART_LSR_BI)
1020 up->lsr_break_flag = UART_LSR_BI;
1021
1022 if (--tmout == 0)
1023 break;
1024 udelay(1);
1025 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1026
1027 /* Wait up to 1s for flow control if necessary */
1028 if (up->port.flags & UPF_CONS_FLOW) {
1029 tmout = 1000000;
1030 for (tmout = 1000000; tmout; tmout--) {
1031 unsigned int msr = serial_in(up, UART_MSR);
1032
1033 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1034 if (msr & UART_MSR_CTS)
1035 break;
1036
1037 udelay(1);
1038 }
1039 }
1040}
1041
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001042#ifdef CONFIG_CONSOLE_POLL
1043
1044static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1045{
Felipe Balbic990f352012-08-23 13:32:41 +03001046 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301047
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001048 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001049 wait_for_xmitr(up);
1050 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001051 pm_runtime_mark_last_busy(up->dev);
1052 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001053}
1054
1055static int serial_omap_poll_get_char(struct uart_port *port)
1056{
Felipe Balbic990f352012-08-23 13:32:41 +03001057 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301058 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001059
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001060 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301061 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001062 if (!(status & UART_LSR_DR)) {
1063 status = NO_POLL_CHAR;
1064 goto out;
1065 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001066
Govindraj.Rfcdca752011-02-28 18:12:23 +05301067 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001068
1069out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001070 pm_runtime_mark_last_busy(up->dev);
1071 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001072
Govindraj.Rfcdca752011-02-28 18:12:23 +05301073 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001074}
1075
1076#endif /* CONFIG_CONSOLE_POLL */
1077
1078#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1079
1080static struct uart_omap_port *serial_omap_console_ports[4];
1081
1082static struct uart_driver serial_omap_reg;
1083
Govindraj.Rb6126332010-09-27 20:20:49 +05301084static void serial_omap_console_putchar(struct uart_port *port, int ch)
1085{
Felipe Balbic990f352012-08-23 13:32:41 +03001086 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301087
1088 wait_for_xmitr(up);
1089 serial_out(up, UART_TX, ch);
1090}
1091
1092static void
1093serial_omap_console_write(struct console *co, const char *s,
1094 unsigned int count)
1095{
1096 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1097 unsigned long flags;
1098 unsigned int ier;
1099 int locked = 1;
1100
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001101 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301102
Govindraj.Rb6126332010-09-27 20:20:49 +05301103 local_irq_save(flags);
1104 if (up->port.sysrq)
1105 locked = 0;
1106 else if (oops_in_progress)
1107 locked = spin_trylock(&up->port.lock);
1108 else
1109 spin_lock(&up->port.lock);
1110
1111 /*
1112 * First save the IER then disable the interrupts
1113 */
1114 ier = serial_in(up, UART_IER);
1115 serial_out(up, UART_IER, 0);
1116
1117 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1118
1119 /*
1120 * Finally, wait for transmitter to become empty
1121 * and restore the IER
1122 */
1123 wait_for_xmitr(up);
1124 serial_out(up, UART_IER, ier);
1125 /*
1126 * The receive handling will happen properly because the
1127 * receive ready bit will still be set; it is not cleared
1128 * on read. However, modem control will not, we must
1129 * call it if we have saved something in the saved flags
1130 * while processing with interrupts off.
1131 */
1132 if (up->msr_saved_flags)
1133 check_modem_status(up);
1134
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001135 pm_runtime_mark_last_busy(up->dev);
1136 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301137 if (locked)
1138 spin_unlock(&up->port.lock);
1139 local_irq_restore(flags);
1140}
1141
1142static int __init
1143serial_omap_console_setup(struct console *co, char *options)
1144{
1145 struct uart_omap_port *up;
1146 int baud = 115200;
1147 int bits = 8;
1148 int parity = 'n';
1149 int flow = 'n';
1150
1151 if (serial_omap_console_ports[co->index] == NULL)
1152 return -ENODEV;
1153 up = serial_omap_console_ports[co->index];
1154
1155 if (options)
1156 uart_parse_options(options, &baud, &parity, &bits, &flow);
1157
1158 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1159}
1160
1161static struct console serial_omap_console = {
1162 .name = OMAP_SERIAL_NAME,
1163 .write = serial_omap_console_write,
1164 .device = uart_console_device,
1165 .setup = serial_omap_console_setup,
1166 .flags = CON_PRINTBUFFER,
1167 .index = -1,
1168 .data = &serial_omap_reg,
1169};
1170
1171static void serial_omap_add_console_port(struct uart_omap_port *up)
1172{
Rajendra Nayakba774332011-12-14 17:25:43 +05301173 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301174}
1175
1176#define OMAP_CONSOLE (&serial_omap_console)
1177
1178#else
1179
1180#define OMAP_CONSOLE NULL
1181
1182static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1183{}
1184
1185#endif
1186
1187static struct uart_ops serial_omap_pops = {
1188 .tx_empty = serial_omap_tx_empty,
1189 .set_mctrl = serial_omap_set_mctrl,
1190 .get_mctrl = serial_omap_get_mctrl,
1191 .stop_tx = serial_omap_stop_tx,
1192 .start_tx = serial_omap_start_tx,
1193 .stop_rx = serial_omap_stop_rx,
1194 .enable_ms = serial_omap_enable_ms,
1195 .break_ctl = serial_omap_break_ctl,
1196 .startup = serial_omap_startup,
1197 .shutdown = serial_omap_shutdown,
1198 .set_termios = serial_omap_set_termios,
1199 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001200 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301201 .type = serial_omap_type,
1202 .release_port = serial_omap_release_port,
1203 .request_port = serial_omap_request_port,
1204 .config_port = serial_omap_config_port,
1205 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001206#ifdef CONFIG_CONSOLE_POLL
1207 .poll_put_char = serial_omap_poll_put_char,
1208 .poll_get_char = serial_omap_poll_get_char,
1209#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301210};
1211
1212static struct uart_driver serial_omap_reg = {
1213 .owner = THIS_MODULE,
1214 .driver_name = "OMAP-SERIAL",
1215 .dev_name = OMAP_SERIAL_NAME,
1216 .nr = OMAP_MAX_HSUART_PORTS,
1217 .cons = OMAP_CONSOLE,
1218};
1219
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301220#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301221static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301222{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301223 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301224
Govindraj.R2fd14962011-11-09 17:41:21 +05301225 if (up) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301226 uart_suspend_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301227 flush_work_sync(&up->qos_work);
1228 }
1229
Govindraj.Rb6126332010-09-27 20:20:49 +05301230 return 0;
1231}
1232
Govindraj.Rfcdca752011-02-28 18:12:23 +05301233static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301234{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301235 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301236
1237 if (up)
1238 uart_resume_port(&serial_omap_reg, &up->port);
1239 return 0;
1240}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301241#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301242
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001243static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301244{
1245 u32 mvr, scheme;
1246 u16 revision, major, minor;
1247
1248 mvr = serial_in(up, UART_OMAP_MVER);
1249
1250 /* Check revision register scheme */
1251 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1252
1253 switch (scheme) {
1254 case 0: /* Legacy Scheme: OMAP2/3 */
1255 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1256 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1257 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1258 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1259 break;
1260 case 1:
1261 /* New Scheme: OMAP4+ */
1262 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1263 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1264 OMAP_UART_MVR_MAJ_SHIFT;
1265 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1266 break;
1267 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001268 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301269 "Unknown %s revision, defaulting to highest\n",
1270 up->name);
1271 /* highest possible revision */
1272 major = 0xff;
1273 minor = 0xff;
1274 }
1275
1276 /* normalize revision for the driver */
1277 revision = UART_BUILD_REVISION(major, minor);
1278
1279 switch (revision) {
1280 case OMAP_UART_REV_46:
1281 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1282 UART_ERRATA_i291_DMA_FORCEIDLE);
1283 break;
1284 case OMAP_UART_REV_52:
1285 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1286 UART_ERRATA_i291_DMA_FORCEIDLE);
1287 break;
1288 case OMAP_UART_REV_63:
1289 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1290 break;
1291 default:
1292 break;
1293 }
1294}
1295
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001296static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301297{
1298 struct omap_uart_port_info *omap_up_info;
1299
1300 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1301 if (!omap_up_info)
1302 return NULL; /* out of memory */
1303
1304 of_property_read_u32(dev->of_node, "clock-frequency",
1305 &omap_up_info->uartclk);
1306 return omap_up_info;
1307}
1308
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001309static int __devinit serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301310{
1311 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001312 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301313 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001314 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301315
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301316 if (pdev->dev.of_node)
1317 omap_up_info = of_get_uart_port_info(&pdev->dev);
1318
Govindraj.Rb6126332010-09-27 20:20:49 +05301319 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1320 if (!mem) {
1321 dev_err(&pdev->dev, "no mem resource?\n");
1322 return -ENODEV;
1323 }
1324
1325 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1326 if (!irq) {
1327 dev_err(&pdev->dev, "no irq resource?\n");
1328 return -ENODEV;
1329 }
1330
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301331 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001332 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301333 dev_err(&pdev->dev, "memory region already claimed\n");
1334 return -EBUSY;
1335 }
1336
NeilBrown9574f362012-07-30 10:30:26 +10001337 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1338 omap_up_info->DTR_present) {
1339 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1340 if (ret < 0)
1341 return ret;
1342 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1343 omap_up_info->DTR_inverted);
1344 if (ret < 0)
1345 return ret;
1346 }
1347
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301348 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1349 if (!up)
1350 return -ENOMEM;
1351
NeilBrown9574f362012-07-30 10:30:26 +10001352 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1353 omap_up_info->DTR_present) {
1354 up->DTR_gpio = omap_up_info->DTR_gpio;
1355 up->DTR_inverted = omap_up_info->DTR_inverted;
1356 } else
1357 up->DTR_gpio = -EINVAL;
1358 up->DTR_active = 0;
1359
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001360 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301361 up->port.dev = &pdev->dev;
1362 up->port.type = PORT_OMAP;
1363 up->port.iotype = UPIO_MEM;
1364 up->port.irq = irq->start;
1365
1366 up->port.regshift = 2;
1367 up->port.fifosize = 64;
1368 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301369
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301370 if (pdev->dev.of_node)
1371 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1372 else
1373 up->port.line = pdev->id;
1374
1375 if (up->port.line < 0) {
1376 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1377 up->port.line);
1378 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301379 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301380 }
1381
Tony Lindgren3dbc5ce2012-09-07 10:59:40 -07001382 up->pins = devm_pinctrl_get_select_default(&pdev->dev);
1383 if (IS_ERR(up->pins)) {
1384 dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
1385 up->port.line, PTR_ERR(up->pins));
1386 up->pins = NULL;
1387 }
1388
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301389 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301390 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301391 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1392 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301393 if (!up->port.membase) {
1394 dev_err(&pdev->dev, "can't ioremap UART\n");
1395 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301396 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301397 }
1398
Govindraj.Rb6126332010-09-27 20:20:49 +05301399 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301400 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301401 if (!up->port.uartclk) {
1402 up->port.uartclk = DEFAULT_CLK_SPEED;
1403 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1404 "%d\n", DEFAULT_CLK_SPEED);
1405 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301406
Govindraj.R2fd14962011-11-09 17:41:21 +05301407 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1408 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1409 pm_qos_add_request(&up->pm_qos_request,
1410 PM_QOS_CPU_DMA_LATENCY, up->latency);
1411 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1412 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1413
Felipe Balbi93220dc2012-09-06 15:45:27 +03001414 platform_set_drvdata(pdev, up);
Ruchika Kharwar856e35b2012-09-06 15:45:31 +03001415 pm_runtime_enable(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301416 pm_runtime_use_autosuspend(&pdev->dev);
1417 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301418 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301419
1420 pm_runtime_irq_safe(&pdev->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301421 pm_runtime_get_sync(&pdev->dev);
1422
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301423 omap_serial_fill_features_erratas(up);
1424
Rajendra Nayakba774332011-12-14 17:25:43 +05301425 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301426 serial_omap_add_console_port(up);
1427
1428 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1429 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301430 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301431
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001432 pm_runtime_mark_last_busy(up->dev);
1433 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301434 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301435
1436err_add_port:
1437 pm_runtime_put(&pdev->dev);
1438 pm_runtime_disable(&pdev->dev);
1439err_ioremap:
1440err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301441 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1442 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301443 return ret;
1444}
1445
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001446static int __devexit serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301447{
1448 struct uart_omap_port *up = platform_get_drvdata(dev);
1449
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001450 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001451 pm_runtime_disable(up->dev);
1452 uart_remove_one_port(&serial_omap_reg, &up->port);
1453 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301454
Govindraj.Rb6126332010-09-27 20:20:49 +05301455 return 0;
1456}
1457
Govindraj.R94734742011-11-07 19:00:33 +05301458/*
1459 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1460 * The access to uart register after MDR1 Access
1461 * causes UART to corrupt data.
1462 *
1463 * Need a delay =
1464 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1465 * give 10 times as much
1466 */
1467static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1468{
1469 u8 timeout = 255;
1470
1471 serial_out(up, UART_OMAP_MDR1, mdr1);
1472 udelay(2);
1473 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1474 UART_FCR_CLEAR_RCVR);
1475 /*
1476 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1477 * TX_FIFO_E bit is 1.
1478 */
1479 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1480 (UART_LSR_THRE | UART_LSR_DR))) {
1481 timeout--;
1482 if (!timeout) {
1483 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001484 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301485 serial_in(up, UART_LSR));
1486 break;
1487 }
1488 udelay(1);
1489 }
1490}
1491
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301492#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301493static void serial_omap_restore_context(struct uart_omap_port *up)
1494{
Govindraj.R94734742011-11-07 19:00:33 +05301495 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1496 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1497 else
1498 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1499
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301500 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1501 serial_out(up, UART_EFR, UART_EFR_ECB);
1502 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1503 serial_out(up, UART_IER, 0x0);
1504 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301505 serial_out(up, UART_DLL, up->dll);
1506 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301507 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1508 serial_out(up, UART_IER, up->ier);
1509 serial_out(up, UART_FCR, up->fcr);
1510 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1511 serial_out(up, UART_MCR, up->mcr);
1512 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301513 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301514 serial_out(up, UART_EFR, up->efr);
1515 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301516 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1517 serial_omap_mdr1_errataset(up, up->mdr1);
1518 else
1519 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301520}
1521
Govindraj.Rfcdca752011-02-28 18:12:23 +05301522static int serial_omap_runtime_suspend(struct device *dev)
1523{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301524 struct uart_omap_port *up = dev_get_drvdata(dev);
1525 struct omap_uart_port_info *pdata = dev->platform_data;
1526
1527 if (!up)
1528 return -EINVAL;
1529
Felipe Balbie5b57c02012-08-23 13:32:42 +03001530 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301531 return 0;
1532
Felipe Balbie5b57c02012-08-23 13:32:42 +03001533 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301534
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301535 if (device_may_wakeup(dev)) {
1536 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001537 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301538 up->wakeups_enabled = true;
1539 }
1540 } else {
1541 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001542 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301543 up->wakeups_enabled = false;
1544 }
1545 }
1546
Govindraj.R2fd14962011-11-09 17:41:21 +05301547 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1548 schedule_work(&up->qos_work);
1549
Govindraj.Rfcdca752011-02-28 18:12:23 +05301550 return 0;
1551}
1552
1553static int serial_omap_runtime_resume(struct device *dev)
1554{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301555 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301556 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301557
Cousson, Benoita5f43132012-02-28 18:22:12 +01001558 if (up && pdata) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001559 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301560
1561 if (up->context_loss_cnt != loss_cnt)
1562 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301563
Govindraj.R2fd14962011-11-09 17:41:21 +05301564 up->latency = up->calc_latency;
1565 schedule_work(&up->qos_work);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301566 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301567
Govindraj.Rfcdca752011-02-28 18:12:23 +05301568 return 0;
1569}
1570#endif
1571
1572static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1573 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1574 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1575 serial_omap_runtime_resume, NULL)
1576};
1577
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301578#if defined(CONFIG_OF)
1579static const struct of_device_id omap_serial_of_match[] = {
1580 { .compatible = "ti,omap2-uart" },
1581 { .compatible = "ti,omap3-uart" },
1582 { .compatible = "ti,omap4-uart" },
1583 {},
1584};
1585MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1586#endif
1587
Govindraj.Rb6126332010-09-27 20:20:49 +05301588static struct platform_driver serial_omap_driver = {
1589 .probe = serial_omap_probe,
Felipe Balbi6d608ef2012-09-06 15:45:32 +03001590 .remove = __devexit_p(serial_omap_remove),
Govindraj.Rb6126332010-09-27 20:20:49 +05301591 .driver = {
1592 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301593 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301594 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301595 },
1596};
1597
1598static int __init serial_omap_init(void)
1599{
1600 int ret;
1601
1602 ret = uart_register_driver(&serial_omap_reg);
1603 if (ret != 0)
1604 return ret;
1605 ret = platform_driver_register(&serial_omap_driver);
1606 if (ret != 0)
1607 uart_unregister_driver(&serial_omap_reg);
1608 return ret;
1609}
1610
1611static void __exit serial_omap_exit(void)
1612{
1613 platform_driver_unregister(&serial_omap_driver);
1614 uart_unregister_driver(&serial_omap_reg);
1615}
1616
1617module_init(serial_omap_init);
1618module_exit(serial_omap_exit);
1619
1620MODULE_DESCRIPTION("OMAP High Speed UART driver");
1621MODULE_LICENSE("GPL");
1622MODULE_AUTHOR("Texas Instruments Inc");