blob: 7b7151ec14c8af36e7f51c98ebad7a091747443d [file] [log] [blame]
Andi Shyti78b5d702017-12-14 15:28:27 +09001// SPDX-License-Identifier: GPL-2.0+
2//
3// Copyright (c) 2009 Samsung Electronics Co., Ltd.
4// Jaswinder Singh <jassi.brar@samsung.com>
Jassi Brar230d42d2009-11-30 07:39:42 +00005
6#include <linux/init.h>
7#include <linux/module.h>
Mark Brownc2573122011-11-10 10:57:32 +00008#include <linux/interrupt.h>
Jassi Brar230d42d2009-11-30 07:39:42 +00009#include <linux/delay.h>
10#include <linux/clk.h>
11#include <linux/dma-mapping.h>
Arnd Bergmann78843722013-04-11 22:42:03 +020012#include <linux/dmaengine.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000013#include <linux/platform_device.h>
Mark Brownb97b6622011-12-04 00:58:06 +000014#include <linux/pm_runtime.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000015#include <linux/spi/spi.h>
Thomas Abraham1c20c202012-07-13 07:15:14 +090016#include <linux/gpio.h>
Thomas Abraham2b908072012-07-13 07:15:15 +090017#include <linux/of.h>
18#include <linux/of_gpio.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000019
Arnd Bergmann436d42c2012-08-24 15:22:12 +020020#include <linux/platform_data/spi-s3c64xx.h>
Jassi Brar230d42d2009-11-30 07:39:42 +000021
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053022#define MAX_SPI_PORTS 6
Girish K S7e995552013-05-20 12:21:32 +053023#define S3C64XX_SPI_QUIRK_POLL (1 << 0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053024#define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1)
Heiner Kallweit483867e2015-09-03 22:39:36 +020025#define AUTOSUSPEND_TIMEOUT 2000
Thomas Abrahama5238e32012-07-13 07:15:14 +090026
Jassi Brar230d42d2009-11-30 07:39:42 +000027/* Registers and bit-fields */
28
29#define S3C64XX_SPI_CH_CFG 0x00
30#define S3C64XX_SPI_CLK_CFG 0x04
Sylwester Nawrockibfbd0ea2018-04-16 17:40:20 +020031#define S3C64XX_SPI_MODE_CFG 0x08
32#define S3C64XX_SPI_SLAVE_SEL 0x0C
Jassi Brar230d42d2009-11-30 07:39:42 +000033#define S3C64XX_SPI_INT_EN 0x10
34#define S3C64XX_SPI_STATUS 0x14
35#define S3C64XX_SPI_TX_DATA 0x18
36#define S3C64XX_SPI_RX_DATA 0x1C
Sylwester Nawrockibfbd0ea2018-04-16 17:40:20 +020037#define S3C64XX_SPI_PACKET_CNT 0x20
38#define S3C64XX_SPI_PENDING_CLR 0x24
39#define S3C64XX_SPI_SWAP_CFG 0x28
Jassi Brar230d42d2009-11-30 07:39:42 +000040#define S3C64XX_SPI_FB_CLK 0x2C
41
42#define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
43#define S3C64XX_SPI_CH_SW_RST (1<<5)
44#define S3C64XX_SPI_CH_SLAVE (1<<4)
45#define S3C64XX_SPI_CPOL_L (1<<3)
46#define S3C64XX_SPI_CPHA_B (1<<2)
47#define S3C64XX_SPI_CH_RXCH_ON (1<<1)
48#define S3C64XX_SPI_CH_TXCH_ON (1<<0)
49
50#define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
51#define S3C64XX_SPI_CLKSEL_SRCSHFT 9
52#define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
Jingoo Han75bf3362013-01-31 15:25:01 +090053#define S3C64XX_SPI_PSR_MASK 0xff
Jassi Brar230d42d2009-11-30 07:39:42 +000054
55#define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
56#define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
57#define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
58#define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
59#define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
60#define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
61#define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
62#define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
63#define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
64#define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
65#define S3C64XX_SPI_MODE_4BURST (1<<0)
66
67#define S3C64XX_SPI_SLAVE_AUTO (1<<1)
68#define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
Padmavathi Vennabf77cba2014-11-06 15:21:49 +053069#define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4)
Jassi Brar230d42d2009-11-30 07:39:42 +000070
Jassi Brar230d42d2009-11-30 07:39:42 +000071#define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
72#define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
73#define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
74#define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
75#define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
76#define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
77#define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
78
79#define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
Sylwester Nawrockibfbd0ea2018-04-16 17:40:20 +020080#define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
Jassi Brar230d42d2009-11-30 07:39:42 +000081#define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
Sylwester Nawrockibfbd0ea2018-04-16 17:40:20 +020082#define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
Jassi Brar230d42d2009-11-30 07:39:42 +000083#define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
84#define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
85
86#define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
87
88#define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
89#define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
90#define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
91#define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
92#define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
93
94#define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
95#define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
96#define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
97#define S3C64XX_SPI_SWAP_RX_EN (1<<4)
98#define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
99#define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
100#define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
101#define S3C64XX_SPI_SWAP_TX_EN (1<<0)
102
Sylwester Nawrockibfbd0ea2018-04-16 17:40:20 +0200103#define S3C64XX_SPI_FBCLK_MSK (3<<0)
Jassi Brar230d42d2009-11-30 07:39:42 +0000104
Thomas Abrahama5238e32012-07-13 07:15:14 +0900105#define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id])
106#define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \
107 (1 << (i)->port_conf->tx_st_done)) ? 1 : 0)
108#define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i))
109#define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \
110 FIFO_LVL_MASK(i))
Jassi Brar230d42d2009-11-30 07:39:42 +0000111
112#define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
113#define S3C64XX_SPI_TRAILCNT_OFF 19
114
115#define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
116
117#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
Girish K S7e995552013-05-20 12:21:32 +0530118#define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL)
Jassi Brar230d42d2009-11-30 07:39:42 +0000119
Jassi Brar230d42d2009-11-30 07:39:42 +0000120#define RXBUSY (1<<2)
121#define TXBUSY (1<<3)
122
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900123struct s3c64xx_spi_dma_data {
Arnd Bergmann78843722013-04-11 22:42:03 +0200124 struct dma_chan *ch;
Arnd Bergmannc10356b2012-04-30 16:31:27 +0000125 enum dma_transfer_direction direction;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900126};
127
Jassi Brar230d42d2009-11-30 07:39:42 +0000128/**
Thomas Abrahama5238e32012-07-13 07:15:14 +0900129 * struct s3c64xx_spi_info - SPI Controller hardware info
130 * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register.
131 * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter.
132 * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter.
133 * @high_speed: True, if the controller supports HIGH_SPEED_EN bit.
134 * @clk_from_cmu: True, if the controller does not include a clock mux and
135 * prescaler unit.
136 *
137 * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but
138 * differ in some aspects such as the size of the fifo and spi bus clock
139 * setup. Such differences are specified to the driver using this structure
140 * which is provided as driver data to the driver.
141 */
142struct s3c64xx_spi_port_config {
143 int fifo_lvl_mask[MAX_SPI_PORTS];
144 int rx_lvl_offset;
145 int tx_st_done;
Girish K S7e995552013-05-20 12:21:32 +0530146 int quirks;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900147 bool high_speed;
148 bool clk_from_cmu;
Andi Shyti7990b002016-07-12 19:02:14 +0900149 bool clk_ioclk;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900150};
151
152/**
Jassi Brar230d42d2009-11-30 07:39:42 +0000153 * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
154 * @clk: Pointer to the spi clock.
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700155 * @src_clk: Pointer to the clock used to generate SPI signals.
Andi Shyti7990b002016-07-12 19:02:14 +0900156 * @ioclk: Pointer to the i/o clock between master and slave
Jassi Brar230d42d2009-11-30 07:39:42 +0000157 * @master: Pointer to the SPI Protocol master.
Jassi Brar230d42d2009-11-30 07:39:42 +0000158 * @cntrlr_info: Platform specific data for the controller this driver manages.
Jassi Brar230d42d2009-11-30 07:39:42 +0000159 * @lock: Controller specific lock.
160 * @state: Set of FLAGS to indicate status.
161 * @rx_dmach: Controller's DMA channel for Rx.
162 * @tx_dmach: Controller's DMA channel for Tx.
163 * @sfr_start: BUS address of SPI controller regs.
164 * @regs: Pointer to ioremap'ed controller registers.
Mark Brownc2573122011-11-10 10:57:32 +0000165 * @irq: interrupt
Jassi Brar230d42d2009-11-30 07:39:42 +0000166 * @xfer_completion: To indicate completion of xfer task.
167 * @cur_mode: Stores the active configuration of the controller.
168 * @cur_bpw: Stores the active bits per word settings.
169 * @cur_speed: Stores the active xfer clock speed.
170 */
171struct s3c64xx_spi_driver_data {
172 void __iomem *regs;
173 struct clk *clk;
Jassi Brarb0d5d6e2010-01-20 13:49:44 -0700174 struct clk *src_clk;
Andi Shyti7990b002016-07-12 19:02:14 +0900175 struct clk *ioclk;
Jassi Brar230d42d2009-11-30 07:39:42 +0000176 struct platform_device *pdev;
177 struct spi_master *master;
Jassi Brarad7de722010-01-20 13:49:44 -0700178 struct s3c64xx_spi_info *cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000179 spinlock_t lock;
Jassi Brar230d42d2009-11-30 07:39:42 +0000180 unsigned long sfr_start;
181 struct completion xfer_completion;
182 unsigned state;
183 unsigned cur_mode, cur_bpw;
184 unsigned cur_speed;
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900185 struct s3c64xx_spi_dma_data rx_dma;
186 struct s3c64xx_spi_dma_data tx_dma;
Thomas Abrahama5238e32012-07-13 07:15:14 +0900187 struct s3c64xx_spi_port_config *port_conf;
188 unsigned int port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +0000189};
190
Sylwester Nawrocki3655d302018-04-17 16:29:51 +0200191static void s3c64xx_flush_fifo(struct s3c64xx_spi_driver_data *sdd)
Jassi Brar230d42d2009-11-30 07:39:42 +0000192{
Jassi Brar230d42d2009-11-30 07:39:42 +0000193 void __iomem *regs = sdd->regs;
194 unsigned long loops;
195 u32 val;
196
197 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
198
199 val = readl(regs + S3C64XX_SPI_CH_CFG);
Kyoungil Kim7d859ff2012-05-23 21:29:51 +0900200 val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
201 writel(val, regs + S3C64XX_SPI_CH_CFG);
202
203 val = readl(regs + S3C64XX_SPI_CH_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000204 val |= S3C64XX_SPI_CH_SW_RST;
205 val &= ~S3C64XX_SPI_CH_HS_EN;
206 writel(val, regs + S3C64XX_SPI_CH_CFG);
207
208 /* Flush TxFIFO*/
209 loops = msecs_to_loops(1);
210 do {
211 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900212 } while (TX_FIFO_LVL(val, sdd) && loops--);
Jassi Brar230d42d2009-11-30 07:39:42 +0000213
Mark Brownbe7852a2010-08-23 17:40:56 +0100214 if (loops == 0)
215 dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
216
Jassi Brar230d42d2009-11-30 07:39:42 +0000217 /* Flush RxFIFO*/
218 loops = msecs_to_loops(1);
219 do {
220 val = readl(regs + S3C64XX_SPI_STATUS);
Thomas Abrahama5238e32012-07-13 07:15:14 +0900221 if (RX_FIFO_LVL(val, sdd))
Jassi Brar230d42d2009-11-30 07:39:42 +0000222 readl(regs + S3C64XX_SPI_RX_DATA);
223 else
224 break;
225 } while (loops--);
226
Mark Brownbe7852a2010-08-23 17:40:56 +0100227 if (loops == 0)
228 dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
229
Jassi Brar230d42d2009-11-30 07:39:42 +0000230 val = readl(regs + S3C64XX_SPI_CH_CFG);
231 val &= ~S3C64XX_SPI_CH_SW_RST;
232 writel(val, regs + S3C64XX_SPI_CH_CFG);
233
234 val = readl(regs + S3C64XX_SPI_MODE_CFG);
235 val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
236 writel(val, regs + S3C64XX_SPI_MODE_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000237}
238
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900239static void s3c64xx_spi_dmacb(void *data)
Boojin Kim39d3e802011-09-02 09:44:41 +0900240{
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900241 struct s3c64xx_spi_driver_data *sdd;
242 struct s3c64xx_spi_dma_data *dma = data;
Boojin Kim39d3e802011-09-02 09:44:41 +0900243 unsigned long flags;
244
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900245 if (dma->direction == DMA_DEV_TO_MEM)
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900246 sdd = container_of(data,
247 struct s3c64xx_spi_driver_data, rx_dma);
248 else
249 sdd = container_of(data,
250 struct s3c64xx_spi_driver_data, tx_dma);
251
Boojin Kim39d3e802011-09-02 09:44:41 +0900252 spin_lock_irqsave(&sdd->lock, flags);
253
Kyoungil Kim054ebcc2012-03-10 09:48:46 +0900254 if (dma->direction == DMA_DEV_TO_MEM) {
Boojin Kim82ab8cd2011-09-02 09:44:42 +0900255 sdd->state &= ~RXBUSY;
256 if (!(sdd->state & TXBUSY))
257 complete(&sdd->xfer_completion);
258 } else {
259 sdd->state &= ~TXBUSY;
260 if (!(sdd->state & RXBUSY))
261 complete(&sdd->xfer_completion);
262 }
Boojin Kim39d3e802011-09-02 09:44:41 +0900263
264 spin_unlock_irqrestore(&sdd->lock, flags);
265}
266
Arnd Bergmann78843722013-04-11 22:42:03 +0200267static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
Mark Brown6ad45a22014-02-02 13:47:47 +0000268 struct sg_table *sgt)
Arnd Bergmann78843722013-04-11 22:42:03 +0200269{
270 struct s3c64xx_spi_driver_data *sdd;
271 struct dma_slave_config config;
Arnd Bergmann78843722013-04-11 22:42:03 +0200272 struct dma_async_tx_descriptor *desc;
273
Tomasz Figab1a8e782013-08-11 02:33:28 +0200274 memset(&config, 0, sizeof(config));
275
Arnd Bergmann78843722013-04-11 22:42:03 +0200276 if (dma->direction == DMA_DEV_TO_MEM) {
277 sdd = container_of((void *)dma,
278 struct s3c64xx_spi_driver_data, rx_dma);
279 config.direction = dma->direction;
280 config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
281 config.src_addr_width = sdd->cur_bpw / 8;
282 config.src_maxburst = 1;
283 dmaengine_slave_config(dma->ch, &config);
284 } else {
285 sdd = container_of((void *)dma,
286 struct s3c64xx_spi_driver_data, tx_dma);
287 config.direction = dma->direction;
288 config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
289 config.dst_addr_width = sdd->cur_bpw / 8;
290 config.dst_maxburst = 1;
291 dmaengine_slave_config(dma->ch, &config);
292 }
293
Mark Brown6ad45a22014-02-02 13:47:47 +0000294 desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents,
295 dma->direction, DMA_PREP_INTERRUPT);
Arnd Bergmann78843722013-04-11 22:42:03 +0200296
297 desc->callback = s3c64xx_spi_dmacb;
298 desc->callback_param = dma;
299
300 dmaengine_submit(desc);
301 dma_async_issue_pending(dma->ch);
302}
303
Andi Shytiaa4964c2016-06-28 11:41:11 +0900304static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable)
305{
306 struct s3c64xx_spi_driver_data *sdd =
307 spi_master_get_devdata(spi->master);
308
Andi Shytia92e7c32016-06-28 11:41:12 +0900309 if (sdd->cntrlr_info->no_cs)
310 return;
311
Andi Shytiaa4964c2016-06-28 11:41:11 +0900312 if (enable) {
313 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) {
314 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
315 } else {
316 u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL);
317
318 ssel |= (S3C64XX_SPI_SLAVE_AUTO |
319 S3C64XX_SPI_SLAVE_NSC_CNT_2);
320 writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
321 }
322 } else {
323 if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
Dan Carpenter47c169ee2016-07-04 10:47:48 +0300324 writel(S3C64XX_SPI_SLAVE_SIG_INACT,
325 sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900326 }
327}
328
Arnd Bergmann78843722013-04-11 22:42:03 +0200329static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
330{
331 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
Arnd Bergmann78843722013-04-11 22:42:03 +0200332
Andi Shyti730d9d42016-06-28 11:41:14 +0900333 if (is_polling(sdd))
334 return 0;
Girish K Sd96760f92013-06-27 12:26:53 +0530335
Andi Shyti730d9d42016-06-28 11:41:14 +0900336 spi->dma_rx = sdd->rx_dma.ch;
Andi Shyti730d9d42016-06-28 11:41:14 +0900337 spi->dma_tx = sdd->tx_dma.ch;
Mark Brownfb9d0442013-04-18 18:12:00 +0100338
Arnd Bergmann78843722013-04-11 22:42:03 +0200339 return 0;
340}
341
Mark Brown3f295882014-01-16 12:25:46 +0000342static bool s3c64xx_spi_can_dma(struct spi_master *master,
343 struct spi_device *spi,
344 struct spi_transfer *xfer)
345{
346 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
347
348 return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1;
349}
350
Sylwester Nawrocki3655d302018-04-17 16:29:51 +0200351static void s3c64xx_enable_datapath(struct s3c64xx_spi_driver_data *sdd,
352 struct spi_transfer *xfer, int dma_mode)
Jassi Brar230d42d2009-11-30 07:39:42 +0000353{
Jassi Brar230d42d2009-11-30 07:39:42 +0000354 void __iomem *regs = sdd->regs;
355 u32 modecfg, chcfg;
356
357 modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
358 modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
359
360 chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
361 chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
362
363 if (dma_mode) {
364 chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
365 } else {
366 /* Always shift in data in FIFO, even if xfer is Tx only,
367 * this helps setting PCKT_CNT value for generating clocks
368 * as exactly needed.
369 */
370 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
371 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
372 | S3C64XX_SPI_PACKET_CNT_EN,
373 regs + S3C64XX_SPI_PACKET_CNT);
374 }
375
376 if (xfer->tx_buf != NULL) {
377 sdd->state |= TXBUSY;
378 chcfg |= S3C64XX_SPI_CH_TXCH_ON;
379 if (dma_mode) {
380 modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
Mark Brown6ad45a22014-02-02 13:47:47 +0000381 prepare_dma(&sdd->tx_dma, &xfer->tx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000382 } else {
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900383 switch (sdd->cur_bpw) {
384 case 32:
385 iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
386 xfer->tx_buf, xfer->len / 4);
387 break;
388 case 16:
389 iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
390 xfer->tx_buf, xfer->len / 2);
391 break;
392 default:
393 iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
394 xfer->tx_buf, xfer->len);
395 break;
396 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000397 }
398 }
399
400 if (xfer->rx_buf != NULL) {
401 sdd->state |= RXBUSY;
402
Thomas Abrahama5238e32012-07-13 07:15:14 +0900403 if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL
Jassi Brar230d42d2009-11-30 07:39:42 +0000404 && !(sdd->cur_mode & SPI_CPHA))
405 chcfg |= S3C64XX_SPI_CH_HS_EN;
406
407 if (dma_mode) {
408 modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
409 chcfg |= S3C64XX_SPI_CH_RXCH_ON;
410 writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
411 | S3C64XX_SPI_PACKET_CNT_EN,
412 regs + S3C64XX_SPI_PACKET_CNT);
Mark Brown6ad45a22014-02-02 13:47:47 +0000413 prepare_dma(&sdd->rx_dma, &xfer->rx_sg);
Jassi Brar230d42d2009-11-30 07:39:42 +0000414 }
415 }
416
417 writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
418 writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
419}
420
Mark Brown79617072013-06-19 19:12:39 +0100421static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd,
Girish K S7e995552013-05-20 12:21:32 +0530422 int timeout_ms)
423{
424 void __iomem *regs = sdd->regs;
425 unsigned long val = 1;
426 u32 status;
427
428 /* max fifo depth available */
429 u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1;
430
431 if (timeout_ms)
432 val = msecs_to_loops(timeout_ms);
433
434 do {
435 status = readl(regs + S3C64XX_SPI_STATUS);
436 } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val);
437
438 /* return the actual received data length */
439 return RX_FIFO_LVL(status, sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000440}
441
Sylwester Nawrocki3655d302018-04-17 16:29:51 +0200442static int s3c64xx_wait_for_dma(struct s3c64xx_spi_driver_data *sdd,
443 struct spi_transfer *xfer)
Jassi Brar230d42d2009-11-30 07:39:42 +0000444{
Jassi Brar230d42d2009-11-30 07:39:42 +0000445 void __iomem *regs = sdd->regs;
446 unsigned long val;
Mark Brown3700c6e2014-01-24 20:05:43 +0000447 u32 status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000448 int ms;
449
450 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
451 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
Mark Brown9d8f86b2010-09-07 16:37:52 +0100452 ms += 10; /* some tolerance */
Jassi Brar230d42d2009-11-30 07:39:42 +0000453
Mark Brown3700c6e2014-01-24 20:05:43 +0000454 val = msecs_to_jiffies(ms) + 10;
455 val = wait_for_completion_timeout(&sdd->xfer_completion, val);
456
457 /*
458 * If the previous xfer was completed within timeout, then
459 * proceed further else return -EIO.
460 * DmaTx returns after simply writing data in the FIFO,
461 * w/o waiting for real transmission on the bus to finish.
462 * DmaRx returns only after Dma read data from FIFO which
463 * needs bus transmission to finish, so we don't worry if
464 * Xfer involved Rx(with or without Tx).
465 */
466 if (val && !xfer->rx_buf) {
467 val = msecs_to_loops(10);
468 status = readl(regs + S3C64XX_SPI_STATUS);
469 while ((TX_FIFO_LVL(status, sdd)
470 || !S3C64XX_SPI_ST_TX_DONE(status, sdd))
471 && --val) {
472 cpu_relax();
Jassi Brarc3f139b2010-09-03 10:36:46 +0900473 status = readl(regs + S3C64XX_SPI_STATUS);
Jassi Brar230d42d2009-11-30 07:39:42 +0000474 }
Girish K S7e995552013-05-20 12:21:32 +0530475
Mark Brown3700c6e2014-01-24 20:05:43 +0000476 }
Girish K S7e995552013-05-20 12:21:32 +0530477
Mark Brown3700c6e2014-01-24 20:05:43 +0000478 /* If timed out while checking rx/tx status return error */
479 if (!val)
480 return -EIO;
481
482 return 0;
483}
484
Sylwester Nawrocki3655d302018-04-17 16:29:51 +0200485static int s3c64xx_wait_for_pio(struct s3c64xx_spi_driver_data *sdd,
486 struct spi_transfer *xfer)
Mark Brown3700c6e2014-01-24 20:05:43 +0000487{
488 void __iomem *regs = sdd->regs;
489 unsigned long val;
490 u32 status;
491 int loops;
492 u32 cpy_len;
493 u8 *buf;
494 int ms;
495
496 /* millisecs to xfer 'len' bytes @ 'cur_speed' */
497 ms = xfer->len * 8 * 1000 / sdd->cur_speed;
498 ms += 10; /* some tolerance */
499
500 val = msecs_to_loops(ms);
501 do {
502 status = readl(regs + S3C64XX_SPI_STATUS);
503 } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val);
504
Sylwester Nawrocki4e0b82e2018-04-16 17:40:19 +0200505 if (!val)
506 return -EIO;
Mark Brown3700c6e2014-01-24 20:05:43 +0000507
508 /* If it was only Tx */
509 if (!xfer->rx_buf) {
510 sdd->state &= ~TXBUSY;
511 return 0;
512 }
513
514 /*
515 * If the receive length is bigger than the controller fifo
516 * size, calculate the loops and read the fifo as many times.
517 * loops = length / max fifo size (calculated by using the
518 * fifo mask).
519 * For any size less than the fifo size the below code is
520 * executed atleast once.
521 */
522 loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1);
523 buf = xfer->rx_buf;
524 do {
525 /* wait for data to be received in the fifo */
526 cpy_len = s3c64xx_spi_wait_for_timeout(sdd,
527 (loops ? ms : 0));
528
529 switch (sdd->cur_bpw) {
530 case 32:
531 ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
532 buf, cpy_len / 4);
533 break;
534 case 16:
535 ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
536 buf, cpy_len / 2);
537 break;
538 default:
539 ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
540 buf, cpy_len);
541 break;
Jassi Brar230d42d2009-11-30 07:39:42 +0000542 }
543
Mark Brown3700c6e2014-01-24 20:05:43 +0000544 buf = buf + cpy_len;
545 } while (loops--);
546 sdd->state &= ~RXBUSY;
Jassi Brar230d42d2009-11-30 07:39:42 +0000547
548 return 0;
549}
550
Jassi Brar230d42d2009-11-30 07:39:42 +0000551static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
552{
Jassi Brar230d42d2009-11-30 07:39:42 +0000553 void __iomem *regs = sdd->regs;
554 u32 val;
555
556 /* Disable Clock */
Andi Shytid9aaf1d2016-07-07 16:23:57 +0900557 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900558 val = readl(regs + S3C64XX_SPI_CLK_CFG);
559 val &= ~S3C64XX_SPI_ENCLK_ENABLE;
560 writel(val, regs + S3C64XX_SPI_CLK_CFG);
561 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000562
563 /* Set Polarity and Phase */
564 val = readl(regs + S3C64XX_SPI_CH_CFG);
565 val &= ~(S3C64XX_SPI_CH_SLAVE |
566 S3C64XX_SPI_CPOL_L |
567 S3C64XX_SPI_CPHA_B);
568
569 if (sdd->cur_mode & SPI_CPOL)
570 val |= S3C64XX_SPI_CPOL_L;
571
572 if (sdd->cur_mode & SPI_CPHA)
573 val |= S3C64XX_SPI_CPHA_B;
574
575 writel(val, regs + S3C64XX_SPI_CH_CFG);
576
577 /* Set Channel & DMA Mode */
578 val = readl(regs + S3C64XX_SPI_MODE_CFG);
579 val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
580 | S3C64XX_SPI_MODE_CH_TSZ_MASK);
581
582 switch (sdd->cur_bpw) {
583 case 32:
584 val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900585 val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000586 break;
587 case 16:
588 val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900589 val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
Jassi Brar230d42d2009-11-30 07:39:42 +0000590 break;
591 default:
592 val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900593 val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
Jassi Brar230d42d2009-11-30 07:39:42 +0000594 break;
595 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000596
597 writel(val, regs + S3C64XX_SPI_MODE_CFG);
598
Thomas Abrahama5238e32012-07-13 07:15:14 +0900599 if (sdd->port_conf->clk_from_cmu) {
Andi Shyti0dbe70a2016-07-12 19:02:15 +0900600 /* The src_clk clock is divided internally by 2 */
Jassi Brarb42a81c2010-09-29 17:31:33 +0900601 clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900602 } else {
603 /* Configure Clock */
604 val = readl(regs + S3C64XX_SPI_CLK_CFG);
605 val &= ~S3C64XX_SPI_PSR_MASK;
606 val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
607 & S3C64XX_SPI_PSR_MASK);
608 writel(val, regs + S3C64XX_SPI_CLK_CFG);
Jassi Brar230d42d2009-11-30 07:39:42 +0000609
Jassi Brarb42a81c2010-09-29 17:31:33 +0900610 /* Enable Clock */
611 val = readl(regs + S3C64XX_SPI_CLK_CFG);
612 val |= S3C64XX_SPI_ENCLK_ENABLE;
613 writel(val, regs + S3C64XX_SPI_CLK_CFG);
614 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000615}
616
Jassi Brar230d42d2009-11-30 07:39:42 +0000617#define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
618
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100619static int s3c64xx_spi_prepare_message(struct spi_master *master,
620 struct spi_message *msg)
Jassi Brar230d42d2009-11-30 07:39:42 +0000621{
Mark Brownad2a99a2012-02-15 14:48:32 -0800622 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +0000623 struct spi_device *spi = msg->spi;
624 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
Jassi Brar230d42d2009-11-30 07:39:42 +0000625
Jassi Brar230d42d2009-11-30 07:39:42 +0000626 /* Configure feedback delay */
627 writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
628
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100629 return 0;
630}
Jassi Brar230d42d2009-11-30 07:39:42 +0000631
Mark Brown0732a9d2013-10-05 11:51:14 +0100632static int s3c64xx_spi_transfer_one(struct spi_master *master,
633 struct spi_device *spi,
634 struct spi_transfer *xfer)
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100635{
636 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Sylwester Nawrockif6364e62018-04-17 16:29:53 +0200637 const unsigned int fifo_len = (FIFO_LVL_MASK(sdd) >> 1) + 1;
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200638 const void *tx_buf = NULL;
639 void *rx_buf = NULL;
640 int target_len = 0, origin_len = 0;
641 int use_dma = 0;
Mark Brown0732a9d2013-10-05 11:51:14 +0100642 int status;
Mark Brown6bb9c0e2013-10-05 00:42:58 +0100643 u32 speed;
644 u8 bpw;
Mark Brown0732a9d2013-10-05 11:51:14 +0100645 unsigned long flags;
Jassi Brar230d42d2009-11-30 07:39:42 +0000646
Geert Uytterhoeven3e83c192014-01-12 14:07:50 +0100647 reinit_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +0000648
Mark Brown0732a9d2013-10-05 11:51:14 +0100649 /* Only BPW and Speed may change across transfers */
650 bpw = xfer->bits_per_word;
Jarkko Nikula88d4a742015-09-15 16:26:14 +0300651 speed = xfer->speed_hz;
Jassi Brar230d42d2009-11-30 07:39:42 +0000652
Mark Brown0732a9d2013-10-05 11:51:14 +0100653 if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
654 sdd->cur_bpw = bpw;
655 sdd->cur_speed = speed;
Andi Shyti11f66f02016-06-28 11:41:13 +0900656 sdd->cur_mode = spi->mode;
Mark Brown0732a9d2013-10-05 11:51:14 +0100657 s3c64xx_spi_config(sdd);
658 }
659
Sylwester Nawrockif6364e62018-04-17 16:29:53 +0200660 if (!is_polling(sdd) && (xfer->len > fifo_len) &&
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200661 sdd->rx_dma.ch && sdd->tx_dma.ch) {
Mark Brown0732a9d2013-10-05 11:51:14 +0100662 use_dma = 1;
663
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200664 } else if (is_polling(sdd) && xfer->len > fifo_len) {
665 tx_buf = xfer->tx_buf;
666 rx_buf = xfer->rx_buf;
667 origin_len = xfer->len;
Mark Brown0732a9d2013-10-05 11:51:14 +0100668
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200669 target_len = xfer->len;
670 if (xfer->len > fifo_len)
671 xfer->len = fifo_len;
672 }
Mark Brown0732a9d2013-10-05 11:51:14 +0100673
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200674 do {
675 spin_lock_irqsave(&sdd->lock, flags);
Mark Brown0732a9d2013-10-05 11:51:14 +0100676
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200677 /* Pending only which is to be done */
678 sdd->state &= ~RXBUSY;
679 sdd->state &= ~TXBUSY;
Mark Brown0732a9d2013-10-05 11:51:14 +0100680
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200681 s3c64xx_enable_datapath(sdd, xfer, use_dma);
Mark Brown0732a9d2013-10-05 11:51:14 +0100682
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200683 /* Start the signals */
684 s3c64xx_spi_set_cs(spi, true);
Mark Brown0732a9d2013-10-05 11:51:14 +0100685
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200686 spin_unlock_irqrestore(&sdd->lock, flags);
Mark Brown0732a9d2013-10-05 11:51:14 +0100687
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200688 if (use_dma)
689 status = s3c64xx_wait_for_dma(sdd, xfer);
690 else
691 status = s3c64xx_wait_for_pio(sdd, xfer);
692
693 if (status) {
694 dev_err(&spi->dev,
695 "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
696 xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
697 (sdd->state & RXBUSY) ? 'f' : 'p',
698 (sdd->state & TXBUSY) ? 'f' : 'p',
699 xfer->len);
700
701 if (use_dma) {
702 if (xfer->tx_buf && (sdd->state & TXBUSY))
703 dmaengine_terminate_all(sdd->tx_dma.ch);
704 if (xfer->rx_buf && (sdd->state & RXBUSY))
705 dmaengine_terminate_all(sdd->rx_dma.ch);
706 }
707 } else {
708 s3c64xx_flush_fifo(sdd);
Jassi Brar0c92ecf2010-09-29 17:31:33 +0900709 }
Sylwester Nawrocki0af7af72018-04-17 16:29:54 +0200710 if (target_len > 0) {
711 target_len -= xfer->len;
712
713 if (xfer->tx_buf)
714 xfer->tx_buf += xfer->len;
715
716 if (xfer->rx_buf)
717 xfer->rx_buf += xfer->len;
718
719 if (target_len > fifo_len)
720 xfer->len = fifo_len;
721 else
722 xfer->len = target_len;
723 }
724 } while (target_len > 0);
725
726 if (origin_len) {
727 /* Restore original xfer buffers and length */
728 xfer->tx_buf = tx_buf;
729 xfer->rx_buf = rx_buf;
730 xfer->len = origin_len;
Jassi Brar230d42d2009-11-30 07:39:42 +0000731 }
732
Mark Brown0732a9d2013-10-05 11:51:14 +0100733 return status;
Jassi Brar230d42d2009-11-30 07:39:42 +0000734}
735
Thomas Abraham2b908072012-07-13 07:15:15 +0900736static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata(
Thomas Abraham2b908072012-07-13 07:15:15 +0900737 struct spi_device *spi)
738{
739 struct s3c64xx_spi_csinfo *cs;
Arnd Bergmann4732cc62012-08-04 11:18:20 +0000740 struct device_node *slave_np, *data_np = NULL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900741 u32 fb_delay = 0;
742
743 slave_np = spi->dev.of_node;
744 if (!slave_np) {
745 dev_err(&spi->dev, "device node not found\n");
746 return ERR_PTR(-EINVAL);
747 }
748
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100749 data_np = of_get_child_by_name(slave_np, "controller-data");
Thomas Abraham2b908072012-07-13 07:15:15 +0900750 if (!data_np) {
751 dev_err(&spi->dev, "child node 'controller-data' not found\n");
752 return ERR_PTR(-EINVAL);
753 }
754
755 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
756 if (!cs) {
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100757 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900758 return ERR_PTR(-ENOMEM);
759 }
760
Thomas Abraham2b908072012-07-13 07:15:15 +0900761 of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay);
762 cs->fb_delay = fb_delay;
Srinivas Kandagatla06455bb2012-09-18 08:10:49 +0100763 of_node_put(data_np);
Thomas Abraham2b908072012-07-13 07:15:15 +0900764 return cs;
765}
766
Jassi Brar230d42d2009-11-30 07:39:42 +0000767/*
768 * Here we only check the validity of requested configuration
769 * and save the configuration in a local data-structure.
770 * The controller is actually configured only just before we
771 * get a message to transfer.
772 */
773static int s3c64xx_spi_setup(struct spi_device *spi)
774{
775 struct s3c64xx_spi_csinfo *cs = spi->controller_data;
776 struct s3c64xx_spi_driver_data *sdd;
Thomas Abraham2b908072012-07-13 07:15:15 +0900777 int err;
Jassi Brar230d42d2009-11-30 07:39:42 +0000778
Thomas Abraham2b908072012-07-13 07:15:15 +0900779 sdd = spi_master_get_devdata(spi->master);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200780 if (spi->dev.of_node) {
Matthias Brugger5c725b32013-03-26 10:27:35 +0100781 cs = s3c64xx_get_slave_ctrldata(spi);
Thomas Abraham2b908072012-07-13 07:15:15 +0900782 spi->controller_data = cs;
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200783 } else if (cs) {
784 /* On non-DT platforms the SPI core will set spi->cs_gpio
785 * to -ENOENT. The GPIO pin used to drive the chip select
786 * is defined by using platform data so spi->cs_gpio value
787 * has to be override to have the proper GPIO pin number.
788 */
789 spi->cs_gpio = cs->line;
Thomas Abraham2b908072012-07-13 07:15:15 +0900790 }
791
792 if (IS_ERR_OR_NULL(cs)) {
Jassi Brar230d42d2009-11-30 07:39:42 +0000793 dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
794 return -ENODEV;
795 }
796
Tomasz Figa01498712013-08-11 02:33:29 +0200797 if (!spi_get_ctldata(spi)) {
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200798 if (gpio_is_valid(spi->cs_gpio)) {
799 err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH,
800 dev_name(&spi->dev));
801 if (err) {
802 dev_err(&spi->dev,
803 "Failed to get /CS gpio [%d]: %d\n",
804 spi->cs_gpio, err);
805 goto err_gpio_req;
806 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900807 }
Thomas Abraham1c20c202012-07-13 07:15:14 +0900808
Girish K S3146bee2013-06-21 11:26:12 +0530809 spi_set_ctldata(spi, cs);
Tomasz Figa01498712013-08-11 02:33:29 +0200810 }
Girish K S3146bee2013-06-21 11:26:12 +0530811
Mark Brownb97b6622011-12-04 00:58:06 +0000812 pm_runtime_get_sync(&sdd->pdev->dev);
813
Jassi Brar230d42d2009-11-30 07:39:42 +0000814 /* Check if we can provide the requested rate */
Thomas Abrahama5238e32012-07-13 07:15:14 +0900815 if (!sdd->port_conf->clk_from_cmu) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900816 u32 psr, speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000817
Jassi Brarb42a81c2010-09-29 17:31:33 +0900818 /* Max possible */
819 speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +0000820
Jassi Brarb42a81c2010-09-29 17:31:33 +0900821 if (spi->max_speed_hz > speed)
822 spi->max_speed_hz = speed;
Jassi Brar230d42d2009-11-30 07:39:42 +0000823
Jassi Brarb42a81c2010-09-29 17:31:33 +0900824 psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
825 psr &= S3C64XX_SPI_PSR_MASK;
826 if (psr == S3C64XX_SPI_PSR_MASK)
827 psr--;
828
829 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
830 if (spi->max_speed_hz < speed) {
831 if (psr+1 < S3C64XX_SPI_PSR_MASK) {
832 psr++;
833 } else {
834 err = -EINVAL;
835 goto setup_exit;
836 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000837 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000838
Jassi Brarb42a81c2010-09-29 17:31:33 +0900839 speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
Thomas Abraham2b908072012-07-13 07:15:15 +0900840 if (spi->max_speed_hz >= speed) {
Jassi Brarb42a81c2010-09-29 17:31:33 +0900841 spi->max_speed_hz = speed;
Thomas Abraham2b908072012-07-13 07:15:15 +0900842 } else {
Mark Browne1b0f0d2012-12-20 18:27:31 +0000843 dev_err(&spi->dev, "Can't set %dHz transfer speed\n",
844 spi->max_speed_hz);
Jassi Brarb42a81c2010-09-29 17:31:33 +0900845 err = -EINVAL;
Thomas Abraham2b908072012-07-13 07:15:15 +0900846 goto setup_exit;
847 }
Jassi Brarb42a81c2010-09-29 17:31:33 +0900848 }
Jassi Brar230d42d2009-11-30 07:39:42 +0000849
Heiner Kallweit483867e2015-09-03 22:39:36 +0200850 pm_runtime_mark_last_busy(&sdd->pdev->dev);
851 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Andi Shytiaa4964c2016-06-28 11:41:11 +0900852 s3c64xx_spi_set_cs(spi, false);
853
Thomas Abraham2b908072012-07-13 07:15:15 +0900854 return 0;
Mark Brownb97b6622011-12-04 00:58:06 +0000855
Jassi Brar230d42d2009-11-30 07:39:42 +0000856setup_exit:
Heiner Kallweit483867e2015-09-03 22:39:36 +0200857 pm_runtime_mark_last_busy(&sdd->pdev->dev);
858 pm_runtime_put_autosuspend(&sdd->pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +0000859 /* setup() returns with device de-selected */
Andi Shytiaa4964c2016-06-28 11:41:11 +0900860 s3c64xx_spi_set_cs(spi, false);
Jassi Brar230d42d2009-11-30 07:39:42 +0000861
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200862 if (gpio_is_valid(spi->cs_gpio))
863 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900864 spi_set_ctldata(spi, NULL);
865
866err_gpio_req:
Sylwester Nawrocki5bee3b92012-09-13 16:31:30 +0200867 if (spi->dev.of_node)
868 kfree(cs);
Thomas Abraham2b908072012-07-13 07:15:15 +0900869
Jassi Brar230d42d2009-11-30 07:39:42 +0000870 return err;
871}
872
Thomas Abraham1c20c202012-07-13 07:15:14 +0900873static void s3c64xx_spi_cleanup(struct spi_device *spi)
874{
875 struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi);
876
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200877 if (gpio_is_valid(spi->cs_gpio)) {
Mark Browndd97e262013-09-27 18:58:55 +0100878 gpio_free(spi->cs_gpio);
Thomas Abraham2b908072012-07-13 07:15:15 +0900879 if (spi->dev.of_node)
880 kfree(cs);
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200881 else {
882 /* On non-DT platforms, the SPI core sets
883 * spi->cs_gpio to -ENOENT and .setup()
884 * overrides it with the GPIO pin value
885 * passed using platform data.
886 */
887 spi->cs_gpio = -ENOENT;
888 }
Thomas Abraham2b908072012-07-13 07:15:15 +0900889 }
Naveen Krishna Chatradhi306972c2014-07-16 17:19:08 +0200890
Thomas Abraham1c20c202012-07-13 07:15:14 +0900891 spi_set_ctldata(spi, NULL);
892}
893
Mark Brownc2573122011-11-10 10:57:32 +0000894static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
895{
896 struct s3c64xx_spi_driver_data *sdd = data;
897 struct spi_master *spi = sdd->master;
Girish K S375981f2013-03-13 12:13:30 +0530898 unsigned int val, clr = 0;
Mark Brownc2573122011-11-10 10:57:32 +0000899
Girish K S375981f2013-03-13 12:13:30 +0530900 val = readl(sdd->regs + S3C64XX_SPI_STATUS);
Mark Brownc2573122011-11-10 10:57:32 +0000901
Girish K S375981f2013-03-13 12:13:30 +0530902 if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) {
903 clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000904 dev_err(&spi->dev, "RX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530905 }
906 if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) {
907 clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000908 dev_err(&spi->dev, "RX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530909 }
910 if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) {
911 clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000912 dev_err(&spi->dev, "TX overrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530913 }
914 if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) {
915 clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
Mark Brownc2573122011-11-10 10:57:32 +0000916 dev_err(&spi->dev, "TX underrun\n");
Girish K S375981f2013-03-13 12:13:30 +0530917 }
918
919 /* Clear the pending irq by setting and then clearing it */
920 writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR);
921 writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR);
Mark Brownc2573122011-11-10 10:57:32 +0000922
923 return IRQ_HANDLED;
924}
925
Sylwester Nawrocki1c758622018-04-16 17:40:17 +0200926static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd)
Jassi Brar230d42d2009-11-30 07:39:42 +0000927{
Jassi Brarad7de722010-01-20 13:49:44 -0700928 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Jassi Brar230d42d2009-11-30 07:39:42 +0000929 void __iomem *regs = sdd->regs;
930 unsigned int val;
931
932 sdd->cur_speed = 0;
933
Andi Shytia92e7c32016-06-28 11:41:12 +0900934 if (sci->no_cs)
935 writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
936 else if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO))
Padmavathi Vennabf77cba2014-11-06 15:21:49 +0530937 writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL);
Jassi Brar230d42d2009-11-30 07:39:42 +0000938
939 /* Disable Interrupts - we use Polling if not DMA mode */
940 writel(0, regs + S3C64XX_SPI_INT_EN);
941
Thomas Abrahama5238e32012-07-13 07:15:14 +0900942 if (!sdd->port_conf->clk_from_cmu)
Jassi Brarb42a81c2010-09-29 17:31:33 +0900943 writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
Jassi Brar230d42d2009-11-30 07:39:42 +0000944 regs + S3C64XX_SPI_CLK_CFG);
945 writel(0, regs + S3C64XX_SPI_MODE_CFG);
946 writel(0, regs + S3C64XX_SPI_PACKET_CNT);
947
Girish K S375981f2013-03-13 12:13:30 +0530948 /* Clear any irq pending bits, should set and clear the bits */
949 val = S3C64XX_SPI_PND_RX_OVERRUN_CLR |
950 S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
951 S3C64XX_SPI_PND_TX_OVERRUN_CLR |
952 S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
953 writel(val, regs + S3C64XX_SPI_PENDING_CLR);
954 writel(0, regs + S3C64XX_SPI_PENDING_CLR);
Jassi Brar230d42d2009-11-30 07:39:42 +0000955
956 writel(0, regs + S3C64XX_SPI_SWAP_CFG);
957
958 val = readl(regs + S3C64XX_SPI_MODE_CFG);
959 val &= ~S3C64XX_SPI_MODE_4BURST;
960 val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
961 val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
962 writel(val, regs + S3C64XX_SPI_MODE_CFG);
963
Sylwester Nawrocki3655d302018-04-17 16:29:51 +0200964 s3c64xx_flush_fifo(sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +0000965}
966
Thomas Abraham2b908072012-07-13 07:15:15 +0900967#ifdef CONFIG_OF
Jingoo Han75bf3362013-01-31 15:25:01 +0900968static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
Thomas Abraham2b908072012-07-13 07:15:15 +0900969{
970 struct s3c64xx_spi_info *sci;
971 u32 temp;
972
973 sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL);
Jingoo Han1273eb02014-04-29 17:20:20 +0900974 if (!sci)
Thomas Abraham2b908072012-07-13 07:15:15 +0900975 return ERR_PTR(-ENOMEM);
Thomas Abraham2b908072012-07-13 07:15:15 +0900976
977 if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900978 dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n");
Thomas Abraham2b908072012-07-13 07:15:15 +0900979 sci->src_clk_nr = 0;
980 } else {
981 sci->src_clk_nr = temp;
982 }
983
984 if (of_property_read_u32(dev->of_node, "num-cs", &temp)) {
Jingoo Han75bf3362013-01-31 15:25:01 +0900985 dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n");
Thomas Abraham2b908072012-07-13 07:15:15 +0900986 sci->num_cs = 1;
987 } else {
988 sci->num_cs = temp;
989 }
990
Andi Shyti379f8312017-02-10 11:20:19 +0900991 sci->no_cs = of_property_read_bool(dev->of_node, "no-cs-readback");
Andi Shytia92e7c32016-06-28 11:41:12 +0900992
Thomas Abraham2b908072012-07-13 07:15:15 +0900993 return sci;
994}
995#else
996static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev)
997{
Jingoo Han8074cf02013-07-30 16:58:59 +0900998 return dev_get_platdata(dev);
Thomas Abraham2b908072012-07-13 07:15:15 +0900999}
Thomas Abraham2b908072012-07-13 07:15:15 +09001000#endif
1001
1002static const struct of_device_id s3c64xx_spi_dt_match[];
1003
Thomas Abrahama5238e32012-07-13 07:15:14 +09001004static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config(
1005 struct platform_device *pdev)
1006{
Thomas Abraham2b908072012-07-13 07:15:15 +09001007#ifdef CONFIG_OF
1008 if (pdev->dev.of_node) {
1009 const struct of_device_id *match;
1010 match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node);
1011 return (struct s3c64xx_spi_port_config *)match->data;
1012 }
1013#endif
Thomas Abrahama5238e32012-07-13 07:15:14 +09001014 return (struct s3c64xx_spi_port_config *)
1015 platform_get_device_id(pdev)->driver_data;
1016}
1017
Grant Likely2deff8d2013-02-05 13:27:35 +00001018static int s3c64xx_spi_probe(struct platform_device *pdev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001019{
Thomas Abraham2b908072012-07-13 07:15:15 +09001020 struct resource *mem_res;
Jassi Brar230d42d2009-11-30 07:39:42 +00001021 struct s3c64xx_spi_driver_data *sdd;
Jingoo Han8074cf02013-07-30 16:58:59 +09001022 struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001023 struct spi_master *master;
Mark Brownc2573122011-11-10 10:57:32 +00001024 int ret, irq;
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001025 char clk_name[16];
Jassi Brar230d42d2009-11-30 07:39:42 +00001026
Thomas Abraham2b908072012-07-13 07:15:15 +09001027 if (!sci && pdev->dev.of_node) {
1028 sci = s3c64xx_spi_parse_dt(&pdev->dev);
1029 if (IS_ERR(sci))
1030 return PTR_ERR(sci);
Jassi Brar230d42d2009-11-30 07:39:42 +00001031 }
1032
Thomas Abraham2b908072012-07-13 07:15:15 +09001033 if (!sci) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001034 dev_err(&pdev->dev, "platform_data missing!\n");
1035 return -ENODEV;
1036 }
1037
Jassi Brar230d42d2009-11-30 07:39:42 +00001038 mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1039 if (mem_res == NULL) {
1040 dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
1041 return -ENXIO;
1042 }
1043
Mark Brownc2573122011-11-10 10:57:32 +00001044 irq = platform_get_irq(pdev, 0);
1045 if (irq < 0) {
1046 dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
1047 return irq;
1048 }
1049
Jassi Brar230d42d2009-11-30 07:39:42 +00001050 master = spi_alloc_master(&pdev->dev,
1051 sizeof(struct s3c64xx_spi_driver_data));
1052 if (master == NULL) {
1053 dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
1054 return -ENOMEM;
1055 }
1056
Jassi Brar230d42d2009-11-30 07:39:42 +00001057 platform_set_drvdata(pdev, master);
1058
1059 sdd = spi_master_get_devdata(master);
Thomas Abrahama5238e32012-07-13 07:15:14 +09001060 sdd->port_conf = s3c64xx_spi_get_port_config(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001061 sdd->master = master;
1062 sdd->cntrlr_info = sci;
1063 sdd->pdev = pdev;
1064 sdd->sfr_start = mem_res->start;
Thomas Abraham2b908072012-07-13 07:15:15 +09001065 if (pdev->dev.of_node) {
1066 ret = of_alias_get_id(pdev->dev.of_node, "spi");
1067 if (ret < 0) {
Jingoo Han75bf3362013-01-31 15:25:01 +09001068 dev_err(&pdev->dev, "failed to get alias id, errno %d\n",
1069 ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001070 goto err_deref_master;
Thomas Abraham2b908072012-07-13 07:15:15 +09001071 }
1072 sdd->port_id = ret;
1073 } else {
1074 sdd->port_id = pdev->id;
1075 }
Jassi Brar230d42d2009-11-30 07:39:42 +00001076
1077 sdd->cur_bpw = 8;
1078
Padmavathi Vennab5be04d2013-01-18 17:17:03 +05301079 sdd->tx_dma.direction = DMA_MEM_TO_DEV;
1080 sdd->rx_dma.direction = DMA_DEV_TO_MEM;
Thomas Abraham2b908072012-07-13 07:15:15 +09001081
1082 master->dev.of_node = pdev->dev.of_node;
Thomas Abrahama5238e32012-07-13 07:15:14 +09001083 master->bus_num = sdd->port_id;
Jassi Brar230d42d2009-11-30 07:39:42 +00001084 master->setup = s3c64xx_spi_setup;
Thomas Abraham1c20c202012-07-13 07:15:14 +09001085 master->cleanup = s3c64xx_spi_cleanup;
Mark Brownad2a99a2012-02-15 14:48:32 -08001086 master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
Mark Brown6bb9c0e2013-10-05 00:42:58 +01001087 master->prepare_message = s3c64xx_spi_prepare_message;
Mark Brown0732a9d2013-10-05 11:51:14 +01001088 master->transfer_one = s3c64xx_spi_transfer_one;
Jassi Brar230d42d2009-11-30 07:39:42 +00001089 master->num_chipselect = sci->num_cs;
1090 master->dma_alignment = 8;
Stephen Warren24778be2013-05-21 20:36:35 -06001091 master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
1092 SPI_BPW_MASK(8);
Jassi Brar230d42d2009-11-30 07:39:42 +00001093 /* the spi->mode bits understood by this driver: */
1094 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Mark Brownfc0f81b2013-07-28 15:24:54 +01001095 master->auto_runtime_pm = true;
Mark Brown3f295882014-01-16 12:25:46 +00001096 if (!is_polling(sdd))
1097 master->can_dma = s3c64xx_spi_can_dma;
Jassi Brar230d42d2009-11-30 07:39:42 +00001098
Thierry Redingb0ee5602013-01-21 11:09:18 +01001099 sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res);
1100 if (IS_ERR(sdd->regs)) {
1101 ret = PTR_ERR(sdd->regs);
Andi Shyti60a9a962016-07-12 19:02:12 +09001102 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001103 }
1104
Thomas Abraham00ab5392013-04-15 20:42:57 -07001105 if (sci->cfg_gpio && sci->cfg_gpio()) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001106 dev_err(&pdev->dev, "Unable to config gpio\n");
1107 ret = -EBUSY;
Andi Shyti60a9a962016-07-12 19:02:12 +09001108 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001109 }
1110
1111 /* Setup clocks */
Jingoo Han4eb77002013-01-10 11:04:21 +09001112 sdd->clk = devm_clk_get(&pdev->dev, "spi");
Jassi Brar230d42d2009-11-30 07:39:42 +00001113 if (IS_ERR(sdd->clk)) {
1114 dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
1115 ret = PTR_ERR(sdd->clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001116 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001117 }
1118
Andi Shyti25981d82016-07-12 19:02:13 +09001119 ret = clk_prepare_enable(sdd->clk);
1120 if (ret) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001121 dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
Andi Shyti60a9a962016-07-12 19:02:12 +09001122 goto err_deref_master;
Jassi Brar230d42d2009-11-30 07:39:42 +00001123 }
1124
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001125 sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
Jingoo Han4eb77002013-01-10 11:04:21 +09001126 sdd->src_clk = devm_clk_get(&pdev->dev, clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001127 if (IS_ERR(sdd->src_clk)) {
Jassi Brar230d42d2009-11-30 07:39:42 +00001128 dev_err(&pdev->dev,
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001129 "Unable to acquire clock '%s'\n", clk_name);
Jassi Brarb0d5d6e2010-01-20 13:49:44 -07001130 ret = PTR_ERR(sdd->src_clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001131 goto err_disable_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +00001132 }
1133
Andi Shyti25981d82016-07-12 19:02:13 +09001134 ret = clk_prepare_enable(sdd->src_clk);
1135 if (ret) {
Padmavathi Vennaa24d8502011-11-02 20:04:19 +09001136 dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
Andi Shyti60a9a962016-07-12 19:02:12 +09001137 goto err_disable_clk;
Jassi Brar230d42d2009-11-30 07:39:42 +00001138 }
1139
Andi Shyti7990b002016-07-12 19:02:14 +09001140 if (sdd->port_conf->clk_ioclk) {
1141 sdd->ioclk = devm_clk_get(&pdev->dev, "spi_ioclk");
1142 if (IS_ERR(sdd->ioclk)) {
1143 dev_err(&pdev->dev, "Unable to acquire 'ioclk'\n");
1144 ret = PTR_ERR(sdd->ioclk);
1145 goto err_disable_src_clk;
1146 }
1147
1148 ret = clk_prepare_enable(sdd->ioclk);
1149 if (ret) {
1150 dev_err(&pdev->dev, "Couldn't enable clock 'ioclk'\n");
1151 goto err_disable_src_clk;
1152 }
1153 }
1154
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001155 if (!is_polling(sdd)) {
1156 /* Acquire DMA channels */
1157 sdd->rx_dma.ch = dma_request_slave_channel_reason(&pdev->dev,
1158 "rx");
1159 if (IS_ERR(sdd->rx_dma.ch)) {
1160 dev_err(&pdev->dev, "Failed to get RX DMA channel\n");
1161 ret = PTR_ERR(sdd->rx_dma.ch);
1162 goto err_disable_io_clk;
1163 }
1164 sdd->tx_dma.ch = dma_request_slave_channel_reason(&pdev->dev,
1165 "tx");
1166 if (IS_ERR(sdd->tx_dma.ch)) {
1167 dev_err(&pdev->dev, "Failed to get TX DMA channel\n");
1168 ret = PTR_ERR(sdd->tx_dma.ch);
Dan Carpenter72bc7ae2017-01-13 10:42:53 +03001169 goto err_release_rx_dma;
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001170 }
1171 }
1172
Heiner Kallweit483867e2015-09-03 22:39:36 +02001173 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
1174 pm_runtime_use_autosuspend(&pdev->dev);
1175 pm_runtime_set_active(&pdev->dev);
1176 pm_runtime_enable(&pdev->dev);
1177 pm_runtime_get_sync(&pdev->dev);
1178
Jassi Brar230d42d2009-11-30 07:39:42 +00001179 /* Setup Deufult Mode */
Sylwester Nawrocki1c758622018-04-16 17:40:17 +02001180 s3c64xx_spi_hwinit(sdd);
Jassi Brar230d42d2009-11-30 07:39:42 +00001181
1182 spin_lock_init(&sdd->lock);
1183 init_completion(&sdd->xfer_completion);
Jassi Brar230d42d2009-11-30 07:39:42 +00001184
Jingoo Han4eb77002013-01-10 11:04:21 +09001185 ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0,
1186 "spi-s3c64xx", sdd);
Mark Brownc2573122011-11-10 10:57:32 +00001187 if (ret != 0) {
1188 dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
1189 irq, ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001190 goto err_pm_put;
Mark Brownc2573122011-11-10 10:57:32 +00001191 }
1192
1193 writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
1194 S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
1195 sdd->regs + S3C64XX_SPI_INT_EN);
1196
Mark Brown91800f02013-08-31 18:55:53 +01001197 ret = devm_spi_register_master(&pdev->dev, master);
1198 if (ret != 0) {
1199 dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret);
Andi Shyti60a9a962016-07-12 19:02:12 +09001200 goto err_pm_put;
Jassi Brar230d42d2009-11-30 07:39:42 +00001201 }
1202
Jingoo Han75bf3362013-01-31 15:25:01 +09001203 dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n",
Thomas Abrahama5238e32012-07-13 07:15:14 +09001204 sdd->port_id, master->num_chipselect);
Sylwester Nawrocki6f8dc9d2016-11-10 16:17:51 +01001205 dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\n",
1206 mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1);
Jassi Brar230d42d2009-11-30 07:39:42 +00001207
Heiner Kallweit483867e2015-09-03 22:39:36 +02001208 pm_runtime_mark_last_busy(&pdev->dev);
1209 pm_runtime_put_autosuspend(&pdev->dev);
1210
Jassi Brar230d42d2009-11-30 07:39:42 +00001211 return 0;
1212
Andi Shyti60a9a962016-07-12 19:02:12 +09001213err_pm_put:
Heiner Kallweit483867e2015-09-03 22:39:36 +02001214 pm_runtime_put_noidle(&pdev->dev);
Heiner Kallweit3c863792015-09-03 22:38:46 +02001215 pm_runtime_disable(&pdev->dev);
1216 pm_runtime_set_suspended(&pdev->dev);
Heiner Kallweit483867e2015-09-03 22:39:36 +02001217
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001218 if (!is_polling(sdd))
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001219 dma_release_channel(sdd->tx_dma.ch);
Dan Carpenter72bc7ae2017-01-13 10:42:53 +03001220err_release_rx_dma:
1221 if (!is_polling(sdd))
1222 dma_release_channel(sdd->rx_dma.ch);
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001223err_disable_io_clk:
Andi Shyti7990b002016-07-12 19:02:14 +09001224 clk_disable_unprepare(sdd->ioclk);
1225err_disable_src_clk:
Jingoo Han4eb77002013-01-10 11:04:21 +09001226 clk_disable_unprepare(sdd->src_clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001227err_disable_clk:
Jingoo Han4eb77002013-01-10 11:04:21 +09001228 clk_disable_unprepare(sdd->clk);
Andi Shyti60a9a962016-07-12 19:02:12 +09001229err_deref_master:
Jassi Brar230d42d2009-11-30 07:39:42 +00001230 spi_master_put(master);
1231
1232 return ret;
1233}
1234
1235static int s3c64xx_spi_remove(struct platform_device *pdev)
1236{
Wei Yongjun9f135782016-07-12 11:08:42 +00001237 struct spi_master *master = platform_get_drvdata(pdev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001238 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001239
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001240 pm_runtime_get_sync(&pdev->dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001241
Mark Brownc2573122011-11-10 10:57:32 +00001242 writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
1243
Marek Szyprowski3d63a472017-01-09 11:36:10 +01001244 if (!is_polling(sdd)) {
1245 dma_release_channel(sdd->rx_dma.ch);
1246 dma_release_channel(sdd->tx_dma.ch);
1247 }
1248
Andi Shyti7990b002016-07-12 19:02:14 +09001249 clk_disable_unprepare(sdd->ioclk);
1250
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001251 clk_disable_unprepare(sdd->src_clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001252
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001253 clk_disable_unprepare(sdd->clk);
Jassi Brar230d42d2009-11-30 07:39:42 +00001254
Heiner Kallweit8ebe9d12015-09-03 22:40:53 +02001255 pm_runtime_put_noidle(&pdev->dev);
1256 pm_runtime_disable(&pdev->dev);
1257 pm_runtime_set_suspended(&pdev->dev);
1258
Jassi Brar230d42d2009-11-30 07:39:42 +00001259 return 0;
1260}
1261
Jingoo Han997230d2013-03-22 02:09:08 +00001262#ifdef CONFIG_PM_SLEEP
Mark Browne25d0bf2011-12-04 00:36:18 +00001263static int s3c64xx_spi_suspend(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001264{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001265 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001266 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001267
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001268 int ret = spi_master_suspend(master);
1269 if (ret)
1270 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001271
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001272 ret = pm_runtime_force_suspend(dev);
1273 if (ret < 0)
1274 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001275
1276 sdd->cur_speed = 0; /* Output Clock is stopped */
1277
1278 return 0;
1279}
1280
Mark Browne25d0bf2011-12-04 00:36:18 +00001281static int s3c64xx_spi_resume(struct device *dev)
Jassi Brar230d42d2009-11-30 07:39:42 +00001282{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001283 struct spi_master *master = dev_get_drvdata(dev);
Jassi Brar230d42d2009-11-30 07:39:42 +00001284 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Jassi Brarad7de722010-01-20 13:49:44 -07001285 struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001286 int ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001287
Thomas Abraham00ab5392013-04-15 20:42:57 -07001288 if (sci->cfg_gpio)
Thomas Abraham2b908072012-07-13 07:15:15 +09001289 sci->cfg_gpio();
Jassi Brar230d42d2009-11-30 07:39:42 +00001290
Heiner Kallweit4fcd9b92015-09-03 22:40:11 +02001291 ret = pm_runtime_force_resume(dev);
1292 if (ret < 0)
1293 return ret;
Jassi Brar230d42d2009-11-30 07:39:42 +00001294
Krzysztof Kozlowski347de6b2013-10-21 15:42:49 +02001295 return spi_master_resume(master);
Jassi Brar230d42d2009-11-30 07:39:42 +00001296}
Jingoo Han997230d2013-03-22 02:09:08 +00001297#endif /* CONFIG_PM_SLEEP */
Jassi Brar230d42d2009-11-30 07:39:42 +00001298
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001299#ifdef CONFIG_PM
Mark Brownb97b6622011-12-04 00:58:06 +00001300static int s3c64xx_spi_runtime_suspend(struct device *dev)
1301{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001302 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001303 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
1304
Thomas Abraham9f667bf2012-10-03 08:30:12 +09001305 clk_disable_unprepare(sdd->clk);
1306 clk_disable_unprepare(sdd->src_clk);
Andi Shyti7990b002016-07-12 19:02:14 +09001307 clk_disable_unprepare(sdd->ioclk);
Mark Brownb97b6622011-12-04 00:58:06 +00001308
1309 return 0;
1310}
1311
1312static int s3c64xx_spi_runtime_resume(struct device *dev)
1313{
Guenter Roeck9a2a5242012-08-16 20:14:25 -07001314 struct spi_master *master = dev_get_drvdata(dev);
Mark Brownb97b6622011-12-04 00:58:06 +00001315 struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
Mark Brown8b06d5b2013-09-27 18:44:53 +01001316 int ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001317
Andi Shyti7990b002016-07-12 19:02:14 +09001318 if (sdd->port_conf->clk_ioclk) {
1319 ret = clk_prepare_enable(sdd->ioclk);
1320 if (ret != 0)
1321 return ret;
Mark Brown8b06d5b2013-09-27 18:44:53 +01001322 }
Mark Brownb97b6622011-12-04 00:58:06 +00001323
Andi Shyti7990b002016-07-12 19:02:14 +09001324 ret = clk_prepare_enable(sdd->src_clk);
1325 if (ret != 0)
1326 goto err_disable_ioclk;
1327
1328 ret = clk_prepare_enable(sdd->clk);
1329 if (ret != 0)
1330 goto err_disable_src_clk;
1331
Marek Szyprowskie935dba2018-05-16 10:42:39 +02001332 s3c64xx_spi_hwinit(sdd);
1333
Mark Brownb97b6622011-12-04 00:58:06 +00001334 return 0;
Andi Shyti7990b002016-07-12 19:02:14 +09001335
1336err_disable_src_clk:
1337 clk_disable_unprepare(sdd->src_clk);
1338err_disable_ioclk:
1339 clk_disable_unprepare(sdd->ioclk);
1340
1341 return ret;
Mark Brownb97b6622011-12-04 00:58:06 +00001342}
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001343#endif /* CONFIG_PM */
Mark Brownb97b6622011-12-04 00:58:06 +00001344
Mark Browne25d0bf2011-12-04 00:36:18 +00001345static const struct dev_pm_ops s3c64xx_spi_pm = {
1346 SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
Mark Brownb97b6622011-12-04 00:58:06 +00001347 SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
1348 s3c64xx_spi_runtime_resume, NULL)
Mark Browne25d0bf2011-12-04 00:36:18 +00001349};
1350
Sachin Kamat10ce0472012-08-03 10:08:12 +05301351static struct s3c64xx_spi_port_config s3c2443_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001352 .fifo_lvl_mask = { 0x7f },
1353 .rx_lvl_offset = 13,
1354 .tx_st_done = 21,
1355 .high_speed = true,
1356};
1357
Sachin Kamat10ce0472012-08-03 10:08:12 +05301358static struct s3c64xx_spi_port_config s3c6410_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001359 .fifo_lvl_mask = { 0x7f, 0x7F },
1360 .rx_lvl_offset = 13,
1361 .tx_st_done = 21,
1362};
1363
Sachin Kamat10ce0472012-08-03 10:08:12 +05301364static struct s3c64xx_spi_port_config s5pv210_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001365 .fifo_lvl_mask = { 0x1ff, 0x7F },
1366 .rx_lvl_offset = 15,
1367 .tx_st_done = 25,
1368 .high_speed = true,
1369};
1370
Sachin Kamat10ce0472012-08-03 10:08:12 +05301371static struct s3c64xx_spi_port_config exynos4_spi_port_config = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001372 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F },
1373 .rx_lvl_offset = 15,
1374 .tx_st_done = 25,
1375 .high_speed = true,
1376 .clk_from_cmu = true,
1377};
1378
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301379static struct s3c64xx_spi_port_config exynos7_spi_port_config = {
1380 .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff},
1381 .rx_lvl_offset = 15,
1382 .tx_st_done = 25,
1383 .high_speed = true,
1384 .clk_from_cmu = true,
1385 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1386};
1387
Andi Shyti7990b002016-07-12 19:02:14 +09001388static struct s3c64xx_spi_port_config exynos5433_spi_port_config = {
1389 .fifo_lvl_mask = { 0x1ff, 0x7f, 0x7f, 0x7f, 0x7f, 0x1ff},
1390 .rx_lvl_offset = 15,
1391 .tx_st_done = 25,
1392 .high_speed = true,
1393 .clk_from_cmu = true,
1394 .clk_ioclk = true,
1395 .quirks = S3C64XX_SPI_QUIRK_CS_AUTO,
1396};
1397
Krzysztof Kozlowski23f6d392015-05-02 00:44:06 +09001398static const struct platform_device_id s3c64xx_spi_driver_ids[] = {
Thomas Abrahama5238e32012-07-13 07:15:14 +09001399 {
1400 .name = "s3c2443-spi",
1401 .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config,
1402 }, {
1403 .name = "s3c6410-spi",
1404 .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001405 },
1406 { },
1407};
1408
Thomas Abraham2b908072012-07-13 07:15:15 +09001409static const struct of_device_id s3c64xx_spi_dt_match[] = {
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001410 { .compatible = "samsung,s3c2443-spi",
1411 .data = (void *)&s3c2443_spi_port_config,
1412 },
1413 { .compatible = "samsung,s3c6410-spi",
1414 .data = (void *)&s3c6410_spi_port_config,
1415 },
Mateusz Krawczuka3b924d2013-09-23 11:45:45 +02001416 { .compatible = "samsung,s5pv210-spi",
1417 .data = (void *)&s5pv210_spi_port_config,
1418 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001419 { .compatible = "samsung,exynos4210-spi",
1420 .data = (void *)&exynos4_spi_port_config,
1421 },
Padmavathi Vennabf77cba2014-11-06 15:21:49 +05301422 { .compatible = "samsung,exynos7-spi",
1423 .data = (void *)&exynos7_spi_port_config,
1424 },
Andi Shyti7990b002016-07-12 19:02:14 +09001425 { .compatible = "samsung,exynos5433-spi",
1426 .data = (void *)&exynos5433_spi_port_config,
1427 },
Thomas Abraham2b908072012-07-13 07:15:15 +09001428 { },
1429};
1430MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match);
Thomas Abraham2b908072012-07-13 07:15:15 +09001431
Jassi Brar230d42d2009-11-30 07:39:42 +00001432static struct platform_driver s3c64xx_spi_driver = {
1433 .driver = {
1434 .name = "s3c64xx-spi",
Mark Browne25d0bf2011-12-04 00:36:18 +00001435 .pm = &s3c64xx_spi_pm,
Thomas Abraham2b908072012-07-13 07:15:15 +09001436 .of_match_table = of_match_ptr(s3c64xx_spi_dt_match),
Jassi Brar230d42d2009-11-30 07:39:42 +00001437 },
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001438 .probe = s3c64xx_spi_probe,
Jassi Brar230d42d2009-11-30 07:39:42 +00001439 .remove = s3c64xx_spi_remove,
Thomas Abrahama5238e32012-07-13 07:15:14 +09001440 .id_table = s3c64xx_spi_driver_ids,
Jassi Brar230d42d2009-11-30 07:39:42 +00001441};
1442MODULE_ALIAS("platform:s3c64xx-spi");
1443
Lukasz Czerwinski50c959f2013-09-09 16:09:25 +02001444module_platform_driver(s3c64xx_spi_driver);
Jassi Brar230d42d2009-11-30 07:39:42 +00001445
1446MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
1447MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
1448MODULE_LICENSE("GPL");