Andi Shyti | 78b5d70 | 2017-12-14 15:28:27 +0900 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | // |
| 3 | // Copyright (c) 2009 Samsung Electronics Co., Ltd. |
| 4 | // Jaswinder Singh <jassi.brar@samsung.com> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 5 | |
| 6 | #include <linux/init.h> |
| 7 | #include <linux/module.h> |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 8 | #include <linux/interrupt.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 9 | #include <linux/delay.h> |
| 10 | #include <linux/clk.h> |
| 11 | #include <linux/dma-mapping.h> |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 12 | #include <linux/dmaengine.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 13 | #include <linux/platform_device.h> |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 14 | #include <linux/pm_runtime.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 15 | #include <linux/spi/spi.h> |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 16 | #include <linux/gpio.h> |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 17 | #include <linux/of.h> |
| 18 | #include <linux/of_gpio.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 19 | |
Arnd Bergmann | 436d42c | 2012-08-24 15:22:12 +0200 | [diff] [blame] | 20 | #include <linux/platform_data/spi-s3c64xx.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 21 | |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 22 | #define MAX_SPI_PORTS 6 |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 23 | #define S3C64XX_SPI_QUIRK_POLL (1 << 0) |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 24 | #define S3C64XX_SPI_QUIRK_CS_AUTO (1 << 1) |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 25 | #define AUTOSUSPEND_TIMEOUT 2000 |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 26 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 27 | /* Registers and bit-fields */ |
| 28 | |
| 29 | #define S3C64XX_SPI_CH_CFG 0x00 |
| 30 | #define S3C64XX_SPI_CLK_CFG 0x04 |
Sylwester Nawrocki | bfbd0ea | 2018-04-16 17:40:20 +0200 | [diff] [blame] | 31 | #define S3C64XX_SPI_MODE_CFG 0x08 |
| 32 | #define S3C64XX_SPI_SLAVE_SEL 0x0C |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 33 | #define S3C64XX_SPI_INT_EN 0x10 |
| 34 | #define S3C64XX_SPI_STATUS 0x14 |
| 35 | #define S3C64XX_SPI_TX_DATA 0x18 |
| 36 | #define S3C64XX_SPI_RX_DATA 0x1C |
Sylwester Nawrocki | bfbd0ea | 2018-04-16 17:40:20 +0200 | [diff] [blame] | 37 | #define S3C64XX_SPI_PACKET_CNT 0x20 |
| 38 | #define S3C64XX_SPI_PENDING_CLR 0x24 |
| 39 | #define S3C64XX_SPI_SWAP_CFG 0x28 |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 40 | #define S3C64XX_SPI_FB_CLK 0x2C |
| 41 | |
| 42 | #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */ |
| 43 | #define S3C64XX_SPI_CH_SW_RST (1<<5) |
| 44 | #define S3C64XX_SPI_CH_SLAVE (1<<4) |
| 45 | #define S3C64XX_SPI_CPOL_L (1<<3) |
| 46 | #define S3C64XX_SPI_CPHA_B (1<<2) |
| 47 | #define S3C64XX_SPI_CH_RXCH_ON (1<<1) |
| 48 | #define S3C64XX_SPI_CH_TXCH_ON (1<<0) |
| 49 | |
| 50 | #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9) |
| 51 | #define S3C64XX_SPI_CLKSEL_SRCSHFT 9 |
| 52 | #define S3C64XX_SPI_ENCLK_ENABLE (1<<8) |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 53 | #define S3C64XX_SPI_PSR_MASK 0xff |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 54 | |
| 55 | #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29) |
| 56 | #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29) |
| 57 | #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29) |
| 58 | #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29) |
| 59 | #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17) |
| 60 | #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17) |
| 61 | #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17) |
| 62 | #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17) |
| 63 | #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2) |
| 64 | #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1) |
| 65 | #define S3C64XX_SPI_MODE_4BURST (1<<0) |
| 66 | |
| 67 | #define S3C64XX_SPI_SLAVE_AUTO (1<<1) |
| 68 | #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0) |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 69 | #define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 70 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 71 | #define S3C64XX_SPI_INT_TRAILING_EN (1<<6) |
| 72 | #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5) |
| 73 | #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4) |
| 74 | #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3) |
| 75 | #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2) |
| 76 | #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1) |
| 77 | #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0) |
| 78 | |
| 79 | #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5) |
Sylwester Nawrocki | bfbd0ea | 2018-04-16 17:40:20 +0200 | [diff] [blame] | 80 | #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 81 | #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3) |
Sylwester Nawrocki | bfbd0ea | 2018-04-16 17:40:20 +0200 | [diff] [blame] | 82 | #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 83 | #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1) |
| 84 | #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0) |
| 85 | |
| 86 | #define S3C64XX_SPI_PACKET_CNT_EN (1<<16) |
| 87 | |
| 88 | #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4) |
| 89 | #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3) |
| 90 | #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2) |
| 91 | #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1) |
| 92 | #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0) |
| 93 | |
| 94 | #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7) |
| 95 | #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6) |
| 96 | #define S3C64XX_SPI_SWAP_RX_BIT (1<<5) |
| 97 | #define S3C64XX_SPI_SWAP_RX_EN (1<<4) |
| 98 | #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3) |
| 99 | #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2) |
| 100 | #define S3C64XX_SPI_SWAP_TX_BIT (1<<1) |
| 101 | #define S3C64XX_SPI_SWAP_TX_EN (1<<0) |
| 102 | |
Sylwester Nawrocki | bfbd0ea | 2018-04-16 17:40:20 +0200 | [diff] [blame] | 103 | #define S3C64XX_SPI_FBCLK_MSK (3<<0) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 104 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 105 | #define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id]) |
| 106 | #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \ |
| 107 | (1 << (i)->port_conf->tx_st_done)) ? 1 : 0) |
| 108 | #define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i)) |
| 109 | #define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \ |
| 110 | FIFO_LVL_MASK(i)) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 111 | |
| 112 | #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff |
| 113 | #define S3C64XX_SPI_TRAILCNT_OFF 19 |
| 114 | |
| 115 | #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT |
| 116 | |
| 117 | #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t) |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 118 | #define is_polling(x) (x->port_conf->quirks & S3C64XX_SPI_QUIRK_POLL) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 119 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 120 | #define RXBUSY (1<<2) |
| 121 | #define TXBUSY (1<<3) |
| 122 | |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 123 | struct s3c64xx_spi_dma_data { |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 124 | struct dma_chan *ch; |
Arnd Bergmann | c10356b | 2012-04-30 16:31:27 +0000 | [diff] [blame] | 125 | enum dma_transfer_direction direction; |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 126 | }; |
| 127 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 128 | /** |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 129 | * struct s3c64xx_spi_info - SPI Controller hardware info |
| 130 | * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register. |
| 131 | * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter. |
| 132 | * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter. |
| 133 | * @high_speed: True, if the controller supports HIGH_SPEED_EN bit. |
| 134 | * @clk_from_cmu: True, if the controller does not include a clock mux and |
| 135 | * prescaler unit. |
| 136 | * |
| 137 | * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but |
| 138 | * differ in some aspects such as the size of the fifo and spi bus clock |
| 139 | * setup. Such differences are specified to the driver using this structure |
| 140 | * which is provided as driver data to the driver. |
| 141 | */ |
| 142 | struct s3c64xx_spi_port_config { |
| 143 | int fifo_lvl_mask[MAX_SPI_PORTS]; |
| 144 | int rx_lvl_offset; |
| 145 | int tx_st_done; |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 146 | int quirks; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 147 | bool high_speed; |
| 148 | bool clk_from_cmu; |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 149 | bool clk_ioclk; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 150 | }; |
| 151 | |
| 152 | /** |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 153 | * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver. |
| 154 | * @clk: Pointer to the spi clock. |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 155 | * @src_clk: Pointer to the clock used to generate SPI signals. |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 156 | * @ioclk: Pointer to the i/o clock between master and slave |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 157 | * @master: Pointer to the SPI Protocol master. |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 158 | * @cntrlr_info: Platform specific data for the controller this driver manages. |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 159 | * @lock: Controller specific lock. |
| 160 | * @state: Set of FLAGS to indicate status. |
| 161 | * @rx_dmach: Controller's DMA channel for Rx. |
| 162 | * @tx_dmach: Controller's DMA channel for Tx. |
| 163 | * @sfr_start: BUS address of SPI controller regs. |
| 164 | * @regs: Pointer to ioremap'ed controller registers. |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 165 | * @irq: interrupt |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 166 | * @xfer_completion: To indicate completion of xfer task. |
| 167 | * @cur_mode: Stores the active configuration of the controller. |
| 168 | * @cur_bpw: Stores the active bits per word settings. |
| 169 | * @cur_speed: Stores the active xfer clock speed. |
| 170 | */ |
| 171 | struct s3c64xx_spi_driver_data { |
| 172 | void __iomem *regs; |
| 173 | struct clk *clk; |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 174 | struct clk *src_clk; |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 175 | struct clk *ioclk; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 176 | struct platform_device *pdev; |
| 177 | struct spi_master *master; |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 178 | struct s3c64xx_spi_info *cntrlr_info; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 179 | spinlock_t lock; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 180 | unsigned long sfr_start; |
| 181 | struct completion xfer_completion; |
| 182 | unsigned state; |
| 183 | unsigned cur_mode, cur_bpw; |
| 184 | unsigned cur_speed; |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 185 | struct s3c64xx_spi_dma_data rx_dma; |
| 186 | struct s3c64xx_spi_dma_data tx_dma; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 187 | struct s3c64xx_spi_port_config *port_conf; |
| 188 | unsigned int port_id; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 189 | }; |
| 190 | |
Sylwester Nawrocki | 3655d30 | 2018-04-17 16:29:51 +0200 | [diff] [blame] | 191 | static void s3c64xx_flush_fifo(struct s3c64xx_spi_driver_data *sdd) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 192 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 193 | void __iomem *regs = sdd->regs; |
| 194 | unsigned long loops; |
| 195 | u32 val; |
| 196 | |
| 197 | writel(0, regs + S3C64XX_SPI_PACKET_CNT); |
| 198 | |
| 199 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
Kyoungil Kim | 7d859ff | 2012-05-23 21:29:51 +0900 | [diff] [blame] | 200 | val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON); |
| 201 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 202 | |
| 203 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 204 | val |= S3C64XX_SPI_CH_SW_RST; |
| 205 | val &= ~S3C64XX_SPI_CH_HS_EN; |
| 206 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 207 | |
| 208 | /* Flush TxFIFO*/ |
| 209 | loops = msecs_to_loops(1); |
| 210 | do { |
| 211 | val = readl(regs + S3C64XX_SPI_STATUS); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 212 | } while (TX_FIFO_LVL(val, sdd) && loops--); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 213 | |
Mark Brown | be7852a | 2010-08-23 17:40:56 +0100 | [diff] [blame] | 214 | if (loops == 0) |
| 215 | dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n"); |
| 216 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 217 | /* Flush RxFIFO*/ |
| 218 | loops = msecs_to_loops(1); |
| 219 | do { |
| 220 | val = readl(regs + S3C64XX_SPI_STATUS); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 221 | if (RX_FIFO_LVL(val, sdd)) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 222 | readl(regs + S3C64XX_SPI_RX_DATA); |
| 223 | else |
| 224 | break; |
| 225 | } while (loops--); |
| 226 | |
Mark Brown | be7852a | 2010-08-23 17:40:56 +0100 | [diff] [blame] | 227 | if (loops == 0) |
| 228 | dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n"); |
| 229 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 230 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
| 231 | val &= ~S3C64XX_SPI_CH_SW_RST; |
| 232 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 233 | |
| 234 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 235 | val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON); |
| 236 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 239 | static void s3c64xx_spi_dmacb(void *data) |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 240 | { |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 241 | struct s3c64xx_spi_driver_data *sdd; |
| 242 | struct s3c64xx_spi_dma_data *dma = data; |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 243 | unsigned long flags; |
| 244 | |
Kyoungil Kim | 054ebcc | 2012-03-10 09:48:46 +0900 | [diff] [blame] | 245 | if (dma->direction == DMA_DEV_TO_MEM) |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 246 | sdd = container_of(data, |
| 247 | struct s3c64xx_spi_driver_data, rx_dma); |
| 248 | else |
| 249 | sdd = container_of(data, |
| 250 | struct s3c64xx_spi_driver_data, tx_dma); |
| 251 | |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 252 | spin_lock_irqsave(&sdd->lock, flags); |
| 253 | |
Kyoungil Kim | 054ebcc | 2012-03-10 09:48:46 +0900 | [diff] [blame] | 254 | if (dma->direction == DMA_DEV_TO_MEM) { |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 255 | sdd->state &= ~RXBUSY; |
| 256 | if (!(sdd->state & TXBUSY)) |
| 257 | complete(&sdd->xfer_completion); |
| 258 | } else { |
| 259 | sdd->state &= ~TXBUSY; |
| 260 | if (!(sdd->state & RXBUSY)) |
| 261 | complete(&sdd->xfer_completion); |
| 262 | } |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 263 | |
| 264 | spin_unlock_irqrestore(&sdd->lock, flags); |
| 265 | } |
| 266 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 267 | static void prepare_dma(struct s3c64xx_spi_dma_data *dma, |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 268 | struct sg_table *sgt) |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 269 | { |
| 270 | struct s3c64xx_spi_driver_data *sdd; |
| 271 | struct dma_slave_config config; |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 272 | struct dma_async_tx_descriptor *desc; |
| 273 | |
Tomasz Figa | b1a8e78 | 2013-08-11 02:33:28 +0200 | [diff] [blame] | 274 | memset(&config, 0, sizeof(config)); |
| 275 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 276 | if (dma->direction == DMA_DEV_TO_MEM) { |
| 277 | sdd = container_of((void *)dma, |
| 278 | struct s3c64xx_spi_driver_data, rx_dma); |
| 279 | config.direction = dma->direction; |
| 280 | config.src_addr = sdd->sfr_start + S3C64XX_SPI_RX_DATA; |
| 281 | config.src_addr_width = sdd->cur_bpw / 8; |
| 282 | config.src_maxburst = 1; |
| 283 | dmaengine_slave_config(dma->ch, &config); |
| 284 | } else { |
| 285 | sdd = container_of((void *)dma, |
| 286 | struct s3c64xx_spi_driver_data, tx_dma); |
| 287 | config.direction = dma->direction; |
| 288 | config.dst_addr = sdd->sfr_start + S3C64XX_SPI_TX_DATA; |
| 289 | config.dst_addr_width = sdd->cur_bpw / 8; |
| 290 | config.dst_maxburst = 1; |
| 291 | dmaengine_slave_config(dma->ch, &config); |
| 292 | } |
| 293 | |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 294 | desc = dmaengine_prep_slave_sg(dma->ch, sgt->sgl, sgt->nents, |
| 295 | dma->direction, DMA_PREP_INTERRUPT); |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 296 | |
| 297 | desc->callback = s3c64xx_spi_dmacb; |
| 298 | desc->callback_param = dma; |
| 299 | |
| 300 | dmaengine_submit(desc); |
| 301 | dma_async_issue_pending(dma->ch); |
| 302 | } |
| 303 | |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 304 | static void s3c64xx_spi_set_cs(struct spi_device *spi, bool enable) |
| 305 | { |
| 306 | struct s3c64xx_spi_driver_data *sdd = |
| 307 | spi_master_get_devdata(spi->master); |
| 308 | |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 309 | if (sdd->cntrlr_info->no_cs) |
| 310 | return; |
| 311 | |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 312 | if (enable) { |
| 313 | if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) { |
| 314 | writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 315 | } else { |
| 316 | u32 ssel = readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 317 | |
| 318 | ssel |= (S3C64XX_SPI_SLAVE_AUTO | |
| 319 | S3C64XX_SPI_SLAVE_NSC_CNT_2); |
| 320 | writel(ssel, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 321 | } |
| 322 | } else { |
| 323 | if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) |
Dan Carpenter | 47c169ee | 2016-07-04 10:47:48 +0300 | [diff] [blame] | 324 | writel(S3C64XX_SPI_SLAVE_SIG_INACT, |
| 325 | sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 326 | } |
| 327 | } |
| 328 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 329 | static int s3c64xx_spi_prepare_transfer(struct spi_master *spi) |
| 330 | { |
| 331 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi); |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 332 | |
Andi Shyti | 730d9d4 | 2016-06-28 11:41:14 +0900 | [diff] [blame] | 333 | if (is_polling(sdd)) |
| 334 | return 0; |
Girish K S | d96760f9 | 2013-06-27 12:26:53 +0530 | [diff] [blame] | 335 | |
Andi Shyti | 730d9d4 | 2016-06-28 11:41:14 +0900 | [diff] [blame] | 336 | spi->dma_rx = sdd->rx_dma.ch; |
Andi Shyti | 730d9d4 | 2016-06-28 11:41:14 +0900 | [diff] [blame] | 337 | spi->dma_tx = sdd->tx_dma.ch; |
Mark Brown | fb9d044 | 2013-04-18 18:12:00 +0100 | [diff] [blame] | 338 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 339 | return 0; |
| 340 | } |
| 341 | |
Mark Brown | 3f29588 | 2014-01-16 12:25:46 +0000 | [diff] [blame] | 342 | static bool s3c64xx_spi_can_dma(struct spi_master *master, |
| 343 | struct spi_device *spi, |
| 344 | struct spi_transfer *xfer) |
| 345 | { |
| 346 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 347 | |
| 348 | return xfer->len > (FIFO_LVL_MASK(sdd) >> 1) + 1; |
| 349 | } |
| 350 | |
Sylwester Nawrocki | 3655d30 | 2018-04-17 16:29:51 +0200 | [diff] [blame] | 351 | static void s3c64xx_enable_datapath(struct s3c64xx_spi_driver_data *sdd, |
| 352 | struct spi_transfer *xfer, int dma_mode) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 353 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 354 | void __iomem *regs = sdd->regs; |
| 355 | u32 modecfg, chcfg; |
| 356 | |
| 357 | modecfg = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 358 | modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON); |
| 359 | |
| 360 | chcfg = readl(regs + S3C64XX_SPI_CH_CFG); |
| 361 | chcfg &= ~S3C64XX_SPI_CH_TXCH_ON; |
| 362 | |
| 363 | if (dma_mode) { |
| 364 | chcfg &= ~S3C64XX_SPI_CH_RXCH_ON; |
| 365 | } else { |
| 366 | /* Always shift in data in FIFO, even if xfer is Tx only, |
| 367 | * this helps setting PCKT_CNT value for generating clocks |
| 368 | * as exactly needed. |
| 369 | */ |
| 370 | chcfg |= S3C64XX_SPI_CH_RXCH_ON; |
| 371 | writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff) |
| 372 | | S3C64XX_SPI_PACKET_CNT_EN, |
| 373 | regs + S3C64XX_SPI_PACKET_CNT); |
| 374 | } |
| 375 | |
| 376 | if (xfer->tx_buf != NULL) { |
| 377 | sdd->state |= TXBUSY; |
| 378 | chcfg |= S3C64XX_SPI_CH_TXCH_ON; |
| 379 | if (dma_mode) { |
| 380 | modecfg |= S3C64XX_SPI_MODE_TXDMA_ON; |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 381 | prepare_dma(&sdd->tx_dma, &xfer->tx_sg); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 382 | } else { |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 383 | switch (sdd->cur_bpw) { |
| 384 | case 32: |
| 385 | iowrite32_rep(regs + S3C64XX_SPI_TX_DATA, |
| 386 | xfer->tx_buf, xfer->len / 4); |
| 387 | break; |
| 388 | case 16: |
| 389 | iowrite16_rep(regs + S3C64XX_SPI_TX_DATA, |
| 390 | xfer->tx_buf, xfer->len / 2); |
| 391 | break; |
| 392 | default: |
| 393 | iowrite8_rep(regs + S3C64XX_SPI_TX_DATA, |
| 394 | xfer->tx_buf, xfer->len); |
| 395 | break; |
| 396 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 397 | } |
| 398 | } |
| 399 | |
| 400 | if (xfer->rx_buf != NULL) { |
| 401 | sdd->state |= RXBUSY; |
| 402 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 403 | if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 404 | && !(sdd->cur_mode & SPI_CPHA)) |
| 405 | chcfg |= S3C64XX_SPI_CH_HS_EN; |
| 406 | |
| 407 | if (dma_mode) { |
| 408 | modecfg |= S3C64XX_SPI_MODE_RXDMA_ON; |
| 409 | chcfg |= S3C64XX_SPI_CH_RXCH_ON; |
| 410 | writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff) |
| 411 | | S3C64XX_SPI_PACKET_CNT_EN, |
| 412 | regs + S3C64XX_SPI_PACKET_CNT); |
Mark Brown | 6ad45a2 | 2014-02-02 13:47:47 +0000 | [diff] [blame] | 413 | prepare_dma(&sdd->rx_dma, &xfer->rx_sg); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 414 | } |
| 415 | } |
| 416 | |
| 417 | writel(modecfg, regs + S3C64XX_SPI_MODE_CFG); |
| 418 | writel(chcfg, regs + S3C64XX_SPI_CH_CFG); |
| 419 | } |
| 420 | |
Mark Brown | 7961707 | 2013-06-19 19:12:39 +0100 | [diff] [blame] | 421 | static u32 s3c64xx_spi_wait_for_timeout(struct s3c64xx_spi_driver_data *sdd, |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 422 | int timeout_ms) |
| 423 | { |
| 424 | void __iomem *regs = sdd->regs; |
| 425 | unsigned long val = 1; |
| 426 | u32 status; |
| 427 | |
| 428 | /* max fifo depth available */ |
| 429 | u32 max_fifo = (FIFO_LVL_MASK(sdd) >> 1) + 1; |
| 430 | |
| 431 | if (timeout_ms) |
| 432 | val = msecs_to_loops(timeout_ms); |
| 433 | |
| 434 | do { |
| 435 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 436 | } while (RX_FIFO_LVL(status, sdd) < max_fifo && --val); |
| 437 | |
| 438 | /* return the actual received data length */ |
| 439 | return RX_FIFO_LVL(status, sdd); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 440 | } |
| 441 | |
Sylwester Nawrocki | 3655d30 | 2018-04-17 16:29:51 +0200 | [diff] [blame] | 442 | static int s3c64xx_wait_for_dma(struct s3c64xx_spi_driver_data *sdd, |
| 443 | struct spi_transfer *xfer) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 444 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 445 | void __iomem *regs = sdd->regs; |
| 446 | unsigned long val; |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 447 | u32 status; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 448 | int ms; |
| 449 | |
| 450 | /* millisecs to xfer 'len' bytes @ 'cur_speed' */ |
| 451 | ms = xfer->len * 8 * 1000 / sdd->cur_speed; |
Mark Brown | 9d8f86b | 2010-09-07 16:37:52 +0100 | [diff] [blame] | 452 | ms += 10; /* some tolerance */ |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 453 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 454 | val = msecs_to_jiffies(ms) + 10; |
| 455 | val = wait_for_completion_timeout(&sdd->xfer_completion, val); |
| 456 | |
| 457 | /* |
| 458 | * If the previous xfer was completed within timeout, then |
| 459 | * proceed further else return -EIO. |
| 460 | * DmaTx returns after simply writing data in the FIFO, |
| 461 | * w/o waiting for real transmission on the bus to finish. |
| 462 | * DmaRx returns only after Dma read data from FIFO which |
| 463 | * needs bus transmission to finish, so we don't worry if |
| 464 | * Xfer involved Rx(with or without Tx). |
| 465 | */ |
| 466 | if (val && !xfer->rx_buf) { |
| 467 | val = msecs_to_loops(10); |
| 468 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 469 | while ((TX_FIFO_LVL(status, sdd) |
| 470 | || !S3C64XX_SPI_ST_TX_DONE(status, sdd)) |
| 471 | && --val) { |
| 472 | cpu_relax(); |
Jassi Brar | c3f139b | 2010-09-03 10:36:46 +0900 | [diff] [blame] | 473 | status = readl(regs + S3C64XX_SPI_STATUS); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 474 | } |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 475 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 476 | } |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 477 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 478 | /* If timed out while checking rx/tx status return error */ |
| 479 | if (!val) |
| 480 | return -EIO; |
| 481 | |
| 482 | return 0; |
| 483 | } |
| 484 | |
Sylwester Nawrocki | 3655d30 | 2018-04-17 16:29:51 +0200 | [diff] [blame] | 485 | static int s3c64xx_wait_for_pio(struct s3c64xx_spi_driver_data *sdd, |
| 486 | struct spi_transfer *xfer) |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 487 | { |
| 488 | void __iomem *regs = sdd->regs; |
| 489 | unsigned long val; |
| 490 | u32 status; |
| 491 | int loops; |
| 492 | u32 cpy_len; |
| 493 | u8 *buf; |
| 494 | int ms; |
| 495 | |
| 496 | /* millisecs to xfer 'len' bytes @ 'cur_speed' */ |
| 497 | ms = xfer->len * 8 * 1000 / sdd->cur_speed; |
| 498 | ms += 10; /* some tolerance */ |
| 499 | |
| 500 | val = msecs_to_loops(ms); |
| 501 | do { |
| 502 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 503 | } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val); |
| 504 | |
Sylwester Nawrocki | 4e0b82e | 2018-04-16 17:40:19 +0200 | [diff] [blame] | 505 | if (!val) |
| 506 | return -EIO; |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 507 | |
| 508 | /* If it was only Tx */ |
| 509 | if (!xfer->rx_buf) { |
| 510 | sdd->state &= ~TXBUSY; |
| 511 | return 0; |
| 512 | } |
| 513 | |
| 514 | /* |
| 515 | * If the receive length is bigger than the controller fifo |
| 516 | * size, calculate the loops and read the fifo as many times. |
| 517 | * loops = length / max fifo size (calculated by using the |
| 518 | * fifo mask). |
| 519 | * For any size less than the fifo size the below code is |
| 520 | * executed atleast once. |
| 521 | */ |
| 522 | loops = xfer->len / ((FIFO_LVL_MASK(sdd) >> 1) + 1); |
| 523 | buf = xfer->rx_buf; |
| 524 | do { |
| 525 | /* wait for data to be received in the fifo */ |
| 526 | cpy_len = s3c64xx_spi_wait_for_timeout(sdd, |
| 527 | (loops ? ms : 0)); |
| 528 | |
| 529 | switch (sdd->cur_bpw) { |
| 530 | case 32: |
| 531 | ioread32_rep(regs + S3C64XX_SPI_RX_DATA, |
| 532 | buf, cpy_len / 4); |
| 533 | break; |
| 534 | case 16: |
| 535 | ioread16_rep(regs + S3C64XX_SPI_RX_DATA, |
| 536 | buf, cpy_len / 2); |
| 537 | break; |
| 538 | default: |
| 539 | ioread8_rep(regs + S3C64XX_SPI_RX_DATA, |
| 540 | buf, cpy_len); |
| 541 | break; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 542 | } |
| 543 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 544 | buf = buf + cpy_len; |
| 545 | } while (loops--); |
| 546 | sdd->state &= ~RXBUSY; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 547 | |
| 548 | return 0; |
| 549 | } |
| 550 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 551 | static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd) |
| 552 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 553 | void __iomem *regs = sdd->regs; |
| 554 | u32 val; |
| 555 | |
| 556 | /* Disable Clock */ |
Andi Shyti | d9aaf1d | 2016-07-07 16:23:57 +0900 | [diff] [blame] | 557 | if (!sdd->port_conf->clk_from_cmu) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 558 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 559 | val &= ~S3C64XX_SPI_ENCLK_ENABLE; |
| 560 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
| 561 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 562 | |
| 563 | /* Set Polarity and Phase */ |
| 564 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
| 565 | val &= ~(S3C64XX_SPI_CH_SLAVE | |
| 566 | S3C64XX_SPI_CPOL_L | |
| 567 | S3C64XX_SPI_CPHA_B); |
| 568 | |
| 569 | if (sdd->cur_mode & SPI_CPOL) |
| 570 | val |= S3C64XX_SPI_CPOL_L; |
| 571 | |
| 572 | if (sdd->cur_mode & SPI_CPHA) |
| 573 | val |= S3C64XX_SPI_CPHA_B; |
| 574 | |
| 575 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 576 | |
| 577 | /* Set Channel & DMA Mode */ |
| 578 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 579 | val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK |
| 580 | | S3C64XX_SPI_MODE_CH_TSZ_MASK); |
| 581 | |
| 582 | switch (sdd->cur_bpw) { |
| 583 | case 32: |
| 584 | val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 585 | val |= S3C64XX_SPI_MODE_CH_TSZ_WORD; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 586 | break; |
| 587 | case 16: |
| 588 | val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 589 | val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 590 | break; |
| 591 | default: |
| 592 | val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 593 | val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 594 | break; |
| 595 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 596 | |
| 597 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
| 598 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 599 | if (sdd->port_conf->clk_from_cmu) { |
Andi Shyti | 0dbe70a | 2016-07-12 19:02:15 +0900 | [diff] [blame] | 600 | /* The src_clk clock is divided internally by 2 */ |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 601 | clk_set_rate(sdd->src_clk, sdd->cur_speed * 2); |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 602 | } else { |
| 603 | /* Configure Clock */ |
| 604 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 605 | val &= ~S3C64XX_SPI_PSR_MASK; |
| 606 | val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1) |
| 607 | & S3C64XX_SPI_PSR_MASK); |
| 608 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 609 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 610 | /* Enable Clock */ |
| 611 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 612 | val |= S3C64XX_SPI_ENCLK_ENABLE; |
| 613 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
| 614 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 615 | } |
| 616 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 617 | #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32) |
| 618 | |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 619 | static int s3c64xx_spi_prepare_message(struct spi_master *master, |
| 620 | struct spi_message *msg) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 621 | { |
Mark Brown | ad2a99a | 2012-02-15 14:48:32 -0800 | [diff] [blame] | 622 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 623 | struct spi_device *spi = msg->spi; |
| 624 | struct s3c64xx_spi_csinfo *cs = spi->controller_data; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 625 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 626 | /* Configure feedback delay */ |
| 627 | writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK); |
| 628 | |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 629 | return 0; |
| 630 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 631 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 632 | static int s3c64xx_spi_transfer_one(struct spi_master *master, |
| 633 | struct spi_device *spi, |
| 634 | struct spi_transfer *xfer) |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 635 | { |
| 636 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Sylwester Nawrocki | f6364e6 | 2018-04-17 16:29:53 +0200 | [diff] [blame] | 637 | const unsigned int fifo_len = (FIFO_LVL_MASK(sdd) >> 1) + 1; |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 638 | const void *tx_buf = NULL; |
| 639 | void *rx_buf = NULL; |
| 640 | int target_len = 0, origin_len = 0; |
| 641 | int use_dma = 0; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 642 | int status; |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 643 | u32 speed; |
| 644 | u8 bpw; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 645 | unsigned long flags; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 646 | |
Geert Uytterhoeven | 3e83c19 | 2014-01-12 14:07:50 +0100 | [diff] [blame] | 647 | reinit_completion(&sdd->xfer_completion); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 648 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 649 | /* Only BPW and Speed may change across transfers */ |
| 650 | bpw = xfer->bits_per_word; |
Jarkko Nikula | 88d4a74 | 2015-09-15 16:26:14 +0300 | [diff] [blame] | 651 | speed = xfer->speed_hz; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 652 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 653 | if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) { |
| 654 | sdd->cur_bpw = bpw; |
| 655 | sdd->cur_speed = speed; |
Andi Shyti | 11f66f0 | 2016-06-28 11:41:13 +0900 | [diff] [blame] | 656 | sdd->cur_mode = spi->mode; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 657 | s3c64xx_spi_config(sdd); |
| 658 | } |
| 659 | |
Sylwester Nawrocki | f6364e6 | 2018-04-17 16:29:53 +0200 | [diff] [blame] | 660 | if (!is_polling(sdd) && (xfer->len > fifo_len) && |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 661 | sdd->rx_dma.ch && sdd->tx_dma.ch) { |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 662 | use_dma = 1; |
| 663 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 664 | } else if (is_polling(sdd) && xfer->len > fifo_len) { |
| 665 | tx_buf = xfer->tx_buf; |
| 666 | rx_buf = xfer->rx_buf; |
| 667 | origin_len = xfer->len; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 668 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 669 | target_len = xfer->len; |
| 670 | if (xfer->len > fifo_len) |
| 671 | xfer->len = fifo_len; |
| 672 | } |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 673 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 674 | do { |
| 675 | spin_lock_irqsave(&sdd->lock, flags); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 676 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 677 | /* Pending only which is to be done */ |
| 678 | sdd->state &= ~RXBUSY; |
| 679 | sdd->state &= ~TXBUSY; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 680 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 681 | s3c64xx_enable_datapath(sdd, xfer, use_dma); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 682 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 683 | /* Start the signals */ |
| 684 | s3c64xx_spi_set_cs(spi, true); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 685 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 686 | spin_unlock_irqrestore(&sdd->lock, flags); |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 687 | |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 688 | if (use_dma) |
| 689 | status = s3c64xx_wait_for_dma(sdd, xfer); |
| 690 | else |
| 691 | status = s3c64xx_wait_for_pio(sdd, xfer); |
| 692 | |
| 693 | if (status) { |
| 694 | dev_err(&spi->dev, |
| 695 | "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n", |
| 696 | xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0, |
| 697 | (sdd->state & RXBUSY) ? 'f' : 'p', |
| 698 | (sdd->state & TXBUSY) ? 'f' : 'p', |
| 699 | xfer->len); |
| 700 | |
| 701 | if (use_dma) { |
| 702 | if (xfer->tx_buf && (sdd->state & TXBUSY)) |
| 703 | dmaengine_terminate_all(sdd->tx_dma.ch); |
| 704 | if (xfer->rx_buf && (sdd->state & RXBUSY)) |
| 705 | dmaengine_terminate_all(sdd->rx_dma.ch); |
| 706 | } |
| 707 | } else { |
| 708 | s3c64xx_flush_fifo(sdd); |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 709 | } |
Sylwester Nawrocki | 0af7af7 | 2018-04-17 16:29:54 +0200 | [diff] [blame] | 710 | if (target_len > 0) { |
| 711 | target_len -= xfer->len; |
| 712 | |
| 713 | if (xfer->tx_buf) |
| 714 | xfer->tx_buf += xfer->len; |
| 715 | |
| 716 | if (xfer->rx_buf) |
| 717 | xfer->rx_buf += xfer->len; |
| 718 | |
| 719 | if (target_len > fifo_len) |
| 720 | xfer->len = fifo_len; |
| 721 | else |
| 722 | xfer->len = target_len; |
| 723 | } |
| 724 | } while (target_len > 0); |
| 725 | |
| 726 | if (origin_len) { |
| 727 | /* Restore original xfer buffers and length */ |
| 728 | xfer->tx_buf = tx_buf; |
| 729 | xfer->rx_buf = rx_buf; |
| 730 | xfer->len = origin_len; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 731 | } |
| 732 | |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 733 | return status; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 734 | } |
| 735 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 736 | static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata( |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 737 | struct spi_device *spi) |
| 738 | { |
| 739 | struct s3c64xx_spi_csinfo *cs; |
Arnd Bergmann | 4732cc6 | 2012-08-04 11:18:20 +0000 | [diff] [blame] | 740 | struct device_node *slave_np, *data_np = NULL; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 741 | u32 fb_delay = 0; |
| 742 | |
| 743 | slave_np = spi->dev.of_node; |
| 744 | if (!slave_np) { |
| 745 | dev_err(&spi->dev, "device node not found\n"); |
| 746 | return ERR_PTR(-EINVAL); |
| 747 | } |
| 748 | |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 749 | data_np = of_get_child_by_name(slave_np, "controller-data"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 750 | if (!data_np) { |
| 751 | dev_err(&spi->dev, "child node 'controller-data' not found\n"); |
| 752 | return ERR_PTR(-EINVAL); |
| 753 | } |
| 754 | |
| 755 | cs = kzalloc(sizeof(*cs), GFP_KERNEL); |
| 756 | if (!cs) { |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 757 | of_node_put(data_np); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 758 | return ERR_PTR(-ENOMEM); |
| 759 | } |
| 760 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 761 | of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay); |
| 762 | cs->fb_delay = fb_delay; |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 763 | of_node_put(data_np); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 764 | return cs; |
| 765 | } |
| 766 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 767 | /* |
| 768 | * Here we only check the validity of requested configuration |
| 769 | * and save the configuration in a local data-structure. |
| 770 | * The controller is actually configured only just before we |
| 771 | * get a message to transfer. |
| 772 | */ |
| 773 | static int s3c64xx_spi_setup(struct spi_device *spi) |
| 774 | { |
| 775 | struct s3c64xx_spi_csinfo *cs = spi->controller_data; |
| 776 | struct s3c64xx_spi_driver_data *sdd; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 777 | int err; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 778 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 779 | sdd = spi_master_get_devdata(spi->master); |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 780 | if (spi->dev.of_node) { |
Matthias Brugger | 5c725b3 | 2013-03-26 10:27:35 +0100 | [diff] [blame] | 781 | cs = s3c64xx_get_slave_ctrldata(spi); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 782 | spi->controller_data = cs; |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 783 | } else if (cs) { |
| 784 | /* On non-DT platforms the SPI core will set spi->cs_gpio |
| 785 | * to -ENOENT. The GPIO pin used to drive the chip select |
| 786 | * is defined by using platform data so spi->cs_gpio value |
| 787 | * has to be override to have the proper GPIO pin number. |
| 788 | */ |
| 789 | spi->cs_gpio = cs->line; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 790 | } |
| 791 | |
| 792 | if (IS_ERR_OR_NULL(cs)) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 793 | dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select); |
| 794 | return -ENODEV; |
| 795 | } |
| 796 | |
Tomasz Figa | 0149871 | 2013-08-11 02:33:29 +0200 | [diff] [blame] | 797 | if (!spi_get_ctldata(spi)) { |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 798 | if (gpio_is_valid(spi->cs_gpio)) { |
| 799 | err = gpio_request_one(spi->cs_gpio, GPIOF_OUT_INIT_HIGH, |
| 800 | dev_name(&spi->dev)); |
| 801 | if (err) { |
| 802 | dev_err(&spi->dev, |
| 803 | "Failed to get /CS gpio [%d]: %d\n", |
| 804 | spi->cs_gpio, err); |
| 805 | goto err_gpio_req; |
| 806 | } |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 807 | } |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 808 | |
Girish K S | 3146bee | 2013-06-21 11:26:12 +0530 | [diff] [blame] | 809 | spi_set_ctldata(spi, cs); |
Tomasz Figa | 0149871 | 2013-08-11 02:33:29 +0200 | [diff] [blame] | 810 | } |
Girish K S | 3146bee | 2013-06-21 11:26:12 +0530 | [diff] [blame] | 811 | |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 812 | pm_runtime_get_sync(&sdd->pdev->dev); |
| 813 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 814 | /* Check if we can provide the requested rate */ |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 815 | if (!sdd->port_conf->clk_from_cmu) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 816 | u32 psr, speed; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 817 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 818 | /* Max possible */ |
| 819 | speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 820 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 821 | if (spi->max_speed_hz > speed) |
| 822 | spi->max_speed_hz = speed; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 823 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 824 | psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1; |
| 825 | psr &= S3C64XX_SPI_PSR_MASK; |
| 826 | if (psr == S3C64XX_SPI_PSR_MASK) |
| 827 | psr--; |
| 828 | |
| 829 | speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1); |
| 830 | if (spi->max_speed_hz < speed) { |
| 831 | if (psr+1 < S3C64XX_SPI_PSR_MASK) { |
| 832 | psr++; |
| 833 | } else { |
| 834 | err = -EINVAL; |
| 835 | goto setup_exit; |
| 836 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 837 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 838 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 839 | speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 840 | if (spi->max_speed_hz >= speed) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 841 | spi->max_speed_hz = speed; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 842 | } else { |
Mark Brown | e1b0f0d | 2012-12-20 18:27:31 +0000 | [diff] [blame] | 843 | dev_err(&spi->dev, "Can't set %dHz transfer speed\n", |
| 844 | spi->max_speed_hz); |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 845 | err = -EINVAL; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 846 | goto setup_exit; |
| 847 | } |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 848 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 849 | |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 850 | pm_runtime_mark_last_busy(&sdd->pdev->dev); |
| 851 | pm_runtime_put_autosuspend(&sdd->pdev->dev); |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 852 | s3c64xx_spi_set_cs(spi, false); |
| 853 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 854 | return 0; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 855 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 856 | setup_exit: |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 857 | pm_runtime_mark_last_busy(&sdd->pdev->dev); |
| 858 | pm_runtime_put_autosuspend(&sdd->pdev->dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 859 | /* setup() returns with device de-selected */ |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 860 | s3c64xx_spi_set_cs(spi, false); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 861 | |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 862 | if (gpio_is_valid(spi->cs_gpio)) |
| 863 | gpio_free(spi->cs_gpio); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 864 | spi_set_ctldata(spi, NULL); |
| 865 | |
| 866 | err_gpio_req: |
Sylwester Nawrocki | 5bee3b9 | 2012-09-13 16:31:30 +0200 | [diff] [blame] | 867 | if (spi->dev.of_node) |
| 868 | kfree(cs); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 869 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 870 | return err; |
| 871 | } |
| 872 | |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 873 | static void s3c64xx_spi_cleanup(struct spi_device *spi) |
| 874 | { |
| 875 | struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi); |
| 876 | |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 877 | if (gpio_is_valid(spi->cs_gpio)) { |
Mark Brown | dd97e26 | 2013-09-27 18:58:55 +0100 | [diff] [blame] | 878 | gpio_free(spi->cs_gpio); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 879 | if (spi->dev.of_node) |
| 880 | kfree(cs); |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 881 | else { |
| 882 | /* On non-DT platforms, the SPI core sets |
| 883 | * spi->cs_gpio to -ENOENT and .setup() |
| 884 | * overrides it with the GPIO pin value |
| 885 | * passed using platform data. |
| 886 | */ |
| 887 | spi->cs_gpio = -ENOENT; |
| 888 | } |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 889 | } |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 890 | |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 891 | spi_set_ctldata(spi, NULL); |
| 892 | } |
| 893 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 894 | static irqreturn_t s3c64xx_spi_irq(int irq, void *data) |
| 895 | { |
| 896 | struct s3c64xx_spi_driver_data *sdd = data; |
| 897 | struct spi_master *spi = sdd->master; |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 898 | unsigned int val, clr = 0; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 899 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 900 | val = readl(sdd->regs + S3C64XX_SPI_STATUS); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 901 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 902 | if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) { |
| 903 | clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 904 | dev_err(&spi->dev, "RX overrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 905 | } |
| 906 | if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) { |
| 907 | clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 908 | dev_err(&spi->dev, "RX underrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 909 | } |
| 910 | if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) { |
| 911 | clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 912 | dev_err(&spi->dev, "TX overrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 913 | } |
| 914 | if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) { |
| 915 | clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 916 | dev_err(&spi->dev, "TX underrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 917 | } |
| 918 | |
| 919 | /* Clear the pending irq by setting and then clearing it */ |
| 920 | writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR); |
| 921 | writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 922 | |
| 923 | return IRQ_HANDLED; |
| 924 | } |
| 925 | |
Sylwester Nawrocki | 1c75862 | 2018-04-16 17:40:17 +0200 | [diff] [blame] | 926 | static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 927 | { |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 928 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 929 | void __iomem *regs = sdd->regs; |
| 930 | unsigned int val; |
| 931 | |
| 932 | sdd->cur_speed = 0; |
| 933 | |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 934 | if (sci->no_cs) |
| 935 | writel(0, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 936 | else if (!(sdd->port_conf->quirks & S3C64XX_SPI_QUIRK_CS_AUTO)) |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 937 | writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 938 | |
| 939 | /* Disable Interrupts - we use Polling if not DMA mode */ |
| 940 | writel(0, regs + S3C64XX_SPI_INT_EN); |
| 941 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 942 | if (!sdd->port_conf->clk_from_cmu) |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 943 | writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 944 | regs + S3C64XX_SPI_CLK_CFG); |
| 945 | writel(0, regs + S3C64XX_SPI_MODE_CFG); |
| 946 | writel(0, regs + S3C64XX_SPI_PACKET_CNT); |
| 947 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 948 | /* Clear any irq pending bits, should set and clear the bits */ |
| 949 | val = S3C64XX_SPI_PND_RX_OVERRUN_CLR | |
| 950 | S3C64XX_SPI_PND_RX_UNDERRUN_CLR | |
| 951 | S3C64XX_SPI_PND_TX_OVERRUN_CLR | |
| 952 | S3C64XX_SPI_PND_TX_UNDERRUN_CLR; |
| 953 | writel(val, regs + S3C64XX_SPI_PENDING_CLR); |
| 954 | writel(0, regs + S3C64XX_SPI_PENDING_CLR); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 955 | |
| 956 | writel(0, regs + S3C64XX_SPI_SWAP_CFG); |
| 957 | |
| 958 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 959 | val &= ~S3C64XX_SPI_MODE_4BURST; |
| 960 | val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF); |
| 961 | val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF); |
| 962 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
| 963 | |
Sylwester Nawrocki | 3655d30 | 2018-04-17 16:29:51 +0200 | [diff] [blame] | 964 | s3c64xx_flush_fifo(sdd); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 965 | } |
| 966 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 967 | #ifdef CONFIG_OF |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 968 | static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev) |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 969 | { |
| 970 | struct s3c64xx_spi_info *sci; |
| 971 | u32 temp; |
| 972 | |
| 973 | sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL); |
Jingoo Han | 1273eb0 | 2014-04-29 17:20:20 +0900 | [diff] [blame] | 974 | if (!sci) |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 975 | return ERR_PTR(-ENOMEM); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 976 | |
| 977 | if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 978 | dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 979 | sci->src_clk_nr = 0; |
| 980 | } else { |
| 981 | sci->src_clk_nr = temp; |
| 982 | } |
| 983 | |
| 984 | if (of_property_read_u32(dev->of_node, "num-cs", &temp)) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 985 | dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 986 | sci->num_cs = 1; |
| 987 | } else { |
| 988 | sci->num_cs = temp; |
| 989 | } |
| 990 | |
Andi Shyti | 379f831 | 2017-02-10 11:20:19 +0900 | [diff] [blame] | 991 | sci->no_cs = of_property_read_bool(dev->of_node, "no-cs-readback"); |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 992 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 993 | return sci; |
| 994 | } |
| 995 | #else |
| 996 | static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev) |
| 997 | { |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 998 | return dev_get_platdata(dev); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 999 | } |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1000 | #endif |
| 1001 | |
| 1002 | static const struct of_device_id s3c64xx_spi_dt_match[]; |
| 1003 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1004 | static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config( |
| 1005 | struct platform_device *pdev) |
| 1006 | { |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1007 | #ifdef CONFIG_OF |
| 1008 | if (pdev->dev.of_node) { |
| 1009 | const struct of_device_id *match; |
| 1010 | match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node); |
| 1011 | return (struct s3c64xx_spi_port_config *)match->data; |
| 1012 | } |
| 1013 | #endif |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1014 | return (struct s3c64xx_spi_port_config *) |
| 1015 | platform_get_device_id(pdev)->driver_data; |
| 1016 | } |
| 1017 | |
Grant Likely | 2deff8d | 2013-02-05 13:27:35 +0000 | [diff] [blame] | 1018 | static int s3c64xx_spi_probe(struct platform_device *pdev) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1019 | { |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1020 | struct resource *mem_res; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1021 | struct s3c64xx_spi_driver_data *sdd; |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 1022 | struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1023 | struct spi_master *master; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1024 | int ret, irq; |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1025 | char clk_name[16]; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1026 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1027 | if (!sci && pdev->dev.of_node) { |
| 1028 | sci = s3c64xx_spi_parse_dt(&pdev->dev); |
| 1029 | if (IS_ERR(sci)) |
| 1030 | return PTR_ERR(sci); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1031 | } |
| 1032 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1033 | if (!sci) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1034 | dev_err(&pdev->dev, "platform_data missing!\n"); |
| 1035 | return -ENODEV; |
| 1036 | } |
| 1037 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1038 | mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1039 | if (mem_res == NULL) { |
| 1040 | dev_err(&pdev->dev, "Unable to get SPI MEM resource\n"); |
| 1041 | return -ENXIO; |
| 1042 | } |
| 1043 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1044 | irq = platform_get_irq(pdev, 0); |
| 1045 | if (irq < 0) { |
| 1046 | dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq); |
| 1047 | return irq; |
| 1048 | } |
| 1049 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1050 | master = spi_alloc_master(&pdev->dev, |
| 1051 | sizeof(struct s3c64xx_spi_driver_data)); |
| 1052 | if (master == NULL) { |
| 1053 | dev_err(&pdev->dev, "Unable to allocate SPI Master\n"); |
| 1054 | return -ENOMEM; |
| 1055 | } |
| 1056 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1057 | platform_set_drvdata(pdev, master); |
| 1058 | |
| 1059 | sdd = spi_master_get_devdata(master); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1060 | sdd->port_conf = s3c64xx_spi_get_port_config(pdev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1061 | sdd->master = master; |
| 1062 | sdd->cntrlr_info = sci; |
| 1063 | sdd->pdev = pdev; |
| 1064 | sdd->sfr_start = mem_res->start; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1065 | if (pdev->dev.of_node) { |
| 1066 | ret = of_alias_get_id(pdev->dev.of_node, "spi"); |
| 1067 | if (ret < 0) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1068 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", |
| 1069 | ret); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1070 | goto err_deref_master; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1071 | } |
| 1072 | sdd->port_id = ret; |
| 1073 | } else { |
| 1074 | sdd->port_id = pdev->id; |
| 1075 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1076 | |
| 1077 | sdd->cur_bpw = 8; |
| 1078 | |
Padmavathi Venna | b5be04d | 2013-01-18 17:17:03 +0530 | [diff] [blame] | 1079 | sdd->tx_dma.direction = DMA_MEM_TO_DEV; |
| 1080 | sdd->rx_dma.direction = DMA_DEV_TO_MEM; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1081 | |
| 1082 | master->dev.of_node = pdev->dev.of_node; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1083 | master->bus_num = sdd->port_id; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1084 | master->setup = s3c64xx_spi_setup; |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1085 | master->cleanup = s3c64xx_spi_cleanup; |
Mark Brown | ad2a99a | 2012-02-15 14:48:32 -0800 | [diff] [blame] | 1086 | master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer; |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 1087 | master->prepare_message = s3c64xx_spi_prepare_message; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 1088 | master->transfer_one = s3c64xx_spi_transfer_one; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1089 | master->num_chipselect = sci->num_cs; |
| 1090 | master->dma_alignment = 8; |
Stephen Warren | 24778be | 2013-05-21 20:36:35 -0600 | [diff] [blame] | 1091 | master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) | |
| 1092 | SPI_BPW_MASK(8); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1093 | /* the spi->mode bits understood by this driver: */ |
| 1094 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; |
Mark Brown | fc0f81b | 2013-07-28 15:24:54 +0100 | [diff] [blame] | 1095 | master->auto_runtime_pm = true; |
Mark Brown | 3f29588 | 2014-01-16 12:25:46 +0000 | [diff] [blame] | 1096 | if (!is_polling(sdd)) |
| 1097 | master->can_dma = s3c64xx_spi_can_dma; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1098 | |
Thierry Reding | b0ee560 | 2013-01-21 11:09:18 +0100 | [diff] [blame] | 1099 | sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res); |
| 1100 | if (IS_ERR(sdd->regs)) { |
| 1101 | ret = PTR_ERR(sdd->regs); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1102 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1103 | } |
| 1104 | |
Thomas Abraham | 00ab539 | 2013-04-15 20:42:57 -0700 | [diff] [blame] | 1105 | if (sci->cfg_gpio && sci->cfg_gpio()) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1106 | dev_err(&pdev->dev, "Unable to config gpio\n"); |
| 1107 | ret = -EBUSY; |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1108 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1109 | } |
| 1110 | |
| 1111 | /* Setup clocks */ |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1112 | sdd->clk = devm_clk_get(&pdev->dev, "spi"); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1113 | if (IS_ERR(sdd->clk)) { |
| 1114 | dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n"); |
| 1115 | ret = PTR_ERR(sdd->clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1116 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1117 | } |
| 1118 | |
Andi Shyti | 25981d8 | 2016-07-12 19:02:13 +0900 | [diff] [blame] | 1119 | ret = clk_prepare_enable(sdd->clk); |
| 1120 | if (ret) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1121 | dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n"); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1122 | goto err_deref_master; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1123 | } |
| 1124 | |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1125 | sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr); |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1126 | sdd->src_clk = devm_clk_get(&pdev->dev, clk_name); |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1127 | if (IS_ERR(sdd->src_clk)) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1128 | dev_err(&pdev->dev, |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1129 | "Unable to acquire clock '%s'\n", clk_name); |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1130 | ret = PTR_ERR(sdd->src_clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1131 | goto err_disable_clk; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1132 | } |
| 1133 | |
Andi Shyti | 25981d8 | 2016-07-12 19:02:13 +0900 | [diff] [blame] | 1134 | ret = clk_prepare_enable(sdd->src_clk); |
| 1135 | if (ret) { |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1136 | dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1137 | goto err_disable_clk; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1138 | } |
| 1139 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1140 | if (sdd->port_conf->clk_ioclk) { |
| 1141 | sdd->ioclk = devm_clk_get(&pdev->dev, "spi_ioclk"); |
| 1142 | if (IS_ERR(sdd->ioclk)) { |
| 1143 | dev_err(&pdev->dev, "Unable to acquire 'ioclk'\n"); |
| 1144 | ret = PTR_ERR(sdd->ioclk); |
| 1145 | goto err_disable_src_clk; |
| 1146 | } |
| 1147 | |
| 1148 | ret = clk_prepare_enable(sdd->ioclk); |
| 1149 | if (ret) { |
| 1150 | dev_err(&pdev->dev, "Couldn't enable clock 'ioclk'\n"); |
| 1151 | goto err_disable_src_clk; |
| 1152 | } |
| 1153 | } |
| 1154 | |
Marek Szyprowski | 3d63a47 | 2017-01-09 11:36:10 +0100 | [diff] [blame] | 1155 | if (!is_polling(sdd)) { |
| 1156 | /* Acquire DMA channels */ |
| 1157 | sdd->rx_dma.ch = dma_request_slave_channel_reason(&pdev->dev, |
| 1158 | "rx"); |
| 1159 | if (IS_ERR(sdd->rx_dma.ch)) { |
| 1160 | dev_err(&pdev->dev, "Failed to get RX DMA channel\n"); |
| 1161 | ret = PTR_ERR(sdd->rx_dma.ch); |
| 1162 | goto err_disable_io_clk; |
| 1163 | } |
| 1164 | sdd->tx_dma.ch = dma_request_slave_channel_reason(&pdev->dev, |
| 1165 | "tx"); |
| 1166 | if (IS_ERR(sdd->tx_dma.ch)) { |
| 1167 | dev_err(&pdev->dev, "Failed to get TX DMA channel\n"); |
| 1168 | ret = PTR_ERR(sdd->tx_dma.ch); |
Dan Carpenter | 72bc7ae | 2017-01-13 10:42:53 +0300 | [diff] [blame] | 1169 | goto err_release_rx_dma; |
Marek Szyprowski | 3d63a47 | 2017-01-09 11:36:10 +0100 | [diff] [blame] | 1170 | } |
| 1171 | } |
| 1172 | |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1173 | pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT); |
| 1174 | pm_runtime_use_autosuspend(&pdev->dev); |
| 1175 | pm_runtime_set_active(&pdev->dev); |
| 1176 | pm_runtime_enable(&pdev->dev); |
| 1177 | pm_runtime_get_sync(&pdev->dev); |
| 1178 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1179 | /* Setup Deufult Mode */ |
Sylwester Nawrocki | 1c75862 | 2018-04-16 17:40:17 +0200 | [diff] [blame] | 1180 | s3c64xx_spi_hwinit(sdd); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1181 | |
| 1182 | spin_lock_init(&sdd->lock); |
| 1183 | init_completion(&sdd->xfer_completion); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1184 | |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1185 | ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0, |
| 1186 | "spi-s3c64xx", sdd); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1187 | if (ret != 0) { |
| 1188 | dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n", |
| 1189 | irq, ret); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1190 | goto err_pm_put; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1191 | } |
| 1192 | |
| 1193 | writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN | |
| 1194 | S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN, |
| 1195 | sdd->regs + S3C64XX_SPI_INT_EN); |
| 1196 | |
Mark Brown | 91800f0 | 2013-08-31 18:55:53 +0100 | [diff] [blame] | 1197 | ret = devm_spi_register_master(&pdev->dev, master); |
| 1198 | if (ret != 0) { |
| 1199 | dev_err(&pdev->dev, "cannot register SPI master: %d\n", ret); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1200 | goto err_pm_put; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1201 | } |
| 1202 | |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1203 | dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n", |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1204 | sdd->port_id, master->num_chipselect); |
Sylwester Nawrocki | 6f8dc9d | 2016-11-10 16:17:51 +0100 | [diff] [blame] | 1205 | dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\n", |
| 1206 | mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1207 | |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1208 | pm_runtime_mark_last_busy(&pdev->dev); |
| 1209 | pm_runtime_put_autosuspend(&pdev->dev); |
| 1210 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1211 | return 0; |
| 1212 | |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1213 | err_pm_put: |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1214 | pm_runtime_put_noidle(&pdev->dev); |
Heiner Kallweit | 3c86379 | 2015-09-03 22:38:46 +0200 | [diff] [blame] | 1215 | pm_runtime_disable(&pdev->dev); |
| 1216 | pm_runtime_set_suspended(&pdev->dev); |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1217 | |
Marek Szyprowski | 3d63a47 | 2017-01-09 11:36:10 +0100 | [diff] [blame] | 1218 | if (!is_polling(sdd)) |
Marek Szyprowski | 3d63a47 | 2017-01-09 11:36:10 +0100 | [diff] [blame] | 1219 | dma_release_channel(sdd->tx_dma.ch); |
Dan Carpenter | 72bc7ae | 2017-01-13 10:42:53 +0300 | [diff] [blame] | 1220 | err_release_rx_dma: |
| 1221 | if (!is_polling(sdd)) |
| 1222 | dma_release_channel(sdd->rx_dma.ch); |
Marek Szyprowski | 3d63a47 | 2017-01-09 11:36:10 +0100 | [diff] [blame] | 1223 | err_disable_io_clk: |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1224 | clk_disable_unprepare(sdd->ioclk); |
| 1225 | err_disable_src_clk: |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1226 | clk_disable_unprepare(sdd->src_clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1227 | err_disable_clk: |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1228 | clk_disable_unprepare(sdd->clk); |
Andi Shyti | 60a9a96 | 2016-07-12 19:02:12 +0900 | [diff] [blame] | 1229 | err_deref_master: |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1230 | spi_master_put(master); |
| 1231 | |
| 1232 | return ret; |
| 1233 | } |
| 1234 | |
| 1235 | static int s3c64xx_spi_remove(struct platform_device *pdev) |
| 1236 | { |
Wei Yongjun | 9f13578 | 2016-07-12 11:08:42 +0000 | [diff] [blame] | 1237 | struct spi_master *master = platform_get_drvdata(pdev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1238 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1239 | |
Heiner Kallweit | 8ebe9d1 | 2015-09-03 22:40:53 +0200 | [diff] [blame] | 1240 | pm_runtime_get_sync(&pdev->dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1241 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1242 | writel(0, sdd->regs + S3C64XX_SPI_INT_EN); |
| 1243 | |
Marek Szyprowski | 3d63a47 | 2017-01-09 11:36:10 +0100 | [diff] [blame] | 1244 | if (!is_polling(sdd)) { |
| 1245 | dma_release_channel(sdd->rx_dma.ch); |
| 1246 | dma_release_channel(sdd->tx_dma.ch); |
| 1247 | } |
| 1248 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1249 | clk_disable_unprepare(sdd->ioclk); |
| 1250 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1251 | clk_disable_unprepare(sdd->src_clk); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1252 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1253 | clk_disable_unprepare(sdd->clk); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1254 | |
Heiner Kallweit | 8ebe9d1 | 2015-09-03 22:40:53 +0200 | [diff] [blame] | 1255 | pm_runtime_put_noidle(&pdev->dev); |
| 1256 | pm_runtime_disable(&pdev->dev); |
| 1257 | pm_runtime_set_suspended(&pdev->dev); |
| 1258 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1259 | return 0; |
| 1260 | } |
| 1261 | |
Jingoo Han | 997230d | 2013-03-22 02:09:08 +0000 | [diff] [blame] | 1262 | #ifdef CONFIG_PM_SLEEP |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1263 | static int s3c64xx_spi_suspend(struct device *dev) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1264 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1265 | struct spi_master *master = dev_get_drvdata(dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1266 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1267 | |
Krzysztof Kozlowski | 347de6b | 2013-10-21 15:42:49 +0200 | [diff] [blame] | 1268 | int ret = spi_master_suspend(master); |
| 1269 | if (ret) |
| 1270 | return ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1271 | |
Heiner Kallweit | 4fcd9b9 | 2015-09-03 22:40:11 +0200 | [diff] [blame] | 1272 | ret = pm_runtime_force_suspend(dev); |
| 1273 | if (ret < 0) |
| 1274 | return ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1275 | |
| 1276 | sdd->cur_speed = 0; /* Output Clock is stopped */ |
| 1277 | |
| 1278 | return 0; |
| 1279 | } |
| 1280 | |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1281 | static int s3c64xx_spi_resume(struct device *dev) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1282 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1283 | struct spi_master *master = dev_get_drvdata(dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1284 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1285 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Heiner Kallweit | 4fcd9b9 | 2015-09-03 22:40:11 +0200 | [diff] [blame] | 1286 | int ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1287 | |
Thomas Abraham | 00ab539 | 2013-04-15 20:42:57 -0700 | [diff] [blame] | 1288 | if (sci->cfg_gpio) |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1289 | sci->cfg_gpio(); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1290 | |
Heiner Kallweit | 4fcd9b9 | 2015-09-03 22:40:11 +0200 | [diff] [blame] | 1291 | ret = pm_runtime_force_resume(dev); |
| 1292 | if (ret < 0) |
| 1293 | return ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1294 | |
Krzysztof Kozlowski | 347de6b | 2013-10-21 15:42:49 +0200 | [diff] [blame] | 1295 | return spi_master_resume(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1296 | } |
Jingoo Han | 997230d | 2013-03-22 02:09:08 +0000 | [diff] [blame] | 1297 | #endif /* CONFIG_PM_SLEEP */ |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1298 | |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 1299 | #ifdef CONFIG_PM |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1300 | static int s3c64xx_spi_runtime_suspend(struct device *dev) |
| 1301 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1302 | struct spi_master *master = dev_get_drvdata(dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1303 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 1304 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1305 | clk_disable_unprepare(sdd->clk); |
| 1306 | clk_disable_unprepare(sdd->src_clk); |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1307 | clk_disable_unprepare(sdd->ioclk); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1308 | |
| 1309 | return 0; |
| 1310 | } |
| 1311 | |
| 1312 | static int s3c64xx_spi_runtime_resume(struct device *dev) |
| 1313 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1314 | struct spi_master *master = dev_get_drvdata(dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1315 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Mark Brown | 8b06d5b | 2013-09-27 18:44:53 +0100 | [diff] [blame] | 1316 | int ret; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1317 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1318 | if (sdd->port_conf->clk_ioclk) { |
| 1319 | ret = clk_prepare_enable(sdd->ioclk); |
| 1320 | if (ret != 0) |
| 1321 | return ret; |
Mark Brown | 8b06d5b | 2013-09-27 18:44:53 +0100 | [diff] [blame] | 1322 | } |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1323 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1324 | ret = clk_prepare_enable(sdd->src_clk); |
| 1325 | if (ret != 0) |
| 1326 | goto err_disable_ioclk; |
| 1327 | |
| 1328 | ret = clk_prepare_enable(sdd->clk); |
| 1329 | if (ret != 0) |
| 1330 | goto err_disable_src_clk; |
| 1331 | |
Marek Szyprowski | e935dba | 2018-05-16 10:42:39 +0200 | [diff] [blame] | 1332 | s3c64xx_spi_hwinit(sdd); |
| 1333 | |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1334 | return 0; |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1335 | |
| 1336 | err_disable_src_clk: |
| 1337 | clk_disable_unprepare(sdd->src_clk); |
| 1338 | err_disable_ioclk: |
| 1339 | clk_disable_unprepare(sdd->ioclk); |
| 1340 | |
| 1341 | return ret; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1342 | } |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 1343 | #endif /* CONFIG_PM */ |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1344 | |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1345 | static const struct dev_pm_ops s3c64xx_spi_pm = { |
| 1346 | SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume) |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1347 | SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend, |
| 1348 | s3c64xx_spi_runtime_resume, NULL) |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1349 | }; |
| 1350 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1351 | static struct s3c64xx_spi_port_config s3c2443_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1352 | .fifo_lvl_mask = { 0x7f }, |
| 1353 | .rx_lvl_offset = 13, |
| 1354 | .tx_st_done = 21, |
| 1355 | .high_speed = true, |
| 1356 | }; |
| 1357 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1358 | static struct s3c64xx_spi_port_config s3c6410_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1359 | .fifo_lvl_mask = { 0x7f, 0x7F }, |
| 1360 | .rx_lvl_offset = 13, |
| 1361 | .tx_st_done = 21, |
| 1362 | }; |
| 1363 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1364 | static struct s3c64xx_spi_port_config s5pv210_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1365 | .fifo_lvl_mask = { 0x1ff, 0x7F }, |
| 1366 | .rx_lvl_offset = 15, |
| 1367 | .tx_st_done = 25, |
| 1368 | .high_speed = true, |
| 1369 | }; |
| 1370 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 1371 | static struct s3c64xx_spi_port_config exynos4_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1372 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F }, |
| 1373 | .rx_lvl_offset = 15, |
| 1374 | .tx_st_done = 25, |
| 1375 | .high_speed = true, |
| 1376 | .clk_from_cmu = true, |
| 1377 | }; |
| 1378 | |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 1379 | static struct s3c64xx_spi_port_config exynos7_spi_port_config = { |
| 1380 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff}, |
| 1381 | .rx_lvl_offset = 15, |
| 1382 | .tx_st_done = 25, |
| 1383 | .high_speed = true, |
| 1384 | .clk_from_cmu = true, |
| 1385 | .quirks = S3C64XX_SPI_QUIRK_CS_AUTO, |
| 1386 | }; |
| 1387 | |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1388 | static struct s3c64xx_spi_port_config exynos5433_spi_port_config = { |
| 1389 | .fifo_lvl_mask = { 0x1ff, 0x7f, 0x7f, 0x7f, 0x7f, 0x1ff}, |
| 1390 | .rx_lvl_offset = 15, |
| 1391 | .tx_st_done = 25, |
| 1392 | .high_speed = true, |
| 1393 | .clk_from_cmu = true, |
| 1394 | .clk_ioclk = true, |
| 1395 | .quirks = S3C64XX_SPI_QUIRK_CS_AUTO, |
| 1396 | }; |
| 1397 | |
Krzysztof Kozlowski | 23f6d39 | 2015-05-02 00:44:06 +0900 | [diff] [blame] | 1398 | static const struct platform_device_id s3c64xx_spi_driver_ids[] = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1399 | { |
| 1400 | .name = "s3c2443-spi", |
| 1401 | .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config, |
| 1402 | }, { |
| 1403 | .name = "s3c6410-spi", |
| 1404 | .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config, |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1405 | }, |
| 1406 | { }, |
| 1407 | }; |
| 1408 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1409 | static const struct of_device_id s3c64xx_spi_dt_match[] = { |
Mateusz Krawczuk | a3b924d | 2013-09-23 11:45:45 +0200 | [diff] [blame] | 1410 | { .compatible = "samsung,s3c2443-spi", |
| 1411 | .data = (void *)&s3c2443_spi_port_config, |
| 1412 | }, |
| 1413 | { .compatible = "samsung,s3c6410-spi", |
| 1414 | .data = (void *)&s3c6410_spi_port_config, |
| 1415 | }, |
Mateusz Krawczuk | a3b924d | 2013-09-23 11:45:45 +0200 | [diff] [blame] | 1416 | { .compatible = "samsung,s5pv210-spi", |
| 1417 | .data = (void *)&s5pv210_spi_port_config, |
| 1418 | }, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1419 | { .compatible = "samsung,exynos4210-spi", |
| 1420 | .data = (void *)&exynos4_spi_port_config, |
| 1421 | }, |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 1422 | { .compatible = "samsung,exynos7-spi", |
| 1423 | .data = (void *)&exynos7_spi_port_config, |
| 1424 | }, |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1425 | { .compatible = "samsung,exynos5433-spi", |
| 1426 | .data = (void *)&exynos5433_spi_port_config, |
| 1427 | }, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1428 | { }, |
| 1429 | }; |
| 1430 | MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1431 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1432 | static struct platform_driver s3c64xx_spi_driver = { |
| 1433 | .driver = { |
| 1434 | .name = "s3c64xx-spi", |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 1435 | .pm = &s3c64xx_spi_pm, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1436 | .of_match_table = of_match_ptr(s3c64xx_spi_dt_match), |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1437 | }, |
Lukasz Czerwinski | 50c959f | 2013-09-09 16:09:25 +0200 | [diff] [blame] | 1438 | .probe = s3c64xx_spi_probe, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1439 | .remove = s3c64xx_spi_remove, |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1440 | .id_table = s3c64xx_spi_driver_ids, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1441 | }; |
| 1442 | MODULE_ALIAS("platform:s3c64xx-spi"); |
| 1443 | |
Lukasz Czerwinski | 50c959f | 2013-09-09 16:09:25 +0200 | [diff] [blame] | 1444 | module_platform_driver(s3c64xx_spi_driver); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1445 | |
| 1446 | MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>"); |
| 1447 | MODULE_DESCRIPTION("S3C64XX SPI Controller Driver"); |
| 1448 | MODULE_LICENSE("GPL"); |