blob: a9e57f08bfa641d4cc9fb736bf2d1d4d22a6640c [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
Thomas Gleixner67c5fc52008-01-30 13:30:15 +01003
Ingo Molnare2780a62009-02-17 13:52:29 +01004#include <linux/cpumask.h>
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +01005
6#include <asm/alternative.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -07007#include <asm/cpufeature.h>
Ingo Molnare2780a62009-02-17 13:52:29 +01008#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -07009#include <linux/atomic.h>
Ingo Molnare2780a62009-02-17 13:52:29 +010010#include <asm/fixmap.h>
11#include <asm/mpspec.h>
Suresh Siddha13c88fb52008-07-10 11:16:52 -070012#include <asm/msr.h>
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010013
14#define ARCH_APICTIMER_STOPS_ON_C3 1
15
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010016/*
17 * Debugging macros
18 */
19#define APIC_QUIET 0
20#define APIC_VERBOSE 1
21#define APIC_DEBUG 2
22
Hidehiro Kawaib7c49482015-12-14 11:19:12 +010023/* Macros for apic_extnmi which controls external NMI masking */
24#define APIC_EXTNMI_BSP 0 /* Default */
25#define APIC_EXTNMI_ALL 1
26#define APIC_EXTNMI_NONE 2
27
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010028/*
29 * Define the default level of output to be very little
30 * This can be turned up by using apic=verbose for more
31 * information and apic=debug for _lots_ of information.
32 * apic_verbosity is defined in apic.c
33 */
34#define apic_printk(v, s, a...) do { \
35 if ((v) <= apic_verbosity) \
36 printk(s, ##a); \
37 } while (0)
38
39
Ingo Molnar160d8da2009-02-11 11:27:39 +010040#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010041extern void generic_apic_probe(void);
Ingo Molnar160d8da2009-02-11 11:27:39 +010042#else
43static inline void generic_apic_probe(void)
44{
45}
46#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010047
48#ifdef CONFIG_X86_LOCAL_APIC
49
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +010050extern unsigned int apic_verbosity;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010051extern int local_apic_timer_c2_ok;
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010052
Yinghai Lu3c999f12008-06-20 16:11:20 -070053extern int disable_apic;
Jacob Pan1ade93e2011-11-10 13:42:40 +000054extern unsigned int lapic_timer_frequency;
Ingo Molnar0939e4f2009-01-28 17:16:25 +010055
Dou Liyang4f45ed92017-09-13 17:12:49 +080056extern enum apic_intr_mode_id apic_intr_mode;
57enum apic_intr_mode_id {
58 APIC_PIC,
59 APIC_VIRTUAL_WIRE,
60 APIC_VIRTUAL_WIRE_NO_CONFIG,
61 APIC_SYMMETRIC_IO,
62 APIC_SYMMETRIC_IO_NO_ROUTING
63};
64
Ingo Molnar0939e4f2009-01-28 17:16:25 +010065#ifdef CONFIG_SMP
66extern void __inquire_remote_apic(int apicid);
67#else /* CONFIG_SMP */
68static inline void __inquire_remote_apic(int apicid)
69{
70}
71#endif /* CONFIG_SMP */
72
73static inline void default_inquire_remote_apic(int apicid)
74{
75 if (apic_verbosity >= APIC_DEBUG)
76 __inquire_remote_apic(apicid);
77}
78
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010079/*
Cyrill Gorcunov83121362009-09-15 11:12:30 +040080 * With 82489DX we can't rely on apic feature bit
81 * retrieved via cpuid but still have to deal with
82 * such an apic chip so we assume that SMP configuration
83 * is found from MP table (64bit case uses ACPI mostly
84 * which set smp presence flag as well so we are safe
85 * to use this helper too).
86 */
87static inline bool apic_from_smp_config(void)
88{
89 return smp_found_config && !disable_apic;
90}
91
92/*
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010093 * Basic functions accessing APICs.
94 */
95#ifdef CONFIG_PARAVIRT
96#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +020097#endif
Thomas Gleixner67c5fc52008-01-30 13:30:15 +010098
Jaswinder Singh2b97df02008-07-23 17:13:14 +053099extern int setup_profiling_timer(unsigned int);
Ravikiran G Thirumalaiaa7d8e25e2008-03-20 00:41:16 -0700100
Suresh Siddha1b374e42008-07-10 11:16:49 -0700101static inline void native_apic_mem_write(u32 reg, u32 v)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100102{
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100103 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100104
Borislav Petkova930dc42015-01-18 17:48:18 +0100105 alternative_io("movl %0, %P1", "xchgl %0, %P1", X86_BUG_11AP,
Maciej W. Rozycki593f4a72008-07-16 19:15:30 +0100106 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
107 ASM_OUTPUT2("0" (v), "m" (*addr)));
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100108}
109
Suresh Siddha1b374e42008-07-10 11:16:49 -0700110static inline u32 native_apic_mem_read(u32 reg)
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100111{
112 return *((volatile u32 *)(APIC_BASE + reg));
113}
114
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800115extern void native_apic_wait_icr_idle(void);
116extern u32 native_safe_apic_wait_icr_idle(void);
117extern void native_apic_icr_write(u32 low, u32 id);
118extern u64 native_apic_icr_read(void);
119
Thomas Gleixner8d806962015-01-15 21:22:09 +0000120static inline bool apic_is_x2apic_enabled(void)
121{
122 u64 msr;
123
124 if (rdmsrl_safe(MSR_IA32_APICBASE, &msr))
125 return false;
126 return msr & X2APIC_ENABLE;
127}
128
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200129extern void enable_IR_x2apic(void);
130
131extern int get_physical_broadcast(void);
132
133extern int lapic_get_maxlvt(void);
134extern void clear_local_APIC(void);
135extern void disconnect_bsp_APIC(int virt_wire_setup);
136extern void disable_local_APIC(void);
137extern void lapic_shutdown(void);
138extern void sync_Arb_IDs(void);
Dou Liyang4b1669e2017-09-13 17:12:45 +0800139extern void apic_intr_mode_init(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200140extern void setup_local_APIC(void);
141extern void init_apic_mappings(void);
142void register_lapic_address(unsigned long address);
143extern void setup_boot_APIC_clock(void);
144extern void setup_secondary_APIC_clock(void);
Nicolai Stange6731b0d2016-07-14 17:22:55 +0200145extern void lapic_update_tsc_freq(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200146
147#ifdef CONFIG_X86_64
148static inline int apic_force_enable(unsigned long addr)
149{
150 return -1;
151}
152#else
153extern int apic_force_enable(unsigned long addr);
154#endif
155
Dou Liyang4b1244b2017-09-13 17:12:47 +0800156extern void apic_bsp_setup(bool upmode);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200157extern void apic_ap_setup(void);
158
159/*
160 * On 32bit this is mach-xxx local
161 */
162#ifdef CONFIG_X86_64
163extern int apic_is_clustered_box(void);
164#else
165static inline int apic_is_clustered_box(void)
166{
167 return 0;
168}
169#endif
170
171extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200172extern void lapic_assign_system_vectors(void);
173extern void lapic_assign_legacy_vector(unsigned int isairq, bool replace);
174extern void lapic_online(void);
175extern void lapic_offline(void);
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200176
177#else /* !CONFIG_X86_LOCAL_APIC */
178static inline void lapic_shutdown(void) { }
179#define local_apic_timer_c2_ok 1
180static inline void init_apic_mappings(void) { }
181static inline void disable_local_APIC(void) { }
182# define setup_boot_APIC_clock x86_init_noop
183# define setup_secondary_APIC_clock x86_init_noop
Nicolai Stange6731b0d2016-07-14 17:22:55 +0200184static inline void lapic_update_tsc_freq(void) { }
Dou Liyang4b1669e2017-09-13 17:12:45 +0800185static inline void apic_intr_mode_init(void) { }
Thomas Gleixner0fa115d2017-09-13 23:29:38 +0200186static inline void lapic_assign_system_vectors(void) { }
187static inline void lapic_assign_legacy_vector(unsigned int i, bool r) { }
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200188#endif /* !CONFIG_X86_LOCAL_APIC */
189
Han, Weidongd0b03bd2009-04-03 17:15:50 +0800190#ifdef CONFIG_X86_X2APIC
Suresh Siddhace4e2402009-03-17 10:16:54 -0800191/*
192 * Make previous memory operations globally visible before
193 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
194 * mfence for this.
195 */
196static inline void x2apic_wrmsr_fence(void)
197{
198 asm volatile("mfence" : : : "memory");
199}
200
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700201static inline void native_apic_msr_write(u32 reg, u32 v)
202{
203 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
204 reg == APIC_LVR)
205 return;
206
207 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
208}
209
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300210static inline void native_apic_msr_eoi_write(u32 reg, u32 v)
211{
Borislav Petkova585df82017-01-20 21:29:41 +0100212 __wrmsr(APIC_BASE_MSR + (APIC_EOI >> 4), APIC_EOI_ACK, 0);
Michael S. Tsirkin0ab711a2012-05-16 19:03:58 +0300213}
214
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700215static inline u32 native_apic_msr_read(u32 reg)
216{
Andi Kleen0059b2432010-11-08 22:20:29 +0100217 u64 msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700218
219 if (reg == APIC_DFR)
220 return -1;
221
Andi Kleen0059b2432010-11-08 22:20:29 +0100222 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
223 return (u32)msr;
Suresh Siddha13c88fb52008-07-10 11:16:52 -0700224}
225
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800226static inline void native_x2apic_wait_icr_idle(void)
227{
228 /* no need to wait for icr idle in x2apic */
229 return;
230}
231
232static inline u32 native_safe_x2apic_wait_icr_idle(void)
233{
234 /* no need to wait for icr idle in x2apic */
235 return 0;
236}
237
238static inline void native_x2apic_icr_write(u32 low, u32 id)
239{
240 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
241}
242
243static inline u64 native_x2apic_icr_read(void)
244{
245 unsigned long val;
246
247 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
248 return val;
249}
250
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000251extern int x2apic_mode;
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700252extern int x2apic_phys;
Thomas Gleixnerd5241652015-01-15 21:22:17 +0000253extern void __init check_x2apic(void);
Thomas Gleixner659006b2015-01-15 21:22:26 +0000254extern void x2apic_setup(void);
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700255static inline int x2apic_enabled(void)
256{
Borislav Petkov62436a42016-03-29 17:41:57 +0200257 return boot_cpu_has(X86_FEATURE_X2APIC) && apic_is_x2apic_enabled();
Yinghai Lua11b5ab2008-09-03 16:58:31 -0700258}
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700259
Borislav Petkov62436a42016-03-29 17:41:57 +0200260#define x2apic_supported() (boot_cpu_has(X86_FEATURE_X2APIC))
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200261#else /* !CONFIG_X86_X2APIC */
Thomas Gleixner55eae7d2015-01-15 21:22:19 +0000262static inline void check_x2apic(void) { }
Thomas Gleixner659006b2015-01-15 21:22:26 +0000263static inline void x2apic_setup(void) { }
Thomas Gleixner55eae7d2015-01-15 21:22:19 +0000264static inline int x2apic_enabled(void) { return 0; }
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700265
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000266#define x2apic_mode (0)
Thomas Gleixner81a46dd2015-01-15 21:22:11 +0000267#define x2apic_supported() (0)
Paolo Bonzinie02ae382015-09-28 12:26:31 +0200268#endif /* !CONFIG_X86_X2APIC */
Thomas Gleixner67c5fc52008-01-30 13:30:15 +0100269
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200270struct irq_data;
271
Ingo Molnare2780a62009-02-17 13:52:29 +0100272/*
273 * Copyright 2004 James Cleverdon, IBM.
274 * Subject to the GNU Public License, v.2
275 *
276 * Generic APIC sub-arch data struct.
277 *
278 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
279 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
280 * James Cleverdon.
281 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100282struct apic {
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200283 /* Hotpath functions first */
284 void (*eoi_write)(u32 reg, u32 v);
285 void (*native_eoi_write)(u32 reg, u32 v);
286 void (*write)(u32 reg, u32 v);
287 u32 (*read)(u32 reg);
Ingo Molnare2780a62009-02-17 13:52:29 +0100288
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200289 /* IPI related functions */
290 void (*wait_icr_idle)(void);
291 u32 (*safe_wait_icr_idle)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100292
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200293 void (*send_IPI)(int cpu, int vector);
294 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
295 void (*send_IPI_mask_allbutself)(const struct cpumask *msk, int vec);
296 void (*send_IPI_allbutself)(int vector);
297 void (*send_IPI_all)(int vector);
298 void (*send_IPI_self)(int vector);
Ingo Molnare2780a62009-02-17 13:52:29 +0100299
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200300 /* dest_logical is used by the IPI functions */
301 u32 dest_logical;
302 u32 disable_esr;
303 u32 irq_delivery_mode;
304 u32 irq_dest_mode;
305
306 /* Functions and data related to vector allocation */
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200307 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask,
308 const struct cpumask *mask);
309 int (*cpu_mask_to_apicid)(const struct cpumask *cpumask,
310 struct irq_data *irqdata,
311 unsigned int *apicid);
Thomas Gleixner9f9e3bb2017-09-13 23:29:37 +0200312 u32 (*calc_dest_apicid)(unsigned int cpu);
Ingo Molnare2780a62009-02-17 13:52:29 +0100313
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200314 /* ICR related functions */
315 u64 (*icr_read)(void);
316 void (*icr_write)(u32 low, u32 high);
Ingo Molnare2780a62009-02-17 13:52:29 +0100317
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200318 /* Probe, setup and smpboot functions */
319 int (*probe)(void);
320 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
321 int (*apic_id_valid)(int apicid);
322 int (*apic_id_registered)(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100323
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200324 bool (*check_apicid_used)(physid_mask_t *map, int apicid);
325 void (*init_apic_ldr)(void);
326 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
327 void (*setup_apic_routing)(void);
328 int (*cpu_present_to_apicid)(int mps_cpu);
329 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
330 int (*check_phys_apicid_present)(int phys_apicid);
331 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
Ingo Molnare2780a62009-02-17 13:52:29 +0100332
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200333 u32 (*get_apic_id)(unsigned long x);
334 u32 (*set_apic_id)(unsigned int id);
Ingo Molnare2780a62009-02-17 13:52:29 +0100335
336 /* wakeup_secondary_cpu */
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200337 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
Ingo Molnare2780a62009-02-17 13:52:29 +0100338
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200339 void (*inquire_remote_apic)(int apicid);
Tejun Heoacb8bc02011-01-23 14:37:33 +0100340
341#ifdef CONFIG_X86_32
342 /*
343 * Called very early during boot from get_smp_config(). It should
344 * return the logical apicid. x86_[bios]_cpu_to_apicid is
345 * initialized before this function is called.
346 *
347 * If logical apicid can't be determined that early, the function
348 * may return BAD_APICID. Logical apicid will be configured after
349 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
350 * won't be applied properly during early boot in this case.
351 */
352 int (*x86_32_early_logical_apicid)(int cpu);
353#endif
Thomas Gleixner72f48a32017-09-13 23:29:23 +0200354 char *name;
Ingo Molnare2780a62009-02-17 13:52:29 +0100355};
356
Ingo Molnar0917c012009-02-26 12:47:40 +0100357/*
358 * Pointer to the local APIC driver in use on this system (there's
359 * always just one such driver in use - the kernel decides via an
360 * early probing process which one it picks - and then sticks to it):
361 */
Ingo Molnarbe163a12009-02-17 16:28:46 +0100362extern struct apic *apic;
Ingo Molnar0917c012009-02-26 12:47:40 +0100363
364/*
Suresh Siddha107e0e02011-05-20 17:51:17 -0700365 * APIC drivers are probed based on how they are listed in the .apicdrivers
366 * section. So the order is important and enforced by the ordering
367 * of different apic driver files in the Makefile.
368 *
369 * For the files having two apic drivers, we use apic_drivers()
370 * to enforce the order with in them.
371 */
372#define apic_driver(sym) \
Andi Kleen75fdd152012-10-04 17:11:42 -0700373 static const struct apic *__apicdrivers_##sym __used \
Suresh Siddha107e0e02011-05-20 17:51:17 -0700374 __aligned(sizeof(struct apic *)) \
375 __section(.apicdrivers) = { &sym }
376
377#define apic_drivers(sym1, sym2) \
378 static struct apic *__apicdrivers_##sym1##sym2[2] __used \
379 __aligned(sizeof(struct apic *)) \
380 __section(.apicdrivers) = { &sym1, &sym2 }
381
382extern struct apic *__apicdrivers[], *__apicdrivers_end[];
383
384/*
Ingo Molnar0917c012009-02-26 12:47:40 +0100385 * APIC functionality to boot other CPUs - only used on SMP:
386 */
387#ifdef CONFIG_SMP
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800388extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
Thomas Gleixner2cffad72017-09-13 23:29:53 +0200389extern int lapic_can_unplug_cpu(void);
Ingo Molnar0917c012009-02-26 12:47:40 +0100390#endif
Ingo Molnare2780a62009-02-17 13:52:29 +0100391
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300392#ifdef CONFIG_X86_LOCAL_APIC
Fernando Luis Vázquez Cao346b46b2011-12-13 11:51:53 +0900393
Ingo Molnare2780a62009-02-17 13:52:29 +0100394static inline u32 apic_read(u32 reg)
395{
396 return apic->read(reg);
397}
398
399static inline void apic_write(u32 reg, u32 val)
400{
401 apic->write(reg, val);
402}
403
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300404static inline void apic_eoi(void)
405{
406 apic->eoi_write(APIC_EOI, APIC_EOI_ACK);
407}
408
Ingo Molnare2780a62009-02-17 13:52:29 +0100409static inline u64 apic_icr_read(void)
410{
411 return apic->icr_read();
412}
413
414static inline void apic_icr_write(u32 low, u32 high)
415{
416 apic->icr_write(low, high);
417}
418
419static inline void apic_wait_icr_idle(void)
420{
421 apic->wait_icr_idle();
422}
423
424static inline u32 safe_apic_wait_icr_idle(void)
425{
426 return apic->safe_wait_icr_idle();
427}
428
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300429extern void __init apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v));
430
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300431#else /* CONFIG_X86_LOCAL_APIC */
432
433static inline u32 apic_read(u32 reg) { return 0; }
434static inline void apic_write(u32 reg, u32 val) { }
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300435static inline void apic_eoi(void) { }
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300436static inline u64 apic_icr_read(void) { return 0; }
437static inline void apic_icr_write(u32 low, u32 high) { }
438static inline void apic_wait_icr_idle(void) { }
439static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
Michael S. Tsirkin1551df62012-07-15 15:56:46 +0300440static inline void apic_set_eoi_write(void (*eoi_write)(u32 reg, u32 v)) {}
Cyrill Gorcunovd674cd12010-03-17 13:37:00 +0300441
442#endif /* CONFIG_X86_LOCAL_APIC */
Ingo Molnare2780a62009-02-17 13:52:29 +0100443
444static inline void ack_APIC_irq(void)
445{
446 /*
447 * ack_APIC_irq() actually gets compiled as a single instruction
448 * ... yummie.
449 */
Michael S. Tsirkin2a431952012-05-16 19:03:52 +0300450 apic_eoi();
Ingo Molnare2780a62009-02-17 13:52:29 +0100451}
452
453static inline unsigned default_get_apic_id(unsigned long x)
454{
455 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
456
Andreas Herrmann42937e82009-06-08 15:55:09 +0200457 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
Ingo Molnare2780a62009-02-17 13:52:29 +0100458 return (x >> 24) & 0xFF;
459 else
460 return (x >> 24) & 0x0F;
461}
462
463/*
David Rientjes6ab1b272014-07-30 23:53:27 -0700464 * Warm reset vector position:
Ingo Molnare2780a62009-02-17 13:52:29 +0100465 */
David Rientjes6ab1b272014-07-30 23:53:27 -0700466#define TRAMPOLINE_PHYS_LOW 0x467
467#define TRAMPOLINE_PHYS_HIGH 0x469
Ingo Molnare2780a62009-02-17 13:52:29 +0100468
Yinghai Lu2b6163b2009-02-25 20:50:49 -0800469#ifdef CONFIG_X86_64
Ingo Molnare2780a62009-02-17 13:52:29 +0100470extern void apic_send_IPI_self(int vector);
471
Ingo Molnare2780a62009-02-17 13:52:29 +0100472DECLARE_PER_CPU(int, x2apic_extra_bits);
Ingo Molnare2780a62009-02-17 13:52:29 +0100473#endif
474
Jan Beulich838312b2011-09-28 16:44:54 +0100475extern void generic_bigsmp_probe(void);
Ingo Molnare2780a62009-02-17 13:52:29 +0100476
Ingo Molnare2780a62009-02-17 13:52:29 +0100477#ifdef CONFIG_X86_LOCAL_APIC
478
479#include <asm/smp.h>
480
481#define APIC_DFR_VALUE (APIC_DFR_FLAT)
482
Vlad Zolotarov0816b0f2012-06-11 12:56:52 +0300483DECLARE_EARLY_PER_CPU_READ_MOSTLY(u16, x86_bios_cpu_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100484
Thomas Gleixner83a10522017-09-13 23:29:22 +0200485extern struct apic apic_noop;
Ingo Molnare2780a62009-02-17 13:52:29 +0100486
487static inline unsigned int read_apic_id(void)
488{
Thomas Gleixner83a10522017-09-13 23:29:22 +0200489 unsigned int reg = apic_read(APIC_ID);
Ingo Molnare2780a62009-02-17 13:52:29 +0100490
491 return apic->get_apic_id(reg);
492}
493
Thomas Gleixner83a10522017-09-13 23:29:22 +0200494extern int default_apic_id_valid(int apicid);
Jiang Liua491cc9022014-06-09 16:19:32 +0800495extern int default_acpi_madt_oem_check(char *, char *);
Ingo Molnare2780a62009-02-17 13:52:29 +0100496extern void default_setup_apic_routing(void);
Thomas Gleixner9f9e3bb2017-09-13 23:29:37 +0200497
498extern u32 apic_default_calc_apicid(unsigned int cpu);
499extern u32 apic_flat_calc_apicid(unsigned int cpu);
500
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200501extern int flat_cpu_mask_to_apicid(const struct cpumask *cpumask,
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200502 struct irq_data *irqdata,
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200503 unsigned int *apicid);
504extern int default_cpu_mask_to_apicid(const struct cpumask *cpumask,
Thomas Gleixner0e24f7c2017-06-20 01:37:44 +0200505 struct irq_data *irqdata,
Thomas Gleixner91cd9cb2017-06-20 01:37:43 +0200506 unsigned int *apicid);
Thomas Gleixner83a10522017-09-13 23:29:22 +0200507extern bool default_check_apicid_used(physid_mask_t *map, int apicid);
508extern void flat_vector_allocation_domain(int cpu, struct cpumask *retmask,
509 const struct cpumask *mask);
510extern void default_vector_allocation_domain(int cpu, struct cpumask *retmask,
511 const struct cpumask *mask);
512extern void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap);
Ingo Molnare2780a62009-02-17 13:52:29 +0100513extern int default_cpu_present_to_apicid(int mps_cpu);
Thomas Gleixnere11dada2009-08-31 15:18:40 +0200514extern int default_check_phys_apicid_present(int phys_apicid);
Ingo Molnare2780a62009-02-17 13:52:29 +0100515
Ingo Molnare2780a62009-02-17 13:52:29 +0100516#endif /* CONFIG_X86_LOCAL_APIC */
Thomas Gleixner83a10522017-09-13 23:29:22 +0200517
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400518extern void irq_enter(void);
519extern void irq_exit(void);
520
521static inline void entering_irq(void)
522{
523 irq_enter();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400524}
525
526static inline void entering_ack_irq(void)
527{
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400528 entering_irq();
Dave Jones7834c102016-03-14 21:20:54 -0400529 ack_APIC_irq();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400530}
531
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200532static inline void ipi_entering_ack_irq(void)
533{
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200534 irq_enter();
Wanpeng Lib0f48702016-09-18 19:34:51 +0800535 ack_APIC_irq();
Thomas Gleixner6dc17872015-05-15 15:50:45 +0200536}
537
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400538static inline void exiting_irq(void)
539{
540 irq_exit();
541}
542
543static inline void exiting_ack_irq(void)
544{
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400545 ack_APIC_irq();
Wanpeng Lib0f48702016-09-18 19:34:51 +0800546 irq_exit();
Seiji Aguchieddc0e92013-06-20 11:45:17 -0400547}
Ingo Molnare2780a62009-02-17 13:52:29 +0100548
Yoshihiro YUNOMAE17405452013-08-20 16:01:07 +0900549extern void ioapic_zap_locks(void);
550
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700551#endif /* _ASM_X86_APIC_H */