Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 3 | * copy of this software and associated documentation files (the "Software"), |
| 4 | * to deal in the Software without restriction, including without limitation |
| 5 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 6 | * and/or sell copies of the Software, and to permit persons to whom the |
| 7 | * Software is furnished to do so, subject to the following conditions: |
| 8 | * |
| 9 | * The above copyright notice and this permission notice shall be included in |
| 10 | * all copies or substantial portions of the Software. |
| 11 | * |
| 12 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 13 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 14 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 15 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 16 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 17 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 18 | * OTHER DEALINGS IN THE SOFTWARE. |
| 19 | * |
| 20 | * Authors: Rafał Miłecki <zajec5@gmail.com> |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 21 | * Alex Deucher <alexdeucher@gmail.com> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 22 | */ |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 23 | #include <drm/drmP.h> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 24 | #include "radeon.h" |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 25 | #include "avivod.h" |
Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 26 | #include "atom.h" |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 27 | #include <linux/power_supply.h> |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 28 | #include <linux/hwmon.h> |
| 29 | #include <linux/hwmon-sysfs.h> |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 30 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 31 | #define RADEON_IDLE_LOOP_MS 100 |
| 32 | #define RADEON_RECLOCK_DELAY_MS 200 |
Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 33 | #define RADEON_WAIT_VBLANK_TIMEOUT 200 |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 34 | |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 35 | static const char *radeon_pm_state_type_name[5] = { |
Alex Deucher | eb2c27a | 2012-10-01 18:28:09 -0400 | [diff] [blame] | 36 | "", |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 37 | "Powersave", |
| 38 | "Battery", |
| 39 | "Balanced", |
| 40 | "Performance", |
| 41 | }; |
| 42 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 43 | static void radeon_dynpm_idle_work_handler(struct work_struct *work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 44 | static int radeon_debugfs_pm_init(struct radeon_device *rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 45 | static bool radeon_pm_in_vbl(struct radeon_device *rdev); |
| 46 | static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); |
| 47 | static void radeon_pm_update_profile(struct radeon_device *rdev); |
| 48 | static void radeon_pm_set_clocks(struct radeon_device *rdev); |
| 49 | |
Alex Deucher | a4c9e2e | 2011-11-04 10:09:41 -0400 | [diff] [blame] | 50 | int radeon_pm_get_type_index(struct radeon_device *rdev, |
| 51 | enum radeon_pm_state_type ps_type, |
| 52 | int instance) |
| 53 | { |
| 54 | int i; |
| 55 | int found_instance = -1; |
| 56 | |
| 57 | for (i = 0; i < rdev->pm.num_power_states; i++) { |
| 58 | if (rdev->pm.power_state[i].type == ps_type) { |
| 59 | found_instance++; |
| 60 | if (found_instance == instance) |
| 61 | return i; |
| 62 | } |
| 63 | } |
| 64 | /* return default if no match */ |
| 65 | return rdev->pm.default_power_state_index; |
| 66 | } |
| 67 | |
Alex Deucher | c491707 | 2012-07-31 17:14:35 -0400 | [diff] [blame] | 68 | void radeon_pm_acpi_event_handler(struct radeon_device *rdev) |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 69 | { |
Alex Deucher | c491707 | 2012-07-31 17:14:35 -0400 | [diff] [blame] | 70 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 71 | if (rdev->pm.profile == PM_PROFILE_AUTO) { |
| 72 | mutex_lock(&rdev->pm.mutex); |
| 73 | radeon_pm_update_profile(rdev); |
| 74 | radeon_pm_set_clocks(rdev); |
| 75 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 76 | } |
| 77 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 78 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 79 | |
| 80 | static void radeon_pm_update_profile(struct radeon_device *rdev) |
| 81 | { |
| 82 | switch (rdev->pm.profile) { |
| 83 | case PM_PROFILE_DEFAULT: |
| 84 | rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; |
| 85 | break; |
| 86 | case PM_PROFILE_AUTO: |
| 87 | if (power_supply_is_system_supplied() > 0) { |
| 88 | if (rdev->pm.active_crtc_count > 1) |
| 89 | rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; |
| 90 | else |
| 91 | rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; |
| 92 | } else { |
| 93 | if (rdev->pm.active_crtc_count > 1) |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 94 | rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 95 | else |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 96 | rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 97 | } |
| 98 | break; |
| 99 | case PM_PROFILE_LOW: |
| 100 | if (rdev->pm.active_crtc_count > 1) |
| 101 | rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; |
| 102 | else |
| 103 | rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; |
| 104 | break; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 105 | case PM_PROFILE_MID: |
| 106 | if (rdev->pm.active_crtc_count > 1) |
| 107 | rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; |
| 108 | else |
| 109 | rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; |
| 110 | break; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 111 | case PM_PROFILE_HIGH: |
| 112 | if (rdev->pm.active_crtc_count > 1) |
| 113 | rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; |
| 114 | else |
| 115 | rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; |
| 116 | break; |
| 117 | } |
| 118 | |
| 119 | if (rdev->pm.active_crtc_count == 0) { |
| 120 | rdev->pm.requested_power_state_index = |
| 121 | rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; |
| 122 | rdev->pm.requested_clock_mode_index = |
| 123 | rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; |
| 124 | } else { |
| 125 | rdev->pm.requested_power_state_index = |
| 126 | rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; |
| 127 | rdev->pm.requested_clock_mode_index = |
| 128 | rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; |
| 129 | } |
| 130 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 131 | |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 132 | static void radeon_unmap_vram_bos(struct radeon_device *rdev) |
| 133 | { |
| 134 | struct radeon_bo *bo, *n; |
| 135 | |
| 136 | if (list_empty(&rdev->gem.objects)) |
| 137 | return; |
| 138 | |
| 139 | list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { |
| 140 | if (bo->tbo.mem.mem_type == TTM_PL_VRAM) |
| 141 | ttm_bo_unmap_virtual(&bo->tbo); |
| 142 | } |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 143 | } |
| 144 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 145 | static void radeon_sync_with_vblank(struct radeon_device *rdev) |
| 146 | { |
| 147 | if (rdev->pm.active_crtcs) { |
| 148 | rdev->pm.vblank_sync = false; |
| 149 | wait_event_timeout( |
| 150 | rdev->irq.vblank_queue, rdev->pm.vblank_sync, |
| 151 | msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); |
| 152 | } |
| 153 | } |
| 154 | |
| 155 | static void radeon_set_power_state(struct radeon_device *rdev) |
| 156 | { |
| 157 | u32 sclk, mclk; |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 158 | bool misc_after = false; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 159 | |
| 160 | if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && |
| 161 | (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) |
| 162 | return; |
| 163 | |
| 164 | if (radeon_gui_idle(rdev)) { |
| 165 | sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 166 | clock_info[rdev->pm.requested_clock_mode_index].sclk; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 167 | if (sclk > rdev->pm.default_sclk) |
| 168 | sclk = rdev->pm.default_sclk; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 169 | |
Alex Deucher | 27810fb | 2012-10-01 19:25:11 -0400 | [diff] [blame] | 170 | /* starting with BTC, there is one state that is used for both |
| 171 | * MH and SH. Difference is that we always use the high clock index for |
Alex Deucher | 7ae764b | 2013-02-11 08:44:48 -0500 | [diff] [blame] | 172 | * mclk and vddci. |
Alex Deucher | 27810fb | 2012-10-01 19:25:11 -0400 | [diff] [blame] | 173 | */ |
| 174 | if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && |
| 175 | (rdev->family >= CHIP_BARTS) && |
| 176 | rdev->pm.active_crtc_count && |
| 177 | ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || |
| 178 | (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) |
| 179 | mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 180 | clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; |
| 181 | else |
| 182 | mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. |
| 183 | clock_info[rdev->pm.requested_clock_mode_index].mclk; |
| 184 | |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 185 | if (mclk > rdev->pm.default_mclk) |
| 186 | mclk = rdev->pm.default_mclk; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 187 | |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 188 | /* upvolt before raising clocks, downvolt after lowering clocks */ |
| 189 | if (sclk < rdev->pm.current_sclk) |
| 190 | misc_after = true; |
| 191 | |
| 192 | radeon_sync_with_vblank(rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 193 | |
| 194 | if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 195 | if (!radeon_pm_in_vbl(rdev)) |
| 196 | return; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 197 | } |
| 198 | |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 199 | radeon_pm_prepare(rdev); |
| 200 | |
| 201 | if (!misc_after) |
| 202 | /* voltage, pcie lanes, etc.*/ |
| 203 | radeon_pm_misc(rdev); |
| 204 | |
| 205 | /* set engine clock */ |
| 206 | if (sclk != rdev->pm.current_sclk) { |
| 207 | radeon_pm_debug_check_in_vbl(rdev, false); |
| 208 | radeon_set_engine_clock(rdev, sclk); |
| 209 | radeon_pm_debug_check_in_vbl(rdev, true); |
| 210 | rdev->pm.current_sclk = sclk; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 211 | DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 212 | } |
| 213 | |
| 214 | /* set memory clock */ |
Alex Deucher | 798bcf7 | 2012-02-23 17:53:48 -0500 | [diff] [blame] | 215 | if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 216 | radeon_pm_debug_check_in_vbl(rdev, false); |
| 217 | radeon_set_memory_clock(rdev, mclk); |
| 218 | radeon_pm_debug_check_in_vbl(rdev, true); |
| 219 | rdev->pm.current_mclk = mclk; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 220 | DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); |
Alex Deucher | 9264587 | 2010-05-27 17:01:41 -0400 | [diff] [blame] | 221 | } |
| 222 | |
| 223 | if (misc_after) |
| 224 | /* voltage, pcie lanes, etc.*/ |
| 225 | radeon_pm_misc(rdev); |
| 226 | |
| 227 | radeon_pm_finish(rdev); |
| 228 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 229 | rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; |
| 230 | rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; |
| 231 | } else |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 232 | DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 233 | } |
| 234 | |
| 235 | static void radeon_pm_set_clocks(struct radeon_device *rdev) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 236 | { |
Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 237 | int i, r; |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 238 | |
Alex Deucher | 4e186b2 | 2010-08-13 10:53:35 -0400 | [diff] [blame] | 239 | /* no need to take locks, etc. if nothing's going to change */ |
| 240 | if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && |
| 241 | (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) |
| 242 | return; |
| 243 | |
Matthew Garrett | 612e06c | 2010-04-27 17:16:58 -0400 | [diff] [blame] | 244 | mutex_lock(&rdev->ddev->struct_mutex); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 245 | down_write(&rdev->pm.mclk_lock); |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 246 | mutex_lock(&rdev->ring_lock); |
Alex Deucher | 4f3218c | 2010-04-29 16:14:02 -0400 | [diff] [blame] | 247 | |
Alex Deucher | 95f5a3a | 2012-08-10 13:12:08 -0400 | [diff] [blame] | 248 | /* wait for the rings to drain */ |
| 249 | for (i = 0; i < RADEON_NUM_RINGS; i++) { |
| 250 | struct radeon_ring *ring = &rdev->ring[i]; |
Jerome Glisse | 5f8f635 | 2012-12-17 11:04:32 -0500 | [diff] [blame] | 251 | if (!ring->ready) { |
| 252 | continue; |
| 253 | } |
| 254 | r = radeon_fence_wait_empty_locked(rdev, i); |
| 255 | if (r) { |
| 256 | /* needs a GPU reset dont reset here */ |
| 257 | mutex_unlock(&rdev->ring_lock); |
| 258 | up_write(&rdev->pm.mclk_lock); |
| 259 | mutex_unlock(&rdev->ddev->struct_mutex); |
| 260 | return; |
| 261 | } |
Alex Deucher | 4f3218c | 2010-04-29 16:14:02 -0400 | [diff] [blame] | 262 | } |
Alex Deucher | 95f5a3a | 2012-08-10 13:12:08 -0400 | [diff] [blame] | 263 | |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 264 | radeon_unmap_vram_bos(rdev); |
| 265 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 266 | if (rdev->irq.installed) { |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 267 | for (i = 0; i < rdev->num_crtc; i++) { |
| 268 | if (rdev->pm.active_crtcs & (1 << i)) { |
| 269 | rdev->pm.req_vblank |= (1 << i); |
| 270 | drm_vblank_get(rdev->ddev, i); |
| 271 | } |
| 272 | } |
| 273 | } |
Alex Deucher | 539d241 | 2010-04-29 00:22:43 -0400 | [diff] [blame] | 274 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 275 | radeon_set_power_state(rdev); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 276 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 277 | if (rdev->irq.installed) { |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 278 | for (i = 0; i < rdev->num_crtc; i++) { |
| 279 | if (rdev->pm.req_vblank & (1 << i)) { |
| 280 | rdev->pm.req_vblank &= ~(1 << i); |
| 281 | drm_vblank_put(rdev->ddev, i); |
| 282 | } |
| 283 | } |
| 284 | } |
Matthew Garrett | 5876dd2 | 2010-04-26 15:52:20 -0400 | [diff] [blame] | 285 | |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 286 | /* update display watermarks based on new power state */ |
| 287 | radeon_update_bandwidth_info(rdev); |
| 288 | if (rdev->pm.active_crtc_count) |
| 289 | radeon_bandwidth_update(rdev); |
| 290 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 291 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
Matthew Garrett | 2aba631 | 2010-04-26 15:45:23 -0400 | [diff] [blame] | 292 | |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 293 | mutex_unlock(&rdev->ring_lock); |
Christian König | db7fce3 | 2012-05-11 14:57:18 +0200 | [diff] [blame] | 294 | up_write(&rdev->pm.mclk_lock); |
Matthew Garrett | 612e06c | 2010-04-27 17:16:58 -0400 | [diff] [blame] | 295 | mutex_unlock(&rdev->ddev->struct_mutex); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 296 | } |
| 297 | |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 298 | static void radeon_pm_print_states(struct radeon_device *rdev) |
| 299 | { |
| 300 | int i, j; |
| 301 | struct radeon_power_state *power_state; |
| 302 | struct radeon_pm_clock_info *clock_info; |
| 303 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 304 | DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 305 | for (i = 0; i < rdev->pm.num_power_states; i++) { |
| 306 | power_state = &rdev->pm.power_state[i]; |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 307 | DRM_DEBUG_DRIVER("State %d: %s\n", i, |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 308 | radeon_pm_state_type_name[power_state->type]); |
| 309 | if (i == rdev->pm.default_power_state_index) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 310 | DRM_DEBUG_DRIVER("\tDefault"); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 311 | if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 312 | DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 313 | if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 314 | DRM_DEBUG_DRIVER("\tSingle display only\n"); |
| 315 | DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 316 | for (j = 0; j < power_state->num_clock_modes; j++) { |
| 317 | clock_info = &(power_state->clock_info[j]); |
| 318 | if (rdev->flags & RADEON_IS_IGP) |
Alex Deucher | eb2c27a | 2012-10-01 18:28:09 -0400 | [diff] [blame] | 319 | DRM_DEBUG_DRIVER("\t\t%d e: %d\n", |
| 320 | j, |
| 321 | clock_info->sclk * 10); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 322 | else |
Alex Deucher | eb2c27a | 2012-10-01 18:28:09 -0400 | [diff] [blame] | 323 | DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", |
| 324 | j, |
| 325 | clock_info->sclk * 10, |
| 326 | clock_info->mclk * 10, |
| 327 | clock_info->voltage.voltage); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 328 | } |
| 329 | } |
| 330 | } |
| 331 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 332 | static ssize_t radeon_get_pm_profile(struct device *dev, |
| 333 | struct device_attribute *attr, |
| 334 | char *buf) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 335 | { |
| 336 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 337 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 338 | int cp = rdev->pm.profile; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 339 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 340 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 341 | (cp == PM_PROFILE_AUTO) ? "auto" : |
| 342 | (cp == PM_PROFILE_LOW) ? "low" : |
Daniel J Blueman | 12e27be | 2010-07-28 12:25:58 +0100 | [diff] [blame] | 343 | (cp == PM_PROFILE_MID) ? "mid" : |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 344 | (cp == PM_PROFILE_HIGH) ? "high" : "default"); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 345 | } |
| 346 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 347 | static ssize_t radeon_set_pm_profile(struct device *dev, |
| 348 | struct device_attribute *attr, |
| 349 | const char *buf, |
| 350 | size_t count) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 351 | { |
| 352 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 353 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 354 | |
| 355 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 356 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 357 | if (strncmp("default", buf, strlen("default")) == 0) |
| 358 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
| 359 | else if (strncmp("auto", buf, strlen("auto")) == 0) |
| 360 | rdev->pm.profile = PM_PROFILE_AUTO; |
| 361 | else if (strncmp("low", buf, strlen("low")) == 0) |
| 362 | rdev->pm.profile = PM_PROFILE_LOW; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 363 | else if (strncmp("mid", buf, strlen("mid")) == 0) |
| 364 | rdev->pm.profile = PM_PROFILE_MID; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 365 | else if (strncmp("high", buf, strlen("high")) == 0) |
| 366 | rdev->pm.profile = PM_PROFILE_HIGH; |
| 367 | else { |
Thomas Renninger | 1783e4b | 2011-03-23 15:14:09 +0000 | [diff] [blame] | 368 | count = -EINVAL; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 369 | goto fail; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 370 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 371 | radeon_pm_update_profile(rdev); |
| 372 | radeon_pm_set_clocks(rdev); |
Thomas Renninger | 1783e4b | 2011-03-23 15:14:09 +0000 | [diff] [blame] | 373 | } else |
| 374 | count = -EINVAL; |
| 375 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 376 | fail: |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 377 | mutex_unlock(&rdev->pm.mutex); |
| 378 | |
| 379 | return count; |
| 380 | } |
| 381 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 382 | static ssize_t radeon_get_pm_method(struct device *dev, |
| 383 | struct device_attribute *attr, |
| 384 | char *buf) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 385 | { |
| 386 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 387 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 388 | int pm = rdev->pm.pm_method; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 389 | |
| 390 | return snprintf(buf, PAGE_SIZE, "%s\n", |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 391 | (pm == PM_METHOD_DYNPM) ? "dynpm" : |
| 392 | (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 393 | } |
| 394 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 395 | static ssize_t radeon_set_pm_method(struct device *dev, |
| 396 | struct device_attribute *attr, |
| 397 | const char *buf, |
| 398 | size_t count) |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 399 | { |
| 400 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 401 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 402 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 403 | /* we don't support the legacy modes with dpm */ |
| 404 | if (rdev->pm.pm_method == PM_METHOD_DPM) { |
| 405 | count = -EINVAL; |
| 406 | goto fail; |
| 407 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 408 | |
| 409 | if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 410 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 411 | rdev->pm.pm_method = PM_METHOD_DYNPM; |
| 412 | rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; |
| 413 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 414 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 415 | } else if (strncmp("profile", buf, strlen("profile")) == 0) { |
| 416 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 417 | /* disable dynpm */ |
| 418 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 419 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 420 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 421 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 422 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 423 | } else { |
Thomas Renninger | 1783e4b | 2011-03-23 15:14:09 +0000 | [diff] [blame] | 424 | count = -EINVAL; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 425 | goto fail; |
| 426 | } |
| 427 | radeon_pm_compute_clocks(rdev); |
| 428 | fail: |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 429 | return count; |
| 430 | } |
| 431 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 432 | static ssize_t radeon_get_dpm_state(struct device *dev, |
| 433 | struct device_attribute *attr, |
| 434 | char *buf) |
| 435 | { |
| 436 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 437 | struct radeon_device *rdev = ddev->dev_private; |
| 438 | enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; |
| 439 | |
| 440 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 441 | (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : |
| 442 | (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); |
| 443 | } |
| 444 | |
| 445 | static ssize_t radeon_set_dpm_state(struct device *dev, |
| 446 | struct device_attribute *attr, |
| 447 | const char *buf, |
| 448 | size_t count) |
| 449 | { |
| 450 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 451 | struct radeon_device *rdev = ddev->dev_private; |
| 452 | |
| 453 | mutex_lock(&rdev->pm.mutex); |
| 454 | if (strncmp("battery", buf, strlen("battery")) == 0) |
| 455 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; |
| 456 | else if (strncmp("balanced", buf, strlen("balanced")) == 0) |
| 457 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; |
| 458 | else if (strncmp("performance", buf, strlen("performance")) == 0) |
| 459 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; |
| 460 | else { |
| 461 | mutex_unlock(&rdev->pm.mutex); |
| 462 | count = -EINVAL; |
| 463 | goto fail; |
| 464 | } |
| 465 | mutex_unlock(&rdev->pm.mutex); |
| 466 | radeon_pm_compute_clocks(rdev); |
| 467 | fail: |
| 468 | return count; |
| 469 | } |
| 470 | |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 471 | static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, |
| 472 | struct device_attribute *attr, |
| 473 | char *buf) |
| 474 | { |
| 475 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 476 | struct radeon_device *rdev = ddev->dev_private; |
| 477 | enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; |
| 478 | |
| 479 | return snprintf(buf, PAGE_SIZE, "%s\n", |
| 480 | (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : |
| 481 | (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); |
| 482 | } |
| 483 | |
| 484 | static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, |
| 485 | struct device_attribute *attr, |
| 486 | const char *buf, |
| 487 | size_t count) |
| 488 | { |
| 489 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 490 | struct radeon_device *rdev = ddev->dev_private; |
| 491 | enum radeon_dpm_forced_level level; |
| 492 | int ret = 0; |
| 493 | |
| 494 | mutex_lock(&rdev->pm.mutex); |
| 495 | if (strncmp("low", buf, strlen("low")) == 0) { |
| 496 | level = RADEON_DPM_FORCED_LEVEL_LOW; |
| 497 | } else if (strncmp("high", buf, strlen("high")) == 0) { |
| 498 | level = RADEON_DPM_FORCED_LEVEL_HIGH; |
| 499 | } else if (strncmp("auto", buf, strlen("auto")) == 0) { |
| 500 | level = RADEON_DPM_FORCED_LEVEL_AUTO; |
| 501 | } else { |
| 502 | mutex_unlock(&rdev->pm.mutex); |
| 503 | count = -EINVAL; |
| 504 | goto fail; |
| 505 | } |
| 506 | if (rdev->asic->dpm.force_performance_level) { |
| 507 | ret = radeon_dpm_force_performance_level(rdev, level); |
| 508 | if (ret) |
| 509 | count = -EINVAL; |
| 510 | } |
| 511 | mutex_unlock(&rdev->pm.mutex); |
| 512 | fail: |
| 513 | return count; |
| 514 | } |
| 515 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 516 | static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); |
| 517 | static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 518 | static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 519 | static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, |
| 520 | radeon_get_dpm_forced_performance_level, |
| 521 | radeon_set_dpm_forced_performance_level); |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 522 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 523 | static ssize_t radeon_hwmon_show_temp(struct device *dev, |
| 524 | struct device_attribute *attr, |
| 525 | char *buf) |
| 526 | { |
| 527 | struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); |
| 528 | struct radeon_device *rdev = ddev->dev_private; |
Alex Deucher | 20d391d | 2011-02-01 16:12:34 -0500 | [diff] [blame] | 529 | int temp; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 530 | |
Alex Deucher | 6bd1c38 | 2013-06-21 14:38:03 -0400 | [diff] [blame] | 531 | if (rdev->asic->pm.get_temperature) |
| 532 | temp = radeon_get_temperature(rdev); |
| 533 | else |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 534 | temp = 0; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 535 | |
| 536 | return snprintf(buf, PAGE_SIZE, "%d\n", temp); |
| 537 | } |
| 538 | |
| 539 | static ssize_t radeon_hwmon_show_name(struct device *dev, |
| 540 | struct device_attribute *attr, |
| 541 | char *buf) |
| 542 | { |
| 543 | return sprintf(buf, "radeon\n"); |
| 544 | } |
| 545 | |
| 546 | static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); |
| 547 | static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); |
| 548 | |
| 549 | static struct attribute *hwmon_attributes[] = { |
| 550 | &sensor_dev_attr_temp1_input.dev_attr.attr, |
| 551 | &sensor_dev_attr_name.dev_attr.attr, |
| 552 | NULL |
| 553 | }; |
| 554 | |
| 555 | static const struct attribute_group hwmon_attrgroup = { |
| 556 | .attrs = hwmon_attributes, |
| 557 | }; |
| 558 | |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 559 | static int radeon_hwmon_init(struct radeon_device *rdev) |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 560 | { |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 561 | int err = 0; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 562 | |
| 563 | rdev->pm.int_hwmon_dev = NULL; |
| 564 | |
| 565 | switch (rdev->pm.int_thermal_type) { |
| 566 | case THERMAL_TYPE_RV6XX: |
| 567 | case THERMAL_TYPE_RV770: |
| 568 | case THERMAL_TYPE_EVERGREEN: |
Alex Deucher | 457558e | 2011-05-25 17:49:54 -0400 | [diff] [blame] | 569 | case THERMAL_TYPE_NI: |
Alex Deucher | e33df25 | 2010-11-22 17:56:32 -0500 | [diff] [blame] | 570 | case THERMAL_TYPE_SUMO: |
Alex Deucher | 1bd47d2 | 2012-03-20 17:18:10 -0400 | [diff] [blame] | 571 | case THERMAL_TYPE_SI: |
Alex Deucher | 6bd1c38 | 2013-06-21 14:38:03 -0400 | [diff] [blame] | 572 | if (rdev->asic->pm.get_temperature == NULL) |
Alex Deucher | 5d7486c | 2012-03-20 17:18:29 -0400 | [diff] [blame] | 573 | return err; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 574 | rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 575 | if (IS_ERR(rdev->pm.int_hwmon_dev)) { |
| 576 | err = PTR_ERR(rdev->pm.int_hwmon_dev); |
| 577 | dev_err(rdev->dev, |
| 578 | "Unable to register hwmon device: %d\n", err); |
| 579 | break; |
| 580 | } |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 581 | dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); |
| 582 | err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, |
| 583 | &hwmon_attrgroup); |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 584 | if (err) { |
| 585 | dev_err(rdev->dev, |
| 586 | "Unable to create hwmon sysfs file: %d\n", err); |
| 587 | hwmon_device_unregister(rdev->dev); |
| 588 | } |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 589 | break; |
| 590 | default: |
| 591 | break; |
| 592 | } |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 593 | |
| 594 | return err; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 595 | } |
| 596 | |
| 597 | static void radeon_hwmon_fini(struct radeon_device *rdev) |
| 598 | { |
| 599 | if (rdev->pm.int_hwmon_dev) { |
| 600 | sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); |
| 601 | hwmon_device_unregister(rdev->pm.int_hwmon_dev); |
| 602 | } |
| 603 | } |
| 604 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 605 | static void radeon_dpm_thermal_work_handler(struct work_struct *work) |
| 606 | { |
| 607 | struct radeon_device *rdev = |
| 608 | container_of(work, struct radeon_device, |
| 609 | pm.dpm.thermal.work); |
| 610 | /* switch to the thermal state */ |
| 611 | enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; |
| 612 | |
| 613 | if (!rdev->pm.dpm_enabled) |
| 614 | return; |
| 615 | |
| 616 | if (rdev->asic->pm.get_temperature) { |
| 617 | int temp = radeon_get_temperature(rdev); |
| 618 | |
| 619 | if (temp < rdev->pm.dpm.thermal.min_temp) |
| 620 | /* switch back the user state */ |
| 621 | dpm_state = rdev->pm.dpm.user_state; |
| 622 | } else { |
| 623 | if (rdev->pm.dpm.thermal.high_to_low) |
| 624 | /* switch back the user state */ |
| 625 | dpm_state = rdev->pm.dpm.user_state; |
| 626 | } |
| 627 | radeon_dpm_enable_power_state(rdev, dpm_state); |
| 628 | } |
| 629 | |
| 630 | static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, |
| 631 | enum radeon_pm_state_type dpm_state) |
| 632 | { |
| 633 | int i; |
| 634 | struct radeon_ps *ps; |
| 635 | u32 ui_class; |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 636 | bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? |
| 637 | true : false; |
| 638 | |
| 639 | /* check if the vblank period is too short to adjust the mclk */ |
| 640 | if (single_display && rdev->asic->dpm.vblank_too_short) { |
| 641 | if (radeon_dpm_vblank_too_short(rdev)) |
| 642 | single_display = false; |
| 643 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 644 | |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 645 | /* certain older asics have a separare 3D performance state, |
| 646 | * so try that first if the user selected performance |
| 647 | */ |
| 648 | if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) |
| 649 | dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 650 | /* balanced states don't exist at the moment */ |
| 651 | if (dpm_state == POWER_STATE_TYPE_BALANCED) |
| 652 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 653 | |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 654 | restart_search: |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 655 | /* Pick the best power state based on current conditions */ |
| 656 | for (i = 0; i < rdev->pm.dpm.num_ps; i++) { |
| 657 | ps = &rdev->pm.dpm.ps[i]; |
| 658 | ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; |
| 659 | switch (dpm_state) { |
| 660 | /* user states */ |
| 661 | case POWER_STATE_TYPE_BATTERY: |
| 662 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { |
| 663 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 664 | if (single_display) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 665 | return ps; |
| 666 | } else |
| 667 | return ps; |
| 668 | } |
| 669 | break; |
| 670 | case POWER_STATE_TYPE_BALANCED: |
| 671 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { |
| 672 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 673 | if (single_display) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 674 | return ps; |
| 675 | } else |
| 676 | return ps; |
| 677 | } |
| 678 | break; |
| 679 | case POWER_STATE_TYPE_PERFORMANCE: |
| 680 | if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { |
| 681 | if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { |
Alex Deucher | 4878306 | 2013-07-08 11:35:06 -0400 | [diff] [blame] | 682 | if (single_display) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 683 | return ps; |
| 684 | } else |
| 685 | return ps; |
| 686 | } |
| 687 | break; |
| 688 | /* internal states */ |
| 689 | case POWER_STATE_TYPE_INTERNAL_UVD: |
| 690 | return rdev->pm.dpm.uvd_ps; |
| 691 | case POWER_STATE_TYPE_INTERNAL_UVD_SD: |
| 692 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) |
| 693 | return ps; |
| 694 | break; |
| 695 | case POWER_STATE_TYPE_INTERNAL_UVD_HD: |
| 696 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) |
| 697 | return ps; |
| 698 | break; |
| 699 | case POWER_STATE_TYPE_INTERNAL_UVD_HD2: |
| 700 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) |
| 701 | return ps; |
| 702 | break; |
| 703 | case POWER_STATE_TYPE_INTERNAL_UVD_MVC: |
| 704 | if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) |
| 705 | return ps; |
| 706 | break; |
| 707 | case POWER_STATE_TYPE_INTERNAL_BOOT: |
| 708 | return rdev->pm.dpm.boot_ps; |
| 709 | case POWER_STATE_TYPE_INTERNAL_THERMAL: |
| 710 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) |
| 711 | return ps; |
| 712 | break; |
| 713 | case POWER_STATE_TYPE_INTERNAL_ACPI: |
| 714 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) |
| 715 | return ps; |
| 716 | break; |
| 717 | case POWER_STATE_TYPE_INTERNAL_ULV: |
| 718 | if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) |
| 719 | return ps; |
| 720 | break; |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 721 | case POWER_STATE_TYPE_INTERNAL_3DPERF: |
| 722 | if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) |
| 723 | return ps; |
| 724 | break; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 725 | default: |
| 726 | break; |
| 727 | } |
| 728 | } |
| 729 | /* use a fallback state if we didn't match */ |
| 730 | switch (dpm_state) { |
| 731 | case POWER_STATE_TYPE_INTERNAL_UVD_SD: |
| 732 | case POWER_STATE_TYPE_INTERNAL_UVD_HD: |
| 733 | case POWER_STATE_TYPE_INTERNAL_UVD_HD2: |
| 734 | case POWER_STATE_TYPE_INTERNAL_UVD_MVC: |
| 735 | return rdev->pm.dpm.uvd_ps; |
| 736 | case POWER_STATE_TYPE_INTERNAL_THERMAL: |
| 737 | dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; |
| 738 | goto restart_search; |
| 739 | case POWER_STATE_TYPE_INTERNAL_ACPI: |
| 740 | dpm_state = POWER_STATE_TYPE_BATTERY; |
| 741 | goto restart_search; |
| 742 | case POWER_STATE_TYPE_BATTERY: |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 743 | case POWER_STATE_TYPE_BALANCED: |
| 744 | case POWER_STATE_TYPE_INTERNAL_3DPERF: |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 745 | dpm_state = POWER_STATE_TYPE_PERFORMANCE; |
| 746 | goto restart_search; |
| 747 | default: |
| 748 | break; |
| 749 | } |
| 750 | |
| 751 | return NULL; |
| 752 | } |
| 753 | |
| 754 | static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) |
| 755 | { |
| 756 | int i; |
| 757 | struct radeon_ps *ps; |
| 758 | enum radeon_pm_state_type dpm_state; |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 759 | int ret; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 760 | |
| 761 | /* if dpm init failed */ |
| 762 | if (!rdev->pm.dpm_enabled) |
| 763 | return; |
| 764 | |
| 765 | if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { |
| 766 | /* add other state override checks here */ |
Alex Deucher | 8a22755 | 2013-06-21 15:12:57 -0400 | [diff] [blame] | 767 | if ((!rdev->pm.dpm.thermal_active) && |
| 768 | (!rdev->pm.dpm.uvd_active)) |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 769 | rdev->pm.dpm.state = rdev->pm.dpm.user_state; |
| 770 | } |
| 771 | dpm_state = rdev->pm.dpm.state; |
| 772 | |
| 773 | ps = radeon_dpm_pick_power_state(rdev, dpm_state); |
| 774 | if (ps) |
Alex Deucher | 89c9bc5 | 2013-01-16 14:40:26 -0500 | [diff] [blame] | 775 | rdev->pm.dpm.requested_ps = ps; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 776 | else |
| 777 | return; |
| 778 | |
Alex Deucher | d22b7e4 | 2012-11-29 19:27:56 -0500 | [diff] [blame] | 779 | /* no need to reprogram if nothing changed unless we are on BTC+ */ |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 780 | if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { |
Alex Deucher | d22b7e4 | 2012-11-29 19:27:56 -0500 | [diff] [blame] | 781 | if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { |
| 782 | /* for pre-BTC and APUs if the num crtcs changed but state is the same, |
| 783 | * all we need to do is update the display configuration. |
| 784 | */ |
| 785 | if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { |
| 786 | /* update display watermarks based on new power state */ |
| 787 | radeon_bandwidth_update(rdev); |
| 788 | /* update displays */ |
| 789 | radeon_dpm_display_configuration_changed(rdev); |
| 790 | rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; |
| 791 | rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; |
| 792 | } |
| 793 | return; |
| 794 | } else { |
| 795 | /* for BTC+ if the num crtcs hasn't changed and state is the same, |
| 796 | * nothing to do, if the num crtcs is > 1 and state is the same, |
| 797 | * update display configuration. |
| 798 | */ |
| 799 | if (rdev->pm.dpm.new_active_crtcs == |
| 800 | rdev->pm.dpm.current_active_crtcs) { |
| 801 | return; |
| 802 | } else { |
| 803 | if ((rdev->pm.dpm.current_active_crtc_count > 1) && |
| 804 | (rdev->pm.dpm.new_active_crtc_count > 1)) { |
| 805 | /* update display watermarks based on new power state */ |
| 806 | radeon_bandwidth_update(rdev); |
| 807 | /* update displays */ |
| 808 | radeon_dpm_display_configuration_changed(rdev); |
| 809 | rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; |
| 810 | rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; |
| 811 | return; |
| 812 | } |
| 813 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 814 | } |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 815 | } |
| 816 | |
| 817 | printk("switching from power state:\n"); |
| 818 | radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); |
| 819 | printk("switching to power state:\n"); |
| 820 | radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); |
| 821 | |
| 822 | mutex_lock(&rdev->ddev->struct_mutex); |
| 823 | down_write(&rdev->pm.mclk_lock); |
| 824 | mutex_lock(&rdev->ring_lock); |
| 825 | |
Alex Deucher | 89c9bc5 | 2013-01-16 14:40:26 -0500 | [diff] [blame] | 826 | ret = radeon_dpm_pre_set_power_state(rdev); |
| 827 | if (ret) |
| 828 | goto done; |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 829 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 830 | /* update display watermarks based on new power state */ |
| 831 | radeon_bandwidth_update(rdev); |
| 832 | /* update displays */ |
| 833 | radeon_dpm_display_configuration_changed(rdev); |
| 834 | |
| 835 | rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; |
| 836 | rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; |
| 837 | |
| 838 | /* wait for the rings to drain */ |
| 839 | for (i = 0; i < RADEON_NUM_RINGS; i++) { |
| 840 | struct radeon_ring *ring = &rdev->ring[i]; |
| 841 | if (ring->ready) |
| 842 | radeon_fence_wait_empty_locked(rdev, i); |
| 843 | } |
| 844 | |
| 845 | /* program the new power state */ |
| 846 | radeon_dpm_set_power_state(rdev); |
| 847 | |
| 848 | /* update current power state */ |
| 849 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; |
| 850 | |
Alex Deucher | 89c9bc5 | 2013-01-16 14:40:26 -0500 | [diff] [blame] | 851 | radeon_dpm_post_set_power_state(rdev); |
Alex Deucher | 84dd192 | 2013-01-16 12:52:04 -0500 | [diff] [blame] | 852 | |
| 853 | done: |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 854 | mutex_unlock(&rdev->ring_lock); |
| 855 | up_write(&rdev->pm.mclk_lock); |
| 856 | mutex_unlock(&rdev->ddev->struct_mutex); |
| 857 | } |
| 858 | |
| 859 | void radeon_dpm_enable_power_state(struct radeon_device *rdev, |
| 860 | enum radeon_pm_state_type dpm_state) |
| 861 | { |
| 862 | if (!rdev->pm.dpm_enabled) |
| 863 | return; |
| 864 | |
| 865 | mutex_lock(&rdev->pm.mutex); |
| 866 | switch (dpm_state) { |
| 867 | case POWER_STATE_TYPE_INTERNAL_THERMAL: |
| 868 | rdev->pm.dpm.thermal_active = true; |
| 869 | break; |
Alex Deucher | 8a22755 | 2013-06-21 15:12:57 -0400 | [diff] [blame] | 870 | case POWER_STATE_TYPE_INTERNAL_UVD: |
| 871 | case POWER_STATE_TYPE_INTERNAL_UVD_SD: |
| 872 | case POWER_STATE_TYPE_INTERNAL_UVD_HD: |
| 873 | case POWER_STATE_TYPE_INTERNAL_UVD_HD2: |
| 874 | case POWER_STATE_TYPE_INTERNAL_UVD_MVC: |
| 875 | rdev->pm.dpm.uvd_active = true; |
| 876 | break; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 877 | default: |
| 878 | rdev->pm.dpm.thermal_active = false; |
Alex Deucher | 8a22755 | 2013-06-21 15:12:57 -0400 | [diff] [blame] | 879 | rdev->pm.dpm.uvd_active = false; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 880 | break; |
| 881 | } |
| 882 | rdev->pm.dpm.state = dpm_state; |
| 883 | mutex_unlock(&rdev->pm.mutex); |
| 884 | radeon_pm_compute_clocks(rdev); |
| 885 | } |
| 886 | |
| 887 | static void radeon_pm_suspend_old(struct radeon_device *rdev) |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 888 | { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 889 | mutex_lock(&rdev->pm.mutex); |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 890 | if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 891 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) |
| 892 | rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 893 | } |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 894 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 895 | |
| 896 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 897 | } |
| 898 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 899 | static void radeon_pm_suspend_dpm(struct radeon_device *rdev) |
| 900 | { |
| 901 | mutex_lock(&rdev->pm.mutex); |
| 902 | /* disable dpm */ |
| 903 | radeon_dpm_disable(rdev); |
| 904 | /* reset the power state */ |
| 905 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; |
| 906 | rdev->pm.dpm_enabled = false; |
| 907 | mutex_unlock(&rdev->pm.mutex); |
| 908 | } |
| 909 | |
| 910 | void radeon_pm_suspend(struct radeon_device *rdev) |
| 911 | { |
| 912 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 913 | radeon_pm_suspend_dpm(rdev); |
| 914 | else |
| 915 | radeon_pm_suspend_old(rdev); |
| 916 | } |
| 917 | |
| 918 | static void radeon_pm_resume_old(struct radeon_device *rdev) |
Rafał Miłecki | d0d6cb8 | 2010-03-02 22:06:52 +0100 | [diff] [blame] | 919 | { |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 920 | /* set up the default clocks if the MC ucode is loaded */ |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 921 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | c6cf777 | 2013-07-05 13:14:30 -0400 | [diff] [blame] | 922 | (rdev->family <= CHIP_HAINAN) && |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 923 | rdev->mc_fw) { |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 924 | if (rdev->pm.default_vddc) |
Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 925 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 926 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 927 | if (rdev->pm.default_vddci) |
| 928 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 929 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 930 | if (rdev->pm.default_sclk) |
| 931 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 932 | if (rdev->pm.default_mclk) |
| 933 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 934 | } |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 935 | /* asic init will reset the default power state */ |
| 936 | mutex_lock(&rdev->pm.mutex); |
| 937 | rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; |
| 938 | rdev->pm.current_clock_mode_index = 0; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 939 | rdev->pm.current_sclk = rdev->pm.default_sclk; |
| 940 | rdev->pm.current_mclk = rdev->pm.default_mclk; |
Alex Deucher | 4d60173 | 2010-06-07 18:15:18 -0400 | [diff] [blame] | 941 | rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; |
Alex Deucher | 2feea49 | 2011-04-12 14:49:24 -0400 | [diff] [blame] | 942 | rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 943 | if (rdev->pm.pm_method == PM_METHOD_DYNPM |
| 944 | && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { |
| 945 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 946 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 947 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 948 | } |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 949 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 950 | radeon_pm_compute_clocks(rdev); |
Rafał Miłecki | d0d6cb8 | 2010-03-02 22:06:52 +0100 | [diff] [blame] | 951 | } |
| 952 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 953 | static void radeon_pm_resume_dpm(struct radeon_device *rdev) |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 954 | { |
Dave Airlie | 26481fb | 2010-05-18 19:00:14 +1000 | [diff] [blame] | 955 | int ret; |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 956 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 957 | /* asic init will reset to the boot state */ |
| 958 | mutex_lock(&rdev->pm.mutex); |
| 959 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; |
| 960 | radeon_dpm_setup_asic(rdev); |
| 961 | ret = radeon_dpm_enable(rdev); |
| 962 | mutex_unlock(&rdev->pm.mutex); |
| 963 | if (ret) { |
| 964 | DRM_ERROR("radeon: dpm resume failed\n"); |
| 965 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | c6cf777 | 2013-07-05 13:14:30 -0400 | [diff] [blame] | 966 | (rdev->family <= CHIP_HAINAN) && |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 967 | rdev->mc_fw) { |
| 968 | if (rdev->pm.default_vddc) |
| 969 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 970 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
| 971 | if (rdev->pm.default_vddci) |
| 972 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 973 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
| 974 | if (rdev->pm.default_sclk) |
| 975 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 976 | if (rdev->pm.default_mclk) |
| 977 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 978 | } |
| 979 | } else { |
| 980 | rdev->pm.dpm_enabled = true; |
| 981 | radeon_pm_compute_clocks(rdev); |
| 982 | } |
| 983 | } |
| 984 | |
| 985 | void radeon_pm_resume(struct radeon_device *rdev) |
| 986 | { |
| 987 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 988 | radeon_pm_resume_dpm(rdev); |
| 989 | else |
| 990 | radeon_pm_resume_old(rdev); |
| 991 | } |
| 992 | |
| 993 | static int radeon_pm_init_old(struct radeon_device *rdev) |
| 994 | { |
| 995 | int ret; |
| 996 | |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 997 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 998 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 999 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 1000 | rdev->pm.dynpm_can_upclock = true; |
| 1001 | rdev->pm.dynpm_can_downclock = true; |
Alex Deucher | 9ace9f7 | 2011-01-06 21:19:26 -0500 | [diff] [blame] | 1002 | rdev->pm.default_sclk = rdev->clock.default_sclk; |
| 1003 | rdev->pm.default_mclk = rdev->clock.default_mclk; |
Alex Deucher | f8ed8b4 | 2010-06-07 17:49:51 -0400 | [diff] [blame] | 1004 | rdev->pm.current_sclk = rdev->clock.default_sclk; |
| 1005 | rdev->pm.current_mclk = rdev->clock.default_mclk; |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1006 | rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1007 | |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1008 | if (rdev->bios) { |
| 1009 | if (rdev->is_atom_bios) |
| 1010 | radeon_atombios_get_power_modes(rdev); |
| 1011 | else |
| 1012 | radeon_combios_get_power_modes(rdev); |
Rafał Miłecki | f712d0c | 2010-06-07 18:29:44 -0400 | [diff] [blame] | 1013 | radeon_pm_print_states(rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1014 | radeon_pm_init_profile(rdev); |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 1015 | /* set up the default clocks if the MC ucode is loaded */ |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 1016 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | c6cf777 | 2013-07-05 13:14:30 -0400 | [diff] [blame] | 1017 | (rdev->family <= CHIP_HAINAN) && |
Alex Deucher | 2e3b3b1 | 2012-09-14 10:59:26 -0400 | [diff] [blame] | 1018 | rdev->mc_fw) { |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 1019 | if (rdev->pm.default_vddc) |
Alex Deucher | 8a83ec5 | 2011-04-12 14:49:23 -0400 | [diff] [blame] | 1020 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 1021 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
Alex Deucher | 4639dd2 | 2011-07-25 18:50:08 -0400 | [diff] [blame] | 1022 | if (rdev->pm.default_vddci) |
| 1023 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 1024 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
Alex Deucher | ed18a36 | 2011-01-06 21:19:32 -0500 | [diff] [blame] | 1025 | if (rdev->pm.default_sclk) |
| 1026 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 1027 | if (rdev->pm.default_mclk) |
| 1028 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 1029 | } |
Alex Deucher | 56278a8 | 2009-12-28 13:58:44 -0500 | [diff] [blame] | 1030 | } |
| 1031 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1032 | /* set up the internal thermal sensor if applicable */ |
Dan Carpenter | 0d18abe | 2010-08-09 21:59:42 +0200 | [diff] [blame] | 1033 | ret = radeon_hwmon_init(rdev); |
| 1034 | if (ret) |
| 1035 | return ret; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1036 | |
| 1037 | INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); |
| 1038 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1039 | if (rdev->pm.num_power_states > 1) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1040 | /* where's the best place to put these? */ |
Dave Airlie | 26481fb | 2010-05-18 19:00:14 +1000 | [diff] [blame] | 1041 | ret = device_create_file(rdev->dev, &dev_attr_power_profile); |
| 1042 | if (ret) |
| 1043 | DRM_ERROR("failed to create device file for power profile\n"); |
| 1044 | ret = device_create_file(rdev->dev, &dev_attr_power_method); |
| 1045 | if (ret) |
| 1046 | DRM_ERROR("failed to create device file for power method\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1047 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1048 | if (radeon_debugfs_pm_init(rdev)) { |
| 1049 | DRM_ERROR("Failed to register debugfs file for PM!\n"); |
| 1050 | } |
| 1051 | |
| 1052 | DRM_INFO("radeon: power management initialized\n"); |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1053 | } |
| 1054 | |
| 1055 | return 0; |
| 1056 | } |
| 1057 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1058 | static void radeon_dpm_print_power_states(struct radeon_device *rdev) |
| 1059 | { |
| 1060 | int i; |
| 1061 | |
| 1062 | for (i = 0; i < rdev->pm.dpm.num_ps; i++) { |
| 1063 | printk("== power state %d ==\n", i); |
| 1064 | radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); |
| 1065 | } |
| 1066 | } |
| 1067 | |
| 1068 | static int radeon_pm_init_dpm(struct radeon_device *rdev) |
| 1069 | { |
| 1070 | int ret; |
| 1071 | |
| 1072 | /* default to performance state */ |
Alex Deucher | edcaa5b | 2013-07-05 11:48:31 -0400 | [diff] [blame] | 1073 | rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; |
| 1074 | rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1075 | rdev->pm.default_sclk = rdev->clock.default_sclk; |
| 1076 | rdev->pm.default_mclk = rdev->clock.default_mclk; |
| 1077 | rdev->pm.current_sclk = rdev->clock.default_sclk; |
| 1078 | rdev->pm.current_mclk = rdev->clock.default_mclk; |
| 1079 | rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; |
| 1080 | |
| 1081 | if (rdev->bios && rdev->is_atom_bios) |
| 1082 | radeon_atombios_get_power_modes(rdev); |
| 1083 | else |
| 1084 | return -EINVAL; |
| 1085 | |
| 1086 | /* set up the internal thermal sensor if applicable */ |
| 1087 | ret = radeon_hwmon_init(rdev); |
| 1088 | if (ret) |
| 1089 | return ret; |
| 1090 | |
| 1091 | INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); |
| 1092 | mutex_lock(&rdev->pm.mutex); |
| 1093 | radeon_dpm_init(rdev); |
| 1094 | rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; |
| 1095 | radeon_dpm_print_power_states(rdev); |
| 1096 | radeon_dpm_setup_asic(rdev); |
| 1097 | ret = radeon_dpm_enable(rdev); |
| 1098 | mutex_unlock(&rdev->pm.mutex); |
| 1099 | if (ret) { |
| 1100 | rdev->pm.dpm_enabled = false; |
| 1101 | if ((rdev->family >= CHIP_BARTS) && |
Alex Deucher | c6cf777 | 2013-07-05 13:14:30 -0400 | [diff] [blame] | 1102 | (rdev->family <= CHIP_HAINAN) && |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1103 | rdev->mc_fw) { |
| 1104 | if (rdev->pm.default_vddc) |
| 1105 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, |
| 1106 | SET_VOLTAGE_TYPE_ASIC_VDDC); |
| 1107 | if (rdev->pm.default_vddci) |
| 1108 | radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, |
| 1109 | SET_VOLTAGE_TYPE_ASIC_VDDCI); |
| 1110 | if (rdev->pm.default_sclk) |
| 1111 | radeon_set_engine_clock(rdev, rdev->pm.default_sclk); |
| 1112 | if (rdev->pm.default_mclk) |
| 1113 | radeon_set_memory_clock(rdev, rdev->pm.default_mclk); |
| 1114 | } |
| 1115 | DRM_ERROR("radeon: dpm initialization failed\n"); |
| 1116 | return ret; |
| 1117 | } |
| 1118 | rdev->pm.dpm_enabled = true; |
| 1119 | radeon_pm_compute_clocks(rdev); |
| 1120 | |
| 1121 | if (rdev->pm.num_power_states > 1) { |
| 1122 | ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); |
| 1123 | if (ret) |
| 1124 | DRM_ERROR("failed to create device file for dpm state\n"); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 1125 | ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); |
| 1126 | if (ret) |
| 1127 | DRM_ERROR("failed to create device file for dpm state\n"); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1128 | /* XXX: these are noops for dpm but are here for backwards compat */ |
| 1129 | ret = device_create_file(rdev->dev, &dev_attr_power_profile); |
| 1130 | if (ret) |
| 1131 | DRM_ERROR("failed to create device file for power profile\n"); |
| 1132 | ret = device_create_file(rdev->dev, &dev_attr_power_method); |
| 1133 | if (ret) |
| 1134 | DRM_ERROR("failed to create device file for power method\n"); |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 1135 | |
| 1136 | if (radeon_debugfs_pm_init(rdev)) { |
| 1137 | DRM_ERROR("Failed to register debugfs file for dpm!\n"); |
| 1138 | } |
| 1139 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1140 | DRM_INFO("radeon: dpm initialized\n"); |
| 1141 | } |
| 1142 | |
| 1143 | return 0; |
| 1144 | } |
| 1145 | |
| 1146 | int radeon_pm_init(struct radeon_device *rdev) |
| 1147 | { |
| 1148 | /* enable dpm on rv6xx+ */ |
| 1149 | switch (rdev->family) { |
Alex Deucher | 4a6369e | 2013-04-12 14:04:10 -0400 | [diff] [blame] | 1150 | case CHIP_RV610: |
| 1151 | case CHIP_RV630: |
| 1152 | case CHIP_RV620: |
| 1153 | case CHIP_RV635: |
| 1154 | case CHIP_RV670: |
Alex Deucher | 9d67006 | 2013-04-12 13:59:22 -0400 | [diff] [blame] | 1155 | case CHIP_RS780: |
| 1156 | case CHIP_RS880: |
Alex Deucher | 66229b2 | 2013-06-26 00:11:19 -0400 | [diff] [blame] | 1157 | case CHIP_RV770: |
| 1158 | case CHIP_RV730: |
| 1159 | case CHIP_RV710: |
| 1160 | case CHIP_RV740: |
Alex Deucher | dc50ba7 | 2013-06-26 00:33:35 -0400 | [diff] [blame] | 1161 | case CHIP_CEDAR: |
| 1162 | case CHIP_REDWOOD: |
| 1163 | case CHIP_JUNIPER: |
| 1164 | case CHIP_CYPRESS: |
| 1165 | case CHIP_HEMLOCK: |
Alex Deucher | 80ea2c1 | 2013-04-12 14:56:21 -0400 | [diff] [blame] | 1166 | case CHIP_PALM: |
| 1167 | case CHIP_SUMO: |
| 1168 | case CHIP_SUMO2: |
Alex Deucher | 6596afd | 2013-06-26 00:15:24 -0400 | [diff] [blame] | 1169 | case CHIP_BARTS: |
| 1170 | case CHIP_TURKS: |
| 1171 | case CHIP_CAICOS: |
Alex Deucher | 69e0b57 | 2013-04-12 16:42:42 -0400 | [diff] [blame] | 1172 | case CHIP_CAYMAN: |
Alex Deucher | d70229f | 2013-04-12 16:40:41 -0400 | [diff] [blame] | 1173 | case CHIP_ARUBA: |
Alex Deucher | a9e6141 | 2013-06-25 17:56:16 -0400 | [diff] [blame] | 1174 | case CHIP_TAHITI: |
| 1175 | case CHIP_PITCAIRN: |
| 1176 | case CHIP_VERDE: |
| 1177 | case CHIP_OLAND: |
| 1178 | case CHIP_HAINAN: |
Alex Deucher | 8a53fa2 | 2013-08-07 16:09:08 -0400 | [diff] [blame] | 1179 | /* DPM requires the RLC, RV770+ dGPU requires SMC */ |
Alex Deucher | 761bfb9 | 2013-08-06 13:34:00 -0400 | [diff] [blame] | 1180 | if (!rdev->rlc_fw) |
| 1181 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | 8a53fa2 | 2013-08-07 16:09:08 -0400 | [diff] [blame] | 1182 | else if ((rdev->family >= CHIP_RV770) && |
| 1183 | (!(rdev->flags & RADEON_IS_IGP)) && |
| 1184 | (!rdev->smc_fw)) |
| 1185 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
Alex Deucher | 761bfb9 | 2013-08-06 13:34:00 -0400 | [diff] [blame] | 1186 | else if (radeon_dpm == 1) |
Alex Deucher | 9d67006 | 2013-04-12 13:59:22 -0400 | [diff] [blame] | 1187 | rdev->pm.pm_method = PM_METHOD_DPM; |
| 1188 | else |
| 1189 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
| 1190 | break; |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1191 | default: |
| 1192 | /* default to profile method */ |
| 1193 | rdev->pm.pm_method = PM_METHOD_PROFILE; |
| 1194 | break; |
| 1195 | } |
| 1196 | |
| 1197 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 1198 | return radeon_pm_init_dpm(rdev); |
| 1199 | else |
| 1200 | return radeon_pm_init_old(rdev); |
| 1201 | } |
| 1202 | |
| 1203 | static void radeon_pm_fini_old(struct radeon_device *rdev) |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 1204 | { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1205 | if (rdev->pm.num_power_states > 1) { |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 1206 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1207 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 1208 | rdev->pm.profile = PM_PROFILE_DEFAULT; |
| 1209 | radeon_pm_update_profile(rdev); |
| 1210 | radeon_pm_set_clocks(rdev); |
| 1211 | } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1212 | /* reset default clocks */ |
| 1213 | rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; |
| 1214 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
| 1215 | radeon_pm_set_clocks(rdev); |
| 1216 | } |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 1217 | mutex_unlock(&rdev->pm.mutex); |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1218 | |
| 1219 | cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); |
Alex Deucher | 58e21df | 2010-03-22 13:31:08 -0400 | [diff] [blame] | 1220 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1221 | device_remove_file(rdev->dev, &dev_attr_power_profile); |
| 1222 | device_remove_file(rdev->dev, &dev_attr_power_method); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1223 | } |
Alex Deucher | a424816 | 2010-04-24 14:50:23 -0400 | [diff] [blame] | 1224 | |
Alex Deucher | 0975b16 | 2011-02-02 18:42:03 -0500 | [diff] [blame] | 1225 | if (rdev->pm.power_state) |
| 1226 | kfree(rdev->pm.power_state); |
| 1227 | |
Alex Deucher | 21a8122 | 2010-07-02 12:58:16 -0400 | [diff] [blame] | 1228 | radeon_hwmon_fini(rdev); |
Alex Deucher | 29fb52c | 2010-03-11 10:01:17 -0500 | [diff] [blame] | 1229 | } |
| 1230 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1231 | static void radeon_pm_fini_dpm(struct radeon_device *rdev) |
| 1232 | { |
| 1233 | if (rdev->pm.num_power_states > 1) { |
| 1234 | mutex_lock(&rdev->pm.mutex); |
| 1235 | radeon_dpm_disable(rdev); |
| 1236 | mutex_unlock(&rdev->pm.mutex); |
| 1237 | |
| 1238 | device_remove_file(rdev->dev, &dev_attr_power_dpm_state); |
Alex Deucher | 70d01a5 | 2013-07-02 18:38:02 -0400 | [diff] [blame] | 1239 | device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1240 | /* XXX backwards compat */ |
| 1241 | device_remove_file(rdev->dev, &dev_attr_power_profile); |
| 1242 | device_remove_file(rdev->dev, &dev_attr_power_method); |
| 1243 | } |
| 1244 | radeon_dpm_fini(rdev); |
| 1245 | |
| 1246 | if (rdev->pm.power_state) |
| 1247 | kfree(rdev->pm.power_state); |
| 1248 | |
| 1249 | radeon_hwmon_fini(rdev); |
| 1250 | } |
| 1251 | |
| 1252 | void radeon_pm_fini(struct radeon_device *rdev) |
| 1253 | { |
| 1254 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 1255 | radeon_pm_fini_dpm(rdev); |
| 1256 | else |
| 1257 | radeon_pm_fini_old(rdev); |
| 1258 | } |
| 1259 | |
| 1260 | static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1261 | { |
| 1262 | struct drm_device *ddev = rdev->ddev; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1263 | struct drm_crtc *crtc; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1264 | struct radeon_crtc *radeon_crtc; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1265 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1266 | if (rdev->pm.num_power_states < 2) |
| 1267 | return; |
| 1268 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1269 | mutex_lock(&rdev->pm.mutex); |
| 1270 | |
| 1271 | rdev->pm.active_crtcs = 0; |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1272 | rdev->pm.active_crtc_count = 0; |
| 1273 | list_for_each_entry(crtc, |
| 1274 | &ddev->mode_config.crtc_list, head) { |
| 1275 | radeon_crtc = to_radeon_crtc(crtc); |
| 1276 | if (radeon_crtc->enabled) { |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1277 | rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); |
Alex Deucher | a48b9b4 | 2010-04-22 14:03:55 -0400 | [diff] [blame] | 1278 | rdev->pm.active_crtc_count++; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1279 | } |
| 1280 | } |
| 1281 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1282 | if (rdev->pm.pm_method == PM_METHOD_PROFILE) { |
| 1283 | radeon_pm_update_profile(rdev); |
| 1284 | radeon_pm_set_clocks(rdev); |
| 1285 | } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { |
| 1286 | if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { |
| 1287 | if (rdev->pm.active_crtc_count > 1) { |
| 1288 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { |
| 1289 | cancel_delayed_work(&rdev->pm.dynpm_idle_work); |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1290 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1291 | rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; |
| 1292 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; |
| 1293 | radeon_pm_get_dynpm_state(rdev); |
| 1294 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1295 | |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1296 | DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1297 | } |
| 1298 | } else if (rdev->pm.active_crtc_count == 1) { |
| 1299 | /* TODO: Increase clocks if needed for current mode */ |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1300 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1301 | if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { |
| 1302 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
| 1303 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; |
| 1304 | radeon_pm_get_dynpm_state(rdev); |
| 1305 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1306 | |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1307 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 1308 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1309 | } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { |
| 1310 | rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1311 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 1312 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1313 | DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1314 | } |
| 1315 | } else { /* count == 0 */ |
| 1316 | if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { |
| 1317 | cancel_delayed_work(&rdev->pm.dynpm_idle_work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1318 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1319 | rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; |
| 1320 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; |
| 1321 | radeon_pm_get_dynpm_state(rdev); |
| 1322 | radeon_pm_set_clocks(rdev); |
| 1323 | } |
| 1324 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1325 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1326 | } |
Rafał Miłecki | 73a6d3f | 2010-01-08 00:22:47 +0100 | [diff] [blame] | 1327 | |
| 1328 | mutex_unlock(&rdev->pm.mutex); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1329 | } |
| 1330 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1331 | static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) |
| 1332 | { |
| 1333 | struct drm_device *ddev = rdev->ddev; |
| 1334 | struct drm_crtc *crtc; |
| 1335 | struct radeon_crtc *radeon_crtc; |
| 1336 | |
| 1337 | mutex_lock(&rdev->pm.mutex); |
| 1338 | |
Alex Deucher | 5ca302f | 2012-11-30 10:56:57 -0500 | [diff] [blame] | 1339 | /* update active crtc counts */ |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1340 | rdev->pm.dpm.new_active_crtcs = 0; |
| 1341 | rdev->pm.dpm.new_active_crtc_count = 0; |
| 1342 | list_for_each_entry(crtc, |
| 1343 | &ddev->mode_config.crtc_list, head) { |
| 1344 | radeon_crtc = to_radeon_crtc(crtc); |
| 1345 | if (crtc->enabled) { |
| 1346 | rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); |
| 1347 | rdev->pm.dpm.new_active_crtc_count++; |
| 1348 | } |
| 1349 | } |
| 1350 | |
Alex Deucher | 5ca302f | 2012-11-30 10:56:57 -0500 | [diff] [blame] | 1351 | /* update battery/ac status */ |
| 1352 | if (power_supply_is_system_supplied() > 0) |
| 1353 | rdev->pm.dpm.ac_power = true; |
| 1354 | else |
| 1355 | rdev->pm.dpm.ac_power = false; |
| 1356 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1357 | radeon_dpm_change_power_state_locked(rdev); |
| 1358 | |
| 1359 | mutex_unlock(&rdev->pm.mutex); |
Alex Deucher | 8a22755 | 2013-06-21 15:12:57 -0400 | [diff] [blame] | 1360 | |
Alex Deucher | da321c8 | 2013-04-12 13:55:22 -0400 | [diff] [blame] | 1361 | } |
| 1362 | |
| 1363 | void radeon_pm_compute_clocks(struct radeon_device *rdev) |
| 1364 | { |
| 1365 | if (rdev->pm.pm_method == PM_METHOD_DPM) |
| 1366 | radeon_pm_compute_clocks_dpm(rdev); |
| 1367 | else |
| 1368 | radeon_pm_compute_clocks_old(rdev); |
| 1369 | } |
| 1370 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1371 | static bool radeon_pm_in_vbl(struct radeon_device *rdev) |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1372 | { |
Mario Kleiner | 75fa0b0 | 2010-10-05 19:57:37 -0400 | [diff] [blame] | 1373 | int crtc, vpos, hpos, vbl_status; |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1374 | bool in_vbl = true; |
| 1375 | |
Mario Kleiner | 75fa0b0 | 2010-10-05 19:57:37 -0400 | [diff] [blame] | 1376 | /* Iterate over all active crtc's. All crtc's must be in vblank, |
| 1377 | * otherwise return in_vbl == false. |
| 1378 | */ |
| 1379 | for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { |
| 1380 | if (rdev->pm.active_crtcs & (1 << crtc)) { |
Mario Kleiner | f5a8020 | 2010-10-23 04:42:17 +0200 | [diff] [blame] | 1381 | vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); |
| 1382 | if ((vbl_status & DRM_SCANOUTPOS_VALID) && |
| 1383 | !(vbl_status & DRM_SCANOUTPOS_INVBL)) |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1384 | in_vbl = false; |
| 1385 | } |
| 1386 | } |
Matthew Garrett | f81f202 | 2010-04-28 12:13:06 -0400 | [diff] [blame] | 1387 | |
| 1388 | return in_vbl; |
| 1389 | } |
| 1390 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1391 | static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) |
Matthew Garrett | f81f202 | 2010-04-28 12:13:06 -0400 | [diff] [blame] | 1392 | { |
| 1393 | u32 stat_crtc = 0; |
| 1394 | bool in_vbl = radeon_pm_in_vbl(rdev); |
| 1395 | |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1396 | if (in_vbl == false) |
Dave Airlie | d9fdaaf | 2010-08-02 10:42:55 +1000 | [diff] [blame] | 1397 | DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, |
Alex Deucher | bae6b562 | 2010-04-22 13:38:05 -0400 | [diff] [blame] | 1398 | finish ? "exit" : "entry"); |
Dave Airlie | f735261 | 2010-02-18 15:58:36 +1000 | [diff] [blame] | 1399 | return in_vbl; |
| 1400 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1401 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1402 | static void radeon_dynpm_idle_work_handler(struct work_struct *work) |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1403 | { |
| 1404 | struct radeon_device *rdev; |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 1405 | int resched; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1406 | rdev = container_of(work, struct radeon_device, |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1407 | pm.dynpm_idle_work.work); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1408 | |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 1409 | resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1410 | mutex_lock(&rdev->pm.mutex); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1411 | if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1412 | int not_processed = 0; |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 1413 | int i; |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1414 | |
Alex Deucher | 7465280 | 2011-08-25 13:39:48 -0400 | [diff] [blame] | 1415 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
Alex Deucher | 0ec0612 | 2012-06-14 15:54:57 -0400 | [diff] [blame] | 1416 | struct radeon_ring *ring = &rdev->ring[i]; |
| 1417 | |
| 1418 | if (ring->ready) { |
| 1419 | not_processed += radeon_fence_count_emitted(rdev, i); |
| 1420 | if (not_processed >= 3) |
| 1421 | break; |
| 1422 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1423 | } |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1424 | |
| 1425 | if (not_processed >= 3) { /* should upclock */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1426 | if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { |
| 1427 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 1428 | } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && |
| 1429 | rdev->pm.dynpm_can_upclock) { |
| 1430 | rdev->pm.dynpm_planned_action = |
| 1431 | DYNPM_ACTION_UPCLOCK; |
| 1432 | rdev->pm.dynpm_action_timeout = jiffies + |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1433 | msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); |
| 1434 | } |
| 1435 | } else if (not_processed == 0) { /* should downclock */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1436 | if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { |
| 1437 | rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; |
| 1438 | } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && |
| 1439 | rdev->pm.dynpm_can_downclock) { |
| 1440 | rdev->pm.dynpm_planned_action = |
| 1441 | DYNPM_ACTION_DOWNCLOCK; |
| 1442 | rdev->pm.dynpm_action_timeout = jiffies + |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1443 | msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); |
| 1444 | } |
| 1445 | } |
| 1446 | |
Alex Deucher | d731117 | 2010-05-03 01:13:14 -0400 | [diff] [blame] | 1447 | /* Note, radeon_pm_set_clocks is called with static_switch set |
| 1448 | * to false since we want to wait for vbl to avoid flicker. |
| 1449 | */ |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 1450 | if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && |
| 1451 | jiffies > rdev->pm.dynpm_action_timeout) { |
| 1452 | radeon_pm_get_dynpm_state(rdev); |
| 1453 | radeon_pm_set_clocks(rdev); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1454 | } |
Rafael J. Wysocki | 3f53eb6 | 2010-06-17 23:02:27 +0000 | [diff] [blame] | 1455 | |
Tejun Heo | 32c87fc | 2011-01-03 14:49:32 +0100 | [diff] [blame] | 1456 | schedule_delayed_work(&rdev->pm.dynpm_idle_work, |
| 1457 | msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1458 | } |
| 1459 | mutex_unlock(&rdev->pm.mutex); |
Matthew Garrett | d9932a3 | 2010-04-26 16:02:26 -0400 | [diff] [blame] | 1460 | ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1461 | } |
| 1462 | |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1463 | /* |
| 1464 | * Debugfs info |
| 1465 | */ |
| 1466 | #if defined(CONFIG_DEBUG_FS) |
| 1467 | |
| 1468 | static int radeon_debugfs_pm_info(struct seq_file *m, void *data) |
| 1469 | { |
| 1470 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 1471 | struct drm_device *dev = node->minor->dev; |
| 1472 | struct radeon_device *rdev = dev->dev_private; |
| 1473 | |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 1474 | if (rdev->pm.dpm_enabled) { |
| 1475 | mutex_lock(&rdev->pm.mutex); |
| 1476 | if (rdev->asic->dpm.debugfs_print_current_performance_level) |
| 1477 | radeon_dpm_debugfs_print_current_performance_level(rdev, m); |
| 1478 | else |
Alex Deucher | 7137592 | 2013-07-02 09:11:39 -0400 | [diff] [blame] | 1479 | seq_printf(m, "Debugfs support not implemented for this asic\n"); |
Alex Deucher | 1316b79 | 2013-06-28 09:28:39 -0400 | [diff] [blame] | 1480 | mutex_unlock(&rdev->pm.mutex); |
| 1481 | } else { |
| 1482 | seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); |
| 1483 | /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ |
| 1484 | if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) |
| 1485 | seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); |
| 1486 | else |
| 1487 | seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); |
| 1488 | seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); |
| 1489 | if (rdev->asic->pm.get_memory_clock) |
| 1490 | seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); |
| 1491 | if (rdev->pm.current_vddc) |
| 1492 | seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); |
| 1493 | if (rdev->asic->pm.get_pcie_lanes) |
| 1494 | seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); |
| 1495 | } |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1496 | |
| 1497 | return 0; |
| 1498 | } |
| 1499 | |
| 1500 | static struct drm_info_list radeon_pm_info_list[] = { |
| 1501 | {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, |
| 1502 | }; |
| 1503 | #endif |
| 1504 | |
Rafał Miłecki | c913e23 | 2009-12-22 23:02:16 +0100 | [diff] [blame] | 1505 | static int radeon_debugfs_pm_init(struct radeon_device *rdev) |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 1506 | { |
| 1507 | #if defined(CONFIG_DEBUG_FS) |
| 1508 | return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); |
| 1509 | #else |
| 1510 | return 0; |
| 1511 | #endif |
| 1512 | } |