blob: cd598c0d8d6db1ccfc31d3f91d15fc2ca24a6746 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
63
64
65/******************\
66* Internal defines *
67\******************/
68
69/* Module info */
70MODULE_AUTHOR("Jiri Slaby");
71MODULE_AUTHOR("Nick Kossifidis");
72MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
73MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
74MODULE_LICENSE("Dual BSD/GPL");
Luis R. Rodriguez400ec452008-02-03 21:51:49 -050075MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020076
77
78/* Known PCI ids */
79static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
80 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
81 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
82 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
83 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
84 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
85 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
86 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
87 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
88 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
89 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
90 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
91 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
92 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
93 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
94 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
95 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
96 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +020097 { 0 }
98};
99MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
100
101/* Known SREVs */
102static struct ath5k_srev_name srev_names[] = {
103 { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
104 { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
105 { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
106 { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
107 { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
108 { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
109 { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
110 { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
Nick Kossifidisbb0c9dc2008-03-07 11:52:51 -0500111 { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
112 { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200113 { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
114 { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
115 { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
116 { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
117 { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
118 { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
Nick Kossifidis136bfc72008-04-16 18:42:48 +0300119 { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200120 { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
121 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
122 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
123 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
124 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
125 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
126 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
127 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidisbb0c9dc2008-03-07 11:52:51 -0500128 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200129 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
130 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
131 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
132 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
133};
134
Bruno Randolf63266a62008-07-30 17:12:58 +0200135static struct ieee80211_rate ath5k_rates[] = {
136 { .bitrate = 10,
137 .hw_value = ATH5K_RATE_CODE_1M, },
138 { .bitrate = 20,
139 .hw_value = ATH5K_RATE_CODE_2M,
140 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
141 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
142 { .bitrate = 55,
143 .hw_value = ATH5K_RATE_CODE_5_5M,
144 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
145 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
146 { .bitrate = 110,
147 .hw_value = ATH5K_RATE_CODE_11M,
148 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
149 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
150 { .bitrate = 60,
151 .hw_value = ATH5K_RATE_CODE_6M,
152 .flags = 0 },
153 { .bitrate = 90,
154 .hw_value = ATH5K_RATE_CODE_9M,
155 .flags = 0 },
156 { .bitrate = 120,
157 .hw_value = ATH5K_RATE_CODE_12M,
158 .flags = 0 },
159 { .bitrate = 180,
160 .hw_value = ATH5K_RATE_CODE_18M,
161 .flags = 0 },
162 { .bitrate = 240,
163 .hw_value = ATH5K_RATE_CODE_24M,
164 .flags = 0 },
165 { .bitrate = 360,
166 .hw_value = ATH5K_RATE_CODE_36M,
167 .flags = 0 },
168 { .bitrate = 480,
169 .hw_value = ATH5K_RATE_CODE_48M,
170 .flags = 0 },
171 { .bitrate = 540,
172 .hw_value = ATH5K_RATE_CODE_54M,
173 .flags = 0 },
174 /* XR missing */
175};
176
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200177/*
178 * Prototypes - PCI stack related functions
179 */
180static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
181 const struct pci_device_id *id);
182static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
183#ifdef CONFIG_PM
184static int ath5k_pci_suspend(struct pci_dev *pdev,
185 pm_message_t state);
186static int ath5k_pci_resume(struct pci_dev *pdev);
187#else
188#define ath5k_pci_suspend NULL
189#define ath5k_pci_resume NULL
190#endif /* CONFIG_PM */
191
John W. Linville04a9e452008-02-01 16:03:45 -0500192static struct pci_driver ath5k_pci_driver = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200193 .name = "ath5k_pci",
194 .id_table = ath5k_pci_id_table,
195 .probe = ath5k_pci_probe,
196 .remove = __devexit_p(ath5k_pci_remove),
197 .suspend = ath5k_pci_suspend,
198 .resume = ath5k_pci_resume,
199};
200
201
202
203/*
204 * Prototypes - MAC 802.11 stack related functions
205 */
Johannes Berge039fa42008-05-15 12:55:29 +0200206static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200207static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
208static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200209static int ath5k_start(struct ieee80211_hw *hw);
210static void ath5k_stop(struct ieee80211_hw *hw);
211static int ath5k_add_interface(struct ieee80211_hw *hw,
212 struct ieee80211_if_init_conf *conf);
213static void ath5k_remove_interface(struct ieee80211_hw *hw,
214 struct ieee80211_if_init_conf *conf);
215static int ath5k_config(struct ieee80211_hw *hw,
216 struct ieee80211_conf *conf);
Johannes Berg32bfd352007-12-19 01:31:26 +0100217static int ath5k_config_interface(struct ieee80211_hw *hw,
218 struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200219 struct ieee80211_if_conf *conf);
220static void ath5k_configure_filter(struct ieee80211_hw *hw,
221 unsigned int changed_flags,
222 unsigned int *new_flags,
223 int mc_count, struct dev_mc_list *mclist);
224static int ath5k_set_key(struct ieee80211_hw *hw,
225 enum set_key_cmd cmd,
226 const u8 *local_addr, const u8 *addr,
227 struct ieee80211_key_conf *key);
228static int ath5k_get_stats(struct ieee80211_hw *hw,
229 struct ieee80211_low_level_stats *stats);
230static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
231 struct ieee80211_tx_queue_stats *stats);
232static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
233static void ath5k_reset_tsf(struct ieee80211_hw *hw);
234static int ath5k_beacon_update(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +0200235 struct sk_buff *skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200236
237static struct ieee80211_ops ath5k_hw_ops = {
238 .tx = ath5k_tx,
239 .start = ath5k_start,
240 .stop = ath5k_stop,
241 .add_interface = ath5k_add_interface,
242 .remove_interface = ath5k_remove_interface,
243 .config = ath5k_config,
244 .config_interface = ath5k_config_interface,
245 .configure_filter = ath5k_configure_filter,
246 .set_key = ath5k_set_key,
247 .get_stats = ath5k_get_stats,
248 .conf_tx = NULL,
249 .get_tx_stats = ath5k_get_tx_stats,
250 .get_tsf = ath5k_get_tsf,
251 .reset_tsf = ath5k_reset_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200252};
253
254/*
255 * Prototypes - Internal functions
256 */
257/* Attach detach */
258static int ath5k_attach(struct pci_dev *pdev,
259 struct ieee80211_hw *hw);
260static void ath5k_detach(struct pci_dev *pdev,
261 struct ieee80211_hw *hw);
262/* Channel/mode setup */
263static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200264static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
265 struct ieee80211_channel *channels,
266 unsigned int mode,
267 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200268static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200269static int ath5k_chan_set(struct ath5k_softc *sc,
270 struct ieee80211_channel *chan);
271static void ath5k_setcurmode(struct ath5k_softc *sc,
272 unsigned int mode);
273static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500274
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275/* Descriptor setup */
276static int ath5k_desc_alloc(struct ath5k_softc *sc,
277 struct pci_dev *pdev);
278static void ath5k_desc_free(struct ath5k_softc *sc,
279 struct pci_dev *pdev);
280/* Buffers setup */
281static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
282 struct ath5k_buf *bf);
283static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200284 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
286 struct ath5k_buf *bf)
287{
288 BUG_ON(!bf);
289 if (!bf->skb)
290 return;
291 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
292 PCI_DMA_TODEVICE);
293 dev_kfree_skb(bf->skb);
294 bf->skb = NULL;
295}
296
297/* Queues setup */
298static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
299 int qtype, int subtype);
300static int ath5k_beaconq_setup(struct ath5k_hw *ah);
301static int ath5k_beaconq_config(struct ath5k_softc *sc);
302static void ath5k_txq_drainq(struct ath5k_softc *sc,
303 struct ath5k_txq *txq);
304static void ath5k_txq_cleanup(struct ath5k_softc *sc);
305static void ath5k_txq_release(struct ath5k_softc *sc);
306/* Rx handling */
307static int ath5k_rx_start(struct ath5k_softc *sc);
308static void ath5k_rx_stop(struct ath5k_softc *sc);
309static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
310 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900311 struct sk_buff *skb,
312 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200313static void ath5k_tasklet_rx(unsigned long data);
314/* Tx handling */
315static void ath5k_tx_processq(struct ath5k_softc *sc,
316 struct ath5k_txq *txq);
317static void ath5k_tasklet_tx(unsigned long data);
318/* Beacon handling */
319static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200320 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200321static void ath5k_beacon_send(struct ath5k_softc *sc);
322static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900323static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324
325static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
326{
327 u64 tsf = ath5k_hw_get_tsf64(ah);
328
329 if ((tsf & 0x7fff) < rstamp)
330 tsf -= 0x8000;
331
332 return (tsf & ~0x7fff) | rstamp;
333}
334
335/* Interrupt handling */
336static int ath5k_init(struct ath5k_softc *sc);
337static int ath5k_stop_locked(struct ath5k_softc *sc);
338static int ath5k_stop_hw(struct ath5k_softc *sc);
339static irqreturn_t ath5k_intr(int irq, void *dev_id);
340static void ath5k_tasklet_reset(unsigned long data);
341
342static void ath5k_calibrate(unsigned long data);
343/* LED functions */
Bob Copeland3a078872008-06-25 22:35:28 -0400344static int ath5k_init_leds(struct ath5k_softc *sc);
345static void ath5k_led_enable(struct ath5k_softc *sc);
346static void ath5k_led_off(struct ath5k_softc *sc);
347static void ath5k_unregister_leds(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200348
349/*
350 * Module init/exit functions
351 */
352static int __init
353init_ath5k_pci(void)
354{
355 int ret;
356
357 ath5k_debug_init();
358
John W. Linville04a9e452008-02-01 16:03:45 -0500359 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200360 if (ret) {
361 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
362 return ret;
363 }
364
365 return 0;
366}
367
368static void __exit
369exit_ath5k_pci(void)
370{
John W. Linville04a9e452008-02-01 16:03:45 -0500371 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200372
373 ath5k_debug_finish();
374}
375
376module_init(init_ath5k_pci);
377module_exit(exit_ath5k_pci);
378
379
380/********************\
381* PCI Initialization *
382\********************/
383
384static const char *
385ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
386{
387 const char *name = "xxxxx";
388 unsigned int i;
389
390 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
391 if (srev_names[i].sr_type != type)
392 continue;
393 if ((val & 0xff) < srev_names[i + 1].sr_val) {
394 name = srev_names[i].sr_name;
395 break;
396 }
397 }
398
399 return name;
400}
401
402static int __devinit
403ath5k_pci_probe(struct pci_dev *pdev,
404 const struct pci_device_id *id)
405{
406 void __iomem *mem;
407 struct ath5k_softc *sc;
408 struct ieee80211_hw *hw;
409 int ret;
410 u8 csz;
411
412 ret = pci_enable_device(pdev);
413 if (ret) {
414 dev_err(&pdev->dev, "can't enable device\n");
415 goto err;
416 }
417
418 /* XXX 32-bit addressing only */
419 ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
420 if (ret) {
421 dev_err(&pdev->dev, "32-bit DMA not available\n");
422 goto err_dis;
423 }
424
425 /*
426 * Cache line size is used to size and align various
427 * structures used to communicate with the hardware.
428 */
429 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
430 if (csz == 0) {
431 /*
432 * Linux 2.4.18 (at least) writes the cache line size
433 * register as a 16-bit wide register which is wrong.
434 * We must have this setup properly for rx buffer
435 * DMA to work so force a reasonable value here if it
436 * comes up zero.
437 */
438 csz = L1_CACHE_BYTES / sizeof(u32);
439 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
440 }
441 /*
442 * The default setting of latency timer yields poor results,
443 * set it to the value used by other systems. It may be worth
444 * tweaking this setting more.
445 */
446 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
447
448 /* Enable bus mastering */
449 pci_set_master(pdev);
450
451 /*
452 * Disable the RETRY_TIMEOUT register (0x41) to keep
453 * PCI Tx retries from interfering with C3 CPU state.
454 */
455 pci_write_config_byte(pdev, 0x41, 0);
456
457 ret = pci_request_region(pdev, 0, "ath5k");
458 if (ret) {
459 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
460 goto err_dis;
461 }
462
463 mem = pci_iomap(pdev, 0, 0);
464 if (!mem) {
465 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
466 ret = -EIO;
467 goto err_reg;
468 }
469
470 /*
471 * Allocate hw (mac80211 main struct)
472 * and hw->priv (driver private data)
473 */
474 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
475 if (hw == NULL) {
476 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
477 ret = -ENOMEM;
478 goto err_map;
479 }
480
481 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
482
483 /* Initialize driver private data */
484 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200485 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
486 IEEE80211_HW_SIGNAL_DBM |
487 IEEE80211_HW_NOISE_DBM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200488 hw->extra_tx_headroom = 2;
489 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200490 sc = hw->priv;
491 sc->hw = hw;
492 sc->pdev = pdev;
493
494 ath5k_debug_init_device(sc);
495
496 /*
497 * Mark the device as detached to avoid processing
498 * interrupts until setup is complete.
499 */
500 __set_bit(ATH_STAT_INVALID, sc->status);
501
502 sc->iobase = mem; /* So we can unmap it on detach */
503 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
504 sc->opmode = IEEE80211_IF_TYPE_STA;
505 mutex_init(&sc->lock);
506 spin_lock_init(&sc->rxbuflock);
507 spin_lock_init(&sc->txbuflock);
508
509 /* Set private data */
510 pci_set_drvdata(pdev, hw);
511
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200512 /* Setup interrupt handler */
513 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
514 if (ret) {
515 ATH5K_ERR(sc, "request_irq failed\n");
516 goto err_free;
517 }
518
519 /* Initialize device */
520 sc->ah = ath5k_hw_attach(sc, id->driver_data);
521 if (IS_ERR(sc->ah)) {
522 ret = PTR_ERR(sc->ah);
523 goto err_irq;
524 }
525
526 /* Finish private driver data initialization */
527 ret = ath5k_attach(pdev, hw);
528 if (ret)
529 goto err_ah;
530
531 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
532 ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
533 sc->ah->ah_mac_srev,
534 sc->ah->ah_phy_revision);
535
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500536 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200537 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500538 if (sc->ah->ah_radio_5ghz_revision &&
539 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200540 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500541 if (!test_bit(AR5K_MODE_11A,
542 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200543 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500544 ath5k_chip_name(AR5K_VERSION_RAD,
545 sc->ah->ah_radio_5ghz_revision),
546 sc->ah->ah_radio_5ghz_revision);
547 /* No 2GHz support (5110 and some
548 * 5Ghz only cards) -> report 5Ghz radio */
549 } else if (!test_bit(AR5K_MODE_11B,
550 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200551 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500552 ath5k_chip_name(AR5K_VERSION_RAD,
553 sc->ah->ah_radio_5ghz_revision),
554 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200555 /* Multiband radio */
556 } else {
557 ATH5K_INFO(sc, "RF%s multiband radio found"
558 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500559 ath5k_chip_name(AR5K_VERSION_RAD,
560 sc->ah->ah_radio_5ghz_revision),
561 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200562 }
563 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500564 /* Multi chip radio (RF5111 - RF2111) ->
565 * report both 2GHz/5GHz radios */
566 else if (sc->ah->ah_radio_5ghz_revision &&
567 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200568 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500569 ath5k_chip_name(AR5K_VERSION_RAD,
570 sc->ah->ah_radio_5ghz_revision),
571 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200572 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500573 ath5k_chip_name(AR5K_VERSION_RAD,
574 sc->ah->ah_radio_2ghz_revision),
575 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200576 }
577 }
578
579
580 /* ready to process interrupts */
581 __clear_bit(ATH_STAT_INVALID, sc->status);
582
583 return 0;
584err_ah:
585 ath5k_hw_detach(sc->ah);
586err_irq:
587 free_irq(pdev->irq, sc);
588err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200589 ieee80211_free_hw(hw);
590err_map:
591 pci_iounmap(pdev, mem);
592err_reg:
593 pci_release_region(pdev, 0);
594err_dis:
595 pci_disable_device(pdev);
596err:
597 return ret;
598}
599
600static void __devexit
601ath5k_pci_remove(struct pci_dev *pdev)
602{
603 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
604 struct ath5k_softc *sc = hw->priv;
605
606 ath5k_debug_finish_device(sc);
607 ath5k_detach(pdev, hw);
608 ath5k_hw_detach(sc->ah);
609 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 pci_iounmap(pdev, sc->iobase);
611 pci_release_region(pdev, 0);
612 pci_disable_device(pdev);
613 ieee80211_free_hw(hw);
614}
615
616#ifdef CONFIG_PM
617static int
618ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
619{
620 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
621 struct ath5k_softc *sc = hw->priv;
622
Bob Copeland3a078872008-06-25 22:35:28 -0400623 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200624
625 ath5k_stop_hw(sc);
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200626
627 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628 pci_save_state(pdev);
629 pci_disable_device(pdev);
630 pci_set_power_state(pdev, PCI_D3hot);
631
632 return 0;
633}
634
635static int
636ath5k_pci_resume(struct pci_dev *pdev)
637{
638 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
639 struct ath5k_softc *sc = hw->priv;
John W. Linville247ae442008-01-21 15:36:05 -0500640 struct ath5k_hw *ah = sc->ah;
641 int i, err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200642
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200643 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200644
645 err = pci_enable_device(pdev);
646 if (err)
647 return err;
648
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200649 /*
650 * Suspend/Resume resets the PCI configuration space, so we have to
651 * re-disable the RETRY_TIMEOUT register (0x41) to keep
652 * PCI Tx retries from interfering with C3 CPU state
653 */
654 pci_write_config_byte(pdev, 0x41, 0);
655
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200656 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
657 if (err) {
658 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200659 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200660 }
661
662 err = ath5k_init(sc);
663 if (err)
664 goto err_irq;
Bob Copeland3a078872008-06-25 22:35:28 -0400665 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200666
John W. Linville247ae442008-01-21 15:36:05 -0500667 /*
668 * Reset the key cache since some parts do not
669 * reset the contents on initial power up or resume.
670 *
671 * FIXME: This may need to be revisited when mac80211 becomes
672 * aware of suspend/resume.
673 */
674 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
675 ath5k_hw_reset_key(ah, i);
676
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200677 return 0;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200678err_irq:
679 free_irq(pdev->irq, sc);
Michael Karcher37465c82008-08-07 19:34:01 +0200680err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200681 pci_disable_device(pdev);
682 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683}
684#endif /* CONFIG_PM */
685
686
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687/***********************\
688* Driver Initialization *
689\***********************/
690
691static int
692ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
693{
694 struct ath5k_softc *sc = hw->priv;
695 struct ath5k_hw *ah = sc->ah;
696 u8 mac[ETH_ALEN];
697 unsigned int i;
698 int ret;
699
700 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
701
702 /*
703 * Check if the MAC has multi-rate retry support.
704 * We do this by trying to setup a fake extended
705 * descriptor. MAC's that don't have support will
706 * return false w/o doing anything. MAC's that do
707 * support it will return true w/o doing anything.
708 */
Jiri Slabyb9887632008-02-15 21:58:52 +0100709 ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
710 if (ret < 0)
711 goto err;
712 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200713 __set_bit(ATH_STAT_MRRETRY, sc->status);
714
715 /*
716 * Reset the key cache since some parts do not
717 * reset the contents on initial power up.
718 */
John W. Linvillec65638a2008-01-21 15:36:04 -0500719 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200720 ath5k_hw_reset_key(ah, i);
721
722 /*
723 * Collect the channel list. The 802.11 layer
724 * is resposible for filtering this list based
725 * on settings like the phy mode and regulatory
726 * domain restrictions.
727 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200728 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729 if (ret) {
730 ATH5K_ERR(sc, "can't get channels\n");
731 goto err;
732 }
733
734 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500735 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
736 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200737 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500738 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739
740 /*
741 * Allocate tx+rx descriptors and populate the lists.
742 */
743 ret = ath5k_desc_alloc(sc, pdev);
744 if (ret) {
745 ATH5K_ERR(sc, "can't allocate descriptors\n");
746 goto err;
747 }
748
749 /*
750 * Allocate hardware transmit queues: one queue for
751 * beacon frames and one data queue for each QoS
752 * priority. Note that hw functions handle reseting
753 * these queues at the needed time.
754 */
755 ret = ath5k_beaconq_setup(ah);
756 if (ret < 0) {
757 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
758 goto err_desc;
759 }
760 sc->bhalq = ret;
761
762 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
763 if (IS_ERR(sc->txq)) {
764 ATH5K_ERR(sc, "can't setup xmit queue\n");
765 ret = PTR_ERR(sc->txq);
766 goto err_bhal;
767 }
768
769 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
770 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
771 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
772 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200773
774 ath5k_hw_get_lladdr(ah, mac);
775 SET_IEEE80211_PERM_ADDR(hw, mac);
776 /* All MAC address bits matter for ACKs */
777 memset(sc->bssidmask, 0xff, ETH_ALEN);
778 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
779
780 ret = ieee80211_register_hw(hw);
781 if (ret) {
782 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
783 goto err_queues;
784 }
785
Bob Copeland3a078872008-06-25 22:35:28 -0400786 ath5k_init_leds(sc);
787
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200788 return 0;
789err_queues:
790 ath5k_txq_release(sc);
791err_bhal:
792 ath5k_hw_release_tx_queue(ah, sc->bhalq);
793err_desc:
794 ath5k_desc_free(sc, pdev);
795err:
796 return ret;
797}
798
799static void
800ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
801{
802 struct ath5k_softc *sc = hw->priv;
803
804 /*
805 * NB: the order of these is important:
806 * o call the 802.11 layer before detaching ath5k_hw to
807 * insure callbacks into the driver to delete global
808 * key cache entries can be handled
809 * o reclaim the tx queue data structures after calling
810 * the 802.11 layer as we'll get called back to reclaim
811 * node state and potentially want to use them
812 * o to cleanup the tx queues the hal is called, so detach
813 * it last
814 * XXX: ??? detach ath5k_hw ???
815 * Other than that, it's straightforward...
816 */
817 ieee80211_unregister_hw(hw);
818 ath5k_desc_free(sc, pdev);
819 ath5k_txq_release(sc);
820 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400821 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200822
823 /*
824 * NB: can't reclaim these until after ieee80211_ifdetach
825 * returns because we'll get called back to reclaim node
826 * state and potentially want to use them.
827 */
828}
829
830
831
832
833/********************\
834* Channel/mode setup *
835\********************/
836
837/*
838 * Convert IEEE channel number to MHz frequency.
839 */
840static inline short
841ath5k_ieee2mhz(short chan)
842{
843 if (chan <= 14 || chan >= 27)
844 return ieee80211chan2mhz(chan);
845 else
846 return 2212 + chan * 20;
847}
848
849static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200850ath5k_copy_channels(struct ath5k_hw *ah,
851 struct ieee80211_channel *channels,
852 unsigned int mode,
853 unsigned int max)
854{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500855 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200856
857 if (!test_bit(mode, ah->ah_modes))
858 return 0;
859
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200860 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500861 case AR5K_MODE_11A:
862 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200863 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500864 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200865 chfreq = CHANNEL_5GHZ;
866 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500867 case AR5K_MODE_11B:
868 case AR5K_MODE_11G:
869 case AR5K_MODE_11G_TURBO:
870 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871 chfreq = CHANNEL_2GHZ;
872 break;
873 default:
874 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
875 return 0;
876 }
877
878 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500879 ch = i + 1 ;
880 freq = ath5k_ieee2mhz(ch);
881
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200882 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500883 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200884 continue;
885
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500886 /* Write channel info and increment counter */
887 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500888 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
889 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500890 switch (mode) {
891 case AR5K_MODE_11A:
892 case AR5K_MODE_11G:
893 channels[count].hw_value = chfreq | CHANNEL_OFDM;
894 break;
895 case AR5K_MODE_11A_TURBO:
896 case AR5K_MODE_11G_TURBO:
897 channels[count].hw_value = chfreq |
898 CHANNEL_OFDM | CHANNEL_TURBO;
899 break;
900 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500901 channels[count].hw_value = CHANNEL_B;
902 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200903
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200904 count++;
905 max--;
906 }
907
908 return count;
909}
910
Bruno Randolf63266a62008-07-30 17:12:58 +0200911static void
912ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
913{
914 u8 i;
915
916 for (i = 0; i < AR5K_MAX_RATES; i++)
917 sc->rate_idx[b->band][i] = -1;
918
919 for (i = 0; i < b->n_bitrates; i++) {
920 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
921 if (b->bitrates[i].hw_value_short)
922 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
923 }
924}
925
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200926static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200927ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200928{
929 struct ath5k_softc *sc = hw->priv;
930 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200931 struct ieee80211_supported_band *sband;
932 int max_c, count_c = 0;
933 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200934
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500935 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936 max_c = ARRAY_SIZE(sc->channels);
937
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500938 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200939 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
940 sband->band = IEEE80211_BAND_2GHZ;
941 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200942
Bruno Randolf63266a62008-07-30 17:12:58 +0200943 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
944 /* G mode */
945 memcpy(sband->bitrates, &ath5k_rates[0],
946 sizeof(struct ieee80211_rate) * 12);
947 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500949 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500950 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200951 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500952
953 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200954 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500955 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200956 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
957 /* B mode */
958 memcpy(sband->bitrates, &ath5k_rates[0],
959 sizeof(struct ieee80211_rate) * 4);
960 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500961
Bruno Randolf63266a62008-07-30 17:12:58 +0200962 /* 5211 only supports B rates and uses 4bit rate codes
963 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
964 * fix them up here:
965 */
966 if (ah->ah_version == AR5K_AR5211) {
967 for (i = 0; i < 4; i++) {
968 sband->bitrates[i].hw_value =
969 sband->bitrates[i].hw_value & 0xF;
970 sband->bitrates[i].hw_value_short =
971 sband->bitrates[i].hw_value_short & 0xF;
972 }
973 }
974
975 sband->channels = sc->channels;
976 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
977 AR5K_MODE_11B, max_c);
978
979 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
980 count_c = sband->n_channels;
981 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500982 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200983 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500984
Bruno Randolf63266a62008-07-30 17:12:58 +0200985 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500986 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200987 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500988 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +0200989 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
990
991 memcpy(sband->bitrates, &ath5k_rates[4],
992 sizeof(struct ieee80211_rate) * 8);
993 sband->n_bitrates = 8;
994
995 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500996 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
997 AR5K_MODE_11A, max_c);
998
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500999 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1000 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001001 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001002
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001003 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001004
1005 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001006}
1007
1008/*
1009 * Set/change channels. If the channel is really being changed,
1010 * it's done by reseting the chip. To accomplish this we must
1011 * first cleanup any pending DMA, then restart stuff after a la
1012 * ath5k_init.
1013 */
1014static int
1015ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1016{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001017 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1018 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001019
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001020 if (chan->center_freq != sc->curchan->center_freq ||
1021 chan->hw_value != sc->curchan->hw_value) {
1022
1023 sc->curchan = chan;
1024 sc->curband = &sc->sbands[chan->band];
1025
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001026 /*
1027 * To switch channels clear any pending DMA operations;
1028 * wait long enough for the RX fifo to drain, reset the
1029 * hardware at the new frequency, and then re-enable
1030 * the relevant bits of the h/w.
1031 */
Jiri Slabyd7dc1002008-07-23 13:17:35 +02001032 return ath5k_reset(sc, true, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001033 }
1034
1035 return 0;
1036}
1037
1038static void
1039ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1040{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001041 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001042
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001043 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001044 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1045 } else {
1046 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1047 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001048}
1049
1050static void
1051ath5k_mode_setup(struct ath5k_softc *sc)
1052{
1053 struct ath5k_hw *ah = sc->ah;
1054 u32 rfilt;
1055
1056 /* configure rx filter */
1057 rfilt = sc->filter_flags;
1058 ath5k_hw_set_rx_filter(ah, rfilt);
1059
1060 if (ath5k_hw_hasbssidmask(ah))
1061 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1062
1063 /* configure operational mode */
1064 ath5k_hw_set_opmode(ah);
1065
1066 ath5k_hw_set_mcast_filter(ah, 0, 0);
1067 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1068}
1069
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001070static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001071ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1072{
1073 WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
1074 return sc->rate_idx[sc->curband->band][hw_rix];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001075}
1076
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001077/***************\
1078* Buffers setup *
1079\***************/
1080
1081static int
1082ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1083{
1084 struct ath5k_hw *ah = sc->ah;
1085 struct sk_buff *skb = bf->skb;
1086 struct ath5k_desc *ds;
1087
1088 if (likely(skb == NULL)) {
1089 unsigned int off;
1090
1091 /*
1092 * Allocate buffer with headroom_needed space for the
1093 * fake physical layer header at the start.
1094 */
1095 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1096 if (unlikely(skb == NULL)) {
1097 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1098 sc->rxbufsize + sc->cachelsz - 1);
1099 return -ENOMEM;
1100 }
1101 /*
1102 * Cache-line-align. This is important (for the
1103 * 5210 at least) as not doing so causes bogus data
1104 * in rx'd frames.
1105 */
1106 off = ((unsigned long)skb->data) % sc->cachelsz;
1107 if (off != 0)
1108 skb_reserve(skb, sc->cachelsz - off);
1109
1110 bf->skb = skb;
1111 bf->skbaddr = pci_map_single(sc->pdev,
1112 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001113 if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001114 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1115 dev_kfree_skb(skb);
1116 bf->skb = NULL;
1117 return -ENOMEM;
1118 }
1119 }
1120
1121 /*
1122 * Setup descriptors. For receive we always terminate
1123 * the descriptor list with a self-linked entry so we'll
1124 * not get overrun under high load (as can happen with a
1125 * 5212 when ANI processing enables PHY error frames).
1126 *
1127 * To insure the last descriptor is self-linked we create
1128 * each descriptor as self-linked and add it to the end. As
1129 * each additional descriptor is added the previous self-linked
1130 * entry is ``fixed'' naturally. This should be safe even
1131 * if DMA is happening. When processing RX interrupts we
1132 * never remove/process the last, self-linked, entry on the
1133 * descriptor list. This insures the hardware always has
1134 * someplace to write a new frame.
1135 */
1136 ds = bf->desc;
1137 ds->ds_link = bf->daddr; /* link to self */
1138 ds->ds_data = bf->skbaddr;
1139 ath5k_hw_setup_rx_desc(ah, ds,
1140 skb_tailroom(skb), /* buffer size */
1141 0);
1142
1143 if (sc->rxlink != NULL)
1144 *sc->rxlink = bf->daddr;
1145 sc->rxlink = &ds->ds_link;
1146 return 0;
1147}
1148
1149static int
Johannes Berge039fa42008-05-15 12:55:29 +02001150ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001151{
1152 struct ath5k_hw *ah = sc->ah;
1153 struct ath5k_txq *txq = sc->txq;
1154 struct ath5k_desc *ds = bf->desc;
1155 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001156 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001157 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
1158 int ret;
1159
1160 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001161
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001162 /* XXX endianness */
1163 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1164 PCI_DMA_TODEVICE);
1165
Johannes Berge039fa42008-05-15 12:55:29 +02001166 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001167 flags |= AR5K_TXDESC_NOACK;
1168
Bruno Randolf281c56d2008-02-05 18:44:55 +09001169 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001170
Johannes Bergd0f09802008-07-29 11:32:07 +02001171 if (info->control.hw_key) {
Johannes Berge039fa42008-05-15 12:55:29 +02001172 keyidx = info->control.hw_key->hw_key_idx;
1173 pktlen += info->control.icv_len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001174 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001175 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1176 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001177 (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001178 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
1179 info->control.retry_limit, keyidx, 0, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001180 if (ret)
1181 goto err_unmap;
1182
1183 ds->ds_link = 0;
1184 ds->ds_data = bf->skbaddr;
1185
1186 spin_lock_bh(&txq->lock);
1187 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001188 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001189 if (txq->link == NULL) /* is this first packet? */
1190 ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
1191 else /* no, so only link it */
1192 *txq->link = bf->daddr;
1193
1194 txq->link = &ds->ds_link;
1195 ath5k_hw_tx_start(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001196 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001197 spin_unlock_bh(&txq->lock);
1198
1199 return 0;
1200err_unmap:
1201 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1202 return ret;
1203}
1204
1205/*******************\
1206* Descriptors setup *
1207\*******************/
1208
1209static int
1210ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1211{
1212 struct ath5k_desc *ds;
1213 struct ath5k_buf *bf;
1214 dma_addr_t da;
1215 unsigned int i;
1216 int ret;
1217
1218 /* allocate descriptors */
1219 sc->desc_len = sizeof(struct ath5k_desc) *
1220 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1221 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1222 if (sc->desc == NULL) {
1223 ATH5K_ERR(sc, "can't allocate descriptors\n");
1224 ret = -ENOMEM;
1225 goto err;
1226 }
1227 ds = sc->desc;
1228 da = sc->desc_daddr;
1229 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1230 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1231
1232 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1233 sizeof(struct ath5k_buf), GFP_KERNEL);
1234 if (bf == NULL) {
1235 ATH5K_ERR(sc, "can't allocate bufptr\n");
1236 ret = -ENOMEM;
1237 goto err_free;
1238 }
1239 sc->bufptr = bf;
1240
1241 INIT_LIST_HEAD(&sc->rxbuf);
1242 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1243 bf->desc = ds;
1244 bf->daddr = da;
1245 list_add_tail(&bf->list, &sc->rxbuf);
1246 }
1247
1248 INIT_LIST_HEAD(&sc->txbuf);
1249 sc->txbuf_len = ATH_TXBUF;
1250 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1251 da += sizeof(*ds)) {
1252 bf->desc = ds;
1253 bf->daddr = da;
1254 list_add_tail(&bf->list, &sc->txbuf);
1255 }
1256
1257 /* beacon buffer */
1258 bf->desc = ds;
1259 bf->daddr = da;
1260 sc->bbuf = bf;
1261
1262 return 0;
1263err_free:
1264 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1265err:
1266 sc->desc = NULL;
1267 return ret;
1268}
1269
1270static void
1271ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1272{
1273 struct ath5k_buf *bf;
1274
1275 ath5k_txbuf_free(sc, sc->bbuf);
1276 list_for_each_entry(bf, &sc->txbuf, list)
1277 ath5k_txbuf_free(sc, bf);
1278 list_for_each_entry(bf, &sc->rxbuf, list)
1279 ath5k_txbuf_free(sc, bf);
1280
1281 /* Free memory associated with all descriptors */
1282 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1283
1284 kfree(sc->bufptr);
1285 sc->bufptr = NULL;
1286}
1287
1288
1289
1290
1291
1292/**************\
1293* Queues setup *
1294\**************/
1295
1296static struct ath5k_txq *
1297ath5k_txq_setup(struct ath5k_softc *sc,
1298 int qtype, int subtype)
1299{
1300 struct ath5k_hw *ah = sc->ah;
1301 struct ath5k_txq *txq;
1302 struct ath5k_txq_info qi = {
1303 .tqi_subtype = subtype,
1304 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1305 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1306 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1307 };
1308 int qnum;
1309
1310 /*
1311 * Enable interrupts only for EOL and DESC conditions.
1312 * We mark tx descriptors to receive a DESC interrupt
1313 * when a tx queue gets deep; otherwise waiting for the
1314 * EOL to reap descriptors. Note that this is done to
1315 * reduce interrupt load and this only defers reaping
1316 * descriptors, never transmitting frames. Aside from
1317 * reducing interrupts this also permits more concurrency.
1318 * The only potential downside is if the tx queue backs
1319 * up in which case the top half of the kernel may backup
1320 * due to a lack of tx descriptors.
1321 */
1322 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1323 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1324 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1325 if (qnum < 0) {
1326 /*
1327 * NB: don't print a message, this happens
1328 * normally on parts with too few tx queues
1329 */
1330 return ERR_PTR(qnum);
1331 }
1332 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1333 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1334 qnum, ARRAY_SIZE(sc->txqs));
1335 ath5k_hw_release_tx_queue(ah, qnum);
1336 return ERR_PTR(-EINVAL);
1337 }
1338 txq = &sc->txqs[qnum];
1339 if (!txq->setup) {
1340 txq->qnum = qnum;
1341 txq->link = NULL;
1342 INIT_LIST_HEAD(&txq->q);
1343 spin_lock_init(&txq->lock);
1344 txq->setup = true;
1345 }
1346 return &sc->txqs[qnum];
1347}
1348
1349static int
1350ath5k_beaconq_setup(struct ath5k_hw *ah)
1351{
1352 struct ath5k_txq_info qi = {
1353 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1354 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1355 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1356 /* NB: for dynamic turbo, don't enable any other interrupts */
1357 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1358 };
1359
1360 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1361}
1362
1363static int
1364ath5k_beaconq_config(struct ath5k_softc *sc)
1365{
1366 struct ath5k_hw *ah = sc->ah;
1367 struct ath5k_txq_info qi;
1368 int ret;
1369
1370 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1371 if (ret)
1372 return ret;
Andrey Yurovsky8e5f3d02008-07-17 13:12:24 -07001373 if (sc->opmode == IEEE80211_IF_TYPE_AP ||
1374 sc->opmode == IEEE80211_IF_TYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001375 /*
1376 * Always burst out beacon and CAB traffic
1377 * (aifs = cwmin = cwmax = 0)
1378 */
1379 qi.tqi_aifs = 0;
1380 qi.tqi_cw_min = 0;
1381 qi.tqi_cw_max = 0;
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001382 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
1383 /*
1384 * Adhoc mode; backoff between 0 and (2 * cw_min).
1385 */
1386 qi.tqi_aifs = 0;
1387 qi.tqi_cw_min = 0;
1388 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001389 }
1390
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001391 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1392 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1393 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1394
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001395 ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
1396 if (ret) {
1397 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1398 "hardware queue!\n", __func__);
1399 return ret;
1400 }
1401
1402 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1403}
1404
1405static void
1406ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1407{
1408 struct ath5k_buf *bf, *bf0;
1409
1410 /*
1411 * NB: this assumes output has been stopped and
1412 * we do not need to block ath5k_tx_tasklet
1413 */
1414 spin_lock_bh(&txq->lock);
1415 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001416 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001417
1418 ath5k_txbuf_free(sc, bf);
1419
1420 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001421 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001422 list_move_tail(&bf->list, &sc->txbuf);
1423 sc->txbuf_len++;
1424 spin_unlock_bh(&sc->txbuflock);
1425 }
1426 txq->link = NULL;
1427 spin_unlock_bh(&txq->lock);
1428}
1429
1430/*
1431 * Drain the transmit queues and reclaim resources.
1432 */
1433static void
1434ath5k_txq_cleanup(struct ath5k_softc *sc)
1435{
1436 struct ath5k_hw *ah = sc->ah;
1437 unsigned int i;
1438
1439 /* XXX return value */
1440 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1441 /* don't touch the hardware if marked invalid */
1442 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1443 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
1444 ath5k_hw_get_tx_buf(ah, sc->bhalq));
1445 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1446 if (sc->txqs[i].setup) {
1447 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1448 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1449 "link %p\n",
1450 sc->txqs[i].qnum,
1451 ath5k_hw_get_tx_buf(ah,
1452 sc->txqs[i].qnum),
1453 sc->txqs[i].link);
1454 }
1455 }
Johannes Berg36d68252008-05-15 12:55:26 +02001456 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001457
1458 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1459 if (sc->txqs[i].setup)
1460 ath5k_txq_drainq(sc, &sc->txqs[i]);
1461}
1462
1463static void
1464ath5k_txq_release(struct ath5k_softc *sc)
1465{
1466 struct ath5k_txq *txq = sc->txqs;
1467 unsigned int i;
1468
1469 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1470 if (txq->setup) {
1471 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1472 txq->setup = false;
1473 }
1474}
1475
1476
1477
1478
1479/*************\
1480* RX Handling *
1481\*************/
1482
1483/*
1484 * Enable the receive h/w following a reset.
1485 */
1486static int
1487ath5k_rx_start(struct ath5k_softc *sc)
1488{
1489 struct ath5k_hw *ah = sc->ah;
1490 struct ath5k_buf *bf;
1491 int ret;
1492
1493 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1494
1495 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1496 sc->cachelsz, sc->rxbufsize);
1497
1498 sc->rxlink = NULL;
1499
1500 spin_lock_bh(&sc->rxbuflock);
1501 list_for_each_entry(bf, &sc->rxbuf, list) {
1502 ret = ath5k_rxbuf_setup(sc, bf);
1503 if (ret != 0) {
1504 spin_unlock_bh(&sc->rxbuflock);
1505 goto err;
1506 }
1507 }
1508 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1509 spin_unlock_bh(&sc->rxbuflock);
1510
1511 ath5k_hw_put_rx_buf(ah, bf->daddr);
1512 ath5k_hw_start_rx(ah); /* enable recv descriptors */
1513 ath5k_mode_setup(sc); /* set filters, etc. */
1514 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1515
1516 return 0;
1517err:
1518 return ret;
1519}
1520
1521/*
1522 * Disable the receive h/w in preparation for a reset.
1523 */
1524static void
1525ath5k_rx_stop(struct ath5k_softc *sc)
1526{
1527 struct ath5k_hw *ah = sc->ah;
1528
1529 ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
1530 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1531 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001532
1533 ath5k_debug_printrxbuffs(sc, ah);
1534
1535 sc->rxlink = NULL; /* just in case */
1536}
1537
1538static unsigned int
1539ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001540 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001541{
1542 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001543 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001544
Bruno Randolfb47f4072008-03-05 18:35:45 +09001545 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1546 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001547 return RX_FLAG_DECRYPTED;
1548
1549 /* Apparently when a default key is used to decrypt the packet
1550 the hw does not set the index used to decrypt. In such cases
1551 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001552 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001553 if (ieee80211_has_protected(hdr->frame_control) &&
1554 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1555 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001556 keyix = skb->data[hlen + 3] >> 6;
1557
1558 if (test_bit(keyix, sc->keymap))
1559 return RX_FLAG_DECRYPTED;
1560 }
1561
1562 return 0;
1563}
1564
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001565
1566static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001567ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1568 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001569{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001570 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001571 u32 hw_tu;
1572 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1573
Harvey Harrison24b56e72008-06-14 23:33:38 -07001574 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001575 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001576 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1577 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001578 * Received an IBSS beacon with the same BSSID. Hardware *must*
1579 * have updated the local TSF. We have to work around various
1580 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001581 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001582 tsf = ath5k_hw_get_tsf64(sc->ah);
1583 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1584 hw_tu = TSF_TO_TU(tsf);
1585
1586 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1587 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001588 (unsigned long long)bc_tstamp,
1589 (unsigned long long)rxs->mactime,
1590 (unsigned long long)(rxs->mactime - bc_tstamp),
1591 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001592
1593 /*
1594 * Sometimes the HW will give us a wrong tstamp in the rx
1595 * status, causing the timestamp extension to go wrong.
1596 * (This seems to happen especially with beacon frames bigger
1597 * than 78 byte (incl. FCS))
1598 * But we know that the receive timestamp must be later than the
1599 * timestamp of the beacon since HW must have synced to that.
1600 *
1601 * NOTE: here we assume mactime to be after the frame was
1602 * received, not like mac80211 which defines it at the start.
1603 */
1604 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001605 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001606 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001607 (unsigned long long)rxs->mactime,
1608 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001609 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001610 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001611
1612 /*
1613 * Local TSF might have moved higher than our beacon timers,
1614 * in that case we have to update them to continue sending
1615 * beacons. This also takes care of synchronizing beacon sending
1616 * times with other stations.
1617 */
1618 if (hw_tu >= sc->nexttbtt)
1619 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001620 }
1621}
1622
1623
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001624static void
1625ath5k_tasklet_rx(unsigned long data)
1626{
1627 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001628 struct ath5k_rx_status rs = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001629 struct sk_buff *skb;
1630 struct ath5k_softc *sc = (void *)data;
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001631 struct ath5k_buf *bf, *bf_last;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001632 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001633 int ret;
1634 int hdrlen;
1635 int pad;
1636
1637 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001638 if (list_empty(&sc->rxbuf)) {
1639 ATH5K_WARN(sc, "empty rx buf pool\n");
1640 goto unlock;
1641 }
1642 bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001643 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001644 rxs.flag = 0;
1645
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001646 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1647 BUG_ON(bf->skb == NULL);
1648 skb = bf->skb;
1649 ds = bf->desc;
1650
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001651 /*
1652 * last buffer must not be freed to ensure proper hardware
1653 * function. When the hardware finishes also a packet next to
1654 * it, we are sure, it doesn't use it anymore and we can go on.
1655 */
1656 if (bf_last == bf)
1657 bf->flags |= 1;
1658 if (bf->flags) {
1659 struct ath5k_buf *bf_next = list_entry(bf->list.next,
1660 struct ath5k_buf, list);
1661 ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
1662 &rs);
1663 if (ret)
1664 break;
1665 bf->flags &= ~1;
1666 /* skip the overwritten one (even status is martian) */
1667 goto next;
1668 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001669
Bruno Randolfb47f4072008-03-05 18:35:45 +09001670 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001671 if (unlikely(ret == -EINPROGRESS))
1672 break;
1673 else if (unlikely(ret)) {
1674 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001675 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001676 return;
1677 }
1678
Bruno Randolfb47f4072008-03-05 18:35:45 +09001679 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001680 ATH5K_WARN(sc, "unsupported jumbo\n");
1681 goto next;
1682 }
1683
Bruno Randolfb47f4072008-03-05 18:35:45 +09001684 if (unlikely(rs.rs_status)) {
1685 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001686 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001687 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001688 /*
1689 * Decrypt error. If the error occurred
1690 * because there was no hardware key, then
1691 * let the frame through so the upper layers
1692 * can process it. This is necessary for 5210
1693 * parts which have no way to setup a ``clear''
1694 * key cache entry.
1695 *
1696 * XXX do key cache faulting
1697 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001698 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1699 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001700 goto accept;
1701 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001702 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001703 rxs.flag |= RX_FLAG_MMIC_ERROR;
1704 goto accept;
1705 }
1706
1707 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001708 if ((rs.rs_status &
1709 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001710 sc->opmode != IEEE80211_IF_TYPE_MNTR)
1711 goto next;
1712 }
1713accept:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001714 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1715 PCI_DMA_FROMDEVICE);
1716 bf->skb = NULL;
1717
Bruno Randolfb47f4072008-03-05 18:35:45 +09001718 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001719
1720 /*
1721 * the hardware adds a padding to 4 byte boundaries between
1722 * the header and the payload data if the header length is
1723 * not multiples of 4 - remove it
1724 */
1725 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1726 if (hdrlen & 3) {
1727 pad = hdrlen % 4;
1728 memmove(skb->data + pad, skb->data, hdrlen);
1729 skb_pull(skb, pad);
1730 }
1731
Bruno Randolfc0e18992008-01-21 11:09:46 +09001732 /*
1733 * always extend the mac timestamp, since this information is
1734 * also needed for proper IBSS merging.
1735 *
1736 * XXX: it might be too late to do it here, since rs_tstamp is
1737 * 15bit only. that means TSF extension has to be done within
1738 * 32768usec (about 32ms). it might be necessary to move this to
1739 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001740 *
1741 * Unfortunately we don't know when the hardware takes the rx
1742 * timestamp (beginning of phy frame, data frame, end of rx?).
1743 * The only thing we know is that it is hardware specific...
1744 * On AR5213 it seems the rx timestamp is at the end of the
1745 * frame, but i'm not sure.
1746 *
1747 * NOTE: mac80211 defines mactime at the beginning of the first
1748 * data symbol. Since we don't have any time references it's
1749 * impossible to comply to that. This affects IBSS merge only
1750 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001751 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001752 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001753 rxs.flag |= RX_FLAG_TSFT;
1754
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001755 rxs.freq = sc->curchan->center_freq;
1756 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001757
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001758 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001759 rxs.signal = rxs.noise + rs.rs_rssi;
1760 rxs.qual = rs.rs_rssi * 100 / 64;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001761
Bruno Randolfb47f4072008-03-05 18:35:45 +09001762 rxs.antenna = rs.rs_antenna;
1763 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1764 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001765
Bruno Randolf06303352008-08-05 19:32:23 +02001766 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1767 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001768 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001769
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001770 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1771
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001772 /* check beacons in IBSS mode */
1773 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001774 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001775
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001776 __ieee80211_rx(sc->hw, skb, &rxs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001777next:
1778 list_move_tail(&bf->list, &sc->rxbuf);
1779 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001780unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001781 spin_unlock(&sc->rxbuflock);
1782}
1783
1784
1785
1786
1787/*************\
1788* TX Handling *
1789\*************/
1790
1791static void
1792ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1793{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001794 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001795 struct ath5k_buf *bf, *bf0;
1796 struct ath5k_desc *ds;
1797 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001798 struct ieee80211_tx_info *info;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001799 int ret;
1800
1801 spin_lock(&txq->lock);
1802 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1803 ds = bf->desc;
1804
Bruno Randolfb47f4072008-03-05 18:35:45 +09001805 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001806 if (unlikely(ret == -EINPROGRESS))
1807 break;
1808 else if (unlikely(ret)) {
1809 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1810 ret, txq->qnum);
1811 break;
1812 }
1813
1814 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001815 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001816 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001817
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001818 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1819 PCI_DMA_TODEVICE);
1820
Johannes Berge039fa42008-05-15 12:55:29 +02001821 info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001822 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001823 sc->ll_stats.dot11ACKFailureCount++;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001824 if (ts.ts_status & AR5K_TXERR_XRETRY)
Johannes Berge039fa42008-05-15 12:55:29 +02001825 info->status.excessive_retries = 1;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001826 else if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001827 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001829 info->flags |= IEEE80211_TX_STAT_ACK;
1830 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001831 }
1832
Johannes Berge039fa42008-05-15 12:55:29 +02001833 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001834 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001835
1836 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001837 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001838 list_move_tail(&bf->list, &sc->txbuf);
1839 sc->txbuf_len++;
1840 spin_unlock(&sc->txbuflock);
1841 }
1842 if (likely(list_empty(&txq->q)))
1843 txq->link = NULL;
1844 spin_unlock(&txq->lock);
1845 if (sc->txbuf_len > ATH_TXBUF / 5)
1846 ieee80211_wake_queues(sc->hw);
1847}
1848
1849static void
1850ath5k_tasklet_tx(unsigned long data)
1851{
1852 struct ath5k_softc *sc = (void *)data;
1853
1854 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001855}
1856
1857
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001858/*****************\
1859* Beacon handling *
1860\*****************/
1861
1862/*
1863 * Setup the beacon frame for transmit.
1864 */
1865static int
Johannes Berge039fa42008-05-15 12:55:29 +02001866ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001867{
1868 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001869 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001870 struct ath5k_hw *ah = sc->ah;
1871 struct ath5k_desc *ds;
1872 int ret, antenna = 0;
1873 u32 flags;
1874
1875 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1876 PCI_DMA_TODEVICE);
1877 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1878 "skbaddr %llx\n", skb, skb->data, skb->len,
1879 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001880 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001881 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1882 return -EIO;
1883 }
1884
1885 ds = bf->desc;
1886
1887 flags = AR5K_TXDESC_NOACK;
1888 if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
1889 ds->ds_link = bf->daddr; /* self-linked */
1890 flags |= AR5K_TXDESC_VEOL;
1891 /*
1892 * Let hardware handle antenna switching if txantenna is not set
1893 */
1894 } else {
1895 ds->ds_link = 0;
1896 /*
1897 * Switch antenna every 4 beacons if txantenna is not set
1898 * XXX assumes two antennas
1899 */
1900 if (antenna == 0)
1901 antenna = sc->bsent & 4 ? 2 : 1;
1902 }
1903
1904 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001905 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001906 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001907 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001908 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001909 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001910 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001911 if (ret)
1912 goto err_unmap;
1913
1914 return 0;
1915err_unmap:
1916 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1917 return ret;
1918}
1919
1920/*
1921 * Transmit a beacon frame at SWBA. Dynamic updates to the
1922 * frame contents are done as needed and the slot time is
1923 * also adjusted based on current state.
1924 *
1925 * this is usually called from interrupt context (ath5k_intr())
1926 * but also from ath5k_beacon_config() in IBSS mode which in turn
1927 * can be called from a tasklet and user context
1928 */
1929static void
1930ath5k_beacon_send(struct ath5k_softc *sc)
1931{
1932 struct ath5k_buf *bf = sc->bbuf;
1933 struct ath5k_hw *ah = sc->ah;
1934
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001935 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001936
1937 if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
1938 sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
1939 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1940 return;
1941 }
1942 /*
1943 * Check if the previous beacon has gone out. If
1944 * not don't don't try to post another, skip this
1945 * period and wait for the next. Missed beacons
1946 * indicate a problem and should not occur. If we
1947 * miss too many consecutive beacons reset the device.
1948 */
1949 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
1950 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001951 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001952 "missed %u consecutive beacons\n", sc->bmisscount);
1953 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001954 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001955 "stuck beacon time (%u missed)\n",
1956 sc->bmisscount);
1957 tasklet_schedule(&sc->restq);
1958 }
1959 return;
1960 }
1961 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001962 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001963 "resume beacon xmit after %u misses\n",
1964 sc->bmisscount);
1965 sc->bmisscount = 0;
1966 }
1967
1968 /*
1969 * Stop any current dma and put the new frame on the queue.
1970 * This should never fail since we check above that no frames
1971 * are still pending on the queue.
1972 */
1973 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
1974 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
1975 /* NB: hw still stops DMA, so proceed */
1976 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001977
1978 ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
1979 ath5k_hw_tx_start(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001980 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001981 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
1982
1983 sc->bsent++;
1984}
1985
1986
Bruno Randolf9804b982008-01-19 18:17:59 +09001987/**
1988 * ath5k_beacon_update_timers - update beacon timers
1989 *
1990 * @sc: struct ath5k_softc pointer we are operating on
1991 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1992 * beacon timer update based on the current HW TSF.
1993 *
1994 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1995 * of a received beacon or the current local hardware TSF and write it to the
1996 * beacon timer registers.
1997 *
1998 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001999 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002000 * when we otherwise know we have to update the timers, but we keep it in this
2001 * function to have it all together in one place.
2002 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002003static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002004ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002005{
2006 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002007 u32 nexttbtt, intval, hw_tu, bc_tu;
2008 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002009
2010 intval = sc->bintval & AR5K_BEACON_PERIOD;
2011 if (WARN_ON(!intval))
2012 return;
2013
Bruno Randolf9804b982008-01-19 18:17:59 +09002014 /* beacon TSF converted to TU */
2015 bc_tu = TSF_TO_TU(bc_tsf);
2016
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002017 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002018 hw_tsf = ath5k_hw_get_tsf64(ah);
2019 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002020
Bruno Randolf9804b982008-01-19 18:17:59 +09002021#define FUDGE 3
2022 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2023 if (bc_tsf == -1) {
2024 /*
2025 * no beacons received, called internally.
2026 * just need to refresh timers based on HW TSF.
2027 */
2028 nexttbtt = roundup(hw_tu + FUDGE, intval);
2029 } else if (bc_tsf == 0) {
2030 /*
2031 * no beacon received, probably called by ath5k_reset_tsf().
2032 * reset TSF to start with 0.
2033 */
2034 nexttbtt = intval;
2035 intval |= AR5K_BEACON_RESET_TSF;
2036 } else if (bc_tsf > hw_tsf) {
2037 /*
2038 * beacon received, SW merge happend but HW TSF not yet updated.
2039 * not possible to reconfigure timers yet, but next time we
2040 * receive a beacon with the same BSSID, the hardware will
2041 * automatically update the TSF and then we need to reconfigure
2042 * the timers.
2043 */
2044 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2045 "need to wait for HW TSF sync\n");
2046 return;
2047 } else {
2048 /*
2049 * most important case for beacon synchronization between STA.
2050 *
2051 * beacon received and HW TSF has been already updated by HW.
2052 * update next TBTT based on the TSF of the beacon, but make
2053 * sure it is ahead of our local TSF timer.
2054 */
2055 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2056 }
2057#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002058
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002059 sc->nexttbtt = nexttbtt;
2060
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002061 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002063
2064 /*
2065 * debugging output last in order to preserve the time critical aspect
2066 * of this function
2067 */
2068 if (bc_tsf == -1)
2069 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2070 "reconfigured timers based on HW TSF\n");
2071 else if (bc_tsf == 0)
2072 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2073 "reset HW TSF and timers\n");
2074 else
2075 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2076 "updated timers based on beacon TSF\n");
2077
2078 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002079 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2080 (unsigned long long) bc_tsf,
2081 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002082 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2083 intval & AR5K_BEACON_PERIOD,
2084 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2085 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002086}
2087
2088
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002089/**
2090 * ath5k_beacon_config - Configure the beacon queues and interrupts
2091 *
2092 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002093 *
2094 * When operating in station mode we want to receive a BMISS interrupt when we
2095 * stop seeing beacons from the AP we've associated with so we can look for
2096 * another AP to associate with.
2097 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002098 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002099 * interrupts to detect TSF updates only.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002100 *
2101 * AP mode is missing.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002102 */
2103static void
2104ath5k_beacon_config(struct ath5k_softc *sc)
2105{
2106 struct ath5k_hw *ah = sc->ah;
2107
2108 ath5k_hw_set_intr(ah, 0);
2109 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002110 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111
2112 if (sc->opmode == IEEE80211_IF_TYPE_STA) {
2113 sc->imask |= AR5K_INT_BMISS;
2114 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2115 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002116 * In IBSS mode we use a self-linked tx descriptor and let the
2117 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002118 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002119 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002120 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002121 */
2122 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002123
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002124 sc->imask |= AR5K_INT_SWBA;
2125
2126 if (ath5k_hw_hasveol(ah))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002127 ath5k_beacon_send(sc);
2128 }
2129 /* TODO else AP */
2130
2131 ath5k_hw_set_intr(ah, sc->imask);
2132}
2133
2134
2135/********************\
2136* Interrupt handling *
2137\********************/
2138
2139static int
2140ath5k_init(struct ath5k_softc *sc)
2141{
2142 int ret;
2143
2144 mutex_lock(&sc->lock);
2145
2146 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2147
2148 /*
2149 * Stop anything previously setup. This is safe
2150 * no matter this is the first time through or not.
2151 */
2152 ath5k_stop_locked(sc);
2153
2154 /*
2155 * The basic interface to setting the hardware in a good
2156 * state is ``reset''. On return the hardware is known to
2157 * be powered up and with interrupts disabled. This must
2158 * be followed by initialization of the appropriate bits
2159 * and then setup of the interrupt mask.
2160 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002161 sc->curchan = sc->hw->conf.channel;
2162 sc->curband = &sc->sbands[sc->curchan->band];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002163 sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
Nick Kossifidis194828a2008-04-16 18:49:02 +03002164 AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
2165 AR5K_INT_MIB;
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002166 ret = ath5k_reset(sc, false, false);
2167 if (ret)
2168 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002169
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002170 /* Set ack to be sent at low bit-rates */
2171 ath5k_hw_set_ack_bitrate_high(sc->ah, false);
2172
2173 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2174 msecs_to_jiffies(ath5k_calinterval * 1000)));
2175
2176 ret = 0;
2177done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002178 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002179 mutex_unlock(&sc->lock);
2180 return ret;
2181}
2182
2183static int
2184ath5k_stop_locked(struct ath5k_softc *sc)
2185{
2186 struct ath5k_hw *ah = sc->ah;
2187
2188 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2189 test_bit(ATH_STAT_INVALID, sc->status));
2190
2191 /*
2192 * Shutdown the hardware and driver:
2193 * stop output from above
2194 * disable interrupts
2195 * turn off timers
2196 * turn off the radio
2197 * clear transmit machinery
2198 * clear receive machinery
2199 * drain and release tx queues
2200 * reclaim beacon resources
2201 * power down hardware
2202 *
2203 * Note that some of this work is not possible if the
2204 * hardware is gone (invalid).
2205 */
2206 ieee80211_stop_queues(sc->hw);
2207
2208 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002209 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002210 ath5k_hw_set_intr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002211 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002212 }
2213 ath5k_txq_cleanup(sc);
2214 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2215 ath5k_rx_stop(sc);
2216 ath5k_hw_phy_disable(ah);
2217 } else
2218 sc->rxlink = NULL;
2219
2220 return 0;
2221}
2222
2223/*
2224 * Stop the device, grabbing the top-level lock to protect
2225 * against concurrent entry through ath5k_init (which can happen
2226 * if another thread does a system call and the thread doing the
2227 * stop is preempted).
2228 */
2229static int
2230ath5k_stop_hw(struct ath5k_softc *sc)
2231{
2232 int ret;
2233
2234 mutex_lock(&sc->lock);
2235 ret = ath5k_stop_locked(sc);
2236 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2237 /*
2238 * Set the chip in full sleep mode. Note that we are
2239 * careful to do this only when bringing the interface
2240 * completely to a stop. When the chip is in this state
2241 * it must be carefully woken up or references to
2242 * registers in the PCI clock domain may freeze the bus
2243 * (and system). This varies by chip and is mostly an
2244 * issue with newer parts that go to sleep more quickly.
2245 */
2246 if (sc->ah->ah_mac_srev >= 0x78) {
2247 /*
2248 * XXX
2249 * don't put newer MAC revisions > 7.8 to sleep because
2250 * of the above mentioned problems
2251 */
2252 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2253 "not putting device to sleep\n");
2254 } else {
2255 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2256 "putting device to full sleep\n");
2257 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2258 }
2259 }
2260 ath5k_txbuf_free(sc, sc->bbuf);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002261 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002262 mutex_unlock(&sc->lock);
2263
2264 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002265 tasklet_kill(&sc->rxtq);
2266 tasklet_kill(&sc->txtq);
2267 tasklet_kill(&sc->restq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002268
2269 return ret;
2270}
2271
2272static irqreturn_t
2273ath5k_intr(int irq, void *dev_id)
2274{
2275 struct ath5k_softc *sc = dev_id;
2276 struct ath5k_hw *ah = sc->ah;
2277 enum ath5k_int status;
2278 unsigned int counter = 1000;
2279
2280 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2281 !ath5k_hw_is_intr_pending(ah)))
2282 return IRQ_NONE;
2283
2284 do {
2285 /*
2286 * Figure out the reason(s) for the interrupt. Note
2287 * that get_isr returns a pseudo-ISR that may include
2288 * bits we haven't explicitly enabled so we mask the
2289 * value to insure we only process bits we requested.
2290 */
2291 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2292 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2293 status, sc->imask);
2294 status &= sc->imask; /* discard unasked for bits */
2295 if (unlikely(status & AR5K_INT_FATAL)) {
2296 /*
2297 * Fatal errors are unrecoverable.
2298 * Typically these are caused by DMA errors.
2299 */
2300 tasklet_schedule(&sc->restq);
2301 } else if (unlikely(status & AR5K_INT_RXORN)) {
2302 tasklet_schedule(&sc->restq);
2303 } else {
2304 if (status & AR5K_INT_SWBA) {
2305 /*
2306 * Software beacon alert--time to send a beacon.
2307 * Handle beacon transmission directly; deferring
2308 * this is too slow to meet timing constraints
2309 * under load.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002310 *
2311 * In IBSS mode we use this interrupt just to
2312 * keep track of the next TBTT (target beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002313 * transmission time) in order to detect wether
2314 * automatic TSF updates happened.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002315 */
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002316 if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2317 /* XXX: only if VEOL suppported */
2318 u64 tsf = ath5k_hw_get_tsf64(ah);
2319 sc->nexttbtt += sc->bintval;
2320 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002321 "SWBA nexttbtt: %x hw_tu: %x "
2322 "TSF: %llx\n",
2323 sc->nexttbtt,
2324 TSF_TO_TU(tsf),
2325 (unsigned long long) tsf);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002326 } else {
2327 ath5k_beacon_send(sc);
2328 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002329 }
2330 if (status & AR5K_INT_RXEOL) {
2331 /*
2332 * NB: the hardware should re-read the link when
2333 * RXE bit is written, but it doesn't work at
2334 * least on older hardware revs.
2335 */
2336 sc->rxlink = NULL;
2337 }
2338 if (status & AR5K_INT_TXURN) {
2339 /* bump tx trigger level */
2340 ath5k_hw_update_tx_triglevel(ah, true);
2341 }
2342 if (status & AR5K_INT_RX)
2343 tasklet_schedule(&sc->rxtq);
2344 if (status & AR5K_INT_TX)
2345 tasklet_schedule(&sc->txtq);
2346 if (status & AR5K_INT_BMISS) {
2347 }
2348 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002349 /*
2350 * These stats are also used for ANI i think
2351 * so how about updating them more often ?
2352 */
2353 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002354 }
2355 }
2356 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2357
2358 if (unlikely(!counter))
2359 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2360
2361 return IRQ_HANDLED;
2362}
2363
2364static void
2365ath5k_tasklet_reset(unsigned long data)
2366{
2367 struct ath5k_softc *sc = (void *)data;
2368
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002369 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002370}
2371
2372/*
2373 * Periodically recalibrate the PHY to account
2374 * for temperature/environment changes.
2375 */
2376static void
2377ath5k_calibrate(unsigned long data)
2378{
2379 struct ath5k_softc *sc = (void *)data;
2380 struct ath5k_hw *ah = sc->ah;
2381
2382 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002383 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2384 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002385
2386 if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2387 /*
2388 * Rfgain is out of bounds, reset the chip
2389 * to load new gain values.
2390 */
2391 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002392 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002393 }
2394 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2395 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002396 ieee80211_frequency_to_channel(
2397 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002398
2399 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2400 msecs_to_jiffies(ath5k_calinterval * 1000)));
2401}
2402
2403
2404
2405/***************\
2406* LED functions *
2407\***************/
2408
2409static void
Bob Copeland3a078872008-06-25 22:35:28 -04002410ath5k_led_enable(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002411{
Bob Copeland3a078872008-06-25 22:35:28 -04002412 if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
2413 ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
2414 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002415 }
2416}
2417
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002418static void
Bob Copeland3a078872008-06-25 22:35:28 -04002419ath5k_led_on(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002420{
Bob Copeland3a078872008-06-25 22:35:28 -04002421 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002422 return;
Bob Copeland3a078872008-06-25 22:35:28 -04002423 ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
2424}
2425
2426static void
2427ath5k_led_off(struct ath5k_softc *sc)
2428{
2429 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2430 return;
2431 ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
2432}
2433
2434static void
2435ath5k_led_brightness_set(struct led_classdev *led_dev,
2436 enum led_brightness brightness)
2437{
2438 struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
2439 led_dev);
2440
2441 if (brightness == LED_OFF)
2442 ath5k_led_off(led->sc);
2443 else
2444 ath5k_led_on(led->sc);
2445}
2446
2447static int
2448ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
2449 const char *name, char *trigger)
2450{
2451 int err;
2452
2453 led->sc = sc;
2454 strncpy(led->name, name, sizeof(led->name));
2455 led->led_dev.name = led->name;
2456 led->led_dev.default_trigger = trigger;
2457 led->led_dev.brightness_set = ath5k_led_brightness_set;
2458
2459 err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
2460 if (err)
2461 {
2462 ATH5K_WARN(sc, "could not register LED %s\n", name);
2463 led->sc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002464 }
Bob Copeland3a078872008-06-25 22:35:28 -04002465 return err;
2466}
2467
2468static void
2469ath5k_unregister_led(struct ath5k_led *led)
2470{
2471 if (!led->sc)
2472 return;
2473 led_classdev_unregister(&led->led_dev);
2474 ath5k_led_off(led->sc);
2475 led->sc = NULL;
2476}
2477
2478static void
2479ath5k_unregister_leds(struct ath5k_softc *sc)
2480{
2481 ath5k_unregister_led(&sc->rx_led);
2482 ath5k_unregister_led(&sc->tx_led);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002483}
2484
2485
Bob Copeland3a078872008-06-25 22:35:28 -04002486static int
2487ath5k_init_leds(struct ath5k_softc *sc)
2488{
2489 int ret = 0;
2490 struct ieee80211_hw *hw = sc->hw;
2491 struct pci_dev *pdev = sc->pdev;
2492 char name[ATH5K_LED_MAX_NAME_LEN + 1];
2493
Bob Copeland3a078872008-06-25 22:35:28 -04002494 /*
2495 * Auto-enable soft led processing for IBM cards and for
2496 * 5211 minipci cards.
2497 */
2498 if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
2499 pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
2500 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2501 sc->led_pin = 0;
Bob Copeland734b5aa2008-07-15 13:07:16 -04002502 sc->led_on = 0; /* active low */
Bob Copeland3a078872008-06-25 22:35:28 -04002503 }
2504 /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
2505 if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
2506 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2507 sc->led_pin = 1;
Bob Copeland734b5aa2008-07-15 13:07:16 -04002508 sc->led_on = 1; /* active high */
Bob Copeland3a078872008-06-25 22:35:28 -04002509 }
2510 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2511 goto out;
2512
2513 ath5k_led_enable(sc);
2514
2515 snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
2516 ret = ath5k_register_led(sc, &sc->rx_led, name,
2517 ieee80211_get_rx_led_name(hw));
2518 if (ret)
2519 goto out;
2520
2521 snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
2522 ret = ath5k_register_led(sc, &sc->tx_led, name,
2523 ieee80211_get_tx_led_name(hw));
2524out:
2525 return ret;
2526}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002527
2528
2529/********************\
2530* Mac80211 functions *
2531\********************/
2532
2533static int
Johannes Berge039fa42008-05-15 12:55:29 +02002534ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002535{
2536 struct ath5k_softc *sc = hw->priv;
2537 struct ath5k_buf *bf;
2538 unsigned long flags;
2539 int hdrlen;
2540 int pad;
2541
2542 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2543
2544 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2545 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2546
2547 /*
2548 * the hardware expects the header padded to 4 byte boundaries
2549 * if this is not the case we add the padding after the header
2550 */
2551 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2552 if (hdrlen & 3) {
2553 pad = hdrlen % 4;
2554 if (skb_headroom(skb) < pad) {
2555 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
2556 " headroom to pad %d\n", hdrlen, pad);
2557 return -1;
2558 }
2559 skb_push(skb, pad);
2560 memmove(skb->data, skb->data+pad, hdrlen);
2561 }
2562
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002563 spin_lock_irqsave(&sc->txbuflock, flags);
2564 if (list_empty(&sc->txbuf)) {
2565 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2566 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002567 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002568 return -1;
2569 }
2570 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2571 list_del(&bf->list);
2572 sc->txbuf_len--;
2573 if (list_empty(&sc->txbuf))
2574 ieee80211_stop_queues(hw);
2575 spin_unlock_irqrestore(&sc->txbuflock, flags);
2576
2577 bf->skb = skb;
2578
Johannes Berge039fa42008-05-15 12:55:29 +02002579 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002580 bf->skb = NULL;
2581 spin_lock_irqsave(&sc->txbuflock, flags);
2582 list_add_tail(&bf->list, &sc->txbuf);
2583 sc->txbuf_len++;
2584 spin_unlock_irqrestore(&sc->txbuflock, flags);
2585 dev_kfree_skb_any(skb);
2586 return 0;
2587 }
2588
2589 return 0;
2590}
2591
2592static int
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002593ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002594{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002595 struct ath5k_hw *ah = sc->ah;
2596 int ret;
2597
2598 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002599
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002600 if (stop) {
2601 ath5k_hw_set_intr(ah, 0);
2602 ath5k_txq_cleanup(sc);
2603 ath5k_rx_stop(sc);
2604 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002605 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002606 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002607 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2608 goto err;
2609 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002610
2611 /*
2612 * This is needed only to setup initial state
2613 * but it's best done after a reset.
2614 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002615 ath5k_hw_set_txpower_limit(sc->ah, 0);
2616
2617 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002618 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002619 ATH5K_ERR(sc, "can't start recv logic\n");
2620 goto err;
2621 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002622
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002623 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002624 * Change channels and update the h/w rate map if we're switching;
2625 * e.g. 11a to 11b/g.
2626 *
2627 * We may be doing a reset in response to an ioctl that changes the
2628 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002629 *
2630 * XXX needed?
2631 */
2632/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002633
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002634 ath5k_beacon_config(sc);
2635 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002636
2637 return 0;
2638err:
2639 return ret;
2640}
2641
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002642static int
2643ath5k_reset_wake(struct ath5k_softc *sc)
2644{
2645 int ret;
2646
2647 ret = ath5k_reset(sc, true, true);
2648 if (!ret)
2649 ieee80211_wake_queues(sc->hw);
2650
2651 return ret;
2652}
2653
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002654static int ath5k_start(struct ieee80211_hw *hw)
2655{
2656 return ath5k_init(hw->priv);
2657}
2658
2659static void ath5k_stop(struct ieee80211_hw *hw)
2660{
2661 ath5k_stop_hw(hw->priv);
2662}
2663
2664static int ath5k_add_interface(struct ieee80211_hw *hw,
2665 struct ieee80211_if_init_conf *conf)
2666{
2667 struct ath5k_softc *sc = hw->priv;
2668 int ret;
2669
2670 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002671 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002672 ret = 0;
2673 goto end;
2674 }
2675
Johannes Berg32bfd352007-12-19 01:31:26 +01002676 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002677
2678 switch (conf->type) {
2679 case IEEE80211_IF_TYPE_STA:
2680 case IEEE80211_IF_TYPE_IBSS:
2681 case IEEE80211_IF_TYPE_MNTR:
2682 sc->opmode = conf->type;
2683 break;
2684 default:
2685 ret = -EOPNOTSUPP;
2686 goto end;
2687 }
2688 ret = 0;
2689end:
2690 mutex_unlock(&sc->lock);
2691 return ret;
2692}
2693
2694static void
2695ath5k_remove_interface(struct ieee80211_hw *hw,
2696 struct ieee80211_if_init_conf *conf)
2697{
2698 struct ath5k_softc *sc = hw->priv;
2699
2700 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002701 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002702 goto end;
2703
Johannes Berg32bfd352007-12-19 01:31:26 +01002704 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002705end:
2706 mutex_unlock(&sc->lock);
2707}
2708
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002709/*
2710 * TODO: Phy disable/diversity etc
2711 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002712static int
2713ath5k_config(struct ieee80211_hw *hw,
2714 struct ieee80211_conf *conf)
2715{
2716 struct ath5k_softc *sc = hw->priv;
2717
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002718 sc->bintval = conf->beacon_int;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002719 sc->power_level = conf->power_level;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002720
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002721 return ath5k_chan_set(sc, conf->channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002722}
2723
2724static int
Johannes Berg32bfd352007-12-19 01:31:26 +01002725ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002726 struct ieee80211_if_conf *conf)
2727{
2728 struct ath5k_softc *sc = hw->priv;
2729 struct ath5k_hw *ah = sc->ah;
2730 int ret;
2731
2732 /* Set to a reasonable value. Note that this will
2733 * be set to mac80211's value at ath5k_config(). */
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002734 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002735 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002736 if (sc->vif != vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002737 ret = -EIO;
2738 goto unlock;
2739 }
2740 if (conf->bssid) {
2741 /* Cache for later use during resets */
2742 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2743 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2744 * a clean way of letting us retrieve this yet. */
2745 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002746 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747 }
Johannes Berg9d139c82008-07-09 14:40:37 +02002748
2749 if (conf->changed & IEEE80211_IFCC_BEACON &&
2750 vif->type == IEEE80211_IF_TYPE_IBSS) {
2751 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
2752 if (!beacon) {
2753 ret = -ENOMEM;
2754 goto unlock;
2755 }
2756 /* call old handler for now */
2757 ath5k_beacon_update(hw, beacon);
2758 }
2759
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002760 mutex_unlock(&sc->lock);
2761
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002762 return ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002763unlock:
2764 mutex_unlock(&sc->lock);
2765 return ret;
2766}
2767
2768#define SUPPORTED_FIF_FLAGS \
2769 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2770 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2771 FIF_BCN_PRBRESP_PROMISC
2772/*
2773 * o always accept unicast, broadcast, and multicast traffic
2774 * o multicast traffic for all BSSIDs will be enabled if mac80211
2775 * says it should be
2776 * o maintain current state of phy ofdm or phy cck error reception.
2777 * If the hardware detects any of these type of errors then
2778 * ath5k_hw_get_rx_filter() will pass to us the respective
2779 * hardware filters to be able to receive these type of frames.
2780 * o probe request frames are accepted only when operating in
2781 * hostap, adhoc, or monitor modes
2782 * o enable promiscuous mode according to the interface state
2783 * o accept beacons:
2784 * - when operating in adhoc mode so the 802.11 layer creates
2785 * node table entries for peers,
2786 * - when operating in station mode for collecting rssi data when
2787 * the station is otherwise quiet, or
2788 * - when scanning
2789 */
2790static void ath5k_configure_filter(struct ieee80211_hw *hw,
2791 unsigned int changed_flags,
2792 unsigned int *new_flags,
2793 int mc_count, struct dev_mc_list *mclist)
2794{
2795 struct ath5k_softc *sc = hw->priv;
2796 struct ath5k_hw *ah = sc->ah;
2797 u32 mfilt[2], val, rfilt;
2798 u8 pos;
2799 int i;
2800
2801 mfilt[0] = 0;
2802 mfilt[1] = 0;
2803
2804 /* Only deal with supported flags */
2805 changed_flags &= SUPPORTED_FIF_FLAGS;
2806 *new_flags &= SUPPORTED_FIF_FLAGS;
2807
2808 /* If HW detects any phy or radar errors, leave those filters on.
2809 * Also, always enable Unicast, Broadcasts and Multicast
2810 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2811 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2812 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2813 AR5K_RX_FILTER_MCAST);
2814
2815 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2816 if (*new_flags & FIF_PROMISC_IN_BSS) {
2817 rfilt |= AR5K_RX_FILTER_PROM;
2818 __set_bit(ATH_STAT_PROMISC, sc->status);
2819 }
2820 else
2821 __clear_bit(ATH_STAT_PROMISC, sc->status);
2822 }
2823
2824 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2825 if (*new_flags & FIF_ALLMULTI) {
2826 mfilt[0] = ~0;
2827 mfilt[1] = ~0;
2828 } else {
2829 for (i = 0; i < mc_count; i++) {
2830 if (!mclist)
2831 break;
2832 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002833 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002834 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002835 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002836 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2837 pos &= 0x3f;
2838 mfilt[pos / 32] |= (1 << (pos % 32));
2839 /* XXX: we might be able to just do this instead,
2840 * but not sure, needs testing, if we do use this we'd
2841 * neet to inform below to not reset the mcast */
2842 /* ath5k_hw_set_mcast_filterindex(ah,
2843 * mclist->dmi_addr[5]); */
2844 mclist = mclist->next;
2845 }
2846 }
2847
2848 /* This is the best we can do */
2849 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2850 rfilt |= AR5K_RX_FILTER_PHYERR;
2851
2852 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2853 * and probes for any BSSID, this needs testing */
2854 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2855 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2856
2857 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2858 * set we should only pass on control frames for this
2859 * station. This needs testing. I believe right now this
2860 * enables *all* control frames, which is OK.. but
2861 * but we should see if we can improve on granularity */
2862 if (*new_flags & FIF_CONTROL)
2863 rfilt |= AR5K_RX_FILTER_CONTROL;
2864
2865 /* Additional settings per mode -- this is per ath5k */
2866
2867 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2868
2869 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2870 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2871 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
2872 if (sc->opmode != IEEE80211_IF_TYPE_STA)
2873 rfilt |= AR5K_RX_FILTER_PROBEREQ;
2874 if (sc->opmode != IEEE80211_IF_TYPE_AP &&
Andrey Yurovsky8e5f3d02008-07-17 13:12:24 -07002875 sc->opmode != IEEE80211_IF_TYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002876 test_bit(ATH_STAT_PROMISC, sc->status))
2877 rfilt |= AR5K_RX_FILTER_PROM;
2878 if (sc->opmode == IEEE80211_IF_TYPE_STA ||
2879 sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2880 rfilt |= AR5K_RX_FILTER_BEACON;
2881 }
2882
2883 /* Set filters */
2884 ath5k_hw_set_rx_filter(ah,rfilt);
2885
2886 /* Set multicast bits */
2887 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2888 /* Set the cached hw filter flags, this will alter actually
2889 * be set in HW */
2890 sc->filter_flags = rfilt;
2891}
2892
2893static int
2894ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
2895 const u8 *local_addr, const u8 *addr,
2896 struct ieee80211_key_conf *key)
2897{
2898 struct ath5k_softc *sc = hw->priv;
2899 int ret = 0;
2900
2901 switch(key->alg) {
2902 case ALG_WEP:
Luis R. Rodriguez6844e632008-02-03 21:53:20 -05002903 /* XXX: fix hardware encryption, its not working. For now
2904 * allow software encryption */
2905 /* break; */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002906 case ALG_TKIP:
2907 case ALG_CCMP:
2908 return -EOPNOTSUPP;
2909 default:
2910 WARN_ON(1);
2911 return -EINVAL;
2912 }
2913
2914 mutex_lock(&sc->lock);
2915
2916 switch (cmd) {
2917 case SET_KEY:
2918 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
2919 if (ret) {
2920 ATH5K_ERR(sc, "can't set the key\n");
2921 goto unlock;
2922 }
2923 __set_bit(key->keyidx, sc->keymap);
2924 key->hw_key_idx = key->keyidx;
2925 break;
2926 case DISABLE_KEY:
2927 ath5k_hw_reset_key(sc->ah, key->keyidx);
2928 __clear_bit(key->keyidx, sc->keymap);
2929 break;
2930 default:
2931 ret = -EINVAL;
2932 goto unlock;
2933 }
2934
2935unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002936 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002937 mutex_unlock(&sc->lock);
2938 return ret;
2939}
2940
2941static int
2942ath5k_get_stats(struct ieee80211_hw *hw,
2943 struct ieee80211_low_level_stats *stats)
2944{
2945 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03002946 struct ath5k_hw *ah = sc->ah;
2947
2948 /* Force update */
2949 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002950
2951 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
2952
2953 return 0;
2954}
2955
2956static int
2957ath5k_get_tx_stats(struct ieee80211_hw *hw,
2958 struct ieee80211_tx_queue_stats *stats)
2959{
2960 struct ath5k_softc *sc = hw->priv;
2961
2962 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
2963
2964 return 0;
2965}
2966
2967static u64
2968ath5k_get_tsf(struct ieee80211_hw *hw)
2969{
2970 struct ath5k_softc *sc = hw->priv;
2971
2972 return ath5k_hw_get_tsf64(sc->ah);
2973}
2974
2975static void
2976ath5k_reset_tsf(struct ieee80211_hw *hw)
2977{
2978 struct ath5k_softc *sc = hw->priv;
2979
Bruno Randolf9804b982008-01-19 18:17:59 +09002980 /*
2981 * in IBSS mode we need to update the beacon timers too.
2982 * this will also reset the TSF if we call it with 0
2983 */
2984 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
2985 ath5k_beacon_update_timers(sc, 0);
2986 else
2987 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002988}
2989
2990static int
Johannes Berge039fa42008-05-15 12:55:29 +02002991ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002992{
2993 struct ath5k_softc *sc = hw->priv;
2994 int ret;
2995
2996 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
2997
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002998 if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
2999 ret = -EIO;
3000 goto end;
3001 }
3002
3003 ath5k_txbuf_free(sc, sc->bbuf);
3004 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003005 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003006 if (ret)
3007 sc->bbuf->skb = NULL;
Jiri Slaby274c7c32008-07-15 17:44:20 +02003008 else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003009 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003010 mmiowb();
3011 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003012
3013end:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003014 return ret;
3015}
3016