blob: f78be14f17cb005085afd18db472f038a3515aa4 [file] [log] [blame]
Catalin Marinas8ad68bb2005-10-31 14:25:02 +00001/*
2 * linux/arch/arm/mach-realview/core.c
3 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000021#include <linux/init.h>
Russell King1be72282005-10-31 16:57:06 +000022#include <linux/platform_device.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000023#include <linux/dma-mapping.h>
24#include <linux/sysdev.h>
25#include <linux/interrupt.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000026#include <linux/amba/bus.h>
27#include <linux/amba/clcd.h>
Russell Kingfced80c2008-09-06 12:10:45 +010028#include <linux/io.h>
Steve Glendinningc5142e82009-01-20 13:23:30 +000029#include <linux/smsc911x.h>
Catalin Marinas6be62ba2009-02-12 15:59:21 +010030#include <linux/ata_platform.h>
Linus Walleij6ef297f2009-09-22 14:29:36 +010031#include <linux/amba/mmci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/gfp.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000033
Russell Kingcf30fb42008-11-08 20:05:55 +000034#include <asm/clkdev.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000035#include <asm/system.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/hardware.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000037#include <asm/irq.h>
38#include <asm/leds.h>
Colin Tuckley68c3d932008-11-10 14:10:11 +000039#include <asm/mach-types.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000040#include <asm/hardware/arm_timer.h>
Russell Kingc5a0adb2010-01-16 20:16:10 +000041#include <asm/hardware/icst.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000042
43#include <asm/mach/arch.h>
44#include <asm/mach/flash.h>
45#include <asm/mach/irq.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000046#include <asm/mach/map.h>
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000047
48#include <asm/hardware/gic.h>
49
Russell Kingf4b8b312010-01-14 12:48:06 +000050#include <mach/clkdev.h>
Catalin Marinasee8c9572009-05-30 14:00:17 +010051#include <mach/platform.h>
52#include <mach/irqs.h>
Russell Kinge3887712010-01-14 13:30:16 +000053#include <plat/timer-sp.h>
Catalin Marinasee8c9572009-05-30 14:00:17 +010054
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000055#include "core.h"
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000056
Catalin Marinas1bbdf632008-12-01 14:54:58 +000057/* used by entry-macro.S and platsmp.c */
Catalin Marinasc4057f52008-02-04 17:41:01 +010058void __iomem *gic_cpu_base_addr;
59
Catalin Marinasc97c5aa2009-11-04 12:19:05 +000060#ifdef CONFIG_ZONE_DMA
61/*
62 * Adjust the zones if there are restrictions for DMA access.
63 */
64void __init realview_adjust_zones(int node, unsigned long *size,
65 unsigned long *hole)
66{
67 unsigned long dma_size = SZ_256M >> PAGE_SHIFT;
68
69 if (!machine_is_realview_pbx() || node || (size[0] <= dma_size))
70 return;
71
72 size[ZONE_NORMAL] = size[0] - dma_size;
73 size[ZONE_DMA] = dma_size;
74 hole[ZONE_NORMAL] = hole[0];
75 hole[ZONE_DMA] = 0;
76}
77#endif
78
Catalin Marinas8ad68bb2005-10-31 14:25:02 +000079
80#define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
81
82static int realview_flash_init(void)
83{
84 u32 val;
85
86 val = __raw_readl(REALVIEW_FLASHCTRL);
87 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
88 __raw_writel(val, REALVIEW_FLASHCTRL);
89
90 return 0;
91}
92
93static void realview_flash_exit(void)
94{
95 u32 val;
96
97 val = __raw_readl(REALVIEW_FLASHCTRL);
98 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
99 __raw_writel(val, REALVIEW_FLASHCTRL);
100}
101
102static void realview_flash_set_vpp(int on)
103{
104 u32 val;
105
106 val = __raw_readl(REALVIEW_FLASHCTRL);
107 if (on)
108 val |= REALVIEW_FLASHPROG_FLVPPEN;
109 else
110 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
111 __raw_writel(val, REALVIEW_FLASHCTRL);
112}
113
114static struct flash_platform_data realview_flash_data = {
115 .map_name = "cfi_probe",
116 .width = 4,
117 .init = realview_flash_init,
118 .exit = realview_flash_exit,
119 .set_vpp = realview_flash_set_vpp,
120};
121
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000122struct platform_device realview_flash_device = {
123 .name = "armflash",
124 .id = 0,
125 .dev = {
126 .platform_data = &realview_flash_data,
127 },
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000128};
129
Catalin Marinasa44ddfd2008-04-18 22:43:10 +0100130int realview_flash_register(struct resource *res, u32 num)
131{
132 realview_flash_device.resource = res;
133 realview_flash_device.num_resources = num;
134 return platform_device_register(&realview_flash_device);
135}
136
Steve Glendinningc5142e82009-01-20 13:23:30 +0000137static struct smsc911x_platform_config smsc911x_config = {
138 .flags = SMSC911X_USE_32BIT,
139 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
140 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
141 .phy_interface = PHY_INTERFACE_MODE_MII,
Catalin Marinas0a5b2f62008-12-01 14:54:59 +0000142};
143
Catalin Marinas0a381332008-12-01 14:54:58 +0000144static struct platform_device realview_eth_device = {
Steve Glendinningc5142e82009-01-20 13:23:30 +0000145 .name = "smsc911x",
Catalin Marinas0a381332008-12-01 14:54:58 +0000146 .id = 0,
147 .num_resources = 2,
148};
149
150int realview_eth_register(const char *name, struct resource *res)
151{
152 if (name)
153 realview_eth_device.name = name;
154 realview_eth_device.resource = res;
Steve Glendinningc5142e82009-01-20 13:23:30 +0000155 if (strcmp(realview_eth_device.name, "smsc911x") == 0)
156 realview_eth_device.dev.platform_data = &smsc911x_config;
Catalin Marinas0a381332008-12-01 14:54:58 +0000157
158 return platform_device_register(&realview_eth_device);
159}
160
Catalin Marinas7db21712009-02-12 16:00:21 +0100161struct platform_device realview_usb_device = {
162 .name = "isp1760",
163 .num_resources = 2,
164};
165
166int realview_usb_register(struct resource *res)
167{
168 realview_usb_device.resource = res;
169 return platform_device_register(&realview_usb_device);
170}
171
Catalin Marinas6be62ba2009-02-12 15:59:21 +0100172static struct pata_platform_info pata_platform_data = {
173 .ioport_shift = 1,
174};
175
176static struct resource pata_resources[] = {
177 [0] = {
178 .start = REALVIEW_CF_BASE,
179 .end = REALVIEW_CF_BASE + 0xff,
180 .flags = IORESOURCE_MEM,
181 },
182 [1] = {
183 .start = REALVIEW_CF_BASE + 0x100,
184 .end = REALVIEW_CF_BASE + SZ_4K - 1,
185 .flags = IORESOURCE_MEM,
186 },
187};
188
189struct platform_device realview_cf_device = {
190 .name = "pata_platform",
191 .id = -1,
192 .num_resources = ARRAY_SIZE(pata_resources),
193 .resource = pata_resources,
194 .dev = {
195 .platform_data = &pata_platform_data,
196 },
197};
198
Russell King6b65cd72006-12-10 21:21:32 +0100199static struct resource realview_i2c_resource = {
200 .start = REALVIEW_I2C_BASE,
201 .end = REALVIEW_I2C_BASE + SZ_4K - 1,
202 .flags = IORESOURCE_MEM,
203};
204
205struct platform_device realview_i2c_device = {
206 .name = "versatile-i2c",
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100207 .id = 0,
Russell King6b65cd72006-12-10 21:21:32 +0100208 .num_resources = 1,
209 .resource = &realview_i2c_resource,
210};
211
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100212static struct i2c_board_info realview_i2c_board_info[] = {
213 {
Russell King64e8be62009-07-18 15:51:55 +0100214 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
Catalin Marinas533ad5e2009-02-12 15:58:20 +0100215 },
216};
217
218static int __init realview_i2c_init(void)
219{
220 return i2c_register_board_info(0, realview_i2c_board_info,
221 ARRAY_SIZE(realview_i2c_board_info));
222}
223arch_initcall(realview_i2c_init);
224
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000225#define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
226
Russell King98b09792009-07-09 15:17:41 +0100227/*
228 * This is only used if GPIOLIB support is disabled
229 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000230static unsigned int realview_mmc_status(struct device *dev)
231{
232 struct amba_device *adev = container_of(dev, struct amba_device, dev);
233 u32 mask;
234
235 if (adev->res.start == REALVIEW_MMCI0_BASE)
236 mask = 1;
237 else
238 mask = 2;
239
Colin Tuckleyb56ba8a2010-02-24 15:23:10 +0100240 return !(readl(REALVIEW_SYSMCI) & mask);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000241}
242
Linus Walleij6ef297f2009-09-22 14:29:36 +0100243struct mmci_platform_data realview_mmc0_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000244 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
245 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100246 .gpio_wp = 17,
247 .gpio_cd = 16,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000248};
249
Linus Walleij6ef297f2009-09-22 14:29:36 +0100250struct mmci_platform_data realview_mmc1_plat_data = {
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000251 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
252 .status = realview_mmc_status,
Russell King98b09792009-07-09 15:17:41 +0100253 .gpio_wp = 19,
254 .gpio_cd = 18,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000255};
256
257/*
258 * Clock handling
259 */
Russell King39c0cb02010-01-16 16:27:28 +0000260static const struct icst_params realview_oscvco_params = {
Russell King64fceb12010-01-16 17:28:44 +0000261 .ref = 24000000,
Russell King4de2edb2010-01-16 18:08:47 +0000262 .vco_max = ICST307_VCO_MAX,
Russell Kinge73a46a2010-01-16 19:49:39 +0000263 .vco_min = ICST307_VCO_MIN,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000264 .vd_min = 4 + 8,
265 .vd_max = 511 + 8,
266 .rd_min = 1 + 2,
267 .rd_max = 127 + 2,
Russell King232eaf72010-01-16 19:46:19 +0000268 .s2div = icst307_s2div,
269 .idx2s = icst307_idx2s,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000270};
271
Russell King39c0cb02010-01-16 16:27:28 +0000272static void realview_oscvco_set(struct clk *clk, struct icst_vco vco)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000273{
274 void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000275 u32 val;
276
Russell Kingd1914c72010-01-14 20:09:34 +0000277 val = readl(clk->vcoreg) & ~0x7ffff;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000278 val |= vco.v | (vco.r << 9) | (vco.s << 16);
279
280 writel(0xa05f, sys_lock);
Russell Kingd1914c72010-01-14 20:09:34 +0000281 writel(val, clk->vcoreg);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000282 writel(0, sys_lock);
283}
284
Russell King9bf5b2e2010-03-01 16:18:39 +0000285static const struct clk_ops oscvco_clk_ops = {
286 .round = icst_clk_round,
287 .set = icst_clk_set,
288 .setvco = realview_oscvco_set,
289};
290
Russell Kingcf30fb42008-11-08 20:05:55 +0000291static struct clk oscvco_clk = {
Russell King9bf5b2e2010-03-01 16:18:39 +0000292 .ops = &oscvco_clk_ops,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000293 .params = &realview_oscvco_params,
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000294};
295
296/*
Russell Kingcf30fb42008-11-08 20:05:55 +0000297 * These are fixed clocks.
298 */
299static struct clk ref24_clk = {
300 .rate = 24000000,
301};
302
Russell King3126c7b2010-07-15 11:01:17 +0100303static struct clk dummy_apb_pclk;
304
Russell Kingcf30fb42008-11-08 20:05:55 +0000305static struct clk_lookup lookups[] = {
Russell King3126c7b2010-07-15 11:01:17 +0100306 { /* Bus clock */
307 .con_id = "apb_pclk",
308 .clk = &dummy_apb_pclk,
309 }, { /* UART0 */
Linus Walleij43215322009-09-21 12:30:32 +0100310 .dev_id = "dev:uart0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000311 .clk = &ref24_clk,
312 }, { /* UART1 */
Linus Walleij43215322009-09-21 12:30:32 +0100313 .dev_id = "dev:uart1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000314 .clk = &ref24_clk,
315 }, { /* UART2 */
Linus Walleij43215322009-09-21 12:30:32 +0100316 .dev_id = "dev:uart2",
Russell Kingcf30fb42008-11-08 20:05:55 +0000317 .clk = &ref24_clk,
318 }, { /* UART3 */
Linus Walleij43215322009-09-21 12:30:32 +0100319 .dev_id = "fpga:uart3",
Russell Kingcf30fb42008-11-08 20:05:55 +0000320 .clk = &ref24_clk,
321 }, { /* KMI0 */
Linus Walleij43215322009-09-21 12:30:32 +0100322 .dev_id = "fpga:kmi0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000323 .clk = &ref24_clk,
324 }, { /* KMI1 */
Linus Walleij43215322009-09-21 12:30:32 +0100325 .dev_id = "fpga:kmi1",
Russell Kingcf30fb42008-11-08 20:05:55 +0000326 .clk = &ref24_clk,
327 }, { /* MMC0 */
Linus Walleij43215322009-09-21 12:30:32 +0100328 .dev_id = "fpga:mmc0",
Russell Kingcf30fb42008-11-08 20:05:55 +0000329 .clk = &ref24_clk,
330 }, { /* EB:CLCD */
Linus Walleij43215322009-09-21 12:30:32 +0100331 .dev_id = "dev:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000332 .clk = &oscvco_clk,
333 }, { /* PB:CLCD */
Linus Walleij43215322009-09-21 12:30:32 +0100334 .dev_id = "issp:clcd",
Russell Kingcf30fb42008-11-08 20:05:55 +0000335 .clk = &oscvco_clk,
336 }
337};
338
339static int __init clk_init(void)
340{
Russell Kingd1914c72010-01-14 20:09:34 +0000341 if (machine_is_realview_pb1176())
342 oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC0_OFFSET;
343 else
344 oscvco_clk.vcoreg = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;
345
Russell King0a0300d2010-01-12 12:28:00 +0000346 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
Russell Kingd1914c72010-01-14 20:09:34 +0000347
Russell Kingcf30fb42008-11-08 20:05:55 +0000348 return 0;
349}
Linus Walleij06385e42010-07-30 16:36:25 +0100350core_initcall(clk_init);
Russell Kingcf30fb42008-11-08 20:05:55 +0000351
352/*
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000353 * CLCD support.
354 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000355#define SYS_CLCD_NLCDIOON (1 << 2)
356#define SYS_CLCD_VDDPOSSWITCH (1 << 3)
357#define SYS_CLCD_PWR3V5SWITCH (1 << 4)
358#define SYS_CLCD_ID_MASK (0x1f << 8)
359#define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
360#define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
361#define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
362#define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
363#define SYS_CLCD_ID_VGA (0x1f << 8)
364
365static struct clcd_panel vga = {
366 .mode = {
367 .name = "VGA",
368 .refresh = 60,
369 .xres = 640,
370 .yres = 480,
371 .pixclock = 39721,
372 .left_margin = 40,
373 .right_margin = 24,
374 .upper_margin = 32,
375 .lower_margin = 11,
376 .hsync_len = 96,
377 .vsync_len = 2,
378 .sync = 0,
379 .vmode = FB_VMODE_NONINTERLACED,
380 },
381 .width = -1,
382 .height = -1,
383 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000384 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000385 .bpp = 16,
386};
387
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000388static struct clcd_panel xvga = {
389 .mode = {
390 .name = "XVGA",
391 .refresh = 60,
392 .xres = 1024,
393 .yres = 768,
394 .pixclock = 15748,
395 .left_margin = 152,
396 .right_margin = 48,
397 .upper_margin = 23,
398 .lower_margin = 3,
399 .hsync_len = 104,
400 .vsync_len = 4,
401 .sync = 0,
402 .vmode = FB_VMODE_NONINTERLACED,
403 },
404 .width = -1,
405 .height = -1,
406 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000407 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000408 .bpp = 16,
409};
410
411static struct clcd_panel sanyo_3_8_in = {
412 .mode = {
413 .name = "Sanyo QVGA",
414 .refresh = 116,
415 .xres = 320,
416 .yres = 240,
417 .pixclock = 100000,
418 .left_margin = 6,
419 .right_margin = 6,
420 .upper_margin = 5,
421 .lower_margin = 5,
422 .hsync_len = 6,
423 .vsync_len = 6,
424 .sync = 0,
425 .vmode = FB_VMODE_NONINTERLACED,
426 },
427 .width = -1,
428 .height = -1,
429 .tim2 = TIM2_BCD,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000430 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000431 .bpp = 16,
432};
433
434static struct clcd_panel sanyo_2_5_in = {
435 .mode = {
436 .name = "Sanyo QVGA Portrait",
437 .refresh = 116,
438 .xres = 240,
439 .yres = 320,
440 .pixclock = 100000,
441 .left_margin = 20,
442 .right_margin = 10,
443 .upper_margin = 2,
444 .lower_margin = 2,
445 .hsync_len = 10,
446 .vsync_len = 2,
447 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
448 .vmode = FB_VMODE_NONINTERLACED,
449 },
450 .width = -1,
451 .height = -1,
452 .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000453 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000454 .bpp = 16,
455};
456
457static struct clcd_panel epson_2_2_in = {
458 .mode = {
459 .name = "Epson QCIF",
460 .refresh = 390,
461 .xres = 176,
462 .yres = 220,
463 .pixclock = 62500,
464 .left_margin = 3,
465 .right_margin = 2,
466 .upper_margin = 1,
467 .lower_margin = 0,
468 .hsync_len = 3,
469 .vsync_len = 2,
470 .sync = 0,
471 .vmode = FB_VMODE_NONINTERLACED,
472 },
473 .width = -1,
474 .height = -1,
475 .tim2 = TIM2_BCD | TIM2_IPC,
Catalin Marinas4eccca22008-11-10 14:10:13 +0000476 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000477 .bpp = 16,
478};
479
480/*
481 * Detect which LCD panel is connected, and return the appropriate
482 * clcd_panel structure. Note: we do not have any information on
483 * the required timings for the 8.4in panel, so we presently assume
484 * VGA timings.
485 */
486static struct clcd_panel *realview_clcd_panel(void)
487{
488 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000489 struct clcd_panel *vga_panel;
490 struct clcd_panel *panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000491 u32 val;
492
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000493 if (machine_is_realview_eb())
494 vga_panel = &vga;
495 else
496 vga_panel = &xvga;
497
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000498 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
499 if (val == SYS_CLCD_ID_SANYO_3_8)
500 panel = &sanyo_3_8_in;
501 else if (val == SYS_CLCD_ID_SANYO_2_5)
502 panel = &sanyo_2_5_in;
503 else if (val == SYS_CLCD_ID_EPSON_2_2)
504 panel = &epson_2_2_in;
505 else if (val == SYS_CLCD_ID_VGA)
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000506 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000507 else {
508 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
509 val);
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000510 panel = vga_panel;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000511 }
512
513 return panel;
514}
515
516/*
517 * Disable all display connectors on the interface module.
518 */
519static void realview_clcd_disable(struct clcd_fb *fb)
520{
521 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
522 u32 val;
523
524 val = readl(sys_clcd);
525 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
526 writel(val, sys_clcd);
527}
528
529/*
530 * Enable the relevant connector on the interface module.
531 */
532static void realview_clcd_enable(struct clcd_fb *fb)
533{
534 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
535 u32 val;
536
Catalin Marinas9e7714d2006-03-16 14:10:20 +0000537 /*
538 * Enable the PSUs
539 */
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000540 val = readl(sys_clcd);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000541 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
542 writel(val, sys_clcd);
543}
544
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000545static int realview_clcd_setup(struct clcd_fb *fb)
546{
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000547 unsigned long framesize;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000548 dma_addr_t dma;
549
Colin Tuckleyc34a1022008-11-10 14:10:12 +0000550 if (machine_is_realview_eb())
551 /* VGA, 16bpp */
552 framesize = 640 * 480 * 2;
553 else
554 /* XVGA, 16bpp */
555 framesize = 1024 * 768 * 2;
556
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000557 fb->panel = realview_clcd_panel();
558
559 fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
Catalin Marinasc97c5aa2009-11-04 12:19:05 +0000560 &dma, GFP_KERNEL | GFP_DMA);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000561 if (!fb->fb.screen_base) {
562 printk(KERN_ERR "CLCD: unable to map framebuffer\n");
563 return -ENOMEM;
564 }
565
566 fb->fb.fix.smem_start = dma;
567 fb->fb.fix.smem_len = framesize;
568
569 return 0;
570}
571
572static int realview_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
573{
574 return dma_mmap_writecombine(&fb->dev->dev, vma,
575 fb->fb.screen_base,
576 fb->fb.fix.smem_start,
577 fb->fb.fix.smem_len);
578}
579
580static void realview_clcd_remove(struct clcd_fb *fb)
581{
582 dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
583 fb->fb.screen_base, fb->fb.fix.smem_start);
584}
585
586struct clcd_board clcd_plat_data = {
587 .name = "RealView",
588 .check = clcdfb_check,
589 .decode = clcdfb_decode,
590 .disable = realview_clcd_disable,
591 .enable = realview_clcd_enable,
592 .setup = realview_clcd_setup,
593 .mmap = realview_clcd_mmap,
594 .remove = realview_clcd_remove,
595};
596
597#ifdef CONFIG_LEDS
598#define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)
599
600void realview_leds_event(led_event_t ledevt)
601{
602 unsigned long flags;
603 u32 val;
Catalin Marinasda055eb2009-05-30 13:56:16 +0100604 u32 led = 1 << smp_processor_id();
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000605
606 local_irq_save(flags);
607 val = readl(VA_LEDS_BASE);
608
609 switch (ledevt) {
610 case led_idle_start:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100611 val = val & ~led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000612 break;
613
614 case led_idle_end:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100615 val = val | led;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000616 break;
617
618 case led_timer:
Catalin Marinasda055eb2009-05-30 13:56:16 +0100619 val = val ^ REALVIEW_SYS_LED7;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000620 break;
621
622 case led_halted:
623 val = 0;
624 break;
625
626 default:
627 break;
628 }
629
630 writel(val, VA_LEDS_BASE);
631 local_irq_restore(flags);
632}
633#endif /* CONFIG_LEDS */
634
635/*
636 * Where is the timer (VA)?
637 */
Catalin Marinas80192732008-04-18 22:43:11 +0100638void __iomem *timer0_va_base;
639void __iomem *timer1_va_base;
640void __iomem *timer2_va_base;
641void __iomem *timer3_va_base;
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000642
643/*
Catalin Marinasa8655e82008-02-04 17:30:57 +0100644 * Set up the clock source and clock events devices
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000645 */
Catalin Marinas8cc4c542008-02-04 17:43:02 +0100646void __init realview_timer_init(unsigned int timer_irq)
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000647{
648 u32 val;
649
650 /*
651 * set clock frequency:
652 * REALVIEW_REFCLK is 32KHz
653 * REALVIEW_TIMCLK is 1MHz
654 */
655 val = readl(__io_address(REALVIEW_SCTL_BASE));
656 writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
657 (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
658 (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
659 (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
660 __io_address(REALVIEW_SCTL_BASE));
661
662 /*
663 * Initialise to a known state (all timers off)
664 */
Catalin Marinas80192732008-04-18 22:43:11 +0100665 writel(0, timer0_va_base + TIMER_CTRL);
666 writel(0, timer1_va_base + TIMER_CTRL);
667 writel(0, timer2_va_base + TIMER_CTRL);
668 writel(0, timer3_va_base + TIMER_CTRL);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000669
Russell Kinge3887712010-01-14 13:30:16 +0000670 sp804_clocksource_init(timer3_va_base);
671 sp804_clockevents_init(timer0_va_base, timer_irq);
Catalin Marinas8ad68bb2005-10-31 14:25:02 +0000672}
Catalin Marinas5b39d152009-11-04 12:19:04 +0000673
674/*
675 * Setup the memory banks.
676 */
677void realview_fixup(struct machine_desc *mdesc, struct tag *tags, char **from,
678 struct meminfo *meminfo)
679{
680 /*
681 * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
682 * Half of this is mirrored at 0.
683 */
684#ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
685 meminfo->bank[0].start = 0x70000000;
686 meminfo->bank[0].size = SZ_512M;
687 meminfo->nr_banks = 1;
688#else
689 meminfo->bank[0].start = 0;
690 meminfo->bank[0].size = SZ_256M;
691 meminfo->nr_banks = 1;
692#endif
693}