blob: 2c50571fb9c1d433098eecfd514a8645f68c02bc [file] [log] [blame]
Dirk Brandewie2373f6b2011-10-29 10:57:23 +01001/*
2 * Synopsys DesignWare I2C adapter driver (master only).
3 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010021 * ----------------------------------------------------------------------------
22 *
23 */
24
Alexander Steinf06122f2016-11-21 11:43:20 +010025#include <linux/i2c.h>
26
27#define DW_IC_DEFAULT_FUNCTIONALITY (I2C_FUNC_I2C | \
28 I2C_FUNC_SMBUS_BYTE | \
29 I2C_FUNC_SMBUS_BYTE_DATA | \
30 I2C_FUNC_SMBUS_WORD_DATA | \
31 I2C_FUNC_SMBUS_BLOCK_DATA | \
32 I2C_FUNC_SMBUS_I2C_BLOCK)
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010033
34#define DW_IC_CON_MASTER 0x1
35#define DW_IC_CON_SPEED_STD 0x2
36#define DW_IC_CON_SPEED_FAST 0x4
Weifeng Voonb6e67142016-08-12 17:02:51 +030037#define DW_IC_CON_SPEED_HIGH 0x6
Andy Shevchenkoed1bf032016-06-15 18:05:05 +030038#define DW_IC_CON_SPEED_MASK 0x6
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010039#define DW_IC_CON_10BITADDR_MASTER 0x10
40#define DW_IC_CON_RESTART_EN 0x20
41#define DW_IC_CON_SLAVE_DISABLE 0x40
42
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010043
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010044/**
45 * struct dw_i2c_dev - private i2c-designware data
46 * @dev: driver model device node
47 * @base: IO registers pointer
48 * @cmd_complete: tx completion indicator
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010049 * @clk: input reference clock
50 * @cmd_err: run time hadware error code
51 * @msgs: points to an array of messages currently being transfered
52 * @msgs_num: the number of elements in msgs
53 * @msg_write_idx: the element index of the current tx message in the msgs
54 * array
55 * @tx_buf_len: the length of the current tx buffer
56 * @tx_buf: the current tx buffer
57 * @msg_read_idx: the element index of the current rx message in the msgs
58 * array
59 * @rx_buf_len: the length of the current rx buffer
60 * @rx_buf: the current rx buffer
61 * @msg_err: error status of the current transfer
62 * @status: i2c master status, one of STATUS_*
63 * @abort_source: copy of the TX_ABRT_SOURCE register
64 * @irq: interrupt number for the i2c master
65 * @adapter: i2c subsystem adapter node
66 * @tx_fifo_depth: depth of the hardware tx fifo
67 * @rx_fifo_depth: depth of the hardware rx fifo
Josef Ahmade6f34ce2013-04-19 17:28:10 +010068 * @rx_outstanding: current master-rx elements in tx fifo
Weifeng Voon19c0a532016-08-12 17:02:47 +030069 * @clk_freq: bus clock frequency
Mika Westerbergdefc0b22013-08-19 15:07:53 +030070 * @ss_hcnt: standard speed HCNT value
71 * @ss_lcnt: standard speed LCNT value
72 * @fs_hcnt: fast speed HCNT value
73 * @fs_lcnt: fast speed LCNT value
Weifeng Voona92ec172016-08-12 17:02:48 +030074 * @fp_hcnt: fast plus HCNT value
75 * @fp_lcnt: fast plus LCNT value
76 * @hs_hcnt: high speed HCNT value
77 * @hs_lcnt: high speed LCNT value
David Boxc0601d22015-01-15 01:12:16 -080078 * @acquire_lock: function to acquire a hardware lock on the bus
79 * @release_lock: function to release a hardware lock on the bus
80 * @pm_runtime_disabled: true if pm runtime is disabled
Mika Westerbergdefc0b22013-08-19 15:07:53 +030081 *
82 * HCNT and LCNT parameters can be used if the platform knows more accurate
83 * values than the one computed based only on the input clock frequency.
84 * Leave them to be %0 if not used.
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010085 */
86struct dw_i2c_dev {
87 struct device *dev;
88 void __iomem *base;
89 struct completion cmd_complete;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010090 struct clk *clk;
Dirk Brandewie1d31b582011-10-06 11:26:30 -070091 u32 (*get_clk_rate_khz) (struct dw_i2c_dev *dev);
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070092 struct dw_pci_controller *controller;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010093 int cmd_err;
94 struct i2c_msg *msgs;
95 int msgs_num;
96 int msg_write_idx;
97 u32 tx_buf_len;
98 u8 *tx_buf;
99 int msg_read_idx;
100 u32 rx_buf_len;
101 u8 *rx_buf;
102 int msg_err;
103 unsigned int status;
104 u32 abort_source;
105 int irq;
Hans de Goede86524e52017-02-10 11:27:53 +0100106 u32 flags;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100107 struct i2c_adapter adapter;
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700108 u32 functionality;
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700109 u32 master_cfg;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100110 unsigned int tx_fifo_depth;
111 unsigned int rx_fifo_depth;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100112 int rx_outstanding;
Weifeng Voon19c0a532016-08-12 17:02:47 +0300113 u32 clk_freq;
Christian Ruppert9803f862013-06-26 10:55:06 +0200114 u32 sda_hold_time;
Romain Baeriswyl64682762014-01-20 17:43:43 +0100115 u32 sda_falling_time;
116 u32 scl_falling_time;
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300117 u16 ss_hcnt;
118 u16 ss_lcnt;
119 u16 fs_hcnt;
120 u16 fs_lcnt;
Weifeng Voona92ec172016-08-12 17:02:48 +0300121 u16 fp_hcnt;
122 u16 fp_lcnt;
123 u16 hs_hcnt;
124 u16 hs_lcnt;
David Boxc0601d22015-01-15 01:12:16 -0800125 int (*acquire_lock)(struct dw_i2c_dev *dev);
126 void (*release_lock)(struct dw_i2c_dev *dev);
127 bool pm_runtime_disabled;
Lucas De Marchi63d0f0a62016-08-23 19:18:55 -0300128 bool dynamic_tar_update_enabled;
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100129};
130
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200131#define ACCESS_SWAP 0x00000001
132#define ACCESS_16BIT 0x00000002
Xiangliang Yu2d244c82015-12-11 20:02:53 +0800133#define ACCESS_INTR_MASK 0x00000004
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200134
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100135extern int i2c_dw_init(struct dw_i2c_dev *dev);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700136extern void i2c_dw_disable(struct dw_i2c_dev *dev);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700137extern void i2c_dw_disable_int(struct dw_i2c_dev *dev);
138extern u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev);
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300139extern int i2c_dw_probe(struct dw_i2c_dev *dev);
David Box894acb22015-01-15 01:12:17 -0800140
141#if IS_ENABLED(CONFIG_I2C_DESIGNWARE_BAYTRAIL)
142extern int i2c_dw_eval_lock_support(struct dw_i2c_dev *dev);
143#else
144static inline int i2c_dw_eval_lock_support(struct dw_i2c_dev *dev) { return 0; }
145#endif