blob: 700bb563cfcd59c6f39b85d9fd72965297e314e7 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinen80c39712009-11-12 11:41:42 +020040#include <plat/clock.h>
41
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053045#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053046#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
48/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000049#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
52 DISPC_IRQ_OCP_ERR | \
53 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
54 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
55 DISPC_IRQ_SYNC_LOST | \
56 DISPC_IRQ_SYNC_LOST_DIGIT)
57
58#define DISPC_MAX_NR_ISRS 8
59
60struct omap_dispc_isr_data {
61 omap_dispc_isr_t isr;
62 void *arg;
63 u32 mask;
64};
65
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030066enum omap_burst_size {
67 BURST_SIZE_X2 = 0,
68 BURST_SIZE_X4 = 1,
69 BURST_SIZE_X8 = 2,
70};
71
Tomi Valkeinen80c39712009-11-12 11:41:42 +020072#define REG_GET(idx, start, end) \
73 FLD_GET(dispc_read_reg(idx), start, end)
74
75#define REG_FLD_MOD(idx, val, start, end) \
76 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
77
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020078struct dispc_irq_stats {
79 unsigned long last_reset;
80 unsigned irq_count;
81 unsigned irqs[32];
82};
83
Tomi Valkeinen80c39712009-11-12 11:41:42 +020084static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000085 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020086 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087
88 int ctx_loss_cnt;
89
archit tanejaaffe3602011-02-23 08:41:03 +000090 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030091 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020092
Archit Tanejae13a1382011-08-05 19:06:04 +053093 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094
95 spinlock_t irq_lock;
96 u32 irq_error_mask;
97 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
98 u32 error_irqs;
99 struct work_struct error_work;
100
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300101 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200103
104#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
105 spinlock_t irq_stats_lock;
106 struct dispc_irq_stats irq_stats;
107#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108} dispc;
109
Amber Jain0d66cbb2011-05-19 19:47:54 +0530110enum omap_color_component {
111 /* used for all color formats for OMAP3 and earlier
112 * and for RGB and Y color component on OMAP4
113 */
114 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
115 /* used for UV component for
116 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
117 * color formats on OMAP4
118 */
119 DISPC_COLOR_COMPONENT_UV = 1 << 1,
120};
121
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200122static void _omap_dispc_set_irqs(void);
123
Archit Taneja55978cc2011-05-06 11:45:51 +0530124static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125{
Archit Taneja55978cc2011-05-06 11:45:51 +0530126 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127}
128
Archit Taneja55978cc2011-05-06 11:45:51 +0530129static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200130{
Archit Taneja55978cc2011-05-06 11:45:51 +0530131 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200132}
133
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300134static int dispc_get_ctx_loss_count(void)
135{
136 struct device *dev = &dispc.pdev->dev;
137 struct omap_display_platform_data *pdata = dev->platform_data;
138 struct omap_dss_board_info *board_data = pdata->board_data;
139 int cnt;
140
141 if (!board_data->get_context_loss_count)
142 return -ENOENT;
143
144 cnt = board_data->get_context_loss_count(dev);
145
146 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
147
148 return cnt;
149}
150
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200151#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530152 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200153#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530154 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200155
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300156static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200157{
Archit Tanejac6104b82011-08-05 19:06:02 +0530158 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200159
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300160 DSSDBG("dispc_save_context\n");
161
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200162 SR(IRQENABLE);
163 SR(CONTROL);
164 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200165 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530166 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
167 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300168 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000169 if (dss_has_feature(FEAT_MGR_LCD2)) {
170 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000171 SR(CONFIG2);
172 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200173
Archit Tanejac6104b82011-08-05 19:06:02 +0530174 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
175 SR(DEFAULT_COLOR(i));
176 SR(TRANS_COLOR(i));
177 SR(SIZE_MGR(i));
178 if (i == OMAP_DSS_CHANNEL_DIGIT)
179 continue;
180 SR(TIMING_H(i));
181 SR(TIMING_V(i));
182 SR(POL_FREQ(i));
183 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200184
Archit Tanejac6104b82011-08-05 19:06:02 +0530185 SR(DATA_CYCLE1(i));
186 SR(DATA_CYCLE2(i));
187 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200188
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300189 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530190 SR(CPR_COEF_R(i));
191 SR(CPR_COEF_G(i));
192 SR(CPR_COEF_B(i));
193 }
194 }
195
196 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
197 SR(OVL_BA0(i));
198 SR(OVL_BA1(i));
199 SR(OVL_POSITION(i));
200 SR(OVL_SIZE(i));
201 SR(OVL_ATTRIBUTES(i));
202 SR(OVL_FIFO_THRESHOLD(i));
203 SR(OVL_ROW_INC(i));
204 SR(OVL_PIXEL_INC(i));
205 if (dss_has_feature(FEAT_PRELOAD))
206 SR(OVL_PRELOAD(i));
207 if (i == OMAP_DSS_GFX) {
208 SR(OVL_WINDOW_SKIP(i));
209 SR(OVL_TABLE_BA(i));
210 continue;
211 }
212 SR(OVL_FIR(i));
213 SR(OVL_PICTURE_SIZE(i));
214 SR(OVL_ACCU0(i));
215 SR(OVL_ACCU1(i));
216
217 for (j = 0; j < 8; j++)
218 SR(OVL_FIR_COEF_H(i, j));
219
220 for (j = 0; j < 8; j++)
221 SR(OVL_FIR_COEF_HV(i, j));
222
223 for (j = 0; j < 5; j++)
224 SR(OVL_CONV_COEF(i, j));
225
226 if (dss_has_feature(FEAT_FIR_COEF_V)) {
227 for (j = 0; j < 8; j++)
228 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300229 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000230
Archit Tanejac6104b82011-08-05 19:06:02 +0530231 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
232 SR(OVL_BA0_UV(i));
233 SR(OVL_BA1_UV(i));
234 SR(OVL_FIR2(i));
235 SR(OVL_ACCU2_0(i));
236 SR(OVL_ACCU2_1(i));
237
238 for (j = 0; j < 8; j++)
239 SR(OVL_FIR_COEF_H2(i, j));
240
241 for (j = 0; j < 8; j++)
242 SR(OVL_FIR_COEF_HV2(i, j));
243
244 for (j = 0; j < 8; j++)
245 SR(OVL_FIR_COEF_V2(i, j));
246 }
247 if (dss_has_feature(FEAT_ATTR2))
248 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000249 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200250
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600251 if (dss_has_feature(FEAT_CORE_CLK_DIV))
252 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300253
254 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
255 dispc.ctx_valid = true;
256
257 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258}
259
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300260static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200261{
Archit Tanejac6104b82011-08-05 19:06:02 +0530262 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263
264 DSSDBG("dispc_restore_context\n");
265
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300266 if (!dispc.ctx_valid)
267 return;
268
269 ctx = dispc_get_ctx_loss_count();
270
271 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
272 return;
273
274 DSSDBG("ctx_loss_count: saved %d, current %d\n",
275 dispc.ctx_loss_cnt, ctx);
276
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200277 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278 /*RR(CONTROL);*/
279 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200280 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530281 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
282 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300283 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530284 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000285 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200286
Archit Tanejac6104b82011-08-05 19:06:02 +0530287 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
288 RR(DEFAULT_COLOR(i));
289 RR(TRANS_COLOR(i));
290 RR(SIZE_MGR(i));
291 if (i == OMAP_DSS_CHANNEL_DIGIT)
292 continue;
293 RR(TIMING_H(i));
294 RR(TIMING_V(i));
295 RR(POL_FREQ(i));
296 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530297
Archit Tanejac6104b82011-08-05 19:06:02 +0530298 RR(DATA_CYCLE1(i));
299 RR(DATA_CYCLE2(i));
300 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000301
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300302 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530303 RR(CPR_COEF_R(i));
304 RR(CPR_COEF_G(i));
305 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300306 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000307 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200308
Archit Tanejac6104b82011-08-05 19:06:02 +0530309 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
310 RR(OVL_BA0(i));
311 RR(OVL_BA1(i));
312 RR(OVL_POSITION(i));
313 RR(OVL_SIZE(i));
314 RR(OVL_ATTRIBUTES(i));
315 RR(OVL_FIFO_THRESHOLD(i));
316 RR(OVL_ROW_INC(i));
317 RR(OVL_PIXEL_INC(i));
318 if (dss_has_feature(FEAT_PRELOAD))
319 RR(OVL_PRELOAD(i));
320 if (i == OMAP_DSS_GFX) {
321 RR(OVL_WINDOW_SKIP(i));
322 RR(OVL_TABLE_BA(i));
323 continue;
324 }
325 RR(OVL_FIR(i));
326 RR(OVL_PICTURE_SIZE(i));
327 RR(OVL_ACCU0(i));
328 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Archit Tanejac6104b82011-08-05 19:06:02 +0530330 for (j = 0; j < 8; j++)
331 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200332
Archit Tanejac6104b82011-08-05 19:06:02 +0530333 for (j = 0; j < 8; j++)
334 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200335
Archit Tanejac6104b82011-08-05 19:06:02 +0530336 for (j = 0; j < 5; j++)
337 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200338
Archit Tanejac6104b82011-08-05 19:06:02 +0530339 if (dss_has_feature(FEAT_FIR_COEF_V)) {
340 for (j = 0; j < 8; j++)
341 RR(OVL_FIR_COEF_V(i, j));
342 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200343
Archit Tanejac6104b82011-08-05 19:06:02 +0530344 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
345 RR(OVL_BA0_UV(i));
346 RR(OVL_BA1_UV(i));
347 RR(OVL_FIR2(i));
348 RR(OVL_ACCU2_0(i));
349 RR(OVL_ACCU2_1(i));
350
351 for (j = 0; j < 8; j++)
352 RR(OVL_FIR_COEF_H2(i, j));
353
354 for (j = 0; j < 8; j++)
355 RR(OVL_FIR_COEF_HV2(i, j));
356
357 for (j = 0; j < 8; j++)
358 RR(OVL_FIR_COEF_V2(i, j));
359 }
360 if (dss_has_feature(FEAT_ATTR2))
361 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300362 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200363
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600364 if (dss_has_feature(FEAT_CORE_CLK_DIV))
365 RR(DIVISOR);
366
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200367 /* enable last, because LCD & DIGIT enable are here */
368 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000369 if (dss_has_feature(FEAT_MGR_LCD2))
370 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200371 /* clear spurious SYNC_LOST_DIGIT interrupts */
372 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
373
374 /*
375 * enable last so IRQs won't trigger before
376 * the context is fully restored
377 */
378 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300379
380 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200381}
382
383#undef SR
384#undef RR
385
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300386int dispc_runtime_get(void)
387{
388 int r;
389
390 DSSDBG("dispc_runtime_get\n");
391
392 r = pm_runtime_get_sync(&dispc.pdev->dev);
393 WARN_ON(r < 0);
394 return r < 0 ? r : 0;
395}
396
397void dispc_runtime_put(void)
398{
399 int r;
400
401 DSSDBG("dispc_runtime_put\n");
402
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200403 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300404 WARN_ON(r < 0);
405}
406
Archit Tanejadac57a02011-09-08 12:30:19 +0530407static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
408{
409 if (channel == OMAP_DSS_CHANNEL_LCD ||
410 channel == OMAP_DSS_CHANNEL_LCD2)
411 return true;
412 else
413 return false;
414}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300415
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530416static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
417{
418 struct omap_overlay_manager *mgr =
419 omap_dss_get_overlay_manager(channel);
420
421 return mgr ? mgr->device : NULL;
422}
423
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200424u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
425{
426 switch (channel) {
427 case OMAP_DSS_CHANNEL_LCD:
428 return DISPC_IRQ_VSYNC;
429 case OMAP_DSS_CHANNEL_LCD2:
430 return DISPC_IRQ_VSYNC2;
431 case OMAP_DSS_CHANNEL_DIGIT:
432 return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
433 default:
434 BUG();
435 }
436}
437
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200438u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
439{
440 switch (channel) {
441 case OMAP_DSS_CHANNEL_LCD:
442 return DISPC_IRQ_FRAMEDONE;
443 case OMAP_DSS_CHANNEL_LCD2:
444 return DISPC_IRQ_FRAMEDONE2;
445 case OMAP_DSS_CHANNEL_DIGIT:
446 return 0;
447 default:
448 BUG();
449 }
450}
451
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300452bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200453{
454 int bit;
455
Archit Tanejadac57a02011-09-08 12:30:19 +0530456 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457 bit = 5; /* GOLCD */
458 else
459 bit = 6; /* GODIGIT */
460
Sumit Semwal2a205f32010-12-02 11:27:12 +0000461 if (channel == OMAP_DSS_CHANNEL_LCD2)
462 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
463 else
464 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200465}
466
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300467void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468{
469 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000470 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200471
Archit Tanejadac57a02011-09-08 12:30:19 +0530472 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200473 bit = 0; /* LCDENABLE */
474 else
475 bit = 1; /* DIGITALENABLE */
476
477 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000478 if (channel == OMAP_DSS_CHANNEL_LCD2)
479 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
480 else
481 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
482
483 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300484 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200485
Archit Tanejadac57a02011-09-08 12:30:19 +0530486 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 bit = 5; /* GOLCD */
488 else
489 bit = 6; /* GODIGIT */
490
Sumit Semwal2a205f32010-12-02 11:27:12 +0000491 if (channel == OMAP_DSS_CHANNEL_LCD2)
492 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
493 else
494 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
495
496 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300498 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200499 }
500
Sumit Semwal2a205f32010-12-02 11:27:12 +0000501 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
502 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200503
Sumit Semwal2a205f32010-12-02 11:27:12 +0000504 if (channel == OMAP_DSS_CHANNEL_LCD2)
505 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
506 else
507 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200508}
509
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300510static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200511{
Archit Taneja9b372c22011-05-06 11:45:49 +0530512 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200513}
514
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300515static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200516{
Archit Taneja9b372c22011-05-06 11:45:49 +0530517 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200518}
519
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300520static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200521{
Archit Taneja9b372c22011-05-06 11:45:49 +0530522 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200523}
524
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300525static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530526{
527 BUG_ON(plane == OMAP_DSS_GFX);
528
529 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
530}
531
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300532static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
533 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530534{
535 BUG_ON(plane == OMAP_DSS_GFX);
536
537 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
538}
539
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300540static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530541{
542 BUG_ON(plane == OMAP_DSS_GFX);
543
544 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
545}
546
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530547static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
548 int fir_vinc, int five_taps,
549 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530551 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200552 int i;
553
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530554 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
555 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200556
557 for (i = 0; i < 8; i++) {
558 u32 h, hv;
559
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530560 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
561 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
562 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
563 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
564 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
565 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
566 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
567 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200568
Amber Jain0d66cbb2011-05-19 19:47:54 +0530569 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300570 dispc_ovl_write_firh_reg(plane, i, h);
571 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530572 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300573 dispc_ovl_write_firh2_reg(plane, i, h);
574 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530575 }
576
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200577 }
578
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200579 if (five_taps) {
580 for (i = 0; i < 8; i++) {
581 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530582 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
583 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530584 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300585 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530586 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300587 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200588 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200589 }
590}
591
592static void _dispc_setup_color_conv_coef(void)
593{
Archit Tanejaac01c292011-08-05 19:06:03 +0530594 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200595 const struct color_conv_coef {
596 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
597 int full_range;
598 } ctbl_bt601_5 = {
599 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
600 };
601
602 const struct color_conv_coef *ct;
603
604#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
605
606 ct = &ctbl_bt601_5;
607
Archit Tanejaac01c292011-08-05 19:06:03 +0530608 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
609 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
610 CVAL(ct->rcr, ct->ry));
611 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
612 CVAL(ct->gy, ct->rcb));
613 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
614 CVAL(ct->gcb, ct->gcr));
615 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
616 CVAL(ct->bcr, ct->by));
617 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
618 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200619
Archit Tanejaac01c292011-08-05 19:06:03 +0530620 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
621 11, 11);
622 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623
624#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
627
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300628static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200629{
Archit Taneja9b372c22011-05-06 11:45:49 +0530630 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200631}
632
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300633static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200634{
Archit Taneja9b372c22011-05-06 11:45:49 +0530635 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200636}
637
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300638static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530639{
640 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
641}
642
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300643static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530644{
645 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
646}
647
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300648static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200649{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200650 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530651
652 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200653}
654
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300655static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200656{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200657 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530658
659 if (plane == OMAP_DSS_GFX)
660 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
661 else
662 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200663}
664
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300665static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200666{
667 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200668
669 BUG_ON(plane == OMAP_DSS_GFX);
670
671 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530672
673 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200674}
675
Archit Taneja54128702011-09-08 11:29:17 +0530676static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
677{
678 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
679
680 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
681 return;
682
683 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
684}
685
686static void dispc_ovl_enable_zorder_planes(void)
687{
688 int i;
689
690 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
691 return;
692
693 for (i = 0; i < dss_feat_get_num_ovls(); i++)
694 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
695}
696
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300697static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100698{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300699 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100700
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300701 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100702 return;
703
Archit Taneja9b372c22011-05-06 11:45:49 +0530704 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100705}
706
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300707static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200708{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530709 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300710 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300711 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300712
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300713 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100714 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530715
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300716 shift = shifts[plane];
717 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200718}
719
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300720static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200721{
Archit Taneja9b372c22011-05-06 11:45:49 +0530722 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723}
724
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300725static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200726{
Archit Taneja9b372c22011-05-06 11:45:49 +0530727 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728}
729
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300730static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200731 enum omap_color_mode color_mode)
732{
733 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530734 if (plane != OMAP_DSS_GFX) {
735 switch (color_mode) {
736 case OMAP_DSS_COLOR_NV12:
737 m = 0x0; break;
738 case OMAP_DSS_COLOR_RGB12U:
739 m = 0x1; break;
740 case OMAP_DSS_COLOR_RGBA16:
741 m = 0x2; break;
742 case OMAP_DSS_COLOR_RGBX16:
743 m = 0x4; break;
744 case OMAP_DSS_COLOR_ARGB16:
745 m = 0x5; break;
746 case OMAP_DSS_COLOR_RGB16:
747 m = 0x6; break;
748 case OMAP_DSS_COLOR_ARGB16_1555:
749 m = 0x7; break;
750 case OMAP_DSS_COLOR_RGB24U:
751 m = 0x8; break;
752 case OMAP_DSS_COLOR_RGB24P:
753 m = 0x9; break;
754 case OMAP_DSS_COLOR_YUV2:
755 m = 0xa; break;
756 case OMAP_DSS_COLOR_UYVY:
757 m = 0xb; break;
758 case OMAP_DSS_COLOR_ARGB32:
759 m = 0xc; break;
760 case OMAP_DSS_COLOR_RGBA32:
761 m = 0xd; break;
762 case OMAP_DSS_COLOR_RGBX32:
763 m = 0xe; break;
764 case OMAP_DSS_COLOR_XRGB16_1555:
765 m = 0xf; break;
766 default:
767 BUG(); break;
768 }
769 } else {
770 switch (color_mode) {
771 case OMAP_DSS_COLOR_CLUT1:
772 m = 0x0; break;
773 case OMAP_DSS_COLOR_CLUT2:
774 m = 0x1; break;
775 case OMAP_DSS_COLOR_CLUT4:
776 m = 0x2; break;
777 case OMAP_DSS_COLOR_CLUT8:
778 m = 0x3; break;
779 case OMAP_DSS_COLOR_RGB12U:
780 m = 0x4; break;
781 case OMAP_DSS_COLOR_ARGB16:
782 m = 0x5; break;
783 case OMAP_DSS_COLOR_RGB16:
784 m = 0x6; break;
785 case OMAP_DSS_COLOR_ARGB16_1555:
786 m = 0x7; break;
787 case OMAP_DSS_COLOR_RGB24U:
788 m = 0x8; break;
789 case OMAP_DSS_COLOR_RGB24P:
790 m = 0x9; break;
791 case OMAP_DSS_COLOR_YUV2:
792 m = 0xa; break;
793 case OMAP_DSS_COLOR_UYVY:
794 m = 0xb; break;
795 case OMAP_DSS_COLOR_ARGB32:
796 m = 0xc; break;
797 case OMAP_DSS_COLOR_RGBA32:
798 m = 0xd; break;
799 case OMAP_DSS_COLOR_RGBX32:
800 m = 0xe; break;
801 case OMAP_DSS_COLOR_XRGB16_1555:
802 m = 0xf; break;
803 default:
804 BUG(); break;
805 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200806 }
807
Archit Taneja9b372c22011-05-06 11:45:49 +0530808 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200809}
810
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300811void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200812{
813 int shift;
814 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000815 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200816
817 switch (plane) {
818 case OMAP_DSS_GFX:
819 shift = 8;
820 break;
821 case OMAP_DSS_VIDEO1:
822 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530823 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200824 shift = 16;
825 break;
826 default:
827 BUG();
828 return;
829 }
830
Archit Taneja9b372c22011-05-06 11:45:49 +0530831 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000832 if (dss_has_feature(FEAT_MGR_LCD2)) {
833 switch (channel) {
834 case OMAP_DSS_CHANNEL_LCD:
835 chan = 0;
836 chan2 = 0;
837 break;
838 case OMAP_DSS_CHANNEL_DIGIT:
839 chan = 1;
840 chan2 = 0;
841 break;
842 case OMAP_DSS_CHANNEL_LCD2:
843 chan = 0;
844 chan2 = 1;
845 break;
846 default:
847 BUG();
848 }
849
850 val = FLD_MOD(val, chan, shift, shift);
851 val = FLD_MOD(val, chan2, 31, 30);
852 } else {
853 val = FLD_MOD(val, channel, shift, shift);
854 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530855 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200856}
857
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200858static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
859{
860 int shift;
861 u32 val;
862 enum omap_channel channel;
863
864 switch (plane) {
865 case OMAP_DSS_GFX:
866 shift = 8;
867 break;
868 case OMAP_DSS_VIDEO1:
869 case OMAP_DSS_VIDEO2:
870 case OMAP_DSS_VIDEO3:
871 shift = 16;
872 break;
873 default:
874 BUG();
875 }
876
877 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
878
879 if (dss_has_feature(FEAT_MGR_LCD2)) {
880 if (FLD_GET(val, 31, 30) == 0)
881 channel = FLD_GET(val, shift, shift);
882 else
883 channel = OMAP_DSS_CHANNEL_LCD2;
884 } else {
885 channel = FLD_GET(val, shift, shift);
886 }
887
888 return channel;
889}
890
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300891static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200892 enum omap_burst_size burst_size)
893{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530894 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200895 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200896
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300897 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300898 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200899}
900
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300901static void dispc_configure_burst_sizes(void)
902{
903 int i;
904 const int burst_size = BURST_SIZE_X8;
905
906 /* Configure burst size always to maximum size */
907 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300908 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300909}
910
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200911static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300912{
913 unsigned unit = dss_feat_get_burst_size_unit();
914 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
915 return unit * 8;
916}
917
Mythri P Kd3862612011-03-11 18:02:49 +0530918void dispc_enable_gamma_table(bool enable)
919{
920 /*
921 * This is partially implemented to support only disabling of
922 * the gamma table.
923 */
924 if (enable) {
925 DSSWARN("Gamma table enabling for TV not yet supported");
926 return;
927 }
928
929 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
930}
931
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200932static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300933{
934 u16 reg;
935
936 if (channel == OMAP_DSS_CHANNEL_LCD)
937 reg = DISPC_CONFIG;
938 else if (channel == OMAP_DSS_CHANNEL_LCD2)
939 reg = DISPC_CONFIG2;
940 else
941 return;
942
943 REG_FLD_MOD(reg, enable, 15, 15);
944}
945
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200946static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300947 struct omap_dss_cpr_coefs *coefs)
948{
949 u32 coef_r, coef_g, coef_b;
950
Archit Tanejadac57a02011-09-08 12:30:19 +0530951 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300952 return;
953
954 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
955 FLD_VAL(coefs->rb, 9, 0);
956 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
957 FLD_VAL(coefs->gb, 9, 0);
958 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
959 FLD_VAL(coefs->bb, 9, 0);
960
961 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
962 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
963 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
964}
965
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300966static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200967{
968 u32 val;
969
970 BUG_ON(plane == OMAP_DSS_GFX);
971
Archit Taneja9b372c22011-05-06 11:45:49 +0530972 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200973 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530974 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200975}
976
Archit Tanejac3d925292011-09-14 11:52:54 +0530977static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200978{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530979 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300980 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200981
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300982 shift = shifts[plane];
983 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984}
985
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300986void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200987{
988 u32 val;
989 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
990 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530991 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200992}
993
994void dispc_set_digit_size(u16 width, u16 height)
995{
996 u32 val;
997 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
998 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530999 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001000}
1001
1002static void dispc_read_plane_fifo_sizes(void)
1003{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001004 u32 size;
1005 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301006 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001007 u32 unit;
1008
1009 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001010
Archit Tanejaa0acb552010-09-15 19:20:00 +05301011 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001012
Archit Tanejae13a1382011-08-05 19:06:04 +05301013 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001014 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1015 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001016 dispc.fifo_size[plane] = size;
1017 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001018}
1019
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001020static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001021{
1022 return dispc.fifo_size[plane];
1023}
1024
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001025void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001026{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301027 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001028 u32 unit;
1029
1030 unit = dss_feat_get_buffer_size_unit();
1031
1032 WARN_ON(low % unit != 0);
1033 WARN_ON(high % unit != 0);
1034
1035 low /= unit;
1036 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301037
Archit Taneja9b372c22011-05-06 11:45:49 +05301038 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1039 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1040
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001041 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001042 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301043 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001044 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301045 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001046 hi_start, hi_end) * unit,
1047 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001048
Archit Taneja9b372c22011-05-06 11:45:49 +05301049 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301050 FLD_VAL(high, hi_start, hi_end) |
1051 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001052}
1053
1054void dispc_enable_fifomerge(bool enable)
1055{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001056 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1057 WARN_ON(enable);
1058 return;
1059 }
1060
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001061 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1062 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001063}
1064
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001065void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1066 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge)
1067{
1068 /*
1069 * All sizes are in bytes. Both the buffer and burst are made of
1070 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1071 */
1072
1073 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001074 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1075 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001076
1077 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001078 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001079
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001080 if (use_fifomerge) {
1081 total_fifo_size = 0;
1082 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1083 total_fifo_size += dispc_ovl_get_fifo_size(i);
1084 } else {
1085 total_fifo_size = ovl_fifo_size;
1086 }
1087
1088 /*
1089 * We use the same low threshold for both fifomerge and non-fifomerge
1090 * cases, but for fifomerge we calculate the high threshold using the
1091 * combined fifo size
1092 */
1093
1094 if (dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1095 *fifo_low = ovl_fifo_size - burst_size * 2;
1096 *fifo_high = total_fifo_size - burst_size;
1097 } else {
1098 *fifo_low = ovl_fifo_size - burst_size;
1099 *fifo_high = total_fifo_size - buf_unit;
1100 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001101}
1102
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001103static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301104 int hinc, int vinc,
1105 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001106{
1107 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001108
Amber Jain0d66cbb2011-05-19 19:47:54 +05301109 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1110 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301111
Amber Jain0d66cbb2011-05-19 19:47:54 +05301112 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1113 &hinc_start, &hinc_end);
1114 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1115 &vinc_start, &vinc_end);
1116 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1117 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301118
Amber Jain0d66cbb2011-05-19 19:47:54 +05301119 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1120 } else {
1121 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1122 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1123 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001124}
1125
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001126static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001127{
1128 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301129 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001130
Archit Taneja87a74842011-03-02 11:19:50 +05301131 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1132 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1133
1134 val = FLD_VAL(vaccu, vert_start, vert_end) |
1135 FLD_VAL(haccu, hor_start, hor_end);
1136
Archit Taneja9b372c22011-05-06 11:45:49 +05301137 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001138}
1139
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001140static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001141{
1142 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301143 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144
Archit Taneja87a74842011-03-02 11:19:50 +05301145 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1146 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1147
1148 val = FLD_VAL(vaccu, vert_start, vert_end) |
1149 FLD_VAL(haccu, hor_start, hor_end);
1150
Archit Taneja9b372c22011-05-06 11:45:49 +05301151 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001152}
1153
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001154static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1155 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301156{
1157 u32 val;
1158
1159 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1160 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1161}
1162
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001163static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1164 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301165{
1166 u32 val;
1167
1168 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1169 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1170}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001171
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001172static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001173 u16 orig_width, u16 orig_height,
1174 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301175 bool five_taps, u8 rotation,
1176 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001177{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301178 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001179
Amber Jained14a3c2011-05-19 19:47:51 +05301180 fir_hinc = 1024 * orig_width / out_width;
1181 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001182
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301183 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1184 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001185 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301186}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001187
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001188static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301189 u16 orig_width, u16 orig_height,
1190 u16 out_width, u16 out_height,
1191 bool ilace, bool five_taps,
1192 bool fieldmode, enum omap_color_mode color_mode,
1193 u8 rotation)
1194{
1195 int accu0 = 0;
1196 int accu1 = 0;
1197 u32 l;
1198
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001199 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301200 out_width, out_height, five_taps,
1201 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301202 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001203
Archit Taneja87a74842011-03-02 11:19:50 +05301204 /* RESIZEENABLE and VERTICALTAPS */
1205 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301206 l |= (orig_width != out_width) ? (1 << 5) : 0;
1207 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001208 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301209
1210 /* VRESIZECONF and HRESIZECONF */
1211 if (dss_has_feature(FEAT_RESIZECONF)) {
1212 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301213 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1214 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301215 }
1216
1217 /* LINEBUFFERSPLIT */
1218 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1219 l &= ~(0x1 << 22);
1220 l |= five_taps ? (1 << 22) : 0;
1221 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001222
Archit Taneja9b372c22011-05-06 11:45:49 +05301223 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224
1225 /*
1226 * field 0 = even field = bottom field
1227 * field 1 = odd field = top field
1228 */
1229 if (ilace && !fieldmode) {
1230 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301231 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232 if (accu0 >= 1024/2) {
1233 accu1 = 1024/2;
1234 accu0 -= accu1;
1235 }
1236 }
1237
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001238 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1239 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001240}
1241
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001242static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301243 u16 orig_width, u16 orig_height,
1244 u16 out_width, u16 out_height,
1245 bool ilace, bool five_taps,
1246 bool fieldmode, enum omap_color_mode color_mode,
1247 u8 rotation)
1248{
1249 int scale_x = out_width != orig_width;
1250 int scale_y = out_height != orig_height;
1251
1252 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1253 return;
1254 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1255 color_mode != OMAP_DSS_COLOR_UYVY &&
1256 color_mode != OMAP_DSS_COLOR_NV12)) {
1257 /* reset chroma resampling for RGB formats */
1258 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1259 return;
1260 }
1261 switch (color_mode) {
1262 case OMAP_DSS_COLOR_NV12:
1263 /* UV is subsampled by 2 vertically*/
1264 orig_height >>= 1;
1265 /* UV is subsampled by 2 horz.*/
1266 orig_width >>= 1;
1267 break;
1268 case OMAP_DSS_COLOR_YUV2:
1269 case OMAP_DSS_COLOR_UYVY:
1270 /*For YUV422 with 90/270 rotation,
1271 *we don't upsample chroma
1272 */
1273 if (rotation == OMAP_DSS_ROT_0 ||
1274 rotation == OMAP_DSS_ROT_180)
1275 /* UV is subsampled by 2 hrz*/
1276 orig_width >>= 1;
1277 /* must use FIR for YUV422 if rotated */
1278 if (rotation != OMAP_DSS_ROT_0)
1279 scale_x = scale_y = true;
1280 break;
1281 default:
1282 BUG();
1283 }
1284
1285 if (out_width != orig_width)
1286 scale_x = true;
1287 if (out_height != orig_height)
1288 scale_y = true;
1289
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001290 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301291 out_width, out_height, five_taps,
1292 rotation, DISPC_COLOR_COMPONENT_UV);
1293
1294 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1295 (scale_x || scale_y) ? 1 : 0, 8, 8);
1296 /* set H scaling */
1297 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1298 /* set V scaling */
1299 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1300
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001301 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1302 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301303}
1304
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001305static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301306 u16 orig_width, u16 orig_height,
1307 u16 out_width, u16 out_height,
1308 bool ilace, bool five_taps,
1309 bool fieldmode, enum omap_color_mode color_mode,
1310 u8 rotation)
1311{
1312 BUG_ON(plane == OMAP_DSS_GFX);
1313
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001314 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301315 orig_width, orig_height,
1316 out_width, out_height,
1317 ilace, five_taps,
1318 fieldmode, color_mode,
1319 rotation);
1320
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001321 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301322 orig_width, orig_height,
1323 out_width, out_height,
1324 ilace, five_taps,
1325 fieldmode, color_mode,
1326 rotation);
1327}
1328
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001329static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001330 bool mirroring, enum omap_color_mode color_mode)
1331{
Archit Taneja87a74842011-03-02 11:19:50 +05301332 bool row_repeat = false;
1333 int vidrot = 0;
1334
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001335 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1336 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001337
1338 if (mirroring) {
1339 switch (rotation) {
1340 case OMAP_DSS_ROT_0:
1341 vidrot = 2;
1342 break;
1343 case OMAP_DSS_ROT_90:
1344 vidrot = 1;
1345 break;
1346 case OMAP_DSS_ROT_180:
1347 vidrot = 0;
1348 break;
1349 case OMAP_DSS_ROT_270:
1350 vidrot = 3;
1351 break;
1352 }
1353 } else {
1354 switch (rotation) {
1355 case OMAP_DSS_ROT_0:
1356 vidrot = 0;
1357 break;
1358 case OMAP_DSS_ROT_90:
1359 vidrot = 1;
1360 break;
1361 case OMAP_DSS_ROT_180:
1362 vidrot = 2;
1363 break;
1364 case OMAP_DSS_ROT_270:
1365 vidrot = 3;
1366 break;
1367 }
1368 }
1369
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001370 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301371 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001372 else
Archit Taneja87a74842011-03-02 11:19:50 +05301373 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001374 }
Archit Taneja87a74842011-03-02 11:19:50 +05301375
Archit Taneja9b372c22011-05-06 11:45:49 +05301376 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301377 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301378 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1379 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001380}
1381
1382static int color_mode_to_bpp(enum omap_color_mode color_mode)
1383{
1384 switch (color_mode) {
1385 case OMAP_DSS_COLOR_CLUT1:
1386 return 1;
1387 case OMAP_DSS_COLOR_CLUT2:
1388 return 2;
1389 case OMAP_DSS_COLOR_CLUT4:
1390 return 4;
1391 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301392 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001393 return 8;
1394 case OMAP_DSS_COLOR_RGB12U:
1395 case OMAP_DSS_COLOR_RGB16:
1396 case OMAP_DSS_COLOR_ARGB16:
1397 case OMAP_DSS_COLOR_YUV2:
1398 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301399 case OMAP_DSS_COLOR_RGBA16:
1400 case OMAP_DSS_COLOR_RGBX16:
1401 case OMAP_DSS_COLOR_ARGB16_1555:
1402 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001403 return 16;
1404 case OMAP_DSS_COLOR_RGB24P:
1405 return 24;
1406 case OMAP_DSS_COLOR_RGB24U:
1407 case OMAP_DSS_COLOR_ARGB32:
1408 case OMAP_DSS_COLOR_RGBA32:
1409 case OMAP_DSS_COLOR_RGBX32:
1410 return 32;
1411 default:
1412 BUG();
1413 }
1414}
1415
1416static s32 pixinc(int pixels, u8 ps)
1417{
1418 if (pixels == 1)
1419 return 1;
1420 else if (pixels > 1)
1421 return 1 + (pixels - 1) * ps;
1422 else if (pixels < 0)
1423 return 1 - (-pixels + 1) * ps;
1424 else
1425 BUG();
1426}
1427
1428static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1429 u16 screen_width,
1430 u16 width, u16 height,
1431 enum omap_color_mode color_mode, bool fieldmode,
1432 unsigned int field_offset,
1433 unsigned *offset0, unsigned *offset1,
1434 s32 *row_inc, s32 *pix_inc)
1435{
1436 u8 ps;
1437
1438 /* FIXME CLUT formats */
1439 switch (color_mode) {
1440 case OMAP_DSS_COLOR_CLUT1:
1441 case OMAP_DSS_COLOR_CLUT2:
1442 case OMAP_DSS_COLOR_CLUT4:
1443 case OMAP_DSS_COLOR_CLUT8:
1444 BUG();
1445 return;
1446 case OMAP_DSS_COLOR_YUV2:
1447 case OMAP_DSS_COLOR_UYVY:
1448 ps = 4;
1449 break;
1450 default:
1451 ps = color_mode_to_bpp(color_mode) / 8;
1452 break;
1453 }
1454
1455 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1456 width, height);
1457
1458 /*
1459 * field 0 = even field = bottom field
1460 * field 1 = odd field = top field
1461 */
1462 switch (rotation + mirror * 4) {
1463 case OMAP_DSS_ROT_0:
1464 case OMAP_DSS_ROT_180:
1465 /*
1466 * If the pixel format is YUV or UYVY divide the width
1467 * of the image by 2 for 0 and 180 degree rotation.
1468 */
1469 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1470 color_mode == OMAP_DSS_COLOR_UYVY)
1471 width = width >> 1;
1472 case OMAP_DSS_ROT_90:
1473 case OMAP_DSS_ROT_270:
1474 *offset1 = 0;
1475 if (field_offset)
1476 *offset0 = field_offset * screen_width * ps;
1477 else
1478 *offset0 = 0;
1479
1480 *row_inc = pixinc(1 + (screen_width - width) +
1481 (fieldmode ? screen_width : 0),
1482 ps);
1483 *pix_inc = pixinc(1, ps);
1484 break;
1485
1486 case OMAP_DSS_ROT_0 + 4:
1487 case OMAP_DSS_ROT_180 + 4:
1488 /* If the pixel format is YUV or UYVY divide the width
1489 * of the image by 2 for 0 degree and 180 degree
1490 */
1491 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1492 color_mode == OMAP_DSS_COLOR_UYVY)
1493 width = width >> 1;
1494 case OMAP_DSS_ROT_90 + 4:
1495 case OMAP_DSS_ROT_270 + 4:
1496 *offset1 = 0;
1497 if (field_offset)
1498 *offset0 = field_offset * screen_width * ps;
1499 else
1500 *offset0 = 0;
1501 *row_inc = pixinc(1 - (screen_width + width) -
1502 (fieldmode ? screen_width : 0),
1503 ps);
1504 *pix_inc = pixinc(1, ps);
1505 break;
1506
1507 default:
1508 BUG();
1509 }
1510}
1511
1512static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1513 u16 screen_width,
1514 u16 width, u16 height,
1515 enum omap_color_mode color_mode, bool fieldmode,
1516 unsigned int field_offset,
1517 unsigned *offset0, unsigned *offset1,
1518 s32 *row_inc, s32 *pix_inc)
1519{
1520 u8 ps;
1521 u16 fbw, fbh;
1522
1523 /* FIXME CLUT formats */
1524 switch (color_mode) {
1525 case OMAP_DSS_COLOR_CLUT1:
1526 case OMAP_DSS_COLOR_CLUT2:
1527 case OMAP_DSS_COLOR_CLUT4:
1528 case OMAP_DSS_COLOR_CLUT8:
1529 BUG();
1530 return;
1531 default:
1532 ps = color_mode_to_bpp(color_mode) / 8;
1533 break;
1534 }
1535
1536 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1537 width, height);
1538
1539 /* width & height are overlay sizes, convert to fb sizes */
1540
1541 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1542 fbw = width;
1543 fbh = height;
1544 } else {
1545 fbw = height;
1546 fbh = width;
1547 }
1548
1549 /*
1550 * field 0 = even field = bottom field
1551 * field 1 = odd field = top field
1552 */
1553 switch (rotation + mirror * 4) {
1554 case OMAP_DSS_ROT_0:
1555 *offset1 = 0;
1556 if (field_offset)
1557 *offset0 = *offset1 + field_offset * screen_width * ps;
1558 else
1559 *offset0 = *offset1;
1560 *row_inc = pixinc(1 + (screen_width - fbw) +
1561 (fieldmode ? screen_width : 0),
1562 ps);
1563 *pix_inc = pixinc(1, ps);
1564 break;
1565 case OMAP_DSS_ROT_90:
1566 *offset1 = screen_width * (fbh - 1) * ps;
1567 if (field_offset)
1568 *offset0 = *offset1 + field_offset * ps;
1569 else
1570 *offset0 = *offset1;
1571 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1572 (fieldmode ? 1 : 0), ps);
1573 *pix_inc = pixinc(-screen_width, ps);
1574 break;
1575 case OMAP_DSS_ROT_180:
1576 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1577 if (field_offset)
1578 *offset0 = *offset1 - field_offset * screen_width * ps;
1579 else
1580 *offset0 = *offset1;
1581 *row_inc = pixinc(-1 -
1582 (screen_width - fbw) -
1583 (fieldmode ? screen_width : 0),
1584 ps);
1585 *pix_inc = pixinc(-1, ps);
1586 break;
1587 case OMAP_DSS_ROT_270:
1588 *offset1 = (fbw - 1) * ps;
1589 if (field_offset)
1590 *offset0 = *offset1 - field_offset * ps;
1591 else
1592 *offset0 = *offset1;
1593 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1594 (fieldmode ? 1 : 0), ps);
1595 *pix_inc = pixinc(screen_width, ps);
1596 break;
1597
1598 /* mirroring */
1599 case OMAP_DSS_ROT_0 + 4:
1600 *offset1 = (fbw - 1) * ps;
1601 if (field_offset)
1602 *offset0 = *offset1 + field_offset * screen_width * ps;
1603 else
1604 *offset0 = *offset1;
1605 *row_inc = pixinc(screen_width * 2 - 1 +
1606 (fieldmode ? screen_width : 0),
1607 ps);
1608 *pix_inc = pixinc(-1, ps);
1609 break;
1610
1611 case OMAP_DSS_ROT_90 + 4:
1612 *offset1 = 0;
1613 if (field_offset)
1614 *offset0 = *offset1 + field_offset * ps;
1615 else
1616 *offset0 = *offset1;
1617 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1618 (fieldmode ? 1 : 0),
1619 ps);
1620 *pix_inc = pixinc(screen_width, ps);
1621 break;
1622
1623 case OMAP_DSS_ROT_180 + 4:
1624 *offset1 = screen_width * (fbh - 1) * ps;
1625 if (field_offset)
1626 *offset0 = *offset1 - field_offset * screen_width * ps;
1627 else
1628 *offset0 = *offset1;
1629 *row_inc = pixinc(1 - screen_width * 2 -
1630 (fieldmode ? screen_width : 0),
1631 ps);
1632 *pix_inc = pixinc(1, ps);
1633 break;
1634
1635 case OMAP_DSS_ROT_270 + 4:
1636 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1637 if (field_offset)
1638 *offset0 = *offset1 - field_offset * ps;
1639 else
1640 *offset0 = *offset1;
1641 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1642 (fieldmode ? 1 : 0),
1643 ps);
1644 *pix_inc = pixinc(-screen_width, ps);
1645 break;
1646
1647 default:
1648 BUG();
1649 }
1650}
1651
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001652static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1653 u16 height, u16 out_width, u16 out_height,
1654 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001655{
1656 u32 fclk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001657 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001658
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301659 if (height <= out_height && width <= out_width)
1660 return (unsigned long) pclk;
1661
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001662 if (height > out_height) {
Archit Tanejaebdc5242011-09-08 12:51:10 +05301663 struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
1664 unsigned int ppl = dssdev->panel.timings.x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001665
1666 tmp = pclk * height * out_width;
1667 do_div(tmp, 2 * out_height * ppl);
1668 fclk = tmp;
1669
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001670 if (height > 2 * out_height) {
1671 if (ppl == out_width)
1672 return 0;
1673
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001674 tmp = pclk * (height - 2 * out_height) * out_width;
1675 do_div(tmp, 2 * out_height * (ppl - out_width));
1676 fclk = max(fclk, (u32) tmp);
1677 }
1678 }
1679
1680 if (width > out_width) {
1681 tmp = pclk * width;
1682 do_div(tmp, out_width);
1683 fclk = max(fclk, (u32) tmp);
1684
1685 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1686 fclk <<= 1;
1687 }
1688
1689 return fclk;
1690}
1691
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001692static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1693 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001694{
1695 unsigned int hf, vf;
Archit Taneja79ee89c2012-01-30 10:54:17 +05301696 unsigned long pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001697
1698 /*
1699 * FIXME how to determine the 'A' factor
1700 * for the no downscaling case ?
1701 */
1702
1703 if (width > 3 * out_width)
1704 hf = 4;
1705 else if (width > 2 * out_width)
1706 hf = 3;
1707 else if (width > out_width)
1708 hf = 2;
1709 else
1710 hf = 1;
1711
1712 if (height > out_height)
1713 vf = 2;
1714 else
1715 vf = 1;
1716
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301717 if (cpu_is_omap24xx()) {
1718 if (vf > 1 && hf > 1)
Archit Taneja79ee89c2012-01-30 10:54:17 +05301719 return pclk * 4;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301720 else
Archit Taneja79ee89c2012-01-30 10:54:17 +05301721 return pclk * 2;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301722 } else if (cpu_is_omap34xx()) {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301723 return pclk * vf * hf;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301724 } else {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301725 if (hf > 1)
1726 return DIV_ROUND_UP(pclk, out_width) * width;
1727 else
1728 return pclk;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301729 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001730}
1731
Archit Taneja79ad75f2011-09-08 13:15:11 +05301732static int dispc_ovl_calc_scaling(enum omap_plane plane,
1733 enum omap_channel channel, u16 width, u16 height,
1734 u16 out_width, u16 out_height,
1735 enum omap_color_mode color_mode, bool *five_taps)
1736{
1737 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301738 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301739 const int maxsinglelinewidth =
1740 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301741 unsigned long fclk = 0;
1742
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001743 if (width == out_width && height == out_height)
1744 return 0;
1745
1746 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1747 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301748
1749 if (out_width < width / maxdownscale ||
1750 out_width > width * 8)
1751 return -EINVAL;
1752
1753 if (out_height < height / maxdownscale ||
1754 out_height > height * 8)
1755 return -EINVAL;
1756
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301757 if (cpu_is_omap24xx()) {
1758 if (width > maxsinglelinewidth)
1759 DSSERR("Cannot scale max input width exceeded");
1760 *five_taps = false;
1761 fclk = calc_fclk(channel, width, height, out_width,
1762 out_height);
1763 } else if (cpu_is_omap34xx()) {
1764 if (width > (maxsinglelinewidth * 2)) {
1765 DSSERR("Cannot setup scaling");
1766 DSSERR("width exceeds maximum width possible");
1767 return -EINVAL;
1768 }
1769 fclk = calc_fclk_five_taps(channel, width, height, out_width,
1770 out_height, color_mode);
1771 if (width > maxsinglelinewidth) {
1772 if (height > out_height && height < out_height * 2)
1773 *five_taps = false;
1774 else {
1775 DSSERR("cannot setup scaling with five taps");
1776 return -EINVAL;
1777 }
1778 }
1779 if (!*five_taps)
1780 fclk = calc_fclk(channel, width, height, out_width,
1781 out_height);
1782 } else {
1783 if (width > maxsinglelinewidth) {
1784 DSSERR("Cannot scale width exceeds max line width");
1785 return -EINVAL;
1786 }
Archit Taneja79ad75f2011-09-08 13:15:11 +05301787 fclk = calc_fclk(channel, width, height, out_width,
1788 out_height);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301789 }
1790
Archit Taneja79ad75f2011-09-08 13:15:11 +05301791 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1792 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1793
1794 if (!fclk || fclk > dispc_fclk_rate()) {
1795 DSSERR("failed to set up scaling, "
1796 "required fclk rate = %lu Hz, "
1797 "current fclk rate = %lu Hz\n",
1798 fclk, dispc_fclk_rate());
1799 return -EINVAL;
1800 }
1801
1802 return 0;
1803}
1804
Archit Tanejaa4273b72011-09-14 11:10:10 +05301805int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001806 bool ilace, bool replication)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001807{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301808 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301809 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001810 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301811 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001812 unsigned offset0, offset1;
1813 s32 row_inc;
1814 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301815 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001816 unsigned int field_offset = 0;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001817 u16 outw, outh;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001818 enum omap_channel channel;
1819
1820 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001821
Archit Tanejaa4273b72011-09-14 11:10:10 +05301822 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001823 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
1824 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05301825 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1826 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001827 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001828
Archit Tanejaa4273b72011-09-14 11:10:10 +05301829 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001830 return -EINVAL;
1831
Tomi Valkeinencf073662011-11-03 16:08:27 +02001832 outw = oi->out_width == 0 ? oi->width : oi->out_width;
1833 outh = oi->out_height == 0 ? oi->height : oi->out_height;
1834
1835 if (ilace && oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001836 fieldmode = 1;
1837
1838 if (ilace) {
1839 if (fieldmode)
Archit Tanejaa4273b72011-09-14 11:10:10 +05301840 oi->height /= 2;
1841 oi->pos_y /= 2;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001842 outh /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001843
1844 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1845 "out_height %d\n",
Tomi Valkeinencf073662011-11-03 16:08:27 +02001846 oi->height, oi->pos_y, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001847 }
1848
Archit Tanejaa4273b72011-09-14 11:10:10 +05301849 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301850 return -EINVAL;
1851
Archit Taneja79ad75f2011-09-08 13:15:11 +05301852 r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001853 outw, outh, oi->color_mode,
Archit Taneja79ad75f2011-09-08 13:15:11 +05301854 &five_taps);
1855 if (r)
1856 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001857
Archit Taneja79ad75f2011-09-08 13:15:11 +05301858 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1859 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
1860 oi->color_mode == OMAP_DSS_COLOR_NV12)
1861 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001862
1863 if (ilace && !fieldmode) {
1864 /*
1865 * when downscaling the bottom field may have to start several
1866 * source lines below the top field. Unfortunately ACCUI
1867 * registers will only hold the fractional part of the offset
1868 * so the integer part must be added to the base address of the
1869 * bottom field.
1870 */
Tomi Valkeinencf073662011-11-03 16:08:27 +02001871 if (!oi->height || oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001872 field_offset = 0;
1873 else
Tomi Valkeinencf073662011-11-03 16:08:27 +02001874 field_offset = oi->height / outh / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001875 }
1876
1877 /* Fields are independent but interleaved in memory. */
1878 if (fieldmode)
1879 field_offset = 1;
1880
Archit Tanejaa4273b72011-09-14 11:10:10 +05301881 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
1882 calc_dma_rotation_offset(oi->rotation, oi->mirror,
1883 oi->screen_width, oi->width, frame_height,
1884 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001885 &offset0, &offset1, &row_inc, &pix_inc);
1886 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301887 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
1888 oi->screen_width, oi->width, frame_height,
1889 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001890 &offset0, &offset1, &row_inc, &pix_inc);
1891
1892 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1893 offset0, offset1, row_inc, pix_inc);
1894
Archit Tanejaa4273b72011-09-14 11:10:10 +05301895 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001896
Archit Tanejaa4273b72011-09-14 11:10:10 +05301897 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
1898 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001899
Archit Tanejaa4273b72011-09-14 11:10:10 +05301900 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
1901 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
1902 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301903 }
1904
1905
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001906 dispc_ovl_set_row_inc(plane, row_inc);
1907 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001908
Archit Tanejaa4273b72011-09-14 11:10:10 +05301909 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001910 oi->height, outw, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001911
Archit Tanejaa4273b72011-09-14 11:10:10 +05301912 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001913
Archit Tanejaa4273b72011-09-14 11:10:10 +05301914 dispc_ovl_set_pic_size(plane, oi->width, oi->height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001915
Archit Taneja79ad75f2011-09-08 13:15:11 +05301916 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Archit Tanejaa4273b72011-09-14 11:10:10 +05301917 dispc_ovl_set_scaling(plane, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001918 outw, outh,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301919 ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05301920 oi->color_mode, oi->rotation);
Tomi Valkeinencf073662011-11-03 16:08:27 +02001921 dispc_ovl_set_vid_size(plane, outw, outh);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001922 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001923 }
1924
Archit Tanejaa4273b72011-09-14 11:10:10 +05301925 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
1926 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001927
Archit Taneja54128702011-09-08 11:29:17 +05301928 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05301929 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
1930 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001931
Archit Tanejac3d925292011-09-14 11:52:54 +05301932 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05301933
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001934 return 0;
1935}
1936
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001937int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001938{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001939 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1940
Archit Taneja9b372c22011-05-06 11:45:49 +05301941 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001942
1943 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001944}
1945
1946static void dispc_disable_isr(void *data, u32 mask)
1947{
1948 struct completion *compl = data;
1949 complete(compl);
1950}
1951
Sumit Semwal2a205f32010-12-02 11:27:12 +00001952static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001953{
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001954 if (channel == OMAP_DSS_CHANNEL_LCD2) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001955 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001956 /* flush posted write */
1957 dispc_read_reg(DISPC_CONTROL2);
1958 } else {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001959 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001960 dispc_read_reg(DISPC_CONTROL);
1961 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001962}
1963
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001964static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001965{
1966 struct completion frame_done_completion;
1967 bool is_on;
1968 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001969 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001970
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001971 /* When we disable LCD output, we need to wait until frame is done.
1972 * Otherwise the DSS is still working, and turning off the clocks
1973 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001974 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1975 REG_GET(DISPC_CONTROL2, 0, 0) :
1976 REG_GET(DISPC_CONTROL, 0, 0);
1977
1978 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1979 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001980
1981 if (!enable && is_on) {
1982 init_completion(&frame_done_completion);
1983
1984 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001985 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001986
1987 if (r)
1988 DSSERR("failed to register FRAMEDONE isr\n");
1989 }
1990
Sumit Semwal2a205f32010-12-02 11:27:12 +00001991 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001992
1993 if (!enable && is_on) {
1994 if (!wait_for_completion_timeout(&frame_done_completion,
1995 msecs_to_jiffies(100)))
1996 DSSERR("timeout waiting for FRAME DONE\n");
1997
1998 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001999 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000
2001 if (r)
2002 DSSERR("failed to unregister FRAMEDONE isr\n");
2003 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002004}
2005
2006static void _enable_digit_out(bool enable)
2007{
2008 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002009 /* flush posted write */
2010 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002011}
2012
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002013static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002014{
2015 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002016 enum dss_hdmi_venc_clk_source_select src;
2017 int r, i;
2018 u32 irq_mask;
2019 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002020
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002021 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002022 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002023
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002024 src = dss_get_hdmi_venc_clk_source();
2025
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002026 if (enable) {
2027 unsigned long flags;
2028 /* When we enable digit output, we'll get an extra digit
2029 * sync lost interrupt, that we need to ignore */
2030 spin_lock_irqsave(&dispc.irq_lock, flags);
2031 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2032 _omap_dispc_set_irqs();
2033 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2034 }
2035
2036 /* When we disable digit output, we need to wait until fields are done.
2037 * Otherwise the DSS is still working, and turning off the clocks
2038 * prevents DSS from going to OFF mode. And when enabling, we need to
2039 * wait for the extra sync losts */
2040 init_completion(&frame_done_completion);
2041
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002042 if (src == DSS_HDMI_M_PCLK && enable == false) {
2043 irq_mask = DISPC_IRQ_FRAMEDONETV;
2044 num_irqs = 1;
2045 } else {
2046 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2047 /* XXX I understand from TRM that we should only wait for the
2048 * current field to complete. But it seems we have to wait for
2049 * both fields */
2050 num_irqs = 2;
2051 }
2052
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002053 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002054 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002055 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002056 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057
2058 _enable_digit_out(enable);
2059
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002060 for (i = 0; i < num_irqs; ++i) {
2061 if (!wait_for_completion_timeout(&frame_done_completion,
2062 msecs_to_jiffies(100)))
2063 DSSERR("timeout waiting for digit out to %s\n",
2064 enable ? "start" : "stop");
2065 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002066
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002067 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2068 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002069 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002070 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002071
2072 if (enable) {
2073 unsigned long flags;
2074 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002075 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002076 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2077 _omap_dispc_set_irqs();
2078 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2079 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002080}
2081
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002082bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002083{
2084 if (channel == OMAP_DSS_CHANNEL_LCD)
2085 return !!REG_GET(DISPC_CONTROL, 0, 0);
2086 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2087 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002088 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2089 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002090 else
2091 BUG();
2092}
2093
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002094void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002095{
Archit Tanejadac57a02011-09-08 12:30:19 +05302096 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002097 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002098 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002099 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002100 else
2101 BUG();
2102}
2103
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002104void dispc_lcd_enable_signal_polarity(bool act_high)
2105{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002106 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2107 return;
2108
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002109 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002110}
2111
2112void dispc_lcd_enable_signal(bool enable)
2113{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002114 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2115 return;
2116
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002117 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002118}
2119
2120void dispc_pck_free_enable(bool enable)
2121{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002122 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2123 return;
2124
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002125 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002126}
2127
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002128void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002129{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002130 if (channel == OMAP_DSS_CHANNEL_LCD2)
2131 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2132 else
2133 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002134}
2135
2136
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002137void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002138 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002139{
2140 int mode;
2141
2142 switch (type) {
2143 case OMAP_DSS_LCD_DISPLAY_STN:
2144 mode = 0;
2145 break;
2146
2147 case OMAP_DSS_LCD_DISPLAY_TFT:
2148 mode = 1;
2149 break;
2150
2151 default:
2152 BUG();
2153 return;
2154 }
2155
Sumit Semwal2a205f32010-12-02 11:27:12 +00002156 if (channel == OMAP_DSS_CHANNEL_LCD2)
2157 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2158 else
2159 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002160}
2161
2162void dispc_set_loadmode(enum omap_dss_load_mode mode)
2163{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002165}
2166
2167
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002168static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002169{
Sumit Semwal8613b002010-12-02 11:27:09 +00002170 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002171}
2172
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002173static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174 enum omap_dss_trans_key_type type,
2175 u32 trans_key)
2176{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002177 if (ch == OMAP_DSS_CHANNEL_LCD)
2178 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002179 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002180 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002181 else /* OMAP_DSS_CHANNEL_LCD2 */
2182 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183
Sumit Semwal8613b002010-12-02 11:27:09 +00002184 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002185}
2186
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002187static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002188{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189 if (ch == OMAP_DSS_CHANNEL_LCD)
2190 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002191 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002193 else /* OMAP_DSS_CHANNEL_LCD2 */
2194 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195}
Archit Taneja11354dd2011-09-26 11:47:29 +05302196
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002197static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2198 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002199{
Archit Taneja11354dd2011-09-26 11:47:29 +05302200 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201 return;
2202
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002203 if (ch == OMAP_DSS_CHANNEL_LCD)
2204 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002205 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002206 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002207}
Archit Taneja11354dd2011-09-26 11:47:29 +05302208
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002209void dispc_mgr_setup(enum omap_channel channel,
2210 struct omap_overlay_manager_info *info)
2211{
2212 dispc_mgr_set_default_color(channel, info->default_color);
2213 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2214 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2215 dispc_mgr_enable_alpha_fixed_zorder(channel,
2216 info->partial_alpha_enabled);
2217 if (dss_has_feature(FEAT_CPR)) {
2218 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2219 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2220 }
2221}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002222
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002223void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002224{
2225 int code;
2226
2227 switch (data_lines) {
2228 case 12:
2229 code = 0;
2230 break;
2231 case 16:
2232 code = 1;
2233 break;
2234 case 18:
2235 code = 2;
2236 break;
2237 case 24:
2238 code = 3;
2239 break;
2240 default:
2241 BUG();
2242 return;
2243 }
2244
Sumit Semwal2a205f32010-12-02 11:27:12 +00002245 if (channel == OMAP_DSS_CHANNEL_LCD2)
2246 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2247 else
2248 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002249}
2250
Archit Taneja569969d2011-08-22 17:41:57 +05302251void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002252{
2253 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302254 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002255
2256 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302257 case DSS_IO_PAD_MODE_RESET:
2258 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002259 gpout1 = 0;
2260 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302261 case DSS_IO_PAD_MODE_RFBI:
2262 gpout0 = 1;
2263 gpout1 = 0;
2264 break;
2265 case DSS_IO_PAD_MODE_BYPASS:
2266 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002267 gpout1 = 1;
2268 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002269 default:
2270 BUG();
2271 return;
2272 }
2273
Archit Taneja569969d2011-08-22 17:41:57 +05302274 l = dispc_read_reg(DISPC_CONTROL);
2275 l = FLD_MOD(l, gpout0, 15, 15);
2276 l = FLD_MOD(l, gpout1, 16, 16);
2277 dispc_write_reg(DISPC_CONTROL, l);
2278}
2279
2280void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2281{
2282 if (channel == OMAP_DSS_CHANNEL_LCD2)
2283 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2284 else
2285 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002286}
2287
2288static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2289 int vsw, int vfp, int vbp)
2290{
2291 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2292 if (hsw < 1 || hsw > 64 ||
2293 hfp < 1 || hfp > 256 ||
2294 hbp < 1 || hbp > 256 ||
2295 vsw < 1 || vsw > 64 ||
2296 vfp < 0 || vfp > 255 ||
2297 vbp < 0 || vbp > 255)
2298 return false;
2299 } else {
2300 if (hsw < 1 || hsw > 256 ||
2301 hfp < 1 || hfp > 4096 ||
2302 hbp < 1 || hbp > 4096 ||
2303 vsw < 1 || vsw > 256 ||
2304 vfp < 0 || vfp > 4095 ||
2305 vbp < 0 || vbp > 4095)
2306 return false;
2307 }
2308
2309 return true;
2310}
2311
2312bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2313{
2314 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2315 timings->hbp, timings->vsw,
2316 timings->vfp, timings->vbp);
2317}
2318
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002319static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002320 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002321{
2322 u32 timing_h, timing_v;
2323
2324 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2325 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2326 FLD_VAL(hbp-1, 27, 20);
2327
2328 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2329 FLD_VAL(vbp, 27, 20);
2330 } else {
2331 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2332 FLD_VAL(hbp-1, 31, 20);
2333
2334 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2335 FLD_VAL(vbp, 31, 20);
2336 }
2337
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002338 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2339 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002340}
2341
2342/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002343void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002344 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002345{
2346 unsigned xtot, ytot;
2347 unsigned long ht, vt;
2348
2349 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2350 timings->hbp, timings->vsw,
2351 timings->vfp, timings->vbp))
2352 BUG();
2353
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002354 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002355 timings->hbp, timings->vsw, timings->vfp,
2356 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002357
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002358 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002359
2360 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2361 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2362
2363 ht = (timings->pixel_clock * 1000) / xtot;
2364 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2365
Sumit Semwal2a205f32010-12-02 11:27:12 +00002366 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2367 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002368 DSSDBG("pck %u\n", timings->pixel_clock);
2369 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2370 timings->hsw, timings->hfp, timings->hbp,
2371 timings->vsw, timings->vfp, timings->vbp);
2372
2373 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2374}
2375
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002376static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002377 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002378{
2379 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002380 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002381
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002382 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002383 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002384}
2385
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002386static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002387 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002388{
2389 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002390 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002391 *lck_div = FLD_GET(l, 23, 16);
2392 *pck_div = FLD_GET(l, 7, 0);
2393}
2394
2395unsigned long dispc_fclk_rate(void)
2396{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302397 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002398 unsigned long r = 0;
2399
Taneja, Archit66534e82011-03-08 05:50:34 -06002400 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302401 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002402 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002403 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302404 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 dsidev = dsi_get_dsidev_from_id(0);
2406 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002407 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302408 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2409 dsidev = dsi_get_dsidev_from_id(1);
2410 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2411 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002412 default:
2413 BUG();
2414 }
2415
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002416 return r;
2417}
2418
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002419unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002420{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302421 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002422 int lcd;
2423 unsigned long r;
2424 u32 l;
2425
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002426 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427
2428 lcd = FLD_GET(l, 23, 16);
2429
Taneja, Architea751592011-03-08 05:50:35 -06002430 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302431 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002432 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002433 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302434 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435 dsidev = dsi_get_dsidev_from_id(0);
2436 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002437 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302438 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2439 dsidev = dsi_get_dsidev_from_id(1);
2440 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2441 break;
Taneja, Architea751592011-03-08 05:50:35 -06002442 default:
2443 BUG();
2444 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002445
2446 return r / lcd;
2447}
2448
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002449unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002450{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002451 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002452
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302453 if (dispc_mgr_is_lcd(channel)) {
2454 int pcd;
2455 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002456
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302457 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002458
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302459 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002460
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302461 r = dispc_mgr_lclk_rate(channel);
2462
2463 return r / pcd;
2464 } else {
2465 struct omap_dss_device *dssdev =
2466 dispc_mgr_get_device(channel);
2467
2468 switch (dssdev->type) {
2469 case OMAP_DISPLAY_TYPE_VENC:
2470 return venc_get_pixel_clock();
2471 case OMAP_DISPLAY_TYPE_HDMI:
2472 return hdmi_get_pixel_clock();
2473 default:
2474 BUG();
2475 }
2476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002477}
2478
2479void dispc_dump_clocks(struct seq_file *s)
2480{
2481 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002482 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302483 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2484 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002485
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002486 if (dispc_runtime_get())
2487 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002488
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002489 seq_printf(s, "- DISPC -\n");
2490
Archit Taneja067a57e2011-03-02 11:57:25 +05302491 seq_printf(s, "dispc fclk source = %s (%s)\n",
2492 dss_get_generic_clk_source_name(dispc_clk_src),
2493 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002494
2495 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002496
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002497 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2498 seq_printf(s, "- DISPC-CORE-CLK -\n");
2499 l = dispc_read_reg(DISPC_DIVISOR);
2500 lcd = FLD_GET(l, 23, 16);
2501
2502 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2503 (dispc_fclk_rate()/lcd), lcd);
2504 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002505 seq_printf(s, "- LCD1 -\n");
2506
Taneja, Architea751592011-03-08 05:50:35 -06002507 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2508
2509 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2510 dss_get_generic_clk_source_name(lcd_clk_src),
2511 dss_feat_get_clk_source_name(lcd_clk_src));
2512
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002513 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002514
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002515 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002516 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002517 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002518 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002519 if (dss_has_feature(FEAT_MGR_LCD2)) {
2520 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002521
Taneja, Architea751592011-03-08 05:50:35 -06002522 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2523
2524 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2525 dss_get_generic_clk_source_name(lcd_clk_src),
2526 dss_feat_get_clk_source_name(lcd_clk_src));
2527
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002528 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002529
2530 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002531 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002532 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002533 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002534 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002535
2536 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002537}
2538
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002539#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2540void dispc_dump_irqs(struct seq_file *s)
2541{
2542 unsigned long flags;
2543 struct dispc_irq_stats stats;
2544
2545 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2546
2547 stats = dispc.irq_stats;
2548 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2549 dispc.irq_stats.last_reset = jiffies;
2550
2551 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2552
2553 seq_printf(s, "period %u ms\n",
2554 jiffies_to_msecs(jiffies - stats.last_reset));
2555
2556 seq_printf(s, "irqs %d\n", stats.irq_count);
2557#define PIS(x) \
2558 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2559
2560 PIS(FRAMEDONE);
2561 PIS(VSYNC);
2562 PIS(EVSYNC_EVEN);
2563 PIS(EVSYNC_ODD);
2564 PIS(ACBIAS_COUNT_STAT);
2565 PIS(PROG_LINE_NUM);
2566 PIS(GFX_FIFO_UNDERFLOW);
2567 PIS(GFX_END_WIN);
2568 PIS(PAL_GAMMA_MASK);
2569 PIS(OCP_ERR);
2570 PIS(VID1_FIFO_UNDERFLOW);
2571 PIS(VID1_END_WIN);
2572 PIS(VID2_FIFO_UNDERFLOW);
2573 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302574 if (dss_feat_get_num_ovls() > 3) {
2575 PIS(VID3_FIFO_UNDERFLOW);
2576 PIS(VID3_END_WIN);
2577 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002578 PIS(SYNC_LOST);
2579 PIS(SYNC_LOST_DIGIT);
2580 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002581 if (dss_has_feature(FEAT_MGR_LCD2)) {
2582 PIS(FRAMEDONE2);
2583 PIS(VSYNC2);
2584 PIS(ACBIAS_COUNT_STAT2);
2585 PIS(SYNC_LOST2);
2586 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002587#undef PIS
2588}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002589#endif
2590
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002591void dispc_dump_regs(struct seq_file *s)
2592{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302593 int i, j;
2594 const char *mgr_names[] = {
2595 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2596 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2597 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2598 };
2599 const char *ovl_names[] = {
2600 [OMAP_DSS_GFX] = "GFX",
2601 [OMAP_DSS_VIDEO1] = "VID1",
2602 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302603 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302604 };
2605 const char **p_names;
2606
Archit Taneja9b372c22011-05-06 11:45:49 +05302607#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002608
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002609 if (dispc_runtime_get())
2610 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002611
Archit Taneja5010be82011-08-05 19:06:00 +05302612 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002613 DUMPREG(DISPC_REVISION);
2614 DUMPREG(DISPC_SYSCONFIG);
2615 DUMPREG(DISPC_SYSSTATUS);
2616 DUMPREG(DISPC_IRQSTATUS);
2617 DUMPREG(DISPC_IRQENABLE);
2618 DUMPREG(DISPC_CONTROL);
2619 DUMPREG(DISPC_CONFIG);
2620 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002621 DUMPREG(DISPC_LINE_STATUS);
2622 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302623 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2624 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002625 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002626 if (dss_has_feature(FEAT_MGR_LCD2)) {
2627 DUMPREG(DISPC_CONTROL2);
2628 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002629 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002630
Archit Taneja5010be82011-08-05 19:06:00 +05302631#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002632
Archit Taneja5010be82011-08-05 19:06:00 +05302633#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302634#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2635 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302636 dispc_read_reg(DISPC_REG(i, r)))
2637
Archit Taneja4dd2da12011-08-05 19:06:01 +05302638 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302639
Archit Taneja4dd2da12011-08-05 19:06:01 +05302640 /* DISPC channel specific registers */
2641 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2642 DUMPREG(i, DISPC_DEFAULT_COLOR);
2643 DUMPREG(i, DISPC_TRANS_COLOR);
2644 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645
Archit Taneja4dd2da12011-08-05 19:06:01 +05302646 if (i == OMAP_DSS_CHANNEL_DIGIT)
2647 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302648
Archit Taneja4dd2da12011-08-05 19:06:01 +05302649 DUMPREG(i, DISPC_DEFAULT_COLOR);
2650 DUMPREG(i, DISPC_TRANS_COLOR);
2651 DUMPREG(i, DISPC_TIMING_H);
2652 DUMPREG(i, DISPC_TIMING_V);
2653 DUMPREG(i, DISPC_POL_FREQ);
2654 DUMPREG(i, DISPC_DIVISORo);
2655 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302656
Archit Taneja4dd2da12011-08-05 19:06:01 +05302657 DUMPREG(i, DISPC_DATA_CYCLE1);
2658 DUMPREG(i, DISPC_DATA_CYCLE2);
2659 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002660
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002661 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302662 DUMPREG(i, DISPC_CPR_COEF_R);
2663 DUMPREG(i, DISPC_CPR_COEF_G);
2664 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002665 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002666 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002667
Archit Taneja4dd2da12011-08-05 19:06:01 +05302668 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669
Archit Taneja4dd2da12011-08-05 19:06:01 +05302670 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2671 DUMPREG(i, DISPC_OVL_BA0);
2672 DUMPREG(i, DISPC_OVL_BA1);
2673 DUMPREG(i, DISPC_OVL_POSITION);
2674 DUMPREG(i, DISPC_OVL_SIZE);
2675 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2676 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2677 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2678 DUMPREG(i, DISPC_OVL_ROW_INC);
2679 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2680 if (dss_has_feature(FEAT_PRELOAD))
2681 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682
Archit Taneja4dd2da12011-08-05 19:06:01 +05302683 if (i == OMAP_DSS_GFX) {
2684 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2685 DUMPREG(i, DISPC_OVL_TABLE_BA);
2686 continue;
2687 }
2688
2689 DUMPREG(i, DISPC_OVL_FIR);
2690 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2691 DUMPREG(i, DISPC_OVL_ACCU0);
2692 DUMPREG(i, DISPC_OVL_ACCU1);
2693 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2694 DUMPREG(i, DISPC_OVL_BA0_UV);
2695 DUMPREG(i, DISPC_OVL_BA1_UV);
2696 DUMPREG(i, DISPC_OVL_FIR2);
2697 DUMPREG(i, DISPC_OVL_ACCU2_0);
2698 DUMPREG(i, DISPC_OVL_ACCU2_1);
2699 }
2700 if (dss_has_feature(FEAT_ATTR2))
2701 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2702 if (dss_has_feature(FEAT_PRELOAD))
2703 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302704 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002705
Archit Taneja5010be82011-08-05 19:06:00 +05302706#undef DISPC_REG
2707#undef DUMPREG
2708
2709#define DISPC_REG(plane, name, i) name(plane, i)
2710#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302711 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2712 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302713 dispc_read_reg(DISPC_REG(plane, name, i)))
2714
Archit Taneja4dd2da12011-08-05 19:06:01 +05302715 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302716
Archit Taneja4dd2da12011-08-05 19:06:01 +05302717 /* start from OMAP_DSS_VIDEO1 */
2718 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2719 for (j = 0; j < 8; j++)
2720 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302721
Archit Taneja4dd2da12011-08-05 19:06:01 +05302722 for (j = 0; j < 8; j++)
2723 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302724
Archit Taneja4dd2da12011-08-05 19:06:01 +05302725 for (j = 0; j < 5; j++)
2726 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002727
Archit Taneja4dd2da12011-08-05 19:06:01 +05302728 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2729 for (j = 0; j < 8; j++)
2730 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2731 }
Amber Jainab5ca072011-05-19 19:47:53 +05302732
Archit Taneja4dd2da12011-08-05 19:06:01 +05302733 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2734 for (j = 0; j < 8; j++)
2735 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302736
Archit Taneja4dd2da12011-08-05 19:06:01 +05302737 for (j = 0; j < 8; j++)
2738 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302739
Archit Taneja4dd2da12011-08-05 19:06:01 +05302740 for (j = 0; j < 8; j++)
2741 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2742 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002743 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002745 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302746
2747#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748#undef DUMPREG
2749}
2750
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002751static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2752 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2753 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002754{
2755 u32 l = 0;
2756
2757 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2758 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2759
2760 l |= FLD_VAL(onoff, 17, 17);
2761 l |= FLD_VAL(rf, 16, 16);
2762 l |= FLD_VAL(ieo, 15, 15);
2763 l |= FLD_VAL(ipc, 14, 14);
2764 l |= FLD_VAL(ihs, 13, 13);
2765 l |= FLD_VAL(ivs, 12, 12);
2766 l |= FLD_VAL(acbi, 11, 8);
2767 l |= FLD_VAL(acb, 7, 0);
2768
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002769 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002770}
2771
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002772void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002773 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002774{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002775 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002776 (config & OMAP_DSS_LCD_RF) != 0,
2777 (config & OMAP_DSS_LCD_IEO) != 0,
2778 (config & OMAP_DSS_LCD_IPC) != 0,
2779 (config & OMAP_DSS_LCD_IHS) != 0,
2780 (config & OMAP_DSS_LCD_IVS) != 0,
2781 acbi, acb);
2782}
2783
2784/* with fck as input clock rate, find dispc dividers that produce req_pck */
2785void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2786 struct dispc_clock_info *cinfo)
2787{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002788 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002789 unsigned long best_pck;
2790 u16 best_ld, cur_ld;
2791 u16 best_pd, cur_pd;
2792
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002793 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2794 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2795
2796 if (!is_tft)
2797 pcd_min = 3;
2798
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002799 best_pck = 0;
2800 best_ld = 0;
2801 best_pd = 0;
2802
2803 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2804 unsigned long lck = fck / cur_ld;
2805
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002806 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002807 unsigned long pck = lck / cur_pd;
2808 long old_delta = abs(best_pck - req_pck);
2809 long new_delta = abs(pck - req_pck);
2810
2811 if (best_pck == 0 || new_delta < old_delta) {
2812 best_pck = pck;
2813 best_ld = cur_ld;
2814 best_pd = cur_pd;
2815
2816 if (pck == req_pck)
2817 goto found;
2818 }
2819
2820 if (pck < req_pck)
2821 break;
2822 }
2823
2824 if (lck / pcd_min < req_pck)
2825 break;
2826 }
2827
2828found:
2829 cinfo->lck_div = best_ld;
2830 cinfo->pck_div = best_pd;
2831 cinfo->lck = fck / cinfo->lck_div;
2832 cinfo->pck = cinfo->lck / cinfo->pck_div;
2833}
2834
2835/* calculate clock rates using dividers in cinfo */
2836int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2837 struct dispc_clock_info *cinfo)
2838{
2839 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2840 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002841 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002842 return -EINVAL;
2843
2844 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2845 cinfo->pck = cinfo->lck / cinfo->pck_div;
2846
2847 return 0;
2848}
2849
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002850int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002851 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002852{
2853 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2854 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2855
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002856 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002857
2858 return 0;
2859}
2860
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002861int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002862 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002863{
2864 unsigned long fck;
2865
2866 fck = dispc_fclk_rate();
2867
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002868 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2869 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002870
2871 cinfo->lck = fck / cinfo->lck_div;
2872 cinfo->pck = cinfo->lck / cinfo->pck_div;
2873
2874 return 0;
2875}
2876
2877/* dispc.irq_lock has to be locked by the caller */
2878static void _omap_dispc_set_irqs(void)
2879{
2880 u32 mask;
2881 u32 old_mask;
2882 int i;
2883 struct omap_dispc_isr_data *isr_data;
2884
2885 mask = dispc.irq_error_mask;
2886
2887 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2888 isr_data = &dispc.registered_isr[i];
2889
2890 if (isr_data->isr == NULL)
2891 continue;
2892
2893 mask |= isr_data->mask;
2894 }
2895
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002896 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2897 /* clear the irqstatus for newly enabled irqs */
2898 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2899
2900 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002901}
2902
2903int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2904{
2905 int i;
2906 int ret;
2907 unsigned long flags;
2908 struct omap_dispc_isr_data *isr_data;
2909
2910 if (isr == NULL)
2911 return -EINVAL;
2912
2913 spin_lock_irqsave(&dispc.irq_lock, flags);
2914
2915 /* check for duplicate entry */
2916 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2917 isr_data = &dispc.registered_isr[i];
2918 if (isr_data->isr == isr && isr_data->arg == arg &&
2919 isr_data->mask == mask) {
2920 ret = -EINVAL;
2921 goto err;
2922 }
2923 }
2924
2925 isr_data = NULL;
2926 ret = -EBUSY;
2927
2928 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2929 isr_data = &dispc.registered_isr[i];
2930
2931 if (isr_data->isr != NULL)
2932 continue;
2933
2934 isr_data->isr = isr;
2935 isr_data->arg = arg;
2936 isr_data->mask = mask;
2937 ret = 0;
2938
2939 break;
2940 }
2941
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002942 if (ret)
2943 goto err;
2944
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002945 _omap_dispc_set_irqs();
2946
2947 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2948
2949 return 0;
2950err:
2951 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2952
2953 return ret;
2954}
2955EXPORT_SYMBOL(omap_dispc_register_isr);
2956
2957int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2958{
2959 int i;
2960 unsigned long flags;
2961 int ret = -EINVAL;
2962 struct omap_dispc_isr_data *isr_data;
2963
2964 spin_lock_irqsave(&dispc.irq_lock, flags);
2965
2966 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2967 isr_data = &dispc.registered_isr[i];
2968 if (isr_data->isr != isr || isr_data->arg != arg ||
2969 isr_data->mask != mask)
2970 continue;
2971
2972 /* found the correct isr */
2973
2974 isr_data->isr = NULL;
2975 isr_data->arg = NULL;
2976 isr_data->mask = 0;
2977
2978 ret = 0;
2979 break;
2980 }
2981
2982 if (ret == 0)
2983 _omap_dispc_set_irqs();
2984
2985 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2986
2987 return ret;
2988}
2989EXPORT_SYMBOL(omap_dispc_unregister_isr);
2990
2991#ifdef DEBUG
2992static void print_irq_status(u32 status)
2993{
2994 if ((status & dispc.irq_error_mask) == 0)
2995 return;
2996
2997 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2998
2999#define PIS(x) \
3000 if (status & DISPC_IRQ_##x) \
3001 printk(#x " ");
3002 PIS(GFX_FIFO_UNDERFLOW);
3003 PIS(OCP_ERR);
3004 PIS(VID1_FIFO_UNDERFLOW);
3005 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303006 if (dss_feat_get_num_ovls() > 3)
3007 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003008 PIS(SYNC_LOST);
3009 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003010 if (dss_has_feature(FEAT_MGR_LCD2))
3011 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003012#undef PIS
3013
3014 printk("\n");
3015}
3016#endif
3017
3018/* Called from dss.c. Note that we don't touch clocks here,
3019 * but we presume they are on because we got an IRQ. However,
3020 * an irq handler may turn the clocks off, so we may not have
3021 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003022static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023{
3024 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003025 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003026 u32 handledirqs = 0;
3027 u32 unhandled_errors;
3028 struct omap_dispc_isr_data *isr_data;
3029 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3030
3031 spin_lock(&dispc.irq_lock);
3032
3033 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003034 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3035
3036 /* IRQ is not for us */
3037 if (!(irqstatus & irqenable)) {
3038 spin_unlock(&dispc.irq_lock);
3039 return IRQ_NONE;
3040 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003041
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003042#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3043 spin_lock(&dispc.irq_stats_lock);
3044 dispc.irq_stats.irq_count++;
3045 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3046 spin_unlock(&dispc.irq_stats_lock);
3047#endif
3048
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003049#ifdef DEBUG
3050 if (dss_debug)
3051 print_irq_status(irqstatus);
3052#endif
3053 /* Ack the interrupt. Do it here before clocks are possibly turned
3054 * off */
3055 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3056 /* flush posted write */
3057 dispc_read_reg(DISPC_IRQSTATUS);
3058
3059 /* make a copy and unlock, so that isrs can unregister
3060 * themselves */
3061 memcpy(registered_isr, dispc.registered_isr,
3062 sizeof(registered_isr));
3063
3064 spin_unlock(&dispc.irq_lock);
3065
3066 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3067 isr_data = &registered_isr[i];
3068
3069 if (!isr_data->isr)
3070 continue;
3071
3072 if (isr_data->mask & irqstatus) {
3073 isr_data->isr(isr_data->arg, irqstatus);
3074 handledirqs |= isr_data->mask;
3075 }
3076 }
3077
3078 spin_lock(&dispc.irq_lock);
3079
3080 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3081
3082 if (unhandled_errors) {
3083 dispc.error_irqs |= unhandled_errors;
3084
3085 dispc.irq_error_mask &= ~unhandled_errors;
3086 _omap_dispc_set_irqs();
3087
3088 schedule_work(&dispc.error_work);
3089 }
3090
3091 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003092
3093 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003094}
3095
3096static void dispc_error_worker(struct work_struct *work)
3097{
3098 int i;
3099 u32 errors;
3100 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003101 static const unsigned fifo_underflow_bits[] = {
3102 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3103 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3104 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303105 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003106 };
3107
3108 static const unsigned sync_lost_bits[] = {
3109 DISPC_IRQ_SYNC_LOST,
3110 DISPC_IRQ_SYNC_LOST_DIGIT,
3111 DISPC_IRQ_SYNC_LOST2,
3112 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003113
3114 spin_lock_irqsave(&dispc.irq_lock, flags);
3115 errors = dispc.error_irqs;
3116 dispc.error_irqs = 0;
3117 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3118
Dima Zavin13eae1f2011-06-27 10:31:05 -07003119 dispc_runtime_get();
3120
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003121 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3122 struct omap_overlay *ovl;
3123 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003124
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003125 ovl = omap_dss_get_overlay(i);
3126 bit = fifo_underflow_bits[i];
3127
3128 if (bit & errors) {
3129 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3130 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003131 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003132 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003133 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003134 }
3135 }
3136
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003137 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3138 struct omap_overlay_manager *mgr;
3139 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003140
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003141 mgr = omap_dss_get_overlay_manager(i);
3142 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003143
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003144 if (bit & errors) {
3145 struct omap_dss_device *dssdev = mgr->device;
3146 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003147
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003148 DSSERR("SYNC_LOST on channel %s, restarting the output "
3149 "with video overlays disabled\n",
3150 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003151
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003152 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3153 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003154
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003155 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3156 struct omap_overlay *ovl;
3157 ovl = omap_dss_get_overlay(i);
3158
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003159 if (ovl->id != OMAP_DSS_GFX &&
3160 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003161 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003162 }
3163
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003164 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003165 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003166
Sumit Semwal2a205f32010-12-02 11:27:12 +00003167 if (enable)
3168 dssdev->driver->enable(dssdev);
3169 }
3170 }
3171
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003172 if (errors & DISPC_IRQ_OCP_ERR) {
3173 DSSERR("OCP_ERR\n");
3174 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3175 struct omap_overlay_manager *mgr;
3176 mgr = omap_dss_get_overlay_manager(i);
Rob Clark00f17e42011-12-11 14:02:27 -06003177 if (mgr->device && mgr->device->driver)
3178 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003179 }
3180 }
3181
3182 spin_lock_irqsave(&dispc.irq_lock, flags);
3183 dispc.irq_error_mask |= errors;
3184 _omap_dispc_set_irqs();
3185 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003186
3187 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003188}
3189
3190int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3191{
3192 void dispc_irq_wait_handler(void *data, u32 mask)
3193 {
3194 complete((struct completion *)data);
3195 }
3196
3197 int r;
3198 DECLARE_COMPLETION_ONSTACK(completion);
3199
3200 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3201 irqmask);
3202
3203 if (r)
3204 return r;
3205
3206 timeout = wait_for_completion_timeout(&completion, timeout);
3207
3208 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3209
3210 if (timeout == 0)
3211 return -ETIMEDOUT;
3212
3213 if (timeout == -ERESTARTSYS)
3214 return -ERESTARTSYS;
3215
3216 return 0;
3217}
3218
3219int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3220 unsigned long timeout)
3221{
3222 void dispc_irq_wait_handler(void *data, u32 mask)
3223 {
3224 complete((struct completion *)data);
3225 }
3226
3227 int r;
3228 DECLARE_COMPLETION_ONSTACK(completion);
3229
3230 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3231 irqmask);
3232
3233 if (r)
3234 return r;
3235
3236 timeout = wait_for_completion_interruptible_timeout(&completion,
3237 timeout);
3238
3239 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3240
3241 if (timeout == 0)
3242 return -ETIMEDOUT;
3243
3244 if (timeout == -ERESTARTSYS)
3245 return -ERESTARTSYS;
3246
3247 return 0;
3248}
3249
3250#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3251void dispc_fake_vsync_irq(void)
3252{
3253 u32 irqstatus = DISPC_IRQ_VSYNC;
3254 int i;
3255
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003256 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003257
3258 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3259 struct omap_dispc_isr_data *isr_data;
3260 isr_data = &dispc.registered_isr[i];
3261
3262 if (!isr_data->isr)
3263 continue;
3264
3265 if (isr_data->mask & irqstatus)
3266 isr_data->isr(isr_data->arg, irqstatus);
3267 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003268}
3269#endif
3270
3271static void _omap_dispc_initialize_irq(void)
3272{
3273 unsigned long flags;
3274
3275 spin_lock_irqsave(&dispc.irq_lock, flags);
3276
3277 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3278
3279 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003280 if (dss_has_feature(FEAT_MGR_LCD2))
3281 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303282 if (dss_feat_get_num_ovls() > 3)
3283 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003284
3285 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3286 * so clear it */
3287 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3288
3289 _omap_dispc_set_irqs();
3290
3291 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3292}
3293
3294void dispc_enable_sidle(void)
3295{
3296 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3297}
3298
3299void dispc_disable_sidle(void)
3300{
3301 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3302}
3303
3304static void _omap_dispc_initial_config(void)
3305{
3306 u32 l;
3307
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003308 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3309 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3310 l = dispc_read_reg(DISPC_DIVISOR);
3311 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3312 l = FLD_MOD(l, 1, 0, 0);
3313 l = FLD_MOD(l, 1, 23, 16);
3314 dispc_write_reg(DISPC_DIVISOR, l);
3315 }
3316
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003317 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003318 if (dss_has_feature(FEAT_FUNCGATED))
3319 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320
3321 /* L3 firewall setting: enable access to OCM RAM */
3322 /* XXX this should be somewhere in plat-omap */
3323 if (cpu_is_omap24xx())
3324 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3325
3326 _dispc_setup_color_conv_coef();
3327
3328 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3329
3330 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003331
3332 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303333
3334 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003335}
3336
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003337/* DISPC HW IP initialisation */
3338static int omap_dispchw_probe(struct platform_device *pdev)
3339{
3340 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003341 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003342 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003343 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003344
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003345 dispc.pdev = pdev;
3346
3347 spin_lock_init(&dispc.irq_lock);
3348
3349#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3350 spin_lock_init(&dispc.irq_stats_lock);
3351 dispc.irq_stats.last_reset = jiffies;
3352#endif
3353
3354 INIT_WORK(&dispc.error_work, dispc_error_worker);
3355
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003356 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3357 if (!dispc_mem) {
3358 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003359 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003360 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003361
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003362 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3363 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003364 if (!dispc.base) {
3365 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003366 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003367 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003368
archit tanejaaffe3602011-02-23 08:41:03 +00003369 dispc.irq = platform_get_irq(dispc.pdev, 0);
3370 if (dispc.irq < 0) {
3371 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003372 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003373 }
3374
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003375 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3376 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003377 if (r < 0) {
3378 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003379 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003380 }
3381
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003382 clk = clk_get(&pdev->dev, "fck");
3383 if (IS_ERR(clk)) {
3384 DSSERR("can't get fck\n");
3385 r = PTR_ERR(clk);
3386 return r;
3387 }
3388
3389 dispc.dss_clk = clk;
3390
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003391 pm_runtime_enable(&pdev->dev);
3392
3393 r = dispc_runtime_get();
3394 if (r)
3395 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003396
3397 _omap_dispc_initial_config();
3398
3399 _omap_dispc_initialize_irq();
3400
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003401 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003402 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003403 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3404
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003405 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003406
3407 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003408
3409err_runtime_get:
3410 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003411 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00003412 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003413}
3414
3415static int omap_dispchw_remove(struct platform_device *pdev)
3416{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003417 pm_runtime_disable(&pdev->dev);
3418
3419 clk_put(dispc.dss_clk);
3420
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003421 return 0;
3422}
3423
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003424static int dispc_runtime_suspend(struct device *dev)
3425{
3426 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003427 dss_runtime_put();
3428
3429 return 0;
3430}
3431
3432static int dispc_runtime_resume(struct device *dev)
3433{
3434 int r;
3435
3436 r = dss_runtime_get();
3437 if (r < 0)
3438 return r;
3439
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003440 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003441
3442 return 0;
3443}
3444
3445static const struct dev_pm_ops dispc_pm_ops = {
3446 .runtime_suspend = dispc_runtime_suspend,
3447 .runtime_resume = dispc_runtime_resume,
3448};
3449
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003450static struct platform_driver omap_dispchw_driver = {
3451 .probe = omap_dispchw_probe,
3452 .remove = omap_dispchw_remove,
3453 .driver = {
3454 .name = "omapdss_dispc",
3455 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003456 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003457 },
3458};
3459
3460int dispc_init_platform_driver(void)
3461{
3462 return platform_driver_register(&omap_dispchw_driver);
3463}
3464
3465void dispc_uninit_platform_driver(void)
3466{
3467 return platform_driver_unregister(&omap_dispchw_driver);
3468}