Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * linux/drivers/video/omap2/dss/dispc.c |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
| 5 | * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com> |
| 6 | * |
| 7 | * Some code and ideas taken from drivers/video/omap/ driver |
| 8 | * by Imre Deak. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License version 2 as published by |
| 12 | * the Free Software Foundation. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 15 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 17 | * more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License along with |
| 20 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 21 | */ |
| 22 | |
| 23 | #define DSS_SUBSYS_NAME "DISPC" |
| 24 | |
| 25 | #include <linux/kernel.h> |
| 26 | #include <linux/dma-mapping.h> |
| 27 | #include <linux/vmalloc.h> |
Paul Gortmaker | a8a3593 | 2011-07-10 13:20:26 -0400 | [diff] [blame] | 28 | #include <linux/export.h> |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 29 | #include <linux/clk.h> |
| 30 | #include <linux/io.h> |
| 31 | #include <linux/jiffies.h> |
| 32 | #include <linux/seq_file.h> |
| 33 | #include <linux/delay.h> |
| 34 | #include <linux/workqueue.h> |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 35 | #include <linux/hardirq.h> |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 36 | #include <linux/interrupt.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 37 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 38 | #include <linux/pm_runtime.h> |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 39 | |
| 40 | #include <plat/sram.h> |
| 41 | #include <plat/clock.h> |
| 42 | |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 43 | #include <video/omapdss.h> |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 44 | |
| 45 | #include "dss.h" |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 46 | #include "dss_features.h" |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 47 | #include "dispc.h" |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 48 | |
| 49 | /* DISPC */ |
Sumit Semwal | 8613b00 | 2010-12-02 11:27:09 +0000 | [diff] [blame] | 50 | #define DISPC_SZ_REGS SZ_4K |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 51 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 52 | #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \ |
| 53 | DISPC_IRQ_OCP_ERR | \ |
| 54 | DISPC_IRQ_VID1_FIFO_UNDERFLOW | \ |
| 55 | DISPC_IRQ_VID2_FIFO_UNDERFLOW | \ |
| 56 | DISPC_IRQ_SYNC_LOST | \ |
| 57 | DISPC_IRQ_SYNC_LOST_DIGIT) |
| 58 | |
| 59 | #define DISPC_MAX_NR_ISRS 8 |
| 60 | |
| 61 | struct omap_dispc_isr_data { |
| 62 | omap_dispc_isr_t isr; |
| 63 | void *arg; |
| 64 | u32 mask; |
| 65 | }; |
| 66 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 67 | struct dispc_h_coef { |
| 68 | s8 hc4; |
| 69 | s8 hc3; |
| 70 | u8 hc2; |
| 71 | s8 hc1; |
| 72 | s8 hc0; |
| 73 | }; |
| 74 | |
| 75 | struct dispc_v_coef { |
| 76 | s8 vc22; |
| 77 | s8 vc2; |
| 78 | u8 vc1; |
| 79 | s8 vc0; |
| 80 | s8 vc00; |
| 81 | }; |
| 82 | |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 83 | enum omap_burst_size { |
| 84 | BURST_SIZE_X2 = 0, |
| 85 | BURST_SIZE_X4 = 1, |
| 86 | BURST_SIZE_X8 = 2, |
| 87 | }; |
| 88 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 89 | #define REG_GET(idx, start, end) \ |
| 90 | FLD_GET(dispc_read_reg(idx), start, end) |
| 91 | |
| 92 | #define REG_FLD_MOD(idx, val, start, end) \ |
| 93 | dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end)) |
| 94 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 95 | struct dispc_irq_stats { |
| 96 | unsigned long last_reset; |
| 97 | unsigned irq_count; |
| 98 | unsigned irqs[32]; |
| 99 | }; |
| 100 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 101 | static struct { |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 102 | struct platform_device *pdev; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 103 | void __iomem *base; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 104 | |
| 105 | int ctx_loss_cnt; |
| 106 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 107 | int irq; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 108 | struct clk *dss_clk; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 109 | |
Archit Taneja | e13a138 | 2011-08-05 19:06:04 +0530 | [diff] [blame] | 110 | u32 fifo_size[MAX_DSS_OVERLAYS]; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 111 | |
| 112 | spinlock_t irq_lock; |
| 113 | u32 irq_error_mask; |
| 114 | struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS]; |
| 115 | u32 error_irqs; |
| 116 | struct work_struct error_work; |
| 117 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 118 | bool ctx_valid; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 119 | u32 ctx[DISPC_SZ_REGS / sizeof(u32)]; |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 120 | |
| 121 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 122 | spinlock_t irq_stats_lock; |
| 123 | struct dispc_irq_stats irq_stats; |
| 124 | #endif |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 125 | } dispc; |
| 126 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 127 | enum omap_color_component { |
| 128 | /* used for all color formats for OMAP3 and earlier |
| 129 | * and for RGB and Y color component on OMAP4 |
| 130 | */ |
| 131 | DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0, |
| 132 | /* used for UV component for |
| 133 | * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12 |
| 134 | * color formats on OMAP4 |
| 135 | */ |
| 136 | DISPC_COLOR_COMPONENT_UV = 1 << 1, |
| 137 | }; |
| 138 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 139 | static void _omap_dispc_set_irqs(void); |
| 140 | |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 141 | static inline void dispc_write_reg(const u16 idx, u32 val) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 142 | { |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 143 | __raw_writel(val, dispc.base + idx); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 144 | } |
| 145 | |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 146 | static inline u32 dispc_read_reg(const u16 idx) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 147 | { |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 148 | return __raw_readl(dispc.base + idx); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 149 | } |
| 150 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 151 | static int dispc_get_ctx_loss_count(void) |
| 152 | { |
| 153 | struct device *dev = &dispc.pdev->dev; |
| 154 | struct omap_display_platform_data *pdata = dev->platform_data; |
| 155 | struct omap_dss_board_info *board_data = pdata->board_data; |
| 156 | int cnt; |
| 157 | |
| 158 | if (!board_data->get_context_loss_count) |
| 159 | return -ENOENT; |
| 160 | |
| 161 | cnt = board_data->get_context_loss_count(dev); |
| 162 | |
| 163 | WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt); |
| 164 | |
| 165 | return cnt; |
| 166 | } |
| 167 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 168 | #define SR(reg) \ |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 169 | dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 170 | #define RR(reg) \ |
Archit Taneja | 55978cc | 2011-05-06 11:45:51 +0530 | [diff] [blame] | 171 | dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)]) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 172 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 173 | static void dispc_save_context(void) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 174 | { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 175 | int i, j; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 176 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 177 | DSSDBG("dispc_save_context\n"); |
| 178 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 179 | SR(IRQENABLE); |
| 180 | SR(CONTROL); |
| 181 | SR(CONFIG); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 182 | SR(LINE_NUMBER); |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 183 | if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) || |
| 184 | dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 185 | SR(GLOBAL_ALPHA); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 186 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 187 | SR(CONTROL2); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 188 | SR(CONFIG2); |
| 189 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 190 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 191 | for (i = 0; i < dss_feat_get_num_mgrs(); i++) { |
| 192 | SR(DEFAULT_COLOR(i)); |
| 193 | SR(TRANS_COLOR(i)); |
| 194 | SR(SIZE_MGR(i)); |
| 195 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 196 | continue; |
| 197 | SR(TIMING_H(i)); |
| 198 | SR(TIMING_V(i)); |
| 199 | SR(POL_FREQ(i)); |
| 200 | SR(DIVISORo(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 201 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 202 | SR(DATA_CYCLE1(i)); |
| 203 | SR(DATA_CYCLE2(i)); |
| 204 | SR(DATA_CYCLE3(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 205 | |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 206 | if (dss_has_feature(FEAT_CPR)) { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 207 | SR(CPR_COEF_R(i)); |
| 208 | SR(CPR_COEF_G(i)); |
| 209 | SR(CPR_COEF_B(i)); |
| 210 | } |
| 211 | } |
| 212 | |
| 213 | for (i = 0; i < dss_feat_get_num_ovls(); i++) { |
| 214 | SR(OVL_BA0(i)); |
| 215 | SR(OVL_BA1(i)); |
| 216 | SR(OVL_POSITION(i)); |
| 217 | SR(OVL_SIZE(i)); |
| 218 | SR(OVL_ATTRIBUTES(i)); |
| 219 | SR(OVL_FIFO_THRESHOLD(i)); |
| 220 | SR(OVL_ROW_INC(i)); |
| 221 | SR(OVL_PIXEL_INC(i)); |
| 222 | if (dss_has_feature(FEAT_PRELOAD)) |
| 223 | SR(OVL_PRELOAD(i)); |
| 224 | if (i == OMAP_DSS_GFX) { |
| 225 | SR(OVL_WINDOW_SKIP(i)); |
| 226 | SR(OVL_TABLE_BA(i)); |
| 227 | continue; |
| 228 | } |
| 229 | SR(OVL_FIR(i)); |
| 230 | SR(OVL_PICTURE_SIZE(i)); |
| 231 | SR(OVL_ACCU0(i)); |
| 232 | SR(OVL_ACCU1(i)); |
| 233 | |
| 234 | for (j = 0; j < 8; j++) |
| 235 | SR(OVL_FIR_COEF_H(i, j)); |
| 236 | |
| 237 | for (j = 0; j < 8; j++) |
| 238 | SR(OVL_FIR_COEF_HV(i, j)); |
| 239 | |
| 240 | for (j = 0; j < 5; j++) |
| 241 | SR(OVL_CONV_COEF(i, j)); |
| 242 | |
| 243 | if (dss_has_feature(FEAT_FIR_COEF_V)) { |
| 244 | for (j = 0; j < 8; j++) |
| 245 | SR(OVL_FIR_COEF_V(i, j)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 246 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 247 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 248 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 249 | SR(OVL_BA0_UV(i)); |
| 250 | SR(OVL_BA1_UV(i)); |
| 251 | SR(OVL_FIR2(i)); |
| 252 | SR(OVL_ACCU2_0(i)); |
| 253 | SR(OVL_ACCU2_1(i)); |
| 254 | |
| 255 | for (j = 0; j < 8; j++) |
| 256 | SR(OVL_FIR_COEF_H2(i, j)); |
| 257 | |
| 258 | for (j = 0; j < 8; j++) |
| 259 | SR(OVL_FIR_COEF_HV2(i, j)); |
| 260 | |
| 261 | for (j = 0; j < 8; j++) |
| 262 | SR(OVL_FIR_COEF_V2(i, j)); |
| 263 | } |
| 264 | if (dss_has_feature(FEAT_ATTR2)) |
| 265 | SR(OVL_ATTRIBUTES2(i)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 266 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 267 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 268 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) |
| 269 | SR(DIVISOR); |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 270 | |
| 271 | dispc.ctx_loss_cnt = dispc_get_ctx_loss_count(); |
| 272 | dispc.ctx_valid = true; |
| 273 | |
| 274 | DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 275 | } |
| 276 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 277 | static void dispc_restore_context(void) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 278 | { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 279 | int i, j, ctx; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 280 | |
| 281 | DSSDBG("dispc_restore_context\n"); |
| 282 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 283 | if (!dispc.ctx_valid) |
| 284 | return; |
| 285 | |
| 286 | ctx = dispc_get_ctx_loss_count(); |
| 287 | |
| 288 | if (ctx >= 0 && ctx == dispc.ctx_loss_cnt) |
| 289 | return; |
| 290 | |
| 291 | DSSDBG("ctx_loss_count: saved %d, current %d\n", |
| 292 | dispc.ctx_loss_cnt, ctx); |
| 293 | |
Ville Syrjälä | 75c7d59 | 2010-03-05 01:13:11 +0200 | [diff] [blame] | 294 | /*RR(IRQENABLE);*/ |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 295 | /*RR(CONTROL);*/ |
| 296 | RR(CONFIG); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 297 | RR(LINE_NUMBER); |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 298 | if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) || |
| 299 | dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 300 | RR(GLOBAL_ALPHA); |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 301 | if (dss_has_feature(FEAT_MGR_LCD2)) |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 302 | RR(CONFIG2); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 303 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 304 | for (i = 0; i < dss_feat_get_num_mgrs(); i++) { |
| 305 | RR(DEFAULT_COLOR(i)); |
| 306 | RR(TRANS_COLOR(i)); |
| 307 | RR(SIZE_MGR(i)); |
| 308 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 309 | continue; |
| 310 | RR(TIMING_H(i)); |
| 311 | RR(TIMING_V(i)); |
| 312 | RR(POL_FREQ(i)); |
| 313 | RR(DIVISORo(i)); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 314 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 315 | RR(DATA_CYCLE1(i)); |
| 316 | RR(DATA_CYCLE2(i)); |
| 317 | RR(DATA_CYCLE3(i)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 318 | |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 319 | if (dss_has_feature(FEAT_CPR)) { |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 320 | RR(CPR_COEF_R(i)); |
| 321 | RR(CPR_COEF_G(i)); |
| 322 | RR(CPR_COEF_B(i)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 323 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 324 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 325 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 326 | for (i = 0; i < dss_feat_get_num_ovls(); i++) { |
| 327 | RR(OVL_BA0(i)); |
| 328 | RR(OVL_BA1(i)); |
| 329 | RR(OVL_POSITION(i)); |
| 330 | RR(OVL_SIZE(i)); |
| 331 | RR(OVL_ATTRIBUTES(i)); |
| 332 | RR(OVL_FIFO_THRESHOLD(i)); |
| 333 | RR(OVL_ROW_INC(i)); |
| 334 | RR(OVL_PIXEL_INC(i)); |
| 335 | if (dss_has_feature(FEAT_PRELOAD)) |
| 336 | RR(OVL_PRELOAD(i)); |
| 337 | if (i == OMAP_DSS_GFX) { |
| 338 | RR(OVL_WINDOW_SKIP(i)); |
| 339 | RR(OVL_TABLE_BA(i)); |
| 340 | continue; |
| 341 | } |
| 342 | RR(OVL_FIR(i)); |
| 343 | RR(OVL_PICTURE_SIZE(i)); |
| 344 | RR(OVL_ACCU0(i)); |
| 345 | RR(OVL_ACCU1(i)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 346 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 347 | for (j = 0; j < 8; j++) |
| 348 | RR(OVL_FIR_COEF_H(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 349 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 350 | for (j = 0; j < 8; j++) |
| 351 | RR(OVL_FIR_COEF_HV(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 352 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 353 | for (j = 0; j < 5; j++) |
| 354 | RR(OVL_CONV_COEF(i, j)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 355 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 356 | if (dss_has_feature(FEAT_FIR_COEF_V)) { |
| 357 | for (j = 0; j < 8; j++) |
| 358 | RR(OVL_FIR_COEF_V(i, j)); |
| 359 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 360 | |
Archit Taneja | c6104b8 | 2011-08-05 19:06:02 +0530 | [diff] [blame] | 361 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 362 | RR(OVL_BA0_UV(i)); |
| 363 | RR(OVL_BA1_UV(i)); |
| 364 | RR(OVL_FIR2(i)); |
| 365 | RR(OVL_ACCU2_0(i)); |
| 366 | RR(OVL_ACCU2_1(i)); |
| 367 | |
| 368 | for (j = 0; j < 8; j++) |
| 369 | RR(OVL_FIR_COEF_H2(i, j)); |
| 370 | |
| 371 | for (j = 0; j < 8; j++) |
| 372 | RR(OVL_FIR_COEF_HV2(i, j)); |
| 373 | |
| 374 | for (j = 0; j < 8; j++) |
| 375 | RR(OVL_FIR_COEF_V2(i, j)); |
| 376 | } |
| 377 | if (dss_has_feature(FEAT_ATTR2)) |
| 378 | RR(OVL_ATTRIBUTES2(i)); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 379 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 380 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 381 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) |
| 382 | RR(DIVISOR); |
| 383 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 384 | /* enable last, because LCD & DIGIT enable are here */ |
| 385 | RR(CONTROL); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 386 | if (dss_has_feature(FEAT_MGR_LCD2)) |
| 387 | RR(CONTROL2); |
Ville Syrjälä | 75c7d59 | 2010-03-05 01:13:11 +0200 | [diff] [blame] | 388 | /* clear spurious SYNC_LOST_DIGIT interrupts */ |
| 389 | dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT); |
| 390 | |
| 391 | /* |
| 392 | * enable last so IRQs won't trigger before |
| 393 | * the context is fully restored |
| 394 | */ |
| 395 | RR(IRQENABLE); |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 396 | |
| 397 | DSSDBG("context restored\n"); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 398 | } |
| 399 | |
| 400 | #undef SR |
| 401 | #undef RR |
| 402 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 403 | int dispc_runtime_get(void) |
| 404 | { |
| 405 | int r; |
| 406 | |
| 407 | DSSDBG("dispc_runtime_get\n"); |
| 408 | |
| 409 | r = pm_runtime_get_sync(&dispc.pdev->dev); |
| 410 | WARN_ON(r < 0); |
| 411 | return r < 0 ? r : 0; |
| 412 | } |
| 413 | |
| 414 | void dispc_runtime_put(void) |
| 415 | { |
| 416 | int r; |
| 417 | |
| 418 | DSSDBG("dispc_runtime_put\n"); |
| 419 | |
| 420 | r = pm_runtime_put(&dispc.pdev->dev); |
| 421 | WARN_ON(r < 0); |
| 422 | } |
| 423 | |
Archit Taneja | dac57a0 | 2011-09-08 12:30:19 +0530 | [diff] [blame] | 424 | static inline bool dispc_mgr_is_lcd(enum omap_channel channel) |
| 425 | { |
| 426 | if (channel == OMAP_DSS_CHANNEL_LCD || |
| 427 | channel == OMAP_DSS_CHANNEL_LCD2) |
| 428 | return true; |
| 429 | else |
| 430 | return false; |
| 431 | } |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 432 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 433 | static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel) |
| 434 | { |
| 435 | struct omap_overlay_manager *mgr = |
| 436 | omap_dss_get_overlay_manager(channel); |
| 437 | |
| 438 | return mgr ? mgr->device : NULL; |
| 439 | } |
| 440 | |
Tomi Valkeinen | 3dcec4d | 2011-11-07 15:50:09 +0200 | [diff] [blame] | 441 | u32 dispc_mgr_get_vsync_irq(enum omap_channel channel) |
| 442 | { |
| 443 | switch (channel) { |
| 444 | case OMAP_DSS_CHANNEL_LCD: |
| 445 | return DISPC_IRQ_VSYNC; |
| 446 | case OMAP_DSS_CHANNEL_LCD2: |
| 447 | return DISPC_IRQ_VSYNC2; |
| 448 | case OMAP_DSS_CHANNEL_DIGIT: |
| 449 | return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN; |
| 450 | default: |
| 451 | BUG(); |
| 452 | } |
| 453 | } |
| 454 | |
Tomi Valkeinen | 7d1365c | 2011-11-18 15:39:52 +0200 | [diff] [blame^] | 455 | u32 dispc_mgr_get_framedone_irq(enum omap_channel channel) |
| 456 | { |
| 457 | switch (channel) { |
| 458 | case OMAP_DSS_CHANNEL_LCD: |
| 459 | return DISPC_IRQ_FRAMEDONE; |
| 460 | case OMAP_DSS_CHANNEL_LCD2: |
| 461 | return DISPC_IRQ_FRAMEDONE2; |
| 462 | case OMAP_DSS_CHANNEL_DIGIT: |
| 463 | return 0; |
| 464 | default: |
| 465 | BUG(); |
| 466 | } |
| 467 | } |
| 468 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 469 | bool dispc_mgr_go_busy(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 470 | { |
| 471 | int bit; |
| 472 | |
Archit Taneja | dac57a0 | 2011-09-08 12:30:19 +0530 | [diff] [blame] | 473 | if (dispc_mgr_is_lcd(channel)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 474 | bit = 5; /* GOLCD */ |
| 475 | else |
| 476 | bit = 6; /* GODIGIT */ |
| 477 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 478 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 479 | return REG_GET(DISPC_CONTROL2, bit, bit) == 1; |
| 480 | else |
| 481 | return REG_GET(DISPC_CONTROL, bit, bit) == 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 482 | } |
| 483 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 484 | void dispc_mgr_go(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 485 | { |
| 486 | int bit; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 487 | bool enable_bit, go_bit; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 488 | |
Archit Taneja | dac57a0 | 2011-09-08 12:30:19 +0530 | [diff] [blame] | 489 | if (dispc_mgr_is_lcd(channel)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 490 | bit = 0; /* LCDENABLE */ |
| 491 | else |
| 492 | bit = 1; /* DIGITALENABLE */ |
| 493 | |
| 494 | /* if the channel is not enabled, we don't need GO */ |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 495 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 496 | enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1; |
| 497 | else |
| 498 | enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1; |
| 499 | |
| 500 | if (!enable_bit) |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 501 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 502 | |
Archit Taneja | dac57a0 | 2011-09-08 12:30:19 +0530 | [diff] [blame] | 503 | if (dispc_mgr_is_lcd(channel)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 504 | bit = 5; /* GOLCD */ |
| 505 | else |
| 506 | bit = 6; /* GODIGIT */ |
| 507 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 508 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 509 | go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1; |
| 510 | else |
| 511 | go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1; |
| 512 | |
| 513 | if (go_bit) { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 514 | DSSERR("GO bit not down for channel %d\n", channel); |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 515 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 516 | } |
| 517 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 518 | DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" : |
| 519 | (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT")); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 520 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 521 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 522 | REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit); |
| 523 | else |
| 524 | REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 525 | } |
| 526 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 527 | static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 528 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 529 | dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 530 | } |
| 531 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 532 | static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 533 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 534 | dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 535 | } |
| 536 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 537 | static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 538 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 539 | dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 540 | } |
| 541 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 542 | static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 543 | { |
| 544 | BUG_ON(plane == OMAP_DSS_GFX); |
| 545 | |
| 546 | dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value); |
| 547 | } |
| 548 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 549 | static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg, |
| 550 | u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 551 | { |
| 552 | BUG_ON(plane == OMAP_DSS_GFX); |
| 553 | |
| 554 | dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value); |
| 555 | } |
| 556 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 557 | static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 558 | { |
| 559 | BUG_ON(plane == OMAP_DSS_GFX); |
| 560 | |
| 561 | dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value); |
| 562 | } |
| 563 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 564 | static void dispc_ovl_set_scale_coef(enum omap_plane plane, int hscaleup, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 565 | int vscaleup, int five_taps, |
| 566 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 567 | { |
| 568 | /* Coefficients for horizontal up-sampling */ |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 569 | static const struct dispc_h_coef coef_hup[8] = { |
| 570 | { 0, 0, 128, 0, 0 }, |
| 571 | { -1, 13, 124, -8, 0 }, |
| 572 | { -2, 30, 112, -11, -1 }, |
| 573 | { -5, 51, 95, -11, -2 }, |
| 574 | { 0, -9, 73, 73, -9 }, |
| 575 | { -2, -11, 95, 51, -5 }, |
| 576 | { -1, -11, 112, 30, -2 }, |
| 577 | { 0, -8, 124, 13, -1 }, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 578 | }; |
| 579 | |
| 580 | /* Coefficients for vertical up-sampling */ |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 581 | static const struct dispc_v_coef coef_vup_3tap[8] = { |
| 582 | { 0, 0, 128, 0, 0 }, |
| 583 | { 0, 3, 123, 2, 0 }, |
| 584 | { 0, 12, 111, 5, 0 }, |
| 585 | { 0, 32, 89, 7, 0 }, |
| 586 | { 0, 0, 64, 64, 0 }, |
| 587 | { 0, 7, 89, 32, 0 }, |
| 588 | { 0, 5, 111, 12, 0 }, |
| 589 | { 0, 2, 123, 3, 0 }, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 590 | }; |
| 591 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 592 | static const struct dispc_v_coef coef_vup_5tap[8] = { |
| 593 | { 0, 0, 128, 0, 0 }, |
| 594 | { -1, 13, 124, -8, 0 }, |
| 595 | { -2, 30, 112, -11, -1 }, |
| 596 | { -5, 51, 95, -11, -2 }, |
| 597 | { 0, -9, 73, 73, -9 }, |
| 598 | { -2, -11, 95, 51, -5 }, |
| 599 | { -1, -11, 112, 30, -2 }, |
| 600 | { 0, -8, 124, 13, -1 }, |
| 601 | }; |
| 602 | |
| 603 | /* Coefficients for horizontal down-sampling */ |
| 604 | static const struct dispc_h_coef coef_hdown[8] = { |
| 605 | { 0, 36, 56, 36, 0 }, |
| 606 | { 4, 40, 55, 31, -2 }, |
| 607 | { 8, 44, 54, 27, -5 }, |
| 608 | { 12, 48, 53, 22, -7 }, |
| 609 | { -9, 17, 52, 51, 17 }, |
| 610 | { -7, 22, 53, 48, 12 }, |
| 611 | { -5, 27, 54, 44, 8 }, |
| 612 | { -2, 31, 55, 40, 4 }, |
| 613 | }; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 614 | |
| 615 | /* Coefficients for vertical down-sampling */ |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 616 | static const struct dispc_v_coef coef_vdown_3tap[8] = { |
| 617 | { 0, 36, 56, 36, 0 }, |
| 618 | { 0, 40, 57, 31, 0 }, |
| 619 | { 0, 45, 56, 27, 0 }, |
| 620 | { 0, 50, 55, 23, 0 }, |
| 621 | { 0, 18, 55, 55, 0 }, |
| 622 | { 0, 23, 55, 50, 0 }, |
| 623 | { 0, 27, 56, 45, 0 }, |
| 624 | { 0, 31, 57, 40, 0 }, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 625 | }; |
| 626 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 627 | static const struct dispc_v_coef coef_vdown_5tap[8] = { |
| 628 | { 0, 36, 56, 36, 0 }, |
| 629 | { 4, 40, 55, 31, -2 }, |
| 630 | { 8, 44, 54, 27, -5 }, |
| 631 | { 12, 48, 53, 22, -7 }, |
| 632 | { -9, 17, 52, 51, 17 }, |
| 633 | { -7, 22, 53, 48, 12 }, |
| 634 | { -5, 27, 54, 44, 8 }, |
| 635 | { -2, 31, 55, 40, 4 }, |
| 636 | }; |
| 637 | |
| 638 | const struct dispc_h_coef *h_coef; |
| 639 | const struct dispc_v_coef *v_coef; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 640 | int i; |
| 641 | |
| 642 | if (hscaleup) |
| 643 | h_coef = coef_hup; |
| 644 | else |
| 645 | h_coef = coef_hdown; |
| 646 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 647 | if (vscaleup) |
| 648 | v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap; |
| 649 | else |
| 650 | v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 651 | |
| 652 | for (i = 0; i < 8; i++) { |
| 653 | u32 h, hv; |
| 654 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 655 | h = FLD_VAL(h_coef[i].hc0, 7, 0) |
| 656 | | FLD_VAL(h_coef[i].hc1, 15, 8) |
| 657 | | FLD_VAL(h_coef[i].hc2, 23, 16) |
| 658 | | FLD_VAL(h_coef[i].hc3, 31, 24); |
| 659 | hv = FLD_VAL(h_coef[i].hc4, 7, 0) |
| 660 | | FLD_VAL(v_coef[i].vc0, 15, 8) |
| 661 | | FLD_VAL(v_coef[i].vc1, 23, 16) |
| 662 | | FLD_VAL(v_coef[i].vc2, 31, 24); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 663 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 664 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) { |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 665 | dispc_ovl_write_firh_reg(plane, i, h); |
| 666 | dispc_ovl_write_firhv_reg(plane, i, hv); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 667 | } else { |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 668 | dispc_ovl_write_firh2_reg(plane, i, h); |
| 669 | dispc_ovl_write_firhv2_reg(plane, i, hv); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 670 | } |
| 671 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 672 | } |
| 673 | |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 674 | if (five_taps) { |
| 675 | for (i = 0; i < 8; i++) { |
| 676 | u32 v; |
| 677 | v = FLD_VAL(v_coef[i].vc00, 7, 0) |
| 678 | | FLD_VAL(v_coef[i].vc22, 15, 8); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 679 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 680 | dispc_ovl_write_firv_reg(plane, i, v); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 681 | else |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 682 | dispc_ovl_write_firv2_reg(plane, i, v); |
Grazvydas Ignotas | 66be8f6 | 2010-08-24 15:18:43 +0200 | [diff] [blame] | 683 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 684 | } |
| 685 | } |
| 686 | |
| 687 | static void _dispc_setup_color_conv_coef(void) |
| 688 | { |
Archit Taneja | ac01c29 | 2011-08-05 19:06:03 +0530 | [diff] [blame] | 689 | int i; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 690 | const struct color_conv_coef { |
| 691 | int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb; |
| 692 | int full_range; |
| 693 | } ctbl_bt601_5 = { |
| 694 | 298, 409, 0, 298, -208, -100, 298, 0, 517, 0, |
| 695 | }; |
| 696 | |
| 697 | const struct color_conv_coef *ct; |
| 698 | |
| 699 | #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0)) |
| 700 | |
| 701 | ct = &ctbl_bt601_5; |
| 702 | |
Archit Taneja | ac01c29 | 2011-08-05 19:06:03 +0530 | [diff] [blame] | 703 | for (i = 1; i < dss_feat_get_num_ovls(); i++) { |
| 704 | dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0), |
| 705 | CVAL(ct->rcr, ct->ry)); |
| 706 | dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1), |
| 707 | CVAL(ct->gy, ct->rcb)); |
| 708 | dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2), |
| 709 | CVAL(ct->gcb, ct->gcr)); |
| 710 | dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3), |
| 711 | CVAL(ct->bcr, ct->by)); |
| 712 | dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4), |
| 713 | CVAL(0, ct->bcb)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 714 | |
Archit Taneja | ac01c29 | 2011-08-05 19:06:03 +0530 | [diff] [blame] | 715 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range, |
| 716 | 11, 11); |
| 717 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 718 | |
| 719 | #undef CVAL |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 720 | } |
| 721 | |
| 722 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 723 | static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 724 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 725 | dispc_write_reg(DISPC_OVL_BA0(plane), paddr); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 726 | } |
| 727 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 728 | static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 729 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 730 | dispc_write_reg(DISPC_OVL_BA1(plane), paddr); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 731 | } |
| 732 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 733 | static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 734 | { |
| 735 | dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr); |
| 736 | } |
| 737 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 738 | static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 739 | { |
| 740 | dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr); |
| 741 | } |
| 742 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 743 | static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 744 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 745 | u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 746 | |
| 747 | dispc_write_reg(DISPC_OVL_POSITION(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 748 | } |
| 749 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 750 | static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 751 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 752 | u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 753 | |
| 754 | if (plane == OMAP_DSS_GFX) |
| 755 | dispc_write_reg(DISPC_OVL_SIZE(plane), val); |
| 756 | else |
| 757 | dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 758 | } |
| 759 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 760 | static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 761 | { |
| 762 | u32 val; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 763 | |
| 764 | BUG_ON(plane == OMAP_DSS_GFX); |
| 765 | |
| 766 | val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 767 | |
| 768 | dispc_write_reg(DISPC_OVL_SIZE(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 769 | } |
| 770 | |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 771 | static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder) |
| 772 | { |
| 773 | struct omap_overlay *ovl = omap_dss_get_overlay(plane); |
| 774 | |
| 775 | if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0) |
| 776 | return; |
| 777 | |
| 778 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26); |
| 779 | } |
| 780 | |
| 781 | static void dispc_ovl_enable_zorder_planes(void) |
| 782 | { |
| 783 | int i; |
| 784 | |
| 785 | if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
| 786 | return; |
| 787 | |
| 788 | for (i = 0; i < dss_feat_get_num_ovls(); i++) |
| 789 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25); |
| 790 | } |
| 791 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 792 | static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 793 | { |
Tomi Valkeinen | f6dc815 | 2011-08-15 15:18:20 +0300 | [diff] [blame] | 794 | struct omap_overlay *ovl = omap_dss_get_overlay(plane); |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 795 | |
Tomi Valkeinen | f6dc815 | 2011-08-15 15:18:20 +0300 | [diff] [blame] | 796 | if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 797 | return; |
| 798 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 799 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28); |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 800 | } |
| 801 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 802 | static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 803 | { |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 804 | static const unsigned shifts[] = { 0, 8, 16, 24, }; |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 805 | int shift; |
Tomi Valkeinen | f6dc815 | 2011-08-15 15:18:20 +0300 | [diff] [blame] | 806 | struct omap_overlay *ovl = omap_dss_get_overlay(plane); |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 807 | |
Tomi Valkeinen | f6dc815 | 2011-08-15 15:18:20 +0300 | [diff] [blame] | 808 | if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0) |
Rajkumar N | fd28a39 | 2010-11-04 12:28:42 +0100 | [diff] [blame] | 809 | return; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 810 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 811 | shift = shifts[plane]; |
| 812 | REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 813 | } |
| 814 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 815 | static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 816 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 817 | dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 818 | } |
| 819 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 820 | static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 821 | { |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 822 | dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 823 | } |
| 824 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 825 | static void dispc_ovl_set_color_mode(enum omap_plane plane, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 826 | enum omap_color_mode color_mode) |
| 827 | { |
| 828 | u32 m = 0; |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 829 | if (plane != OMAP_DSS_GFX) { |
| 830 | switch (color_mode) { |
| 831 | case OMAP_DSS_COLOR_NV12: |
| 832 | m = 0x0; break; |
| 833 | case OMAP_DSS_COLOR_RGB12U: |
| 834 | m = 0x1; break; |
| 835 | case OMAP_DSS_COLOR_RGBA16: |
| 836 | m = 0x2; break; |
| 837 | case OMAP_DSS_COLOR_RGBX16: |
| 838 | m = 0x4; break; |
| 839 | case OMAP_DSS_COLOR_ARGB16: |
| 840 | m = 0x5; break; |
| 841 | case OMAP_DSS_COLOR_RGB16: |
| 842 | m = 0x6; break; |
| 843 | case OMAP_DSS_COLOR_ARGB16_1555: |
| 844 | m = 0x7; break; |
| 845 | case OMAP_DSS_COLOR_RGB24U: |
| 846 | m = 0x8; break; |
| 847 | case OMAP_DSS_COLOR_RGB24P: |
| 848 | m = 0x9; break; |
| 849 | case OMAP_DSS_COLOR_YUV2: |
| 850 | m = 0xa; break; |
| 851 | case OMAP_DSS_COLOR_UYVY: |
| 852 | m = 0xb; break; |
| 853 | case OMAP_DSS_COLOR_ARGB32: |
| 854 | m = 0xc; break; |
| 855 | case OMAP_DSS_COLOR_RGBA32: |
| 856 | m = 0xd; break; |
| 857 | case OMAP_DSS_COLOR_RGBX32: |
| 858 | m = 0xe; break; |
| 859 | case OMAP_DSS_COLOR_XRGB16_1555: |
| 860 | m = 0xf; break; |
| 861 | default: |
| 862 | BUG(); break; |
| 863 | } |
| 864 | } else { |
| 865 | switch (color_mode) { |
| 866 | case OMAP_DSS_COLOR_CLUT1: |
| 867 | m = 0x0; break; |
| 868 | case OMAP_DSS_COLOR_CLUT2: |
| 869 | m = 0x1; break; |
| 870 | case OMAP_DSS_COLOR_CLUT4: |
| 871 | m = 0x2; break; |
| 872 | case OMAP_DSS_COLOR_CLUT8: |
| 873 | m = 0x3; break; |
| 874 | case OMAP_DSS_COLOR_RGB12U: |
| 875 | m = 0x4; break; |
| 876 | case OMAP_DSS_COLOR_ARGB16: |
| 877 | m = 0x5; break; |
| 878 | case OMAP_DSS_COLOR_RGB16: |
| 879 | m = 0x6; break; |
| 880 | case OMAP_DSS_COLOR_ARGB16_1555: |
| 881 | m = 0x7; break; |
| 882 | case OMAP_DSS_COLOR_RGB24U: |
| 883 | m = 0x8; break; |
| 884 | case OMAP_DSS_COLOR_RGB24P: |
| 885 | m = 0x9; break; |
| 886 | case OMAP_DSS_COLOR_YUV2: |
| 887 | m = 0xa; break; |
| 888 | case OMAP_DSS_COLOR_UYVY: |
| 889 | m = 0xb; break; |
| 890 | case OMAP_DSS_COLOR_ARGB32: |
| 891 | m = 0xc; break; |
| 892 | case OMAP_DSS_COLOR_RGBA32: |
| 893 | m = 0xd; break; |
| 894 | case OMAP_DSS_COLOR_RGBX32: |
| 895 | m = 0xe; break; |
| 896 | case OMAP_DSS_COLOR_XRGB16_1555: |
| 897 | m = 0xf; break; |
| 898 | default: |
| 899 | BUG(); break; |
| 900 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 901 | } |
| 902 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 903 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 904 | } |
| 905 | |
Tomi Valkeinen | f427984 | 2011-10-28 15:26:26 +0300 | [diff] [blame] | 906 | void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 907 | { |
| 908 | int shift; |
| 909 | u32 val; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 910 | int chan = 0, chan2 = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 911 | |
| 912 | switch (plane) { |
| 913 | case OMAP_DSS_GFX: |
| 914 | shift = 8; |
| 915 | break; |
| 916 | case OMAP_DSS_VIDEO1: |
| 917 | case OMAP_DSS_VIDEO2: |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 918 | case OMAP_DSS_VIDEO3: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 919 | shift = 16; |
| 920 | break; |
| 921 | default: |
| 922 | BUG(); |
| 923 | return; |
| 924 | } |
| 925 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 926 | val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 927 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 928 | switch (channel) { |
| 929 | case OMAP_DSS_CHANNEL_LCD: |
| 930 | chan = 0; |
| 931 | chan2 = 0; |
| 932 | break; |
| 933 | case OMAP_DSS_CHANNEL_DIGIT: |
| 934 | chan = 1; |
| 935 | chan2 = 0; |
| 936 | break; |
| 937 | case OMAP_DSS_CHANNEL_LCD2: |
| 938 | chan = 0; |
| 939 | chan2 = 1; |
| 940 | break; |
| 941 | default: |
| 942 | BUG(); |
| 943 | } |
| 944 | |
| 945 | val = FLD_MOD(val, chan, shift, shift); |
| 946 | val = FLD_MOD(val, chan2, 31, 30); |
| 947 | } else { |
| 948 | val = FLD_MOD(val, channel, shift, shift); |
| 949 | } |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 950 | dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 951 | } |
| 952 | |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 953 | static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane) |
| 954 | { |
| 955 | int shift; |
| 956 | u32 val; |
| 957 | enum omap_channel channel; |
| 958 | |
| 959 | switch (plane) { |
| 960 | case OMAP_DSS_GFX: |
| 961 | shift = 8; |
| 962 | break; |
| 963 | case OMAP_DSS_VIDEO1: |
| 964 | case OMAP_DSS_VIDEO2: |
| 965 | case OMAP_DSS_VIDEO3: |
| 966 | shift = 16; |
| 967 | break; |
| 968 | default: |
| 969 | BUG(); |
| 970 | } |
| 971 | |
| 972 | val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
| 973 | |
| 974 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 975 | if (FLD_GET(val, 31, 30) == 0) |
| 976 | channel = FLD_GET(val, shift, shift); |
| 977 | else |
| 978 | channel = OMAP_DSS_CHANNEL_LCD2; |
| 979 | } else { |
| 980 | channel = FLD_GET(val, shift, shift); |
| 981 | } |
| 982 | |
| 983 | return channel; |
| 984 | } |
| 985 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 986 | static void dispc_ovl_set_burst_size(enum omap_plane plane, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 987 | enum omap_burst_size burst_size) |
| 988 | { |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 989 | static const unsigned shifts[] = { 6, 14, 14, 14, }; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 990 | int shift; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 991 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 992 | shift = shifts[plane]; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 993 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 994 | } |
| 995 | |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 996 | static void dispc_configure_burst_sizes(void) |
| 997 | { |
| 998 | int i; |
| 999 | const int burst_size = BURST_SIZE_X8; |
| 1000 | |
| 1001 | /* Configure burst size always to maximum size */ |
| 1002 | for (i = 0; i < omap_dss_get_num_overlays(); ++i) |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1003 | dispc_ovl_set_burst_size(i, burst_size); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1004 | } |
| 1005 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1006 | u32 dispc_ovl_get_burst_size(enum omap_plane plane) |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1007 | { |
| 1008 | unsigned unit = dss_feat_get_burst_size_unit(); |
| 1009 | /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */ |
| 1010 | return unit * 8; |
| 1011 | } |
| 1012 | |
Mythri P K | d386261 | 2011-03-11 18:02:49 +0530 | [diff] [blame] | 1013 | void dispc_enable_gamma_table(bool enable) |
| 1014 | { |
| 1015 | /* |
| 1016 | * This is partially implemented to support only disabling of |
| 1017 | * the gamma table. |
| 1018 | */ |
| 1019 | if (enable) { |
| 1020 | DSSWARN("Gamma table enabling for TV not yet supported"); |
| 1021 | return; |
| 1022 | } |
| 1023 | |
| 1024 | REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9); |
| 1025 | } |
| 1026 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 1027 | static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1028 | { |
| 1029 | u16 reg; |
| 1030 | |
| 1031 | if (channel == OMAP_DSS_CHANNEL_LCD) |
| 1032 | reg = DISPC_CONFIG; |
| 1033 | else if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 1034 | reg = DISPC_CONFIG2; |
| 1035 | else |
| 1036 | return; |
| 1037 | |
| 1038 | REG_FLD_MOD(reg, enable, 15, 15); |
| 1039 | } |
| 1040 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 1041 | static void dispc_mgr_set_cpr_coef(enum omap_channel channel, |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1042 | struct omap_dss_cpr_coefs *coefs) |
| 1043 | { |
| 1044 | u32 coef_r, coef_g, coef_b; |
| 1045 | |
Archit Taneja | dac57a0 | 2011-09-08 12:30:19 +0530 | [diff] [blame] | 1046 | if (!dispc_mgr_is_lcd(channel)) |
Tomi Valkeinen | 3c07cae | 2011-06-21 09:34:30 +0300 | [diff] [blame] | 1047 | return; |
| 1048 | |
| 1049 | coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) | |
| 1050 | FLD_VAL(coefs->rb, 9, 0); |
| 1051 | coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) | |
| 1052 | FLD_VAL(coefs->gb, 9, 0); |
| 1053 | coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) | |
| 1054 | FLD_VAL(coefs->bb, 9, 0); |
| 1055 | |
| 1056 | dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r); |
| 1057 | dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g); |
| 1058 | dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b); |
| 1059 | } |
| 1060 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1061 | static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1062 | { |
| 1063 | u32 val; |
| 1064 | |
| 1065 | BUG_ON(plane == OMAP_DSS_GFX); |
| 1066 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1067 | val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1068 | val = FLD_MOD(val, enable, 9, 9); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1069 | dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1070 | } |
| 1071 | |
Archit Taneja | c3d92529 | 2011-09-14 11:52:54 +0530 | [diff] [blame] | 1072 | static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1073 | { |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 1074 | static const unsigned shifts[] = { 5, 10, 10, 10 }; |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1075 | int shift; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1076 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 1077 | shift = shifts[plane]; |
| 1078 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1079 | } |
| 1080 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 1081 | void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1082 | { |
| 1083 | u32 val; |
| 1084 | BUG_ON((width > (1 << 11)) || (height > (1 << 11))); |
| 1085 | val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 702d144 | 2011-05-06 11:45:50 +0530 | [diff] [blame] | 1086 | dispc_write_reg(DISPC_SIZE_MGR(channel), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1087 | } |
| 1088 | |
| 1089 | void dispc_set_digit_size(u16 width, u16 height) |
| 1090 | { |
| 1091 | u32 val; |
| 1092 | BUG_ON((width > (1 << 11)) || (height > (1 << 11))); |
| 1093 | val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0); |
Archit Taneja | 702d144 | 2011-05-06 11:45:50 +0530 | [diff] [blame] | 1094 | dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1095 | } |
| 1096 | |
| 1097 | static void dispc_read_plane_fifo_sizes(void) |
| 1098 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1099 | u32 size; |
| 1100 | int plane; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1101 | u8 start, end; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1102 | u32 unit; |
| 1103 | |
| 1104 | unit = dss_feat_get_buffer_size_unit(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1105 | |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1106 | dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1107 | |
Archit Taneja | e13a138 | 2011-08-05 19:06:04 +0530 | [diff] [blame] | 1108 | for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) { |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1109 | size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end); |
| 1110 | size *= unit; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1111 | dispc.fifo_size[plane] = size; |
| 1112 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1113 | } |
| 1114 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1115 | u32 dispc_ovl_get_fifo_size(enum omap_plane plane) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1116 | { |
| 1117 | return dispc.fifo_size[plane]; |
| 1118 | } |
| 1119 | |
Tomi Valkeinen | 6f04e1b | 2011-10-31 08:58:52 +0200 | [diff] [blame] | 1120 | void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1121 | { |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1122 | u8 hi_start, hi_end, lo_start, lo_end; |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 1123 | u32 unit; |
| 1124 | |
| 1125 | unit = dss_feat_get_buffer_size_unit(); |
| 1126 | |
| 1127 | WARN_ON(low % unit != 0); |
| 1128 | WARN_ON(high % unit != 0); |
| 1129 | |
| 1130 | low /= unit; |
| 1131 | high /= unit; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1132 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1133 | dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end); |
| 1134 | dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end); |
| 1135 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1136 | DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n", |
| 1137 | plane, |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1138 | REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane), |
| 1139 | lo_start, lo_end), |
| 1140 | REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane), |
| 1141 | hi_start, hi_end), |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1142 | low, high); |
| 1143 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1144 | dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane), |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1145 | FLD_VAL(high, hi_start, hi_end) | |
| 1146 | FLD_VAL(low, lo_start, lo_end)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1147 | } |
| 1148 | |
| 1149 | void dispc_enable_fifomerge(bool enable) |
| 1150 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1151 | DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled"); |
| 1152 | REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1153 | } |
| 1154 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1155 | static void dispc_ovl_set_fir(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1156 | int hinc, int vinc, |
| 1157 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1158 | { |
| 1159 | u32 val; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1160 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1161 | if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) { |
| 1162 | u8 hinc_start, hinc_end, vinc_start, vinc_end; |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1163 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1164 | dss_feat_get_reg_field(FEAT_REG_FIRHINC, |
| 1165 | &hinc_start, &hinc_end); |
| 1166 | dss_feat_get_reg_field(FEAT_REG_FIRVINC, |
| 1167 | &vinc_start, &vinc_end); |
| 1168 | val = FLD_VAL(vinc, vinc_start, vinc_end) | |
| 1169 | FLD_VAL(hinc, hinc_start, hinc_end); |
Archit Taneja | a0acb55 | 2010-09-15 19:20:00 +0530 | [diff] [blame] | 1170 | |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1171 | dispc_write_reg(DISPC_OVL_FIR(plane), val); |
| 1172 | } else { |
| 1173 | val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0); |
| 1174 | dispc_write_reg(DISPC_OVL_FIR2(plane), val); |
| 1175 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1176 | } |
| 1177 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1178 | static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1179 | { |
| 1180 | u32 val; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1181 | u8 hor_start, hor_end, vert_start, vert_end; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1182 | |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1183 | dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end); |
| 1184 | dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end); |
| 1185 | |
| 1186 | val = FLD_VAL(vaccu, vert_start, vert_end) | |
| 1187 | FLD_VAL(haccu, hor_start, hor_end); |
| 1188 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1189 | dispc_write_reg(DISPC_OVL_ACCU0(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1190 | } |
| 1191 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1192 | static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1193 | { |
| 1194 | u32 val; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1195 | u8 hor_start, hor_end, vert_start, vert_end; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1196 | |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1197 | dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end); |
| 1198 | dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end); |
| 1199 | |
| 1200 | val = FLD_VAL(vaccu, vert_start, vert_end) | |
| 1201 | FLD_VAL(haccu, hor_start, hor_end); |
| 1202 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1203 | dispc_write_reg(DISPC_OVL_ACCU1(plane), val); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1204 | } |
| 1205 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1206 | static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu, |
| 1207 | int vaccu) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1208 | { |
| 1209 | u32 val; |
| 1210 | |
| 1211 | val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); |
| 1212 | dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val); |
| 1213 | } |
| 1214 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1215 | static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu, |
| 1216 | int vaccu) |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 1217 | { |
| 1218 | u32 val; |
| 1219 | |
| 1220 | val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0); |
| 1221 | dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val); |
| 1222 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1223 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1224 | static void dispc_ovl_set_scale_param(enum omap_plane plane, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1225 | u16 orig_width, u16 orig_height, |
| 1226 | u16 out_width, u16 out_height, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1227 | bool five_taps, u8 rotation, |
| 1228 | enum omap_color_component color_comp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1229 | { |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1230 | int fir_hinc, fir_vinc; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1231 | int hscaleup, vscaleup; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1232 | |
| 1233 | hscaleup = orig_width <= out_width; |
| 1234 | vscaleup = orig_height <= out_height; |
| 1235 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1236 | dispc_ovl_set_scale_coef(plane, hscaleup, vscaleup, five_taps, |
| 1237 | color_comp); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1238 | |
Amber Jain | ed14a3c | 2011-05-19 19:47:51 +0530 | [diff] [blame] | 1239 | fir_hinc = 1024 * orig_width / out_width; |
| 1240 | fir_vinc = 1024 * orig_height / out_height; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1241 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1242 | dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1243 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1244 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1245 | static void dispc_ovl_set_scaling_common(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1246 | u16 orig_width, u16 orig_height, |
| 1247 | u16 out_width, u16 out_height, |
| 1248 | bool ilace, bool five_taps, |
| 1249 | bool fieldmode, enum omap_color_mode color_mode, |
| 1250 | u8 rotation) |
| 1251 | { |
| 1252 | int accu0 = 0; |
| 1253 | int accu1 = 0; |
| 1254 | u32 l; |
| 1255 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1256 | dispc_ovl_set_scale_param(plane, orig_width, orig_height, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1257 | out_width, out_height, five_taps, |
| 1258 | rotation, DISPC_COLOR_COMPONENT_RGB_Y); |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1259 | l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1260 | |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1261 | /* RESIZEENABLE and VERTICALTAPS */ |
| 1262 | l &= ~((0x3 << 5) | (0x1 << 21)); |
Amber Jain | ed14a3c | 2011-05-19 19:47:51 +0530 | [diff] [blame] | 1263 | l |= (orig_width != out_width) ? (1 << 5) : 0; |
| 1264 | l |= (orig_height != out_height) ? (1 << 6) : 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1265 | l |= five_taps ? (1 << 21) : 0; |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1266 | |
| 1267 | /* VRESIZECONF and HRESIZECONF */ |
| 1268 | if (dss_has_feature(FEAT_RESIZECONF)) { |
| 1269 | l &= ~(0x3 << 7); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1270 | l |= (orig_width <= out_width) ? 0 : (1 << 7); |
| 1271 | l |= (orig_height <= out_height) ? 0 : (1 << 8); |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1272 | } |
| 1273 | |
| 1274 | /* LINEBUFFERSPLIT */ |
| 1275 | if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) { |
| 1276 | l &= ~(0x1 << 22); |
| 1277 | l |= five_taps ? (1 << 22) : 0; |
| 1278 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1279 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1280 | dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1281 | |
| 1282 | /* |
| 1283 | * field 0 = even field = bottom field |
| 1284 | * field 1 = odd field = top field |
| 1285 | */ |
| 1286 | if (ilace && !fieldmode) { |
| 1287 | accu1 = 0; |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1288 | accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1289 | if (accu0 >= 1024/2) { |
| 1290 | accu1 = 1024/2; |
| 1291 | accu0 -= accu1; |
| 1292 | } |
| 1293 | } |
| 1294 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1295 | dispc_ovl_set_vid_accu0(plane, 0, accu0); |
| 1296 | dispc_ovl_set_vid_accu1(plane, 0, accu1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1297 | } |
| 1298 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1299 | static void dispc_ovl_set_scaling_uv(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1300 | u16 orig_width, u16 orig_height, |
| 1301 | u16 out_width, u16 out_height, |
| 1302 | bool ilace, bool five_taps, |
| 1303 | bool fieldmode, enum omap_color_mode color_mode, |
| 1304 | u8 rotation) |
| 1305 | { |
| 1306 | int scale_x = out_width != orig_width; |
| 1307 | int scale_y = out_height != orig_height; |
| 1308 | |
| 1309 | if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) |
| 1310 | return; |
| 1311 | if ((color_mode != OMAP_DSS_COLOR_YUV2 && |
| 1312 | color_mode != OMAP_DSS_COLOR_UYVY && |
| 1313 | color_mode != OMAP_DSS_COLOR_NV12)) { |
| 1314 | /* reset chroma resampling for RGB formats */ |
| 1315 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8); |
| 1316 | return; |
| 1317 | } |
| 1318 | switch (color_mode) { |
| 1319 | case OMAP_DSS_COLOR_NV12: |
| 1320 | /* UV is subsampled by 2 vertically*/ |
| 1321 | orig_height >>= 1; |
| 1322 | /* UV is subsampled by 2 horz.*/ |
| 1323 | orig_width >>= 1; |
| 1324 | break; |
| 1325 | case OMAP_DSS_COLOR_YUV2: |
| 1326 | case OMAP_DSS_COLOR_UYVY: |
| 1327 | /*For YUV422 with 90/270 rotation, |
| 1328 | *we don't upsample chroma |
| 1329 | */ |
| 1330 | if (rotation == OMAP_DSS_ROT_0 || |
| 1331 | rotation == OMAP_DSS_ROT_180) |
| 1332 | /* UV is subsampled by 2 hrz*/ |
| 1333 | orig_width >>= 1; |
| 1334 | /* must use FIR for YUV422 if rotated */ |
| 1335 | if (rotation != OMAP_DSS_ROT_0) |
| 1336 | scale_x = scale_y = true; |
| 1337 | break; |
| 1338 | default: |
| 1339 | BUG(); |
| 1340 | } |
| 1341 | |
| 1342 | if (out_width != orig_width) |
| 1343 | scale_x = true; |
| 1344 | if (out_height != orig_height) |
| 1345 | scale_y = true; |
| 1346 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1347 | dispc_ovl_set_scale_param(plane, orig_width, orig_height, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1348 | out_width, out_height, five_taps, |
| 1349 | rotation, DISPC_COLOR_COMPONENT_UV); |
| 1350 | |
| 1351 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), |
| 1352 | (scale_x || scale_y) ? 1 : 0, 8, 8); |
| 1353 | /* set H scaling */ |
| 1354 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5); |
| 1355 | /* set V scaling */ |
| 1356 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6); |
| 1357 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1358 | dispc_ovl_set_vid_accu2_0(plane, 0x80, 0); |
| 1359 | dispc_ovl_set_vid_accu2_1(plane, 0x80, 0); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1360 | } |
| 1361 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1362 | static void dispc_ovl_set_scaling(enum omap_plane plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1363 | u16 orig_width, u16 orig_height, |
| 1364 | u16 out_width, u16 out_height, |
| 1365 | bool ilace, bool five_taps, |
| 1366 | bool fieldmode, enum omap_color_mode color_mode, |
| 1367 | u8 rotation) |
| 1368 | { |
| 1369 | BUG_ON(plane == OMAP_DSS_GFX); |
| 1370 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1371 | dispc_ovl_set_scaling_common(plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1372 | orig_width, orig_height, |
| 1373 | out_width, out_height, |
| 1374 | ilace, five_taps, |
| 1375 | fieldmode, color_mode, |
| 1376 | rotation); |
| 1377 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1378 | dispc_ovl_set_scaling_uv(plane, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1379 | orig_width, orig_height, |
| 1380 | out_width, out_height, |
| 1381 | ilace, five_taps, |
| 1382 | fieldmode, color_mode, |
| 1383 | rotation); |
| 1384 | } |
| 1385 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1386 | static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1387 | bool mirroring, enum omap_color_mode color_mode) |
| 1388 | { |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1389 | bool row_repeat = false; |
| 1390 | int vidrot = 0; |
| 1391 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1392 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 1393 | color_mode == OMAP_DSS_COLOR_UYVY) { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1394 | |
| 1395 | if (mirroring) { |
| 1396 | switch (rotation) { |
| 1397 | case OMAP_DSS_ROT_0: |
| 1398 | vidrot = 2; |
| 1399 | break; |
| 1400 | case OMAP_DSS_ROT_90: |
| 1401 | vidrot = 1; |
| 1402 | break; |
| 1403 | case OMAP_DSS_ROT_180: |
| 1404 | vidrot = 0; |
| 1405 | break; |
| 1406 | case OMAP_DSS_ROT_270: |
| 1407 | vidrot = 3; |
| 1408 | break; |
| 1409 | } |
| 1410 | } else { |
| 1411 | switch (rotation) { |
| 1412 | case OMAP_DSS_ROT_0: |
| 1413 | vidrot = 0; |
| 1414 | break; |
| 1415 | case OMAP_DSS_ROT_90: |
| 1416 | vidrot = 1; |
| 1417 | break; |
| 1418 | case OMAP_DSS_ROT_180: |
| 1419 | vidrot = 2; |
| 1420 | break; |
| 1421 | case OMAP_DSS_ROT_270: |
| 1422 | vidrot = 3; |
| 1423 | break; |
| 1424 | } |
| 1425 | } |
| 1426 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1427 | if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270) |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1428 | row_repeat = true; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1429 | else |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1430 | row_repeat = false; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1431 | } |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1432 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1433 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12); |
Archit Taneja | 87a7484 | 2011-03-02 11:19:50 +0530 | [diff] [blame] | 1434 | if (dss_has_feature(FEAT_ROWREPEATENABLE)) |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1435 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), |
| 1436 | row_repeat ? 1 : 0, 18, 18); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1437 | } |
| 1438 | |
| 1439 | static int color_mode_to_bpp(enum omap_color_mode color_mode) |
| 1440 | { |
| 1441 | switch (color_mode) { |
| 1442 | case OMAP_DSS_COLOR_CLUT1: |
| 1443 | return 1; |
| 1444 | case OMAP_DSS_COLOR_CLUT2: |
| 1445 | return 2; |
| 1446 | case OMAP_DSS_COLOR_CLUT4: |
| 1447 | return 4; |
| 1448 | case OMAP_DSS_COLOR_CLUT8: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1449 | case OMAP_DSS_COLOR_NV12: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1450 | return 8; |
| 1451 | case OMAP_DSS_COLOR_RGB12U: |
| 1452 | case OMAP_DSS_COLOR_RGB16: |
| 1453 | case OMAP_DSS_COLOR_ARGB16: |
| 1454 | case OMAP_DSS_COLOR_YUV2: |
| 1455 | case OMAP_DSS_COLOR_UYVY: |
Amber Jain | f20e422 | 2011-05-19 19:47:50 +0530 | [diff] [blame] | 1456 | case OMAP_DSS_COLOR_RGBA16: |
| 1457 | case OMAP_DSS_COLOR_RGBX16: |
| 1458 | case OMAP_DSS_COLOR_ARGB16_1555: |
| 1459 | case OMAP_DSS_COLOR_XRGB16_1555: |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1460 | return 16; |
| 1461 | case OMAP_DSS_COLOR_RGB24P: |
| 1462 | return 24; |
| 1463 | case OMAP_DSS_COLOR_RGB24U: |
| 1464 | case OMAP_DSS_COLOR_ARGB32: |
| 1465 | case OMAP_DSS_COLOR_RGBA32: |
| 1466 | case OMAP_DSS_COLOR_RGBX32: |
| 1467 | return 32; |
| 1468 | default: |
| 1469 | BUG(); |
| 1470 | } |
| 1471 | } |
| 1472 | |
| 1473 | static s32 pixinc(int pixels, u8 ps) |
| 1474 | { |
| 1475 | if (pixels == 1) |
| 1476 | return 1; |
| 1477 | else if (pixels > 1) |
| 1478 | return 1 + (pixels - 1) * ps; |
| 1479 | else if (pixels < 0) |
| 1480 | return 1 - (-pixels + 1) * ps; |
| 1481 | else |
| 1482 | BUG(); |
| 1483 | } |
| 1484 | |
| 1485 | static void calc_vrfb_rotation_offset(u8 rotation, bool mirror, |
| 1486 | u16 screen_width, |
| 1487 | u16 width, u16 height, |
| 1488 | enum omap_color_mode color_mode, bool fieldmode, |
| 1489 | unsigned int field_offset, |
| 1490 | unsigned *offset0, unsigned *offset1, |
| 1491 | s32 *row_inc, s32 *pix_inc) |
| 1492 | { |
| 1493 | u8 ps; |
| 1494 | |
| 1495 | /* FIXME CLUT formats */ |
| 1496 | switch (color_mode) { |
| 1497 | case OMAP_DSS_COLOR_CLUT1: |
| 1498 | case OMAP_DSS_COLOR_CLUT2: |
| 1499 | case OMAP_DSS_COLOR_CLUT4: |
| 1500 | case OMAP_DSS_COLOR_CLUT8: |
| 1501 | BUG(); |
| 1502 | return; |
| 1503 | case OMAP_DSS_COLOR_YUV2: |
| 1504 | case OMAP_DSS_COLOR_UYVY: |
| 1505 | ps = 4; |
| 1506 | break; |
| 1507 | default: |
| 1508 | ps = color_mode_to_bpp(color_mode) / 8; |
| 1509 | break; |
| 1510 | } |
| 1511 | |
| 1512 | DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width, |
| 1513 | width, height); |
| 1514 | |
| 1515 | /* |
| 1516 | * field 0 = even field = bottom field |
| 1517 | * field 1 = odd field = top field |
| 1518 | */ |
| 1519 | switch (rotation + mirror * 4) { |
| 1520 | case OMAP_DSS_ROT_0: |
| 1521 | case OMAP_DSS_ROT_180: |
| 1522 | /* |
| 1523 | * If the pixel format is YUV or UYVY divide the width |
| 1524 | * of the image by 2 for 0 and 180 degree rotation. |
| 1525 | */ |
| 1526 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 1527 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 1528 | width = width >> 1; |
| 1529 | case OMAP_DSS_ROT_90: |
| 1530 | case OMAP_DSS_ROT_270: |
| 1531 | *offset1 = 0; |
| 1532 | if (field_offset) |
| 1533 | *offset0 = field_offset * screen_width * ps; |
| 1534 | else |
| 1535 | *offset0 = 0; |
| 1536 | |
| 1537 | *row_inc = pixinc(1 + (screen_width - width) + |
| 1538 | (fieldmode ? screen_width : 0), |
| 1539 | ps); |
| 1540 | *pix_inc = pixinc(1, ps); |
| 1541 | break; |
| 1542 | |
| 1543 | case OMAP_DSS_ROT_0 + 4: |
| 1544 | case OMAP_DSS_ROT_180 + 4: |
| 1545 | /* If the pixel format is YUV or UYVY divide the width |
| 1546 | * of the image by 2 for 0 degree and 180 degree |
| 1547 | */ |
| 1548 | if (color_mode == OMAP_DSS_COLOR_YUV2 || |
| 1549 | color_mode == OMAP_DSS_COLOR_UYVY) |
| 1550 | width = width >> 1; |
| 1551 | case OMAP_DSS_ROT_90 + 4: |
| 1552 | case OMAP_DSS_ROT_270 + 4: |
| 1553 | *offset1 = 0; |
| 1554 | if (field_offset) |
| 1555 | *offset0 = field_offset * screen_width * ps; |
| 1556 | else |
| 1557 | *offset0 = 0; |
| 1558 | *row_inc = pixinc(1 - (screen_width + width) - |
| 1559 | (fieldmode ? screen_width : 0), |
| 1560 | ps); |
| 1561 | *pix_inc = pixinc(1, ps); |
| 1562 | break; |
| 1563 | |
| 1564 | default: |
| 1565 | BUG(); |
| 1566 | } |
| 1567 | } |
| 1568 | |
| 1569 | static void calc_dma_rotation_offset(u8 rotation, bool mirror, |
| 1570 | u16 screen_width, |
| 1571 | u16 width, u16 height, |
| 1572 | enum omap_color_mode color_mode, bool fieldmode, |
| 1573 | unsigned int field_offset, |
| 1574 | unsigned *offset0, unsigned *offset1, |
| 1575 | s32 *row_inc, s32 *pix_inc) |
| 1576 | { |
| 1577 | u8 ps; |
| 1578 | u16 fbw, fbh; |
| 1579 | |
| 1580 | /* FIXME CLUT formats */ |
| 1581 | switch (color_mode) { |
| 1582 | case OMAP_DSS_COLOR_CLUT1: |
| 1583 | case OMAP_DSS_COLOR_CLUT2: |
| 1584 | case OMAP_DSS_COLOR_CLUT4: |
| 1585 | case OMAP_DSS_COLOR_CLUT8: |
| 1586 | BUG(); |
| 1587 | return; |
| 1588 | default: |
| 1589 | ps = color_mode_to_bpp(color_mode) / 8; |
| 1590 | break; |
| 1591 | } |
| 1592 | |
| 1593 | DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width, |
| 1594 | width, height); |
| 1595 | |
| 1596 | /* width & height are overlay sizes, convert to fb sizes */ |
| 1597 | |
| 1598 | if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) { |
| 1599 | fbw = width; |
| 1600 | fbh = height; |
| 1601 | } else { |
| 1602 | fbw = height; |
| 1603 | fbh = width; |
| 1604 | } |
| 1605 | |
| 1606 | /* |
| 1607 | * field 0 = even field = bottom field |
| 1608 | * field 1 = odd field = top field |
| 1609 | */ |
| 1610 | switch (rotation + mirror * 4) { |
| 1611 | case OMAP_DSS_ROT_0: |
| 1612 | *offset1 = 0; |
| 1613 | if (field_offset) |
| 1614 | *offset0 = *offset1 + field_offset * screen_width * ps; |
| 1615 | else |
| 1616 | *offset0 = *offset1; |
| 1617 | *row_inc = pixinc(1 + (screen_width - fbw) + |
| 1618 | (fieldmode ? screen_width : 0), |
| 1619 | ps); |
| 1620 | *pix_inc = pixinc(1, ps); |
| 1621 | break; |
| 1622 | case OMAP_DSS_ROT_90: |
| 1623 | *offset1 = screen_width * (fbh - 1) * ps; |
| 1624 | if (field_offset) |
| 1625 | *offset0 = *offset1 + field_offset * ps; |
| 1626 | else |
| 1627 | *offset0 = *offset1; |
| 1628 | *row_inc = pixinc(screen_width * (fbh - 1) + 1 + |
| 1629 | (fieldmode ? 1 : 0), ps); |
| 1630 | *pix_inc = pixinc(-screen_width, ps); |
| 1631 | break; |
| 1632 | case OMAP_DSS_ROT_180: |
| 1633 | *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps; |
| 1634 | if (field_offset) |
| 1635 | *offset0 = *offset1 - field_offset * screen_width * ps; |
| 1636 | else |
| 1637 | *offset0 = *offset1; |
| 1638 | *row_inc = pixinc(-1 - |
| 1639 | (screen_width - fbw) - |
| 1640 | (fieldmode ? screen_width : 0), |
| 1641 | ps); |
| 1642 | *pix_inc = pixinc(-1, ps); |
| 1643 | break; |
| 1644 | case OMAP_DSS_ROT_270: |
| 1645 | *offset1 = (fbw - 1) * ps; |
| 1646 | if (field_offset) |
| 1647 | *offset0 = *offset1 - field_offset * ps; |
| 1648 | else |
| 1649 | *offset0 = *offset1; |
| 1650 | *row_inc = pixinc(-screen_width * (fbh - 1) - 1 - |
| 1651 | (fieldmode ? 1 : 0), ps); |
| 1652 | *pix_inc = pixinc(screen_width, ps); |
| 1653 | break; |
| 1654 | |
| 1655 | /* mirroring */ |
| 1656 | case OMAP_DSS_ROT_0 + 4: |
| 1657 | *offset1 = (fbw - 1) * ps; |
| 1658 | if (field_offset) |
| 1659 | *offset0 = *offset1 + field_offset * screen_width * ps; |
| 1660 | else |
| 1661 | *offset0 = *offset1; |
| 1662 | *row_inc = pixinc(screen_width * 2 - 1 + |
| 1663 | (fieldmode ? screen_width : 0), |
| 1664 | ps); |
| 1665 | *pix_inc = pixinc(-1, ps); |
| 1666 | break; |
| 1667 | |
| 1668 | case OMAP_DSS_ROT_90 + 4: |
| 1669 | *offset1 = 0; |
| 1670 | if (field_offset) |
| 1671 | *offset0 = *offset1 + field_offset * ps; |
| 1672 | else |
| 1673 | *offset0 = *offset1; |
| 1674 | *row_inc = pixinc(-screen_width * (fbh - 1) + 1 + |
| 1675 | (fieldmode ? 1 : 0), |
| 1676 | ps); |
| 1677 | *pix_inc = pixinc(screen_width, ps); |
| 1678 | break; |
| 1679 | |
| 1680 | case OMAP_DSS_ROT_180 + 4: |
| 1681 | *offset1 = screen_width * (fbh - 1) * ps; |
| 1682 | if (field_offset) |
| 1683 | *offset0 = *offset1 - field_offset * screen_width * ps; |
| 1684 | else |
| 1685 | *offset0 = *offset1; |
| 1686 | *row_inc = pixinc(1 - screen_width * 2 - |
| 1687 | (fieldmode ? screen_width : 0), |
| 1688 | ps); |
| 1689 | *pix_inc = pixinc(1, ps); |
| 1690 | break; |
| 1691 | |
| 1692 | case OMAP_DSS_ROT_270 + 4: |
| 1693 | *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps; |
| 1694 | if (field_offset) |
| 1695 | *offset0 = *offset1 - field_offset * ps; |
| 1696 | else |
| 1697 | *offset0 = *offset1; |
| 1698 | *row_inc = pixinc(screen_width * (fbh - 1) - 1 - |
| 1699 | (fieldmode ? 1 : 0), |
| 1700 | ps); |
| 1701 | *pix_inc = pixinc(-screen_width, ps); |
| 1702 | break; |
| 1703 | |
| 1704 | default: |
| 1705 | BUG(); |
| 1706 | } |
| 1707 | } |
| 1708 | |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 1709 | static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width, |
| 1710 | u16 height, u16 out_width, u16 out_height, |
| 1711 | enum omap_color_mode color_mode) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1712 | { |
| 1713 | u32 fclk = 0; |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 1714 | u64 tmp, pclk = dispc_mgr_pclk_rate(channel); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1715 | |
| 1716 | if (height > out_height) { |
Archit Taneja | ebdc524 | 2011-09-08 12:51:10 +0530 | [diff] [blame] | 1717 | struct omap_dss_device *dssdev = dispc_mgr_get_device(channel); |
| 1718 | unsigned int ppl = dssdev->panel.timings.x_res; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1719 | |
| 1720 | tmp = pclk * height * out_width; |
| 1721 | do_div(tmp, 2 * out_height * ppl); |
| 1722 | fclk = tmp; |
| 1723 | |
Ville Syrjälä | 2d9c559 | 2010-01-08 11:56:41 +0200 | [diff] [blame] | 1724 | if (height > 2 * out_height) { |
| 1725 | if (ppl == out_width) |
| 1726 | return 0; |
| 1727 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1728 | tmp = pclk * (height - 2 * out_height) * out_width; |
| 1729 | do_div(tmp, 2 * out_height * (ppl - out_width)); |
| 1730 | fclk = max(fclk, (u32) tmp); |
| 1731 | } |
| 1732 | } |
| 1733 | |
| 1734 | if (width > out_width) { |
| 1735 | tmp = pclk * width; |
| 1736 | do_div(tmp, out_width); |
| 1737 | fclk = max(fclk, (u32) tmp); |
| 1738 | |
| 1739 | if (color_mode == OMAP_DSS_COLOR_RGB24U) |
| 1740 | fclk <<= 1; |
| 1741 | } |
| 1742 | |
| 1743 | return fclk; |
| 1744 | } |
| 1745 | |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 1746 | static unsigned long calc_fclk(enum omap_channel channel, u16 width, |
| 1747 | u16 height, u16 out_width, u16 out_height) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1748 | { |
| 1749 | unsigned int hf, vf; |
| 1750 | |
| 1751 | /* |
| 1752 | * FIXME how to determine the 'A' factor |
| 1753 | * for the no downscaling case ? |
| 1754 | */ |
| 1755 | |
| 1756 | if (width > 3 * out_width) |
| 1757 | hf = 4; |
| 1758 | else if (width > 2 * out_width) |
| 1759 | hf = 3; |
| 1760 | else if (width > out_width) |
| 1761 | hf = 2; |
| 1762 | else |
| 1763 | hf = 1; |
| 1764 | |
| 1765 | if (height > out_height) |
| 1766 | vf = 2; |
| 1767 | else |
| 1768 | vf = 1; |
| 1769 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 1770 | return dispc_mgr_pclk_rate(channel) * vf * hf; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1771 | } |
| 1772 | |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1773 | static int dispc_ovl_calc_scaling(enum omap_plane plane, |
| 1774 | enum omap_channel channel, u16 width, u16 height, |
| 1775 | u16 out_width, u16 out_height, |
| 1776 | enum omap_color_mode color_mode, bool *five_taps) |
| 1777 | { |
| 1778 | struct omap_overlay *ovl = omap_dss_get_overlay(plane); |
Archit Taneja | 0373cac | 2011-09-08 13:25:17 +0530 | [diff] [blame] | 1779 | const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE); |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1780 | unsigned long fclk = 0; |
| 1781 | |
Tomi Valkeinen | f95cb5e | 2011-11-01 10:50:45 +0200 | [diff] [blame] | 1782 | if (width == out_width && height == out_height) |
| 1783 | return 0; |
| 1784 | |
| 1785 | if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0) |
| 1786 | return -EINVAL; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1787 | |
| 1788 | if (out_width < width / maxdownscale || |
| 1789 | out_width > width * 8) |
| 1790 | return -EINVAL; |
| 1791 | |
| 1792 | if (out_height < height / maxdownscale || |
| 1793 | out_height > height * 8) |
| 1794 | return -EINVAL; |
| 1795 | |
| 1796 | /* Must use 5-tap filter? */ |
| 1797 | *five_taps = height > out_height * 2; |
| 1798 | |
| 1799 | if (!*five_taps) { |
| 1800 | fclk = calc_fclk(channel, width, height, out_width, |
| 1801 | out_height); |
| 1802 | |
| 1803 | /* Try 5-tap filter if 3-tap fclk is too high */ |
| 1804 | if (cpu_is_omap34xx() && height > out_height && |
| 1805 | fclk > dispc_fclk_rate()) |
| 1806 | *five_taps = true; |
| 1807 | } |
| 1808 | |
| 1809 | if (width > (2048 >> *five_taps)) { |
| 1810 | DSSERR("failed to set up scaling, fclk too low\n"); |
| 1811 | return -EINVAL; |
| 1812 | } |
| 1813 | |
| 1814 | if (*five_taps) |
| 1815 | fclk = calc_fclk_five_taps(channel, width, height, |
| 1816 | out_width, out_height, color_mode); |
| 1817 | |
| 1818 | DSSDBG("required fclk rate = %lu Hz\n", fclk); |
| 1819 | DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate()); |
| 1820 | |
| 1821 | if (!fclk || fclk > dispc_fclk_rate()) { |
| 1822 | DSSERR("failed to set up scaling, " |
| 1823 | "required fclk rate = %lu Hz, " |
| 1824 | "current fclk rate = %lu Hz\n", |
| 1825 | fclk, dispc_fclk_rate()); |
| 1826 | return -EINVAL; |
| 1827 | } |
| 1828 | |
| 1829 | return 0; |
| 1830 | } |
| 1831 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1832 | int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi, |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1833 | bool ilace, bool replication) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1834 | { |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1835 | struct omap_overlay *ovl = omap_dss_get_overlay(plane); |
| 1836 | bool five_taps = false; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1837 | bool fieldmode = 0; |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1838 | int r, cconv = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1839 | unsigned offset0, offset1; |
| 1840 | s32 row_inc; |
| 1841 | s32 pix_inc; |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1842 | u16 frame_height = oi->height; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1843 | unsigned int field_offset = 0; |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1844 | u16 outw, outh; |
Tomi Valkeinen | 2cc5d1a | 2011-11-03 17:03:44 +0200 | [diff] [blame] | 1845 | enum omap_channel channel; |
| 1846 | |
| 1847 | channel = dispc_ovl_get_channel_out(plane); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1848 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1849 | DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> " |
Tomi Valkeinen | f38545d | 2011-11-03 17:00:07 +0200 | [diff] [blame] | 1850 | "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n", |
| 1851 | plane, oi->paddr, oi->p_uv_addr, |
Archit Taneja | c3d92529 | 2011-09-14 11:52:54 +0530 | [diff] [blame] | 1852 | oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height, |
| 1853 | oi->out_width, oi->out_height, oi->color_mode, oi->rotation, |
Tomi Valkeinen | f38545d | 2011-11-03 17:00:07 +0200 | [diff] [blame] | 1854 | oi->mirror, ilace, channel, replication); |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 1855 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1856 | if (oi->paddr == 0) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1857 | return -EINVAL; |
| 1858 | |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1859 | outw = oi->out_width == 0 ? oi->width : oi->out_width; |
| 1860 | outh = oi->out_height == 0 ? oi->height : oi->out_height; |
| 1861 | |
| 1862 | if (ilace && oi->height == outh) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1863 | fieldmode = 1; |
| 1864 | |
| 1865 | if (ilace) { |
| 1866 | if (fieldmode) |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1867 | oi->height /= 2; |
| 1868 | oi->pos_y /= 2; |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1869 | outh /= 2; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1870 | |
| 1871 | DSSDBG("adjusting for ilace: height %d, pos_y %d, " |
| 1872 | "out_height %d\n", |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1873 | oi->height, oi->pos_y, outh); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1874 | } |
| 1875 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1876 | if (!dss_feat_color_mode_supported(plane, oi->color_mode)) |
Archit Taneja | 8dad2ab | 2010-11-25 17:58:10 +0530 | [diff] [blame] | 1877 | return -EINVAL; |
| 1878 | |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1879 | r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height, |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1880 | outw, outh, oi->color_mode, |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1881 | &five_taps); |
| 1882 | if (r) |
| 1883 | return r; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1884 | |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1885 | if (oi->color_mode == OMAP_DSS_COLOR_YUV2 || |
| 1886 | oi->color_mode == OMAP_DSS_COLOR_UYVY || |
| 1887 | oi->color_mode == OMAP_DSS_COLOR_NV12) |
| 1888 | cconv = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1889 | |
| 1890 | if (ilace && !fieldmode) { |
| 1891 | /* |
| 1892 | * when downscaling the bottom field may have to start several |
| 1893 | * source lines below the top field. Unfortunately ACCUI |
| 1894 | * registers will only hold the fractional part of the offset |
| 1895 | * so the integer part must be added to the base address of the |
| 1896 | * bottom field. |
| 1897 | */ |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1898 | if (!oi->height || oi->height == outh) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1899 | field_offset = 0; |
| 1900 | else |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1901 | field_offset = oi->height / outh / 2; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1902 | } |
| 1903 | |
| 1904 | /* Fields are independent but interleaved in memory. */ |
| 1905 | if (fieldmode) |
| 1906 | field_offset = 1; |
| 1907 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1908 | if (oi->rotation_type == OMAP_DSS_ROT_DMA) |
| 1909 | calc_dma_rotation_offset(oi->rotation, oi->mirror, |
| 1910 | oi->screen_width, oi->width, frame_height, |
| 1911 | oi->color_mode, fieldmode, field_offset, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1912 | &offset0, &offset1, &row_inc, &pix_inc); |
| 1913 | else |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1914 | calc_vrfb_rotation_offset(oi->rotation, oi->mirror, |
| 1915 | oi->screen_width, oi->width, frame_height, |
| 1916 | oi->color_mode, fieldmode, field_offset, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1917 | &offset0, &offset1, &row_inc, &pix_inc); |
| 1918 | |
| 1919 | DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n", |
| 1920 | offset0, offset1, row_inc, pix_inc); |
| 1921 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1922 | dispc_ovl_set_color_mode(plane, oi->color_mode); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1923 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1924 | dispc_ovl_set_ba0(plane, oi->paddr + offset0); |
| 1925 | dispc_ovl_set_ba1(plane, oi->paddr + offset1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1926 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1927 | if (OMAP_DSS_COLOR_NV12 == oi->color_mode) { |
| 1928 | dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0); |
| 1929 | dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1); |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1930 | } |
| 1931 | |
| 1932 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1933 | dispc_ovl_set_row_inc(plane, row_inc); |
| 1934 | dispc_ovl_set_pix_inc(plane, pix_inc); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1935 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1936 | DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width, |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1937 | oi->height, outw, outh); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1938 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1939 | dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1940 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1941 | dispc_ovl_set_pic_size(plane, oi->width, oi->height); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1942 | |
Archit Taneja | 79ad75f | 2011-09-08 13:15:11 +0530 | [diff] [blame] | 1943 | if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) { |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1944 | dispc_ovl_set_scaling(plane, oi->width, oi->height, |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1945 | outw, outh, |
Amber Jain | 0d66cbb | 2011-05-19 19:47:54 +0530 | [diff] [blame] | 1946 | ilace, five_taps, fieldmode, |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1947 | oi->color_mode, oi->rotation); |
Tomi Valkeinen | cf07366 | 2011-11-03 16:08:27 +0200 | [diff] [blame] | 1948 | dispc_ovl_set_vid_size(plane, outw, outh); |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1949 | dispc_ovl_set_vid_color_conv(plane, cconv); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1950 | } |
| 1951 | |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1952 | dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror, |
| 1953 | oi->color_mode); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1954 | |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 1955 | dispc_ovl_set_zorder(plane, oi->zorder); |
Archit Taneja | a4273b7 | 2011-09-14 11:10:10 +0530 | [diff] [blame] | 1956 | dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha); |
| 1957 | dispc_ovl_setup_global_alpha(plane, oi->global_alpha); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1958 | |
Archit Taneja | c3d92529 | 2011-09-14 11:52:54 +0530 | [diff] [blame] | 1959 | dispc_ovl_enable_replication(plane, replication); |
Archit Taneja | c3d92529 | 2011-09-14 11:52:54 +0530 | [diff] [blame] | 1960 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1961 | return 0; |
| 1962 | } |
| 1963 | |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 1964 | int dispc_ovl_enable(enum omap_plane plane, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1965 | { |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 1966 | DSSDBG("dispc_enable_plane %d, %d\n", plane, enable); |
| 1967 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 1968 | REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0); |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 1969 | |
| 1970 | return 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1971 | } |
| 1972 | |
| 1973 | static void dispc_disable_isr(void *data, u32 mask) |
| 1974 | { |
| 1975 | struct completion *compl = data; |
| 1976 | complete(compl); |
| 1977 | } |
| 1978 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1979 | static void _enable_lcd_out(enum omap_channel channel, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1980 | { |
Tomi Valkeinen | b6a44e7 | 2011-10-12 10:17:02 +0300 | [diff] [blame] | 1981 | if (channel == OMAP_DSS_CHANNEL_LCD2) { |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1982 | REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0); |
Tomi Valkeinen | b6a44e7 | 2011-10-12 10:17:02 +0300 | [diff] [blame] | 1983 | /* flush posted write */ |
| 1984 | dispc_read_reg(DISPC_CONTROL2); |
| 1985 | } else { |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1986 | REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0); |
Tomi Valkeinen | b6a44e7 | 2011-10-12 10:17:02 +0300 | [diff] [blame] | 1987 | dispc_read_reg(DISPC_CONTROL); |
| 1988 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1989 | } |
| 1990 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 1991 | static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1992 | { |
| 1993 | struct completion frame_done_completion; |
| 1994 | bool is_on; |
| 1995 | int r; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 1996 | u32 irq; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1997 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 1998 | /* When we disable LCD output, we need to wait until frame is done. |
| 1999 | * Otherwise the DSS is still working, and turning off the clocks |
| 2000 | * prevents DSS from going to OFF mode */ |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2001 | is_on = channel == OMAP_DSS_CHANNEL_LCD2 ? |
| 2002 | REG_GET(DISPC_CONTROL2, 0, 0) : |
| 2003 | REG_GET(DISPC_CONTROL, 0, 0); |
| 2004 | |
| 2005 | irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 : |
| 2006 | DISPC_IRQ_FRAMEDONE; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2007 | |
| 2008 | if (!enable && is_on) { |
| 2009 | init_completion(&frame_done_completion); |
| 2010 | |
| 2011 | r = omap_dispc_register_isr(dispc_disable_isr, |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2012 | &frame_done_completion, irq); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2013 | |
| 2014 | if (r) |
| 2015 | DSSERR("failed to register FRAMEDONE isr\n"); |
| 2016 | } |
| 2017 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2018 | _enable_lcd_out(channel, enable); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2019 | |
| 2020 | if (!enable && is_on) { |
| 2021 | if (!wait_for_completion_timeout(&frame_done_completion, |
| 2022 | msecs_to_jiffies(100))) |
| 2023 | DSSERR("timeout waiting for FRAME DONE\n"); |
| 2024 | |
| 2025 | r = omap_dispc_unregister_isr(dispc_disable_isr, |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2026 | &frame_done_completion, irq); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2027 | |
| 2028 | if (r) |
| 2029 | DSSERR("failed to unregister FRAMEDONE isr\n"); |
| 2030 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2031 | } |
| 2032 | |
| 2033 | static void _enable_digit_out(bool enable) |
| 2034 | { |
| 2035 | REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1); |
Tomi Valkeinen | b6a44e7 | 2011-10-12 10:17:02 +0300 | [diff] [blame] | 2036 | /* flush posted write */ |
| 2037 | dispc_read_reg(DISPC_CONTROL); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2038 | } |
| 2039 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2040 | static void dispc_mgr_enable_digit_out(bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2041 | { |
| 2042 | struct completion frame_done_completion; |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2043 | enum dss_hdmi_venc_clk_source_select src; |
| 2044 | int r, i; |
| 2045 | u32 irq_mask; |
| 2046 | int num_irqs; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2047 | |
Tomi Valkeinen | e6d80f9 | 2011-05-19 14:12:26 +0300 | [diff] [blame] | 2048 | if (REG_GET(DISPC_CONTROL, 1, 1) == enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2049 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2050 | |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2051 | src = dss_get_hdmi_venc_clk_source(); |
| 2052 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2053 | if (enable) { |
| 2054 | unsigned long flags; |
| 2055 | /* When we enable digit output, we'll get an extra digit |
| 2056 | * sync lost interrupt, that we need to ignore */ |
| 2057 | spin_lock_irqsave(&dispc.irq_lock, flags); |
| 2058 | dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT; |
| 2059 | _omap_dispc_set_irqs(); |
| 2060 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
| 2061 | } |
| 2062 | |
| 2063 | /* When we disable digit output, we need to wait until fields are done. |
| 2064 | * Otherwise the DSS is still working, and turning off the clocks |
| 2065 | * prevents DSS from going to OFF mode. And when enabling, we need to |
| 2066 | * wait for the extra sync losts */ |
| 2067 | init_completion(&frame_done_completion); |
| 2068 | |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2069 | if (src == DSS_HDMI_M_PCLK && enable == false) { |
| 2070 | irq_mask = DISPC_IRQ_FRAMEDONETV; |
| 2071 | num_irqs = 1; |
| 2072 | } else { |
| 2073 | irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD; |
| 2074 | /* XXX I understand from TRM that we should only wait for the |
| 2075 | * current field to complete. But it seems we have to wait for |
| 2076 | * both fields */ |
| 2077 | num_irqs = 2; |
| 2078 | } |
| 2079 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2080 | r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion, |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2081 | irq_mask); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2082 | if (r) |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2083 | DSSERR("failed to register %x isr\n", irq_mask); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2084 | |
| 2085 | _enable_digit_out(enable); |
| 2086 | |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2087 | for (i = 0; i < num_irqs; ++i) { |
| 2088 | if (!wait_for_completion_timeout(&frame_done_completion, |
| 2089 | msecs_to_jiffies(100))) |
| 2090 | DSSERR("timeout waiting for digit out to %s\n", |
| 2091 | enable ? "start" : "stop"); |
| 2092 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2093 | |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2094 | r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion, |
| 2095 | irq_mask); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2096 | if (r) |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2097 | DSSERR("failed to unregister %x isr\n", irq_mask); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2098 | |
| 2099 | if (enable) { |
| 2100 | unsigned long flags; |
| 2101 | spin_lock_irqsave(&dispc.irq_lock, flags); |
Tomi Valkeinen | e82b090 | 2011-08-31 14:42:49 +0300 | [diff] [blame] | 2102 | dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2103 | dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT); |
| 2104 | _omap_dispc_set_irqs(); |
| 2105 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
| 2106 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2107 | } |
| 2108 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2109 | bool dispc_mgr_is_enabled(enum omap_channel channel) |
Tomi Valkeinen | a2faee8 | 2010-01-08 17:14:53 +0200 | [diff] [blame] | 2110 | { |
| 2111 | if (channel == OMAP_DSS_CHANNEL_LCD) |
| 2112 | return !!REG_GET(DISPC_CONTROL, 0, 0); |
| 2113 | else if (channel == OMAP_DSS_CHANNEL_DIGIT) |
| 2114 | return !!REG_GET(DISPC_CONTROL, 1, 1); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2115 | else if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 2116 | return !!REG_GET(DISPC_CONTROL2, 0, 0); |
Tomi Valkeinen | a2faee8 | 2010-01-08 17:14:53 +0200 | [diff] [blame] | 2117 | else |
| 2118 | BUG(); |
| 2119 | } |
| 2120 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2121 | void dispc_mgr_enable(enum omap_channel channel, bool enable) |
Tomi Valkeinen | a2faee8 | 2010-01-08 17:14:53 +0200 | [diff] [blame] | 2122 | { |
Archit Taneja | dac57a0 | 2011-09-08 12:30:19 +0530 | [diff] [blame] | 2123 | if (dispc_mgr_is_lcd(channel)) |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2124 | dispc_mgr_enable_lcd_out(channel, enable); |
Tomi Valkeinen | a2faee8 | 2010-01-08 17:14:53 +0200 | [diff] [blame] | 2125 | else if (channel == OMAP_DSS_CHANNEL_DIGIT) |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2126 | dispc_mgr_enable_digit_out(enable); |
Tomi Valkeinen | a2faee8 | 2010-01-08 17:14:53 +0200 | [diff] [blame] | 2127 | else |
| 2128 | BUG(); |
| 2129 | } |
| 2130 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2131 | void dispc_lcd_enable_signal_polarity(bool act_high) |
| 2132 | { |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2133 | if (!dss_has_feature(FEAT_LCDENABLEPOL)) |
| 2134 | return; |
| 2135 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2136 | REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2137 | } |
| 2138 | |
| 2139 | void dispc_lcd_enable_signal(bool enable) |
| 2140 | { |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2141 | if (!dss_has_feature(FEAT_LCDENABLESIGNAL)) |
| 2142 | return; |
| 2143 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2144 | REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2145 | } |
| 2146 | |
| 2147 | void dispc_pck_free_enable(bool enable) |
| 2148 | { |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 2149 | if (!dss_has_feature(FEAT_PCKFREEENABLE)) |
| 2150 | return; |
| 2151 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2152 | REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2153 | } |
| 2154 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2155 | void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2156 | { |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2157 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 2158 | REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16); |
| 2159 | else |
| 2160 | REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2161 | } |
| 2162 | |
| 2163 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2164 | void dispc_mgr_set_lcd_display_type(enum omap_channel channel, |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 2165 | enum omap_lcd_display_type type) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2166 | { |
| 2167 | int mode; |
| 2168 | |
| 2169 | switch (type) { |
| 2170 | case OMAP_DSS_LCD_DISPLAY_STN: |
| 2171 | mode = 0; |
| 2172 | break; |
| 2173 | |
| 2174 | case OMAP_DSS_LCD_DISPLAY_TFT: |
| 2175 | mode = 1; |
| 2176 | break; |
| 2177 | |
| 2178 | default: |
| 2179 | BUG(); |
| 2180 | return; |
| 2181 | } |
| 2182 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2183 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 2184 | REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3); |
| 2185 | else |
| 2186 | REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2187 | } |
| 2188 | |
| 2189 | void dispc_set_loadmode(enum omap_dss_load_mode mode) |
| 2190 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2191 | REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2192 | } |
| 2193 | |
| 2194 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2195 | static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2196 | { |
Sumit Semwal | 8613b00 | 2010-12-02 11:27:09 +0000 | [diff] [blame] | 2197 | dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2198 | } |
| 2199 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2200 | static void dispc_mgr_set_trans_key(enum omap_channel ch, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2201 | enum omap_dss_trans_key_type type, |
| 2202 | u32 trans_key) |
| 2203 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2204 | if (ch == OMAP_DSS_CHANNEL_LCD) |
| 2205 | REG_FLD_MOD(DISPC_CONFIG, type, 11, 11); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2206 | else if (ch == OMAP_DSS_CHANNEL_DIGIT) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2207 | REG_FLD_MOD(DISPC_CONFIG, type, 13, 13); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2208 | else /* OMAP_DSS_CHANNEL_LCD2 */ |
| 2209 | REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2210 | |
Sumit Semwal | 8613b00 | 2010-12-02 11:27:09 +0000 | [diff] [blame] | 2211 | dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2212 | } |
| 2213 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2214 | static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2215 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2216 | if (ch == OMAP_DSS_CHANNEL_LCD) |
| 2217 | REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2218 | else if (ch == OMAP_DSS_CHANNEL_DIGIT) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2219 | REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2220 | else /* OMAP_DSS_CHANNEL_LCD2 */ |
| 2221 | REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2222 | } |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 2223 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2224 | static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch, |
| 2225 | bool enable) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2226 | { |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 2227 | if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2228 | return; |
| 2229 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2230 | if (ch == OMAP_DSS_CHANNEL_LCD) |
| 2231 | REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2232 | else if (ch == OMAP_DSS_CHANNEL_DIGIT) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2233 | REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2234 | } |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 2235 | |
Tomi Valkeinen | c64dca4 | 2011-11-04 18:14:20 +0200 | [diff] [blame] | 2236 | void dispc_mgr_setup(enum omap_channel channel, |
| 2237 | struct omap_overlay_manager_info *info) |
| 2238 | { |
| 2239 | dispc_mgr_set_default_color(channel, info->default_color); |
| 2240 | dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key); |
| 2241 | dispc_mgr_enable_trans_key(channel, info->trans_enabled); |
| 2242 | dispc_mgr_enable_alpha_fixed_zorder(channel, |
| 2243 | info->partial_alpha_enabled); |
| 2244 | if (dss_has_feature(FEAT_CPR)) { |
| 2245 | dispc_mgr_enable_cpr(channel, info->cpr_enable); |
| 2246 | dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs); |
| 2247 | } |
| 2248 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2249 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2250 | void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2251 | { |
| 2252 | int code; |
| 2253 | |
| 2254 | switch (data_lines) { |
| 2255 | case 12: |
| 2256 | code = 0; |
| 2257 | break; |
| 2258 | case 16: |
| 2259 | code = 1; |
| 2260 | break; |
| 2261 | case 18: |
| 2262 | code = 2; |
| 2263 | break; |
| 2264 | case 24: |
| 2265 | code = 3; |
| 2266 | break; |
| 2267 | default: |
| 2268 | BUG(); |
| 2269 | return; |
| 2270 | } |
| 2271 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2272 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 2273 | REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8); |
| 2274 | else |
| 2275 | REG_FLD_MOD(DISPC_CONTROL, code, 9, 8); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2276 | } |
| 2277 | |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2278 | void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2279 | { |
| 2280 | u32 l; |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2281 | int gpout0, gpout1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2282 | |
| 2283 | switch (mode) { |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2284 | case DSS_IO_PAD_MODE_RESET: |
| 2285 | gpout0 = 0; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2286 | gpout1 = 0; |
| 2287 | break; |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2288 | case DSS_IO_PAD_MODE_RFBI: |
| 2289 | gpout0 = 1; |
| 2290 | gpout1 = 0; |
| 2291 | break; |
| 2292 | case DSS_IO_PAD_MODE_BYPASS: |
| 2293 | gpout0 = 1; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2294 | gpout1 = 1; |
| 2295 | break; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2296 | default: |
| 2297 | BUG(); |
| 2298 | return; |
| 2299 | } |
| 2300 | |
Archit Taneja | 569969d | 2011-08-22 17:41:57 +0530 | [diff] [blame] | 2301 | l = dispc_read_reg(DISPC_CONTROL); |
| 2302 | l = FLD_MOD(l, gpout0, 15, 15); |
| 2303 | l = FLD_MOD(l, gpout1, 16, 16); |
| 2304 | dispc_write_reg(DISPC_CONTROL, l); |
| 2305 | } |
| 2306 | |
| 2307 | void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable) |
| 2308 | { |
| 2309 | if (channel == OMAP_DSS_CHANNEL_LCD2) |
| 2310 | REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11); |
| 2311 | else |
| 2312 | REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2313 | } |
| 2314 | |
| 2315 | static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp, |
| 2316 | int vsw, int vfp, int vbp) |
| 2317 | { |
| 2318 | if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) { |
| 2319 | if (hsw < 1 || hsw > 64 || |
| 2320 | hfp < 1 || hfp > 256 || |
| 2321 | hbp < 1 || hbp > 256 || |
| 2322 | vsw < 1 || vsw > 64 || |
| 2323 | vfp < 0 || vfp > 255 || |
| 2324 | vbp < 0 || vbp > 255) |
| 2325 | return false; |
| 2326 | } else { |
| 2327 | if (hsw < 1 || hsw > 256 || |
| 2328 | hfp < 1 || hfp > 4096 || |
| 2329 | hbp < 1 || hbp > 4096 || |
| 2330 | vsw < 1 || vsw > 256 || |
| 2331 | vfp < 0 || vfp > 4095 || |
| 2332 | vbp < 0 || vbp > 4095) |
| 2333 | return false; |
| 2334 | } |
| 2335 | |
| 2336 | return true; |
| 2337 | } |
| 2338 | |
| 2339 | bool dispc_lcd_timings_ok(struct omap_video_timings *timings) |
| 2340 | { |
| 2341 | return _dispc_lcd_timings_ok(timings->hsw, timings->hfp, |
| 2342 | timings->hbp, timings->vsw, |
| 2343 | timings->vfp, timings->vbp); |
| 2344 | } |
| 2345 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2346 | static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw, |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 2347 | int hfp, int hbp, int vsw, int vfp, int vbp) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2348 | { |
| 2349 | u32 timing_h, timing_v; |
| 2350 | |
| 2351 | if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) { |
| 2352 | timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) | |
| 2353 | FLD_VAL(hbp-1, 27, 20); |
| 2354 | |
| 2355 | timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) | |
| 2356 | FLD_VAL(vbp, 27, 20); |
| 2357 | } else { |
| 2358 | timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) | |
| 2359 | FLD_VAL(hbp-1, 31, 20); |
| 2360 | |
| 2361 | timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) | |
| 2362 | FLD_VAL(vbp, 31, 20); |
| 2363 | } |
| 2364 | |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 2365 | dispc_write_reg(DISPC_TIMING_H(channel), timing_h); |
| 2366 | dispc_write_reg(DISPC_TIMING_V(channel), timing_v); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2367 | } |
| 2368 | |
| 2369 | /* change name to mode? */ |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2370 | void dispc_mgr_set_lcd_timings(enum omap_channel channel, |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 2371 | struct omap_video_timings *timings) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2372 | { |
| 2373 | unsigned xtot, ytot; |
| 2374 | unsigned long ht, vt; |
| 2375 | |
| 2376 | if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp, |
| 2377 | timings->hbp, timings->vsw, |
| 2378 | timings->vfp, timings->vbp)) |
| 2379 | BUG(); |
| 2380 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2381 | _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp, |
Sumit Semwal | 64ba4f7 | 2010-12-02 11:27:10 +0000 | [diff] [blame] | 2382 | timings->hbp, timings->vsw, timings->vfp, |
| 2383 | timings->vbp); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2384 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2385 | dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2386 | |
| 2387 | xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp; |
| 2388 | ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp; |
| 2389 | |
| 2390 | ht = (timings->pixel_clock * 1000) / xtot; |
| 2391 | vt = (timings->pixel_clock * 1000) / xtot / ytot; |
| 2392 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2393 | DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res, |
| 2394 | timings->y_res); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2395 | DSSDBG("pck %u\n", timings->pixel_clock); |
| 2396 | DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n", |
| 2397 | timings->hsw, timings->hfp, timings->hbp, |
| 2398 | timings->vsw, timings->vfp, timings->vbp); |
| 2399 | |
| 2400 | DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt); |
| 2401 | } |
| 2402 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2403 | static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div, |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2404 | u16 pck_div) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2405 | { |
| 2406 | BUG_ON(lck_div < 1); |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 2407 | BUG_ON(pck_div < 1); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2408 | |
Murthy, Raghuveer | ce7fa5e | 2011-03-03 09:27:59 -0600 | [diff] [blame] | 2409 | dispc_write_reg(DISPC_DIVISORo(channel), |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2410 | FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2411 | } |
| 2412 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2413 | static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div, |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2414 | int *pck_div) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2415 | { |
| 2416 | u32 l; |
Murthy, Raghuveer | ce7fa5e | 2011-03-03 09:27:59 -0600 | [diff] [blame] | 2417 | l = dispc_read_reg(DISPC_DIVISORo(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2418 | *lck_div = FLD_GET(l, 23, 16); |
| 2419 | *pck_div = FLD_GET(l, 7, 0); |
| 2420 | } |
| 2421 | |
| 2422 | unsigned long dispc_fclk_rate(void) |
| 2423 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2424 | struct platform_device *dsidev; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2425 | unsigned long r = 0; |
| 2426 | |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 2427 | switch (dss_get_dispc_clk_source()) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 2428 | case OMAP_DSS_CLK_SRC_FCK: |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 2429 | r = clk_get_rate(dispc.dss_clk); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 2430 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 2431 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2432 | dsidev = dsi_get_dsidev_from_id(0); |
| 2433 | r = dsi_get_pll_hsdiv_dispc_rate(dsidev); |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 2434 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 2435 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
| 2436 | dsidev = dsi_get_dsidev_from_id(1); |
| 2437 | r = dsi_get_pll_hsdiv_dispc_rate(dsidev); |
| 2438 | break; |
Taneja, Archit | 66534e8 | 2011-03-08 05:50:34 -0600 | [diff] [blame] | 2439 | default: |
| 2440 | BUG(); |
| 2441 | } |
| 2442 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2443 | return r; |
| 2444 | } |
| 2445 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2446 | unsigned long dispc_mgr_lclk_rate(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2447 | { |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2448 | struct platform_device *dsidev; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2449 | int lcd; |
| 2450 | unsigned long r; |
| 2451 | u32 l; |
| 2452 | |
Murthy, Raghuveer | ce7fa5e | 2011-03-03 09:27:59 -0600 | [diff] [blame] | 2453 | l = dispc_read_reg(DISPC_DIVISORo(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2454 | |
| 2455 | lcd = FLD_GET(l, 23, 16); |
| 2456 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 2457 | switch (dss_get_lcd_clk_source(channel)) { |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 2458 | case OMAP_DSS_CLK_SRC_FCK: |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 2459 | r = clk_get_rate(dispc.dss_clk); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 2460 | break; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 2461 | case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC: |
Archit Taneja | a72b64b | 2011-05-12 17:26:26 +0530 | [diff] [blame] | 2462 | dsidev = dsi_get_dsidev_from_id(0); |
| 2463 | r = dsi_get_pll_hsdiv_dispc_rate(dsidev); |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 2464 | break; |
Archit Taneja | 5a8b572 | 2011-05-12 17:26:29 +0530 | [diff] [blame] | 2465 | case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC: |
| 2466 | dsidev = dsi_get_dsidev_from_id(1); |
| 2467 | r = dsi_get_pll_hsdiv_dispc_rate(dsidev); |
| 2468 | break; |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 2469 | default: |
| 2470 | BUG(); |
| 2471 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2472 | |
| 2473 | return r / lcd; |
| 2474 | } |
| 2475 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2476 | unsigned long dispc_mgr_pclk_rate(enum omap_channel channel) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2477 | { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2478 | unsigned long r; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2479 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 2480 | if (dispc_mgr_is_lcd(channel)) { |
| 2481 | int pcd; |
| 2482 | u32 l; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2483 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 2484 | l = dispc_read_reg(DISPC_DIVISORo(channel)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2485 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 2486 | pcd = FLD_GET(l, 7, 0); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2487 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 2488 | r = dispc_mgr_lclk_rate(channel); |
| 2489 | |
| 2490 | return r / pcd; |
| 2491 | } else { |
| 2492 | struct omap_dss_device *dssdev = |
| 2493 | dispc_mgr_get_device(channel); |
| 2494 | |
| 2495 | switch (dssdev->type) { |
| 2496 | case OMAP_DISPLAY_TYPE_VENC: |
| 2497 | return venc_get_pixel_clock(); |
| 2498 | case OMAP_DISPLAY_TYPE_HDMI: |
| 2499 | return hdmi_get_pixel_clock(); |
| 2500 | default: |
| 2501 | BUG(); |
| 2502 | } |
| 2503 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2504 | } |
| 2505 | |
| 2506 | void dispc_dump_clocks(struct seq_file *s) |
| 2507 | { |
| 2508 | int lcd, pcd; |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 2509 | u32 l; |
Archit Taneja | 89a35e5 | 2011-04-12 13:52:23 +0530 | [diff] [blame] | 2510 | enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source(); |
| 2511 | enum omap_dss_clk_source lcd_clk_src; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2512 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 2513 | if (dispc_runtime_get()) |
| 2514 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2515 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2516 | seq_printf(s, "- DISPC -\n"); |
| 2517 | |
Archit Taneja | 067a57e | 2011-03-02 11:57:25 +0530 | [diff] [blame] | 2518 | seq_printf(s, "dispc fclk source = %s (%s)\n", |
| 2519 | dss_get_generic_clk_source_name(dispc_clk_src), |
| 2520 | dss_feat_get_clk_source_name(dispc_clk_src)); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2521 | |
| 2522 | seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate()); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2523 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 2524 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) { |
| 2525 | seq_printf(s, "- DISPC-CORE-CLK -\n"); |
| 2526 | l = dispc_read_reg(DISPC_DIVISOR); |
| 2527 | lcd = FLD_GET(l, 23, 16); |
| 2528 | |
| 2529 | seq_printf(s, "lck\t\t%-16lulck div\t%u\n", |
| 2530 | (dispc_fclk_rate()/lcd), lcd); |
| 2531 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2532 | seq_printf(s, "- LCD1 -\n"); |
| 2533 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 2534 | lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD); |
| 2535 | |
| 2536 | seq_printf(s, "lcd1_clk source = %s (%s)\n", |
| 2537 | dss_get_generic_clk_source_name(lcd_clk_src), |
| 2538 | dss_feat_get_clk_source_name(lcd_clk_src)); |
| 2539 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2540 | dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2541 | |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2542 | seq_printf(s, "lck\t\t%-16lulck div\t%u\n", |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2543 | dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd); |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2544 | seq_printf(s, "pck\t\t%-16lupck div\t%u\n", |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2545 | dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2546 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 2547 | seq_printf(s, "- LCD2 -\n"); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2548 | |
Taneja, Archit | ea75159 | 2011-03-08 05:50:35 -0600 | [diff] [blame] | 2549 | lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2); |
| 2550 | |
| 2551 | seq_printf(s, "lcd2_clk source = %s (%s)\n", |
| 2552 | dss_get_generic_clk_source_name(lcd_clk_src), |
| 2553 | dss_feat_get_clk_source_name(lcd_clk_src)); |
| 2554 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2555 | dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2556 | |
| 2557 | seq_printf(s, "lck\t\t%-16lulck div\t%u\n", |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2558 | dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2559 | seq_printf(s, "pck\t\t%-16lupck div\t%u\n", |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2560 | dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2561 | } |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 2562 | |
| 2563 | dispc_runtime_put(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2564 | } |
| 2565 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 2566 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 2567 | void dispc_dump_irqs(struct seq_file *s) |
| 2568 | { |
| 2569 | unsigned long flags; |
| 2570 | struct dispc_irq_stats stats; |
| 2571 | |
| 2572 | spin_lock_irqsave(&dispc.irq_stats_lock, flags); |
| 2573 | |
| 2574 | stats = dispc.irq_stats; |
| 2575 | memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats)); |
| 2576 | dispc.irq_stats.last_reset = jiffies; |
| 2577 | |
| 2578 | spin_unlock_irqrestore(&dispc.irq_stats_lock, flags); |
| 2579 | |
| 2580 | seq_printf(s, "period %u ms\n", |
| 2581 | jiffies_to_msecs(jiffies - stats.last_reset)); |
| 2582 | |
| 2583 | seq_printf(s, "irqs %d\n", stats.irq_count); |
| 2584 | #define PIS(x) \ |
| 2585 | seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]); |
| 2586 | |
| 2587 | PIS(FRAMEDONE); |
| 2588 | PIS(VSYNC); |
| 2589 | PIS(EVSYNC_EVEN); |
| 2590 | PIS(EVSYNC_ODD); |
| 2591 | PIS(ACBIAS_COUNT_STAT); |
| 2592 | PIS(PROG_LINE_NUM); |
| 2593 | PIS(GFX_FIFO_UNDERFLOW); |
| 2594 | PIS(GFX_END_WIN); |
| 2595 | PIS(PAL_GAMMA_MASK); |
| 2596 | PIS(OCP_ERR); |
| 2597 | PIS(VID1_FIFO_UNDERFLOW); |
| 2598 | PIS(VID1_END_WIN); |
| 2599 | PIS(VID2_FIFO_UNDERFLOW); |
| 2600 | PIS(VID2_END_WIN); |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 2601 | if (dss_feat_get_num_ovls() > 3) { |
| 2602 | PIS(VID3_FIFO_UNDERFLOW); |
| 2603 | PIS(VID3_END_WIN); |
| 2604 | } |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 2605 | PIS(SYNC_LOST); |
| 2606 | PIS(SYNC_LOST_DIGIT); |
| 2607 | PIS(WAKEUP); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2608 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 2609 | PIS(FRAMEDONE2); |
| 2610 | PIS(VSYNC2); |
| 2611 | PIS(ACBIAS_COUNT_STAT2); |
| 2612 | PIS(SYNC_LOST2); |
| 2613 | } |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 2614 | #undef PIS |
| 2615 | } |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 2616 | #endif |
| 2617 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2618 | void dispc_dump_regs(struct seq_file *s) |
| 2619 | { |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2620 | int i, j; |
| 2621 | const char *mgr_names[] = { |
| 2622 | [OMAP_DSS_CHANNEL_LCD] = "LCD", |
| 2623 | [OMAP_DSS_CHANNEL_DIGIT] = "TV", |
| 2624 | [OMAP_DSS_CHANNEL_LCD2] = "LCD2", |
| 2625 | }; |
| 2626 | const char *ovl_names[] = { |
| 2627 | [OMAP_DSS_GFX] = "GFX", |
| 2628 | [OMAP_DSS_VIDEO1] = "VID1", |
| 2629 | [OMAP_DSS_VIDEO2] = "VID2", |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 2630 | [OMAP_DSS_VIDEO3] = "VID3", |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2631 | }; |
| 2632 | const char **p_names; |
| 2633 | |
Archit Taneja | 9b372c2 | 2011-05-06 11:45:49 +0530 | [diff] [blame] | 2634 | #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r)) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2635 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 2636 | if (dispc_runtime_get()) |
| 2637 | return; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2638 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2639 | /* DISPC common registers */ |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2640 | DUMPREG(DISPC_REVISION); |
| 2641 | DUMPREG(DISPC_SYSCONFIG); |
| 2642 | DUMPREG(DISPC_SYSSTATUS); |
| 2643 | DUMPREG(DISPC_IRQSTATUS); |
| 2644 | DUMPREG(DISPC_IRQENABLE); |
| 2645 | DUMPREG(DISPC_CONTROL); |
| 2646 | DUMPREG(DISPC_CONFIG); |
| 2647 | DUMPREG(DISPC_CAPABLE); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2648 | DUMPREG(DISPC_LINE_STATUS); |
| 2649 | DUMPREG(DISPC_LINE_NUMBER); |
Archit Taneja | 11354dd | 2011-09-26 11:47:29 +0530 | [diff] [blame] | 2650 | if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) || |
| 2651 | dss_has_feature(FEAT_ALPHA_FREE_ZORDER)) |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 2652 | DUMPREG(DISPC_GLOBAL_ALPHA); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2653 | if (dss_has_feature(FEAT_MGR_LCD2)) { |
| 2654 | DUMPREG(DISPC_CONTROL2); |
| 2655 | DUMPREG(DISPC_CONFIG2); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2656 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2657 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2658 | #undef DUMPREG |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2659 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2660 | #define DISPC_REG(i, name) name(i) |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2661 | #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \ |
| 2662 | 48 - strlen(#r) - strlen(p_names[i]), " ", \ |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2663 | dispc_read_reg(DISPC_REG(i, r))) |
| 2664 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2665 | p_names = mgr_names; |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2666 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2667 | /* DISPC channel specific registers */ |
| 2668 | for (i = 0; i < dss_feat_get_num_mgrs(); i++) { |
| 2669 | DUMPREG(i, DISPC_DEFAULT_COLOR); |
| 2670 | DUMPREG(i, DISPC_TRANS_COLOR); |
| 2671 | DUMPREG(i, DISPC_SIZE_MGR); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2672 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2673 | if (i == OMAP_DSS_CHANNEL_DIGIT) |
| 2674 | continue; |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2675 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2676 | DUMPREG(i, DISPC_DEFAULT_COLOR); |
| 2677 | DUMPREG(i, DISPC_TRANS_COLOR); |
| 2678 | DUMPREG(i, DISPC_TIMING_H); |
| 2679 | DUMPREG(i, DISPC_TIMING_V); |
| 2680 | DUMPREG(i, DISPC_POL_FREQ); |
| 2681 | DUMPREG(i, DISPC_DIVISORo); |
| 2682 | DUMPREG(i, DISPC_SIZE_MGR); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2683 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2684 | DUMPREG(i, DISPC_DATA_CYCLE1); |
| 2685 | DUMPREG(i, DISPC_DATA_CYCLE2); |
| 2686 | DUMPREG(i, DISPC_DATA_CYCLE3); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2687 | |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 2688 | if (dss_has_feature(FEAT_CPR)) { |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2689 | DUMPREG(i, DISPC_CPR_COEF_R); |
| 2690 | DUMPREG(i, DISPC_CPR_COEF_G); |
| 2691 | DUMPREG(i, DISPC_CPR_COEF_B); |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 2692 | } |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 2693 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2694 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2695 | p_names = ovl_names; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2696 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2697 | for (i = 0; i < dss_feat_get_num_ovls(); i++) { |
| 2698 | DUMPREG(i, DISPC_OVL_BA0); |
| 2699 | DUMPREG(i, DISPC_OVL_BA1); |
| 2700 | DUMPREG(i, DISPC_OVL_POSITION); |
| 2701 | DUMPREG(i, DISPC_OVL_SIZE); |
| 2702 | DUMPREG(i, DISPC_OVL_ATTRIBUTES); |
| 2703 | DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD); |
| 2704 | DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS); |
| 2705 | DUMPREG(i, DISPC_OVL_ROW_INC); |
| 2706 | DUMPREG(i, DISPC_OVL_PIXEL_INC); |
| 2707 | if (dss_has_feature(FEAT_PRELOAD)) |
| 2708 | DUMPREG(i, DISPC_OVL_PRELOAD); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2709 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2710 | if (i == OMAP_DSS_GFX) { |
| 2711 | DUMPREG(i, DISPC_OVL_WINDOW_SKIP); |
| 2712 | DUMPREG(i, DISPC_OVL_TABLE_BA); |
| 2713 | continue; |
| 2714 | } |
| 2715 | |
| 2716 | DUMPREG(i, DISPC_OVL_FIR); |
| 2717 | DUMPREG(i, DISPC_OVL_PICTURE_SIZE); |
| 2718 | DUMPREG(i, DISPC_OVL_ACCU0); |
| 2719 | DUMPREG(i, DISPC_OVL_ACCU1); |
| 2720 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 2721 | DUMPREG(i, DISPC_OVL_BA0_UV); |
| 2722 | DUMPREG(i, DISPC_OVL_BA1_UV); |
| 2723 | DUMPREG(i, DISPC_OVL_FIR2); |
| 2724 | DUMPREG(i, DISPC_OVL_ACCU2_0); |
| 2725 | DUMPREG(i, DISPC_OVL_ACCU2_1); |
| 2726 | } |
| 2727 | if (dss_has_feature(FEAT_ATTR2)) |
| 2728 | DUMPREG(i, DISPC_OVL_ATTRIBUTES2); |
| 2729 | if (dss_has_feature(FEAT_PRELOAD)) |
| 2730 | DUMPREG(i, DISPC_OVL_PRELOAD); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2731 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2732 | |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2733 | #undef DISPC_REG |
| 2734 | #undef DUMPREG |
| 2735 | |
| 2736 | #define DISPC_REG(plane, name, i) name(plane, i) |
| 2737 | #define DUMPREG(plane, name, i) \ |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2738 | seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \ |
| 2739 | 46 - strlen(#name) - strlen(p_names[plane]), " ", \ |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2740 | dispc_read_reg(DISPC_REG(plane, name, i))) |
| 2741 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2742 | /* Video pipeline coefficient registers */ |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2743 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2744 | /* start from OMAP_DSS_VIDEO1 */ |
| 2745 | for (i = 1; i < dss_feat_get_num_ovls(); i++) { |
| 2746 | for (j = 0; j < 8; j++) |
| 2747 | DUMPREG(i, DISPC_OVL_FIR_COEF_H, j); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2748 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2749 | for (j = 0; j < 8; j++) |
| 2750 | DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2751 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2752 | for (j = 0; j < 5; j++) |
| 2753 | DUMPREG(i, DISPC_OVL_CONV_COEF, j); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2754 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2755 | if (dss_has_feature(FEAT_FIR_COEF_V)) { |
| 2756 | for (j = 0; j < 8; j++) |
| 2757 | DUMPREG(i, DISPC_OVL_FIR_COEF_V, j); |
| 2758 | } |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 2759 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2760 | if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) { |
| 2761 | for (j = 0; j < 8; j++) |
| 2762 | DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 2763 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2764 | for (j = 0; j < 8; j++) |
| 2765 | DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j); |
Amber Jain | ab5ca07 | 2011-05-19 19:47:53 +0530 | [diff] [blame] | 2766 | |
Archit Taneja | 4dd2da1 | 2011-08-05 19:06:01 +0530 | [diff] [blame] | 2767 | for (j = 0; j < 8; j++) |
| 2768 | DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j); |
| 2769 | } |
Tomi Valkeinen | 332e9d7 | 2011-05-27 14:22:16 +0300 | [diff] [blame] | 2770 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2771 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 2772 | dispc_runtime_put(); |
Archit Taneja | 5010be8 | 2011-08-05 19:06:00 +0530 | [diff] [blame] | 2773 | |
| 2774 | #undef DISPC_REG |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2775 | #undef DUMPREG |
| 2776 | } |
| 2777 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2778 | static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff, |
| 2779 | bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, |
| 2780 | u8 acb) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2781 | { |
| 2782 | u32 l = 0; |
| 2783 | |
| 2784 | DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n", |
| 2785 | onoff, rf, ieo, ipc, ihs, ivs, acbi, acb); |
| 2786 | |
| 2787 | l |= FLD_VAL(onoff, 17, 17); |
| 2788 | l |= FLD_VAL(rf, 16, 16); |
| 2789 | l |= FLD_VAL(ieo, 15, 15); |
| 2790 | l |= FLD_VAL(ipc, 14, 14); |
| 2791 | l |= FLD_VAL(ihs, 13, 13); |
| 2792 | l |= FLD_VAL(ivs, 12, 12); |
| 2793 | l |= FLD_VAL(acbi, 11, 8); |
| 2794 | l |= FLD_VAL(acb, 7, 0); |
| 2795 | |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2796 | dispc_write_reg(DISPC_POL_FREQ(channel), l); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2797 | } |
| 2798 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2799 | void dispc_mgr_set_pol_freq(enum omap_channel channel, |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2800 | enum omap_panel_config config, u8 acbi, u8 acb) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2801 | { |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2802 | _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0, |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2803 | (config & OMAP_DSS_LCD_RF) != 0, |
| 2804 | (config & OMAP_DSS_LCD_IEO) != 0, |
| 2805 | (config & OMAP_DSS_LCD_IPC) != 0, |
| 2806 | (config & OMAP_DSS_LCD_IHS) != 0, |
| 2807 | (config & OMAP_DSS_LCD_IVS) != 0, |
| 2808 | acbi, acb); |
| 2809 | } |
| 2810 | |
| 2811 | /* with fck as input clock rate, find dispc dividers that produce req_pck */ |
| 2812 | void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck, |
| 2813 | struct dispc_clock_info *cinfo) |
| 2814 | { |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 2815 | u16 pcd_min, pcd_max; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2816 | unsigned long best_pck; |
| 2817 | u16 best_ld, cur_ld; |
| 2818 | u16 best_pd, cur_pd; |
| 2819 | |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 2820 | pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD); |
| 2821 | pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD); |
| 2822 | |
| 2823 | if (!is_tft) |
| 2824 | pcd_min = 3; |
| 2825 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2826 | best_pck = 0; |
| 2827 | best_ld = 0; |
| 2828 | best_pd = 0; |
| 2829 | |
| 2830 | for (cur_ld = 1; cur_ld <= 255; ++cur_ld) { |
| 2831 | unsigned long lck = fck / cur_ld; |
| 2832 | |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 2833 | for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) { |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2834 | unsigned long pck = lck / cur_pd; |
| 2835 | long old_delta = abs(best_pck - req_pck); |
| 2836 | long new_delta = abs(pck - req_pck); |
| 2837 | |
| 2838 | if (best_pck == 0 || new_delta < old_delta) { |
| 2839 | best_pck = pck; |
| 2840 | best_ld = cur_ld; |
| 2841 | best_pd = cur_pd; |
| 2842 | |
| 2843 | if (pck == req_pck) |
| 2844 | goto found; |
| 2845 | } |
| 2846 | |
| 2847 | if (pck < req_pck) |
| 2848 | break; |
| 2849 | } |
| 2850 | |
| 2851 | if (lck / pcd_min < req_pck) |
| 2852 | break; |
| 2853 | } |
| 2854 | |
| 2855 | found: |
| 2856 | cinfo->lck_div = best_ld; |
| 2857 | cinfo->pck_div = best_pd; |
| 2858 | cinfo->lck = fck / cinfo->lck_div; |
| 2859 | cinfo->pck = cinfo->lck / cinfo->pck_div; |
| 2860 | } |
| 2861 | |
| 2862 | /* calculate clock rates using dividers in cinfo */ |
| 2863 | int dispc_calc_clock_rates(unsigned long dispc_fclk_rate, |
| 2864 | struct dispc_clock_info *cinfo) |
| 2865 | { |
| 2866 | if (cinfo->lck_div > 255 || cinfo->lck_div == 0) |
| 2867 | return -EINVAL; |
Tomi Valkeinen | 9eaaf20 | 2011-08-29 15:56:04 +0300 | [diff] [blame] | 2868 | if (cinfo->pck_div < 1 || cinfo->pck_div > 255) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2869 | return -EINVAL; |
| 2870 | |
| 2871 | cinfo->lck = dispc_fclk_rate / cinfo->lck_div; |
| 2872 | cinfo->pck = cinfo->lck / cinfo->pck_div; |
| 2873 | |
| 2874 | return 0; |
| 2875 | } |
| 2876 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2877 | int dispc_mgr_set_clock_div(enum omap_channel channel, |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2878 | struct dispc_clock_info *cinfo) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2879 | { |
| 2880 | DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div); |
| 2881 | DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div); |
| 2882 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2883 | dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2884 | |
| 2885 | return 0; |
| 2886 | } |
| 2887 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 2888 | int dispc_mgr_get_clock_div(enum omap_channel channel, |
Sumit Semwal | ff1b2cd | 2010-12-02 11:27:11 +0000 | [diff] [blame] | 2889 | struct dispc_clock_info *cinfo) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2890 | { |
| 2891 | unsigned long fck; |
| 2892 | |
| 2893 | fck = dispc_fclk_rate(); |
| 2894 | |
Murthy, Raghuveer | ce7fa5e | 2011-03-03 09:27:59 -0600 | [diff] [blame] | 2895 | cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16); |
| 2896 | cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2897 | |
| 2898 | cinfo->lck = fck / cinfo->lck_div; |
| 2899 | cinfo->pck = cinfo->lck / cinfo->pck_div; |
| 2900 | |
| 2901 | return 0; |
| 2902 | } |
| 2903 | |
| 2904 | /* dispc.irq_lock has to be locked by the caller */ |
| 2905 | static void _omap_dispc_set_irqs(void) |
| 2906 | { |
| 2907 | u32 mask; |
| 2908 | u32 old_mask; |
| 2909 | int i; |
| 2910 | struct omap_dispc_isr_data *isr_data; |
| 2911 | |
| 2912 | mask = dispc.irq_error_mask; |
| 2913 | |
| 2914 | for (i = 0; i < DISPC_MAX_NR_ISRS; i++) { |
| 2915 | isr_data = &dispc.registered_isr[i]; |
| 2916 | |
| 2917 | if (isr_data->isr == NULL) |
| 2918 | continue; |
| 2919 | |
| 2920 | mask |= isr_data->mask; |
| 2921 | } |
| 2922 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2923 | old_mask = dispc_read_reg(DISPC_IRQENABLE); |
| 2924 | /* clear the irqstatus for newly enabled irqs */ |
| 2925 | dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask); |
| 2926 | |
| 2927 | dispc_write_reg(DISPC_IRQENABLE, mask); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2928 | } |
| 2929 | |
| 2930 | int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask) |
| 2931 | { |
| 2932 | int i; |
| 2933 | int ret; |
| 2934 | unsigned long flags; |
| 2935 | struct omap_dispc_isr_data *isr_data; |
| 2936 | |
| 2937 | if (isr == NULL) |
| 2938 | return -EINVAL; |
| 2939 | |
| 2940 | spin_lock_irqsave(&dispc.irq_lock, flags); |
| 2941 | |
| 2942 | /* check for duplicate entry */ |
| 2943 | for (i = 0; i < DISPC_MAX_NR_ISRS; i++) { |
| 2944 | isr_data = &dispc.registered_isr[i]; |
| 2945 | if (isr_data->isr == isr && isr_data->arg == arg && |
| 2946 | isr_data->mask == mask) { |
| 2947 | ret = -EINVAL; |
| 2948 | goto err; |
| 2949 | } |
| 2950 | } |
| 2951 | |
| 2952 | isr_data = NULL; |
| 2953 | ret = -EBUSY; |
| 2954 | |
| 2955 | for (i = 0; i < DISPC_MAX_NR_ISRS; i++) { |
| 2956 | isr_data = &dispc.registered_isr[i]; |
| 2957 | |
| 2958 | if (isr_data->isr != NULL) |
| 2959 | continue; |
| 2960 | |
| 2961 | isr_data->isr = isr; |
| 2962 | isr_data->arg = arg; |
| 2963 | isr_data->mask = mask; |
| 2964 | ret = 0; |
| 2965 | |
| 2966 | break; |
| 2967 | } |
| 2968 | |
Tomi Valkeinen | b9cb098 | 2011-03-04 18:19:54 +0200 | [diff] [blame] | 2969 | if (ret) |
| 2970 | goto err; |
| 2971 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 2972 | _omap_dispc_set_irqs(); |
| 2973 | |
| 2974 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
| 2975 | |
| 2976 | return 0; |
| 2977 | err: |
| 2978 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
| 2979 | |
| 2980 | return ret; |
| 2981 | } |
| 2982 | EXPORT_SYMBOL(omap_dispc_register_isr); |
| 2983 | |
| 2984 | int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask) |
| 2985 | { |
| 2986 | int i; |
| 2987 | unsigned long flags; |
| 2988 | int ret = -EINVAL; |
| 2989 | struct omap_dispc_isr_data *isr_data; |
| 2990 | |
| 2991 | spin_lock_irqsave(&dispc.irq_lock, flags); |
| 2992 | |
| 2993 | for (i = 0; i < DISPC_MAX_NR_ISRS; i++) { |
| 2994 | isr_data = &dispc.registered_isr[i]; |
| 2995 | if (isr_data->isr != isr || isr_data->arg != arg || |
| 2996 | isr_data->mask != mask) |
| 2997 | continue; |
| 2998 | |
| 2999 | /* found the correct isr */ |
| 3000 | |
| 3001 | isr_data->isr = NULL; |
| 3002 | isr_data->arg = NULL; |
| 3003 | isr_data->mask = 0; |
| 3004 | |
| 3005 | ret = 0; |
| 3006 | break; |
| 3007 | } |
| 3008 | |
| 3009 | if (ret == 0) |
| 3010 | _omap_dispc_set_irqs(); |
| 3011 | |
| 3012 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
| 3013 | |
| 3014 | return ret; |
| 3015 | } |
| 3016 | EXPORT_SYMBOL(omap_dispc_unregister_isr); |
| 3017 | |
| 3018 | #ifdef DEBUG |
| 3019 | static void print_irq_status(u32 status) |
| 3020 | { |
| 3021 | if ((status & dispc.irq_error_mask) == 0) |
| 3022 | return; |
| 3023 | |
| 3024 | printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status); |
| 3025 | |
| 3026 | #define PIS(x) \ |
| 3027 | if (status & DISPC_IRQ_##x) \ |
| 3028 | printk(#x " "); |
| 3029 | PIS(GFX_FIFO_UNDERFLOW); |
| 3030 | PIS(OCP_ERR); |
| 3031 | PIS(VID1_FIFO_UNDERFLOW); |
| 3032 | PIS(VID2_FIFO_UNDERFLOW); |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 3033 | if (dss_feat_get_num_ovls() > 3) |
| 3034 | PIS(VID3_FIFO_UNDERFLOW); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3035 | PIS(SYNC_LOST); |
| 3036 | PIS(SYNC_LOST_DIGIT); |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3037 | if (dss_has_feature(FEAT_MGR_LCD2)) |
| 3038 | PIS(SYNC_LOST2); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3039 | #undef PIS |
| 3040 | |
| 3041 | printk("\n"); |
| 3042 | } |
| 3043 | #endif |
| 3044 | |
| 3045 | /* Called from dss.c. Note that we don't touch clocks here, |
| 3046 | * but we presume they are on because we got an IRQ. However, |
| 3047 | * an irq handler may turn the clocks off, so we may not have |
| 3048 | * clock later in the function. */ |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3049 | static irqreturn_t omap_dispc_irq_handler(int irq, void *arg) |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3050 | { |
| 3051 | int i; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3052 | u32 irqstatus, irqenable; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3053 | u32 handledirqs = 0; |
| 3054 | u32 unhandled_errors; |
| 3055 | struct omap_dispc_isr_data *isr_data; |
| 3056 | struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS]; |
| 3057 | |
| 3058 | spin_lock(&dispc.irq_lock); |
| 3059 | |
| 3060 | irqstatus = dispc_read_reg(DISPC_IRQSTATUS); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3061 | irqenable = dispc_read_reg(DISPC_IRQENABLE); |
| 3062 | |
| 3063 | /* IRQ is not for us */ |
| 3064 | if (!(irqstatus & irqenable)) { |
| 3065 | spin_unlock(&dispc.irq_lock); |
| 3066 | return IRQ_NONE; |
| 3067 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3068 | |
Tomi Valkeinen | dfc0fd8 | 2009-12-17 14:35:21 +0200 | [diff] [blame] | 3069 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 3070 | spin_lock(&dispc.irq_stats_lock); |
| 3071 | dispc.irq_stats.irq_count++; |
| 3072 | dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs); |
| 3073 | spin_unlock(&dispc.irq_stats_lock); |
| 3074 | #endif |
| 3075 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3076 | #ifdef DEBUG |
| 3077 | if (dss_debug) |
| 3078 | print_irq_status(irqstatus); |
| 3079 | #endif |
| 3080 | /* Ack the interrupt. Do it here before clocks are possibly turned |
| 3081 | * off */ |
| 3082 | dispc_write_reg(DISPC_IRQSTATUS, irqstatus); |
| 3083 | /* flush posted write */ |
| 3084 | dispc_read_reg(DISPC_IRQSTATUS); |
| 3085 | |
| 3086 | /* make a copy and unlock, so that isrs can unregister |
| 3087 | * themselves */ |
| 3088 | memcpy(registered_isr, dispc.registered_isr, |
| 3089 | sizeof(registered_isr)); |
| 3090 | |
| 3091 | spin_unlock(&dispc.irq_lock); |
| 3092 | |
| 3093 | for (i = 0; i < DISPC_MAX_NR_ISRS; i++) { |
| 3094 | isr_data = ®istered_isr[i]; |
| 3095 | |
| 3096 | if (!isr_data->isr) |
| 3097 | continue; |
| 3098 | |
| 3099 | if (isr_data->mask & irqstatus) { |
| 3100 | isr_data->isr(isr_data->arg, irqstatus); |
| 3101 | handledirqs |= isr_data->mask; |
| 3102 | } |
| 3103 | } |
| 3104 | |
| 3105 | spin_lock(&dispc.irq_lock); |
| 3106 | |
| 3107 | unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask; |
| 3108 | |
| 3109 | if (unhandled_errors) { |
| 3110 | dispc.error_irqs |= unhandled_errors; |
| 3111 | |
| 3112 | dispc.irq_error_mask &= ~unhandled_errors; |
| 3113 | _omap_dispc_set_irqs(); |
| 3114 | |
| 3115 | schedule_work(&dispc.error_work); |
| 3116 | } |
| 3117 | |
| 3118 | spin_unlock(&dispc.irq_lock); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3119 | |
| 3120 | return IRQ_HANDLED; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3121 | } |
| 3122 | |
| 3123 | static void dispc_error_worker(struct work_struct *work) |
| 3124 | { |
| 3125 | int i; |
| 3126 | u32 errors; |
| 3127 | unsigned long flags; |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3128 | static const unsigned fifo_underflow_bits[] = { |
| 3129 | DISPC_IRQ_GFX_FIFO_UNDERFLOW, |
| 3130 | DISPC_IRQ_VID1_FIFO_UNDERFLOW, |
| 3131 | DISPC_IRQ_VID2_FIFO_UNDERFLOW, |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 3132 | DISPC_IRQ_VID3_FIFO_UNDERFLOW, |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3133 | }; |
| 3134 | |
| 3135 | static const unsigned sync_lost_bits[] = { |
| 3136 | DISPC_IRQ_SYNC_LOST, |
| 3137 | DISPC_IRQ_SYNC_LOST_DIGIT, |
| 3138 | DISPC_IRQ_SYNC_LOST2, |
| 3139 | }; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3140 | |
| 3141 | spin_lock_irqsave(&dispc.irq_lock, flags); |
| 3142 | errors = dispc.error_irqs; |
| 3143 | dispc.error_irqs = 0; |
| 3144 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
| 3145 | |
Dima Zavin | 13eae1f | 2011-06-27 10:31:05 -0700 | [diff] [blame] | 3146 | dispc_runtime_get(); |
| 3147 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3148 | for (i = 0; i < omap_dss_get_num_overlays(); ++i) { |
| 3149 | struct omap_overlay *ovl; |
| 3150 | unsigned bit; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3151 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3152 | ovl = omap_dss_get_overlay(i); |
| 3153 | bit = fifo_underflow_bits[i]; |
| 3154 | |
| 3155 | if (bit & errors) { |
| 3156 | DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n", |
| 3157 | ovl->name); |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 3158 | dispc_ovl_enable(ovl->id, false); |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 3159 | dispc_mgr_go(ovl->manager->id); |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3160 | mdelay(50); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3161 | } |
| 3162 | } |
| 3163 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3164 | for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) { |
| 3165 | struct omap_overlay_manager *mgr; |
| 3166 | unsigned bit; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3167 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3168 | mgr = omap_dss_get_overlay_manager(i); |
| 3169 | bit = sync_lost_bits[i]; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3170 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3171 | if (bit & errors) { |
| 3172 | struct omap_dss_device *dssdev = mgr->device; |
| 3173 | bool enable; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3174 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3175 | DSSERR("SYNC_LOST on channel %s, restarting the output " |
| 3176 | "with video overlays disabled\n", |
| 3177 | mgr->name); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3178 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3179 | enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE; |
| 3180 | dssdev->driver->disable(dssdev); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3181 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3182 | for (i = 0; i < omap_dss_get_num_overlays(); ++i) { |
| 3183 | struct omap_overlay *ovl; |
| 3184 | ovl = omap_dss_get_overlay(i); |
| 3185 | |
Tomi Valkeinen | fe3cc9d | 2011-08-15 11:51:50 +0300 | [diff] [blame] | 3186 | if (ovl->id != OMAP_DSS_GFX && |
| 3187 | ovl->manager == mgr) |
Tomi Valkeinen | f0e5caa | 2011-08-16 13:25:00 +0300 | [diff] [blame] | 3188 | dispc_ovl_enable(ovl->id, false); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3189 | } |
| 3190 | |
Tomi Valkeinen | 26d9dd0 | 2011-08-16 13:45:15 +0300 | [diff] [blame] | 3191 | dispc_mgr_go(mgr->id); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3192 | mdelay(50); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3193 | |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3194 | if (enable) |
| 3195 | dssdev->driver->enable(dssdev); |
| 3196 | } |
| 3197 | } |
| 3198 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3199 | if (errors & DISPC_IRQ_OCP_ERR) { |
| 3200 | DSSERR("OCP_ERR\n"); |
| 3201 | for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) { |
| 3202 | struct omap_overlay_manager *mgr; |
| 3203 | mgr = omap_dss_get_overlay_manager(i); |
Tomi Valkeinen | 4a9e78a | 2011-08-15 11:22:21 +0300 | [diff] [blame] | 3204 | mgr->device->driver->disable(mgr->device); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3205 | } |
| 3206 | } |
| 3207 | |
| 3208 | spin_lock_irqsave(&dispc.irq_lock, flags); |
| 3209 | dispc.irq_error_mask |= errors; |
| 3210 | _omap_dispc_set_irqs(); |
| 3211 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
Dima Zavin | 13eae1f | 2011-06-27 10:31:05 -0700 | [diff] [blame] | 3212 | |
| 3213 | dispc_runtime_put(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3214 | } |
| 3215 | |
| 3216 | int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout) |
| 3217 | { |
| 3218 | void dispc_irq_wait_handler(void *data, u32 mask) |
| 3219 | { |
| 3220 | complete((struct completion *)data); |
| 3221 | } |
| 3222 | |
| 3223 | int r; |
| 3224 | DECLARE_COMPLETION_ONSTACK(completion); |
| 3225 | |
| 3226 | r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion, |
| 3227 | irqmask); |
| 3228 | |
| 3229 | if (r) |
| 3230 | return r; |
| 3231 | |
| 3232 | timeout = wait_for_completion_timeout(&completion, timeout); |
| 3233 | |
| 3234 | omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask); |
| 3235 | |
| 3236 | if (timeout == 0) |
| 3237 | return -ETIMEDOUT; |
| 3238 | |
| 3239 | if (timeout == -ERESTARTSYS) |
| 3240 | return -ERESTARTSYS; |
| 3241 | |
| 3242 | return 0; |
| 3243 | } |
| 3244 | |
| 3245 | int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask, |
| 3246 | unsigned long timeout) |
| 3247 | { |
| 3248 | void dispc_irq_wait_handler(void *data, u32 mask) |
| 3249 | { |
| 3250 | complete((struct completion *)data); |
| 3251 | } |
| 3252 | |
| 3253 | int r; |
| 3254 | DECLARE_COMPLETION_ONSTACK(completion); |
| 3255 | |
| 3256 | r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion, |
| 3257 | irqmask); |
| 3258 | |
| 3259 | if (r) |
| 3260 | return r; |
| 3261 | |
| 3262 | timeout = wait_for_completion_interruptible_timeout(&completion, |
| 3263 | timeout); |
| 3264 | |
| 3265 | omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask); |
| 3266 | |
| 3267 | if (timeout == 0) |
| 3268 | return -ETIMEDOUT; |
| 3269 | |
| 3270 | if (timeout == -ERESTARTSYS) |
| 3271 | return -ERESTARTSYS; |
| 3272 | |
| 3273 | return 0; |
| 3274 | } |
| 3275 | |
| 3276 | #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC |
| 3277 | void dispc_fake_vsync_irq(void) |
| 3278 | { |
| 3279 | u32 irqstatus = DISPC_IRQ_VSYNC; |
| 3280 | int i; |
| 3281 | |
Tomi Valkeinen | ab83b14 | 2010-06-09 15:31:01 +0300 | [diff] [blame] | 3282 | WARN_ON(!in_interrupt()); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3283 | |
| 3284 | for (i = 0; i < DISPC_MAX_NR_ISRS; i++) { |
| 3285 | struct omap_dispc_isr_data *isr_data; |
| 3286 | isr_data = &dispc.registered_isr[i]; |
| 3287 | |
| 3288 | if (!isr_data->isr) |
| 3289 | continue; |
| 3290 | |
| 3291 | if (isr_data->mask & irqstatus) |
| 3292 | isr_data->isr(isr_data->arg, irqstatus); |
| 3293 | } |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3294 | } |
| 3295 | #endif |
| 3296 | |
| 3297 | static void _omap_dispc_initialize_irq(void) |
| 3298 | { |
| 3299 | unsigned long flags; |
| 3300 | |
| 3301 | spin_lock_irqsave(&dispc.irq_lock, flags); |
| 3302 | |
| 3303 | memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr)); |
| 3304 | |
| 3305 | dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR; |
Sumit Semwal | 2a205f3 | 2010-12-02 11:27:12 +0000 | [diff] [blame] | 3306 | if (dss_has_feature(FEAT_MGR_LCD2)) |
| 3307 | dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2; |
Archit Taneja | b8c095b | 2011-09-13 18:20:33 +0530 | [diff] [blame] | 3308 | if (dss_feat_get_num_ovls() > 3) |
| 3309 | dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW; |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3310 | |
| 3311 | /* there's SYNC_LOST_DIGIT waiting after enabling the DSS, |
| 3312 | * so clear it */ |
| 3313 | dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS)); |
| 3314 | |
| 3315 | _omap_dispc_set_irqs(); |
| 3316 | |
| 3317 | spin_unlock_irqrestore(&dispc.irq_lock, flags); |
| 3318 | } |
| 3319 | |
| 3320 | void dispc_enable_sidle(void) |
| 3321 | { |
| 3322 | REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */ |
| 3323 | } |
| 3324 | |
| 3325 | void dispc_disable_sidle(void) |
| 3326 | { |
| 3327 | REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */ |
| 3328 | } |
| 3329 | |
| 3330 | static void _omap_dispc_initial_config(void) |
| 3331 | { |
| 3332 | u32 l; |
| 3333 | |
Murthy, Raghuveer | 0cf35df | 2011-03-03 09:28:00 -0600 | [diff] [blame] | 3334 | /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */ |
| 3335 | if (dss_has_feature(FEAT_CORE_CLK_DIV)) { |
| 3336 | l = dispc_read_reg(DISPC_DIVISOR); |
| 3337 | /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */ |
| 3338 | l = FLD_MOD(l, 1, 0, 0); |
| 3339 | l = FLD_MOD(l, 1, 23, 16); |
| 3340 | dispc_write_reg(DISPC_DIVISOR, l); |
| 3341 | } |
| 3342 | |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3343 | /* FUNCGATED */ |
Archit Taneja | 6ced40b | 2010-12-02 11:27:13 +0000 | [diff] [blame] | 3344 | if (dss_has_feature(FEAT_FUNCGATED)) |
| 3345 | REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3346 | |
| 3347 | /* L3 firewall setting: enable access to OCM RAM */ |
| 3348 | /* XXX this should be somewhere in plat-omap */ |
| 3349 | if (cpu_is_omap24xx()) |
| 3350 | __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0)); |
| 3351 | |
| 3352 | _dispc_setup_color_conv_coef(); |
| 3353 | |
| 3354 | dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY); |
| 3355 | |
| 3356 | dispc_read_plane_fifo_sizes(); |
Tomi Valkeinen | 5ed8cf5 | 2011-06-21 09:35:36 +0300 | [diff] [blame] | 3357 | |
| 3358 | dispc_configure_burst_sizes(); |
Archit Taneja | 5412870 | 2011-09-08 11:29:17 +0530 | [diff] [blame] | 3359 | |
| 3360 | dispc_ovl_enable_zorder_planes(); |
Tomi Valkeinen | 80c3971 | 2009-11-12 11:41:42 +0200 | [diff] [blame] | 3361 | } |
| 3362 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3363 | /* DISPC HW IP initialisation */ |
| 3364 | static int omap_dispchw_probe(struct platform_device *pdev) |
| 3365 | { |
| 3366 | u32 rev; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3367 | int r = 0; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 3368 | struct resource *dispc_mem; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3369 | struct clk *clk; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 3370 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3371 | dispc.pdev = pdev; |
| 3372 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3373 | clk = clk_get(&pdev->dev, "fck"); |
| 3374 | if (IS_ERR(clk)) { |
| 3375 | DSSERR("can't get fck\n"); |
| 3376 | r = PTR_ERR(clk); |
| 3377 | goto err_get_clk; |
| 3378 | } |
| 3379 | |
| 3380 | dispc.dss_clk = clk; |
| 3381 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3382 | spin_lock_init(&dispc.irq_lock); |
| 3383 | |
| 3384 | #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS |
| 3385 | spin_lock_init(&dispc.irq_stats_lock); |
| 3386 | dispc.irq_stats.last_reset = jiffies; |
| 3387 | #endif |
| 3388 | |
| 3389 | INIT_WORK(&dispc.error_work, dispc_error_worker); |
| 3390 | |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 3391 | dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0); |
| 3392 | if (!dispc_mem) { |
| 3393 | DSSERR("can't get IORESOURCE_MEM DISPC\n"); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3394 | r = -EINVAL; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3395 | goto err_ioremap; |
Senthilvadivu Guruswamy | ea9da36 | 2011-01-24 06:22:04 +0000 | [diff] [blame] | 3396 | } |
| 3397 | dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem)); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3398 | if (!dispc.base) { |
| 3399 | DSSERR("can't ioremap DISPC\n"); |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3400 | r = -ENOMEM; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3401 | goto err_ioremap; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3402 | } |
| 3403 | dispc.irq = platform_get_irq(dispc.pdev, 0); |
| 3404 | if (dispc.irq < 0) { |
| 3405 | DSSERR("platform_get_irq failed\n"); |
| 3406 | r = -ENODEV; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3407 | goto err_irq; |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3408 | } |
| 3409 | |
| 3410 | r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED, |
| 3411 | "OMAP DISPC", dispc.pdev); |
| 3412 | if (r < 0) { |
| 3413 | DSSERR("request_irq failed\n"); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3414 | goto err_irq; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3415 | } |
| 3416 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3417 | pm_runtime_enable(&pdev->dev); |
| 3418 | |
| 3419 | r = dispc_runtime_get(); |
| 3420 | if (r) |
| 3421 | goto err_runtime_get; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3422 | |
| 3423 | _omap_dispc_initial_config(); |
| 3424 | |
| 3425 | _omap_dispc_initialize_irq(); |
| 3426 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3427 | rev = dispc_read_reg(DISPC_REVISION); |
Sumit Semwal | a06b62f | 2011-01-24 06:22:03 +0000 | [diff] [blame] | 3428 | dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n", |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3429 | FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0)); |
| 3430 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3431 | dispc_runtime_put(); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3432 | |
| 3433 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3434 | |
| 3435 | err_runtime_get: |
| 3436 | pm_runtime_disable(&pdev->dev); |
| 3437 | free_irq(dispc.irq, dispc.pdev); |
| 3438 | err_irq: |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3439 | iounmap(dispc.base); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3440 | err_ioremap: |
| 3441 | clk_put(dispc.dss_clk); |
| 3442 | err_get_clk: |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3443 | return r; |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3444 | } |
| 3445 | |
| 3446 | static int omap_dispchw_remove(struct platform_device *pdev) |
| 3447 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3448 | pm_runtime_disable(&pdev->dev); |
| 3449 | |
| 3450 | clk_put(dispc.dss_clk); |
| 3451 | |
archit taneja | affe360 | 2011-02-23 08:41:03 +0000 | [diff] [blame] | 3452 | free_irq(dispc.irq, dispc.pdev); |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3453 | iounmap(dispc.base); |
| 3454 | return 0; |
| 3455 | } |
| 3456 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3457 | static int dispc_runtime_suspend(struct device *dev) |
| 3458 | { |
| 3459 | dispc_save_context(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3460 | dss_runtime_put(); |
| 3461 | |
| 3462 | return 0; |
| 3463 | } |
| 3464 | |
| 3465 | static int dispc_runtime_resume(struct device *dev) |
| 3466 | { |
| 3467 | int r; |
| 3468 | |
| 3469 | r = dss_runtime_get(); |
| 3470 | if (r < 0) |
| 3471 | return r; |
| 3472 | |
Tomi Valkeinen | 49ea86f | 2011-06-01 15:54:06 +0300 | [diff] [blame] | 3473 | dispc_restore_context(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3474 | |
| 3475 | return 0; |
| 3476 | } |
| 3477 | |
| 3478 | static const struct dev_pm_ops dispc_pm_ops = { |
| 3479 | .runtime_suspend = dispc_runtime_suspend, |
| 3480 | .runtime_resume = dispc_runtime_resume, |
| 3481 | }; |
| 3482 | |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3483 | static struct platform_driver omap_dispchw_driver = { |
| 3484 | .probe = omap_dispchw_probe, |
| 3485 | .remove = omap_dispchw_remove, |
| 3486 | .driver = { |
| 3487 | .name = "omapdss_dispc", |
| 3488 | .owner = THIS_MODULE, |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 3489 | .pm = &dispc_pm_ops, |
Senthilvadivu Guruswamy | 060b6d9 | 2011-01-24 06:22:00 +0000 | [diff] [blame] | 3490 | }, |
| 3491 | }; |
| 3492 | |
| 3493 | int dispc_init_platform_driver(void) |
| 3494 | { |
| 3495 | return platform_driver_register(&omap_dispchw_driver); |
| 3496 | } |
| 3497 | |
| 3498 | void dispc_uninit_platform_driver(void) |
| 3499 | { |
| 3500 | return platform_driver_unregister(&omap_dispchw_driver); |
| 3501 | } |