blob: 4337f685175de9e78ecde48736cc533f7dd0987c [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Yuval Mintz90b1ebe2012-07-01 03:18:51 +000044#include <linux/netdevice.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070045
46#include <linux/mlx4/device.h>
47#include <linux/mlx4/doorbell.h>
48
49#include "mlx4.h"
50#include "fw.h"
51#include "icm.h"
52
53MODULE_AUTHOR("Roland Dreier");
54MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
55MODULE_LICENSE("Dual BSD/GPL");
56MODULE_VERSION(DRV_VERSION);
57
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070058struct workqueue_struct *mlx4_wq;
59
Roland Dreier225c7b12007-05-08 18:00:38 -070060#ifdef CONFIG_MLX4_DEBUG
61
62int mlx4_debug_level = 0;
63module_param_named(debug_level, mlx4_debug_level, int, 0644);
64MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
65
66#endif /* CONFIG_MLX4_DEBUG */
67
68#ifdef CONFIG_PCI_MSI
69
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030070static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070071module_param(msi_x, int, 0444);
72MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
73
74#else /* CONFIG_PCI_MSI */
75
76#define msi_x (0)
77
78#endif /* CONFIG_PCI_MSI */
79
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000080static int num_vfs;
81module_param(num_vfs, int, 0444);
82MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
83
84static int probe_vf;
85module_param(probe_vf, int, 0644);
86MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
87
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000088int mlx4_log_num_mgm_entry_size = 10;
89module_param_named(log_num_mgm_entry_size,
90 mlx4_log_num_mgm_entry_size, int, 0444);
91MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
92 " of qp per mcg, for example:"
93 " 10 gives 248.range: 9<="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000094 " log_num_mgm_entry_size <= 12."
95 " Not in use with device managed"
96 " flow steering");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000097
Or Gerlitz08ff3232012-10-21 14:59:24 +000098static bool enable_64b_cqe_eqe;
99module_param(enable_64b_cqe_eqe, bool, 0444);
100MODULE_PARM_DESC(enable_64b_cqe_eqe,
101 "Enable 64 byte CQEs/EQEs when the the FW supports this");
102
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000103#define HCA_GLOBAL_CAP_MASK 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000104
105#define PF_CONTEXT_BEHAVIOUR_MASK MLX4_FUNC_CAP_64B_EQE_CQE
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000106
Roland Dreierf33afc22008-02-04 20:20:44 -0800107static char mlx4_version[] __devinitdata =
Roland Dreier225c7b12007-05-08 18:00:38 -0700108 DRV_NAME ": Mellanox ConnectX core driver v"
109 DRV_VERSION " (" DRV_RELDATE ")\n";
110
111static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000112 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700113 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300114 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700115 .num_cq = 1 << 16,
116 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000117 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000118 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700119};
120
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000121static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700122module_param_named(log_num_mac, log_num_mac, int, 0444);
123MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
124
125static int log_num_vlan;
126module_param_named(log_num_vlan, log_num_vlan, int, 0444);
127MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200128/* Log2 max number of VLANs per ETH port (0-7) */
129#define MLX4_LOG_NUM_VLANS 7
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700130
Rusty Russelleb939922011-12-19 14:08:01 +0000131static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700132module_param_named(use_prio, use_prio, bool, 0444);
133MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
134 "(0/1, default 0)");
135
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000136int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700137module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200138MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700139
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000140static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000141static int arr_argc = 2;
142module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000143MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
144 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000145
146struct mlx4_port_config {
147 struct list_head list;
148 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
149 struct pci_dev *pdev;
150};
151
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700152int mlx4_check_port_params(struct mlx4_dev *dev,
153 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700154{
155 int i;
156
157 for (i = 0; i < dev->caps.num_ports - 1; i++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700158 if (port_type[i] != port_type[i + 1]) {
159 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
160 mlx4_err(dev, "Only same port types supported "
161 "on this HCA, aborting.\n");
162 return -EINVAL;
163 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700164 }
165 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700166
167 for (i = 0; i < dev->caps.num_ports; i++) {
168 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
169 mlx4_err(dev, "Requested port type for port %d is not "
170 "supported on this HCA\n", i + 1);
171 return -EINVAL;
172 }
173 }
174 return 0;
175}
176
177static void mlx4_set_port_mask(struct mlx4_dev *dev)
178{
179 int i;
180
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700181 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000182 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700183}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000184
Roland Dreier3d73c282007-10-10 15:43:54 -0700185static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700186{
187 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700188 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700189
190 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
191 if (err) {
192 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
193 return err;
194 }
195
196 if (dev_cap->min_page_sz > PAGE_SIZE) {
197 mlx4_err(dev, "HCA minimum page size of %d bigger than "
198 "kernel PAGE_SIZE of %ld, aborting.\n",
199 dev_cap->min_page_sz, PAGE_SIZE);
200 return -ENODEV;
201 }
202 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
203 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
204 "aborting.\n",
205 dev_cap->num_ports, MLX4_MAX_PORTS);
206 return -ENODEV;
207 }
208
209 if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
210 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
211 "PCI resource 2 size of 0x%llx, aborting.\n",
212 dev_cap->uar_size,
213 (unsigned long long) pci_resource_len(dev->pdev, 2));
214 return -ENODEV;
215 }
216
217 dev->caps.num_ports = dev_cap->num_ports;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000218 dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700219 for (i = 1; i <= dev->caps.num_ports; ++i) {
220 dev->caps.vl_cap[i] = dev_cap->max_vl[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700221 dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300222 dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
223 dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
224 /* set gid and pkey table operating lengths by default
225 * to non-sriov values */
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700226 dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
227 dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
228 dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700229 dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
230 dev->caps.def_mac[i] = dev_cap->def_mac[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700231 dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000232 dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
233 dev->caps.default_sense[i] = dev_cap->default_sense[i];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000234 dev->caps.trans_type[i] = dev_cap->trans_type[i];
235 dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
236 dev->caps.wavelength[i] = dev_cap->wavelength[i];
237 dev->caps.trans_code[i] = dev_cap->trans_code[i];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700238 }
239
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000240 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700241 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700242 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
243 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
244 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
245 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
246 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
247 dev->caps.max_wqes = dev_cap->max_qp_sz;
248 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700249 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
250 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
251 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
252 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
253 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700254 /*
255 * Subtract 1 from the limit because we need to allocate a
256 * spare CQE so the HCA HW can tell the difference between an
257 * empty CQ and a full CQ.
258 */
259 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
260 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
261 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000262 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700263 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000264
265 /* The first 128 UARs are used for EQ doorbells */
266 dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
Roland Dreier225c7b12007-05-08 18:00:38 -0700267 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700268 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
269 dev_cap->reserved_xrcds : 0;
270 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
271 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000272 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
273
Dotan Barak149983af2007-06-26 15:55:28 +0300274 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700275 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
276 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300277 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700278 dev->caps.bmme_flags = dev_cap->bmme_flags;
279 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700280 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700281 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300282 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700283
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000284 if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
285 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
286 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
287 dev->caps.fs_log_max_ucast_qp_range_size =
288 dev_cap->fs_log_max_ucast_qp_range_size;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000289 } else {
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000290 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
291 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) {
292 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
293 } else {
294 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000295
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000296 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
297 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
298 mlx4_warn(dev, "Must have UC_STEER and MC_STEER flags "
299 "set to use B0 steering. Falling back to A0 steering mode.\n");
300 }
301 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000302 }
303 mlx4_dbg(dev, "Steering mode is: %s\n",
304 mlx4_steering_mode_str(dev->caps.steering_mode));
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000305
Roland Dreierca3e57a2012-09-27 09:53:05 -0700306 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
307 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000308 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700309 /* Don't do sense port on multifunction devices (for now at least) */
310 if (mlx4_is_mfunc(dev))
311 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000312
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700313 dev->caps.log_num_macs = log_num_mac;
Or Gerlitzcb296882011-10-16 10:26:21 +0200314 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700315 dev->caps.log_num_prios = use_prio ? 3 : 0;
316
317 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000318 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
319 if (dev->caps.supported_type[i]) {
320 /* if only ETH is supported - assign ETH */
321 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
322 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300323 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000324 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300325 MLX4_PORT_TYPE_IB)
326 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000327 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300328 /* if IB and ETH are supported, we set the port
329 * type according to user selection of port type;
330 * if user selected none, take the FW hint */
331 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000332 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
333 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000334 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300335 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000336 }
337 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000338 /*
339 * Link sensing is allowed on the port if 3 conditions are true:
340 * 1. Both protocols are supported on the port.
341 * 2. Different types are supported on the port
342 * 3. FW declared that it supports link sensing
343 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700344 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000345 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000346 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000347 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700348
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000349 /*
350 * If "default_sense" bit is set, we move the port to "AUTO" mode
351 * and perform sense_port FW command to try and set the correct
352 * port type from beginning
353 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000354 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000355 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
356 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
357 mlx4_SENSE_PORT(dev, i, &sensed_port);
358 if (sensed_port != MLX4_PORT_TYPE_NONE)
359 dev->caps.port_type[i] = sensed_port;
360 } else {
361 dev->caps.possible_type[i] = dev->caps.port_type[i];
362 }
363
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700364 if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
365 dev->caps.log_num_macs = dev_cap->log_max_macs[i];
366 mlx4_warn(dev, "Requested number of MACs is too much "
367 "for port %d, reducing to %d.\n",
368 i, 1 << dev->caps.log_num_macs);
369 }
370 if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
371 dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
372 mlx4_warn(dev, "Requested number of VLANs is too much "
373 "for port %d, reducing to %d.\n",
374 i, 1 << dev->caps.log_num_vlans);
375 }
376 }
377
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000378 dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
379
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700380 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
381 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
382 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
383 (1 << dev->caps.log_num_macs) *
384 (1 << dev->caps.log_num_vlans) *
385 (1 << dev->caps.log_num_prios) *
386 dev->caps.num_ports;
387 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
388
389 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
390 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
391 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
392 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
393
Jack Morgensteine2c76822012-08-03 08:40:41 +0000394 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000395
396 if (!enable_64b_cqe_eqe) {
397 if (dev_cap->flags &
398 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
399 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
400 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
401 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
402 }
403 }
404
405 if ((dev_cap->flags &
406 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
407 mlx4_is_master(dev))
408 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
409
Roland Dreier225c7b12007-05-08 18:00:38 -0700410 return 0;
411}
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000412/*The function checks if there are live vf, return the num of them*/
413static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
414{
415 struct mlx4_priv *priv = mlx4_priv(dev);
416 struct mlx4_slave_state *s_state;
417 int i;
418 int ret = 0;
419
420 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
421 s_state = &priv->mfunc.master.slave_state[i];
422 if (s_state->active && s_state->last_cmd !=
423 MLX4_COMM_CMD_RESET) {
424 mlx4_warn(dev, "%s: slave: %d is still active\n",
425 __func__, i);
426 ret++;
427 }
428 }
429 return ret;
430}
431
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300432int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
433{
434 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000435
436 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
437 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300438 return -EINVAL;
439
Jack Morgenstein47605df2012-08-03 08:40:57 +0000440 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300441 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000442 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300443 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000444 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300445 *qkey = qk;
446 return 0;
447}
448EXPORT_SYMBOL(mlx4_get_parav_qkey);
449
Jack Morgenstein54679e12012-08-03 08:40:43 +0000450void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
451{
452 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
453
454 if (!mlx4_is_master(dev))
455 return;
456
457 priv->virt2phys_pkey[slave][port - 1][i] = val;
458}
459EXPORT_SYMBOL(mlx4_sync_pkey_table);
460
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000461void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
462{
463 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
464
465 if (!mlx4_is_master(dev))
466 return;
467
468 priv->slave_node_guids[slave] = guid;
469}
470EXPORT_SYMBOL(mlx4_put_slave_node_guid);
471
472__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
473{
474 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
475
476 if (!mlx4_is_master(dev))
477 return 0;
478
479 return priv->slave_node_guids[slave];
480}
481EXPORT_SYMBOL(mlx4_get_slave_node_guid);
482
Roland Dreiere10903b2012-02-26 01:48:12 -0800483int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000484{
485 struct mlx4_priv *priv = mlx4_priv(dev);
486 struct mlx4_slave_state *s_slave;
487
488 if (!mlx4_is_master(dev))
489 return 0;
490
491 s_slave = &priv->mfunc.master.slave_state[slave];
492 return !!s_slave->active;
493}
494EXPORT_SYMBOL(mlx4_is_slave_active);
495
496static int mlx4_slave_cap(struct mlx4_dev *dev)
497{
498 int err;
499 u32 page_size;
500 struct mlx4_dev_cap dev_cap;
501 struct mlx4_func_cap func_cap;
502 struct mlx4_init_hca_param hca_param;
503 int i;
504
505 memset(&hca_param, 0, sizeof(hca_param));
506 err = mlx4_QUERY_HCA(dev, &hca_param);
507 if (err) {
508 mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
509 return err;
510 }
511
512 /*fail if the hca has an unknown capability */
513 if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
514 HCA_GLOBAL_CAP_MASK) {
515 mlx4_err(dev, "Unknown hca global capabilities\n");
516 return -ENOSYS;
517 }
518
519 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
520
521 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000522 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000523 err = mlx4_dev_cap(dev, &dev_cap);
524 if (err) {
525 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
526 return err;
527 }
528
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000529 err = mlx4_QUERY_FW(dev);
530 if (err)
531 mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
532
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000533 page_size = ~dev->caps.page_size_cap + 1;
534 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
535 if (page_size > PAGE_SIZE) {
536 mlx4_err(dev, "HCA minimum page size of %d bigger than "
537 "kernel PAGE_SIZE of %ld, aborting.\n",
538 page_size, PAGE_SIZE);
539 return -ENODEV;
540 }
541
542 /* slave gets uar page size from QUERY_HCA fw command */
543 dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
544
545 /* TODO: relax this assumption */
546 if (dev->caps.uar_page_size != PAGE_SIZE) {
547 mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
548 dev->caps.uar_page_size, PAGE_SIZE);
549 return -ENODEV;
550 }
551
552 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000553 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000554 if (err) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000555 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d).\n",
556 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000557 return err;
558 }
559
560 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
561 PF_CONTEXT_BEHAVIOUR_MASK) {
562 mlx4_err(dev, "Unknown pf context behaviour\n");
563 return -ENOSYS;
564 }
565
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000566 dev->caps.num_ports = func_cap.num_ports;
567 dev->caps.num_qps = func_cap.qp_quota;
568 dev->caps.num_srqs = func_cap.srq_quota;
569 dev->caps.num_cqs = func_cap.cq_quota;
570 dev->caps.num_eqs = func_cap.max_eq;
571 dev->caps.reserved_eqs = func_cap.reserved_eq;
572 dev->caps.num_mpts = func_cap.mpt_quota;
573 dev->caps.num_mtts = func_cap.mtt_quota;
574 dev->caps.num_pds = MLX4_NUM_PDS;
575 dev->caps.num_mgms = 0;
576 dev->caps.num_amgms = 0;
577
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000578 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
579 mlx4_err(dev, "HCA has %d ports, but we only support %d, "
580 "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
581 return -ENODEV;
582 }
583
Jack Morgenstein47605df2012-08-03 08:40:57 +0000584 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
585 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
586 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
587 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
588
589 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
590 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy) {
591 err = -ENOMEM;
592 goto err_mem;
593 }
594
Jack Morgenstein66349612012-06-19 11:21:44 +0300595 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000596 err = mlx4_QUERY_FUNC_CAP(dev, (u32) i, &func_cap);
597 if (err) {
598 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for"
599 " port %d, aborting (%d).\n", i, err);
600 goto err_mem;
601 }
602 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
603 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
604 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
605 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000606 dev->caps.port_mask[i] = dev->caps.port_type[i];
Jack Morgenstein66349612012-06-19 11:21:44 +0300607 if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
608 &dev->caps.gid_table_len[i],
609 &dev->caps.pkey_table_len[i]))
Jack Morgenstein47605df2012-08-03 08:40:57 +0000610 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300611 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000612
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000613 if (dev->caps.uar_page_size * (dev->caps.num_uars -
614 dev->caps.reserved_uars) >
615 pci_resource_len(dev->pdev, 2)) {
616 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
617 "PCI resource 2 size of 0x%llx, aborting.\n",
618 dev->caps.uar_page_size * dev->caps.num_uars,
619 (unsigned long long) pci_resource_len(dev->pdev, 2));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000620 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000621 }
622
Or Gerlitz08ff3232012-10-21 14:59:24 +0000623 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
624 dev->caps.eqe_size = 64;
625 dev->caps.eqe_factor = 1;
626 } else {
627 dev->caps.eqe_size = 32;
628 dev->caps.eqe_factor = 0;
629 }
630
631 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
632 dev->caps.cqe_size = 64;
633 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
634 } else {
635 dev->caps.cqe_size = 32;
636 }
637
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000638 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000639
640err_mem:
641 kfree(dev->caps.qp0_tunnel);
642 kfree(dev->caps.qp0_proxy);
643 kfree(dev->caps.qp1_tunnel);
644 kfree(dev->caps.qp1_proxy);
645 dev->caps.qp0_tunnel = dev->caps.qp0_proxy =
646 dev->caps.qp1_tunnel = dev->caps.qp1_proxy = NULL;
647
648 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000649}
Roland Dreier225c7b12007-05-08 18:00:38 -0700650
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700651/*
652 * Change the port configuration of the device.
653 * Every user of this function must hold the port mutex.
654 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700655int mlx4_change_port_types(struct mlx4_dev *dev,
656 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700657{
658 int err = 0;
659 int change = 0;
660 int port;
661
662 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700663 /* Change the port type only if the new type is different
664 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +0000665 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700666 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700667 }
668 if (change) {
669 mlx4_unregister_device(dev);
670 for (port = 1; port <= dev->caps.num_ports; port++) {
671 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +0000672 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +0300673 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700674 if (err) {
675 mlx4_err(dev, "Failed to set port %d, "
676 "aborting\n", port);
677 goto out;
678 }
679 }
680 mlx4_set_port_mask(dev);
681 err = mlx4_register_device(dev);
682 }
683
684out:
685 return err;
686}
687
688static ssize_t show_port_type(struct device *dev,
689 struct device_attribute *attr,
690 char *buf)
691{
692 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
693 port_attr);
694 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700695 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700696
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700697 sprintf(type, "%s",
698 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
699 "ib" : "eth");
700 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
701 sprintf(buf, "auto (%s)\n", type);
702 else
703 sprintf(buf, "%s\n", type);
704
705 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700706}
707
708static ssize_t set_port_type(struct device *dev,
709 struct device_attribute *attr,
710 const char *buf, size_t count)
711{
712 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
713 port_attr);
714 struct mlx4_dev *mdev = info->dev;
715 struct mlx4_priv *priv = mlx4_priv(mdev);
716 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700717 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700718 int i;
719 int err = 0;
720
721 if (!strcmp(buf, "ib\n"))
722 info->tmp_type = MLX4_PORT_TYPE_IB;
723 else if (!strcmp(buf, "eth\n"))
724 info->tmp_type = MLX4_PORT_TYPE_ETH;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700725 else if (!strcmp(buf, "auto\n"))
726 info->tmp_type = MLX4_PORT_TYPE_AUTO;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700727 else {
728 mlx4_err(mdev, "%s is not supported port type\n", buf);
729 return -EINVAL;
730 }
731
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700732 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700733 mutex_lock(&priv->port_mutex);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700734 /* Possible type is always the one that was delivered */
735 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700736
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700737 for (i = 0; i < mdev->caps.num_ports; i++) {
738 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
739 mdev->caps.possible_type[i+1];
740 if (types[i] == MLX4_PORT_TYPE_AUTO)
741 types[i] = mdev->caps.port_type[i+1];
742 }
743
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000744 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
745 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700746 for (i = 1; i <= mdev->caps.num_ports; i++) {
747 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
748 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
749 err = -EINVAL;
750 }
751 }
752 }
753 if (err) {
754 mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
755 "Set only 'eth' or 'ib' for both ports "
756 "(should be the same)\n");
757 goto out;
758 }
759
760 mlx4_do_sense_ports(mdev, new_types, types);
761
762 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700763 if (err)
764 goto out;
765
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700766 /* We are about to apply the changes after the configuration
767 * was verified, no need to remember the temporary types
768 * any more */
769 for (i = 0; i < mdev->caps.num_ports; i++)
770 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700771
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700772 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700773
774out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700775 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700776 mutex_unlock(&priv->port_mutex);
777 return err ? err : count;
778}
779
Or Gerlitz096335b2012-01-11 19:02:17 +0200780enum ibta_mtu {
781 IB_MTU_256 = 1,
782 IB_MTU_512 = 2,
783 IB_MTU_1024 = 3,
784 IB_MTU_2048 = 4,
785 IB_MTU_4096 = 5
786};
787
788static inline int int_to_ibta_mtu(int mtu)
789{
790 switch (mtu) {
791 case 256: return IB_MTU_256;
792 case 512: return IB_MTU_512;
793 case 1024: return IB_MTU_1024;
794 case 2048: return IB_MTU_2048;
795 case 4096: return IB_MTU_4096;
796 default: return -1;
797 }
798}
799
800static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
801{
802 switch (mtu) {
803 case IB_MTU_256: return 256;
804 case IB_MTU_512: return 512;
805 case IB_MTU_1024: return 1024;
806 case IB_MTU_2048: return 2048;
807 case IB_MTU_4096: return 4096;
808 default: return -1;
809 }
810}
811
812static ssize_t show_port_ib_mtu(struct device *dev,
813 struct device_attribute *attr,
814 char *buf)
815{
816 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
817 port_mtu_attr);
818 struct mlx4_dev *mdev = info->dev;
819
820 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
821 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
822
823 sprintf(buf, "%d\n",
824 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
825 return strlen(buf);
826}
827
828static ssize_t set_port_ib_mtu(struct device *dev,
829 struct device_attribute *attr,
830 const char *buf, size_t count)
831{
832 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
833 port_mtu_attr);
834 struct mlx4_dev *mdev = info->dev;
835 struct mlx4_priv *priv = mlx4_priv(mdev);
836 int err, port, mtu, ibta_mtu = -1;
837
838 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
839 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
840 return -EINVAL;
841 }
842
843 err = sscanf(buf, "%d", &mtu);
844 if (err > 0)
845 ibta_mtu = int_to_ibta_mtu(mtu);
846
847 if (err <= 0 || ibta_mtu < 0) {
848 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
849 return -EINVAL;
850 }
851
852 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
853
854 mlx4_stop_sense(mdev);
855 mutex_lock(&priv->port_mutex);
856 mlx4_unregister_device(mdev);
857 for (port = 1; port <= mdev->caps.num_ports; port++) {
858 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +0300859 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +0200860 if (err) {
861 mlx4_err(mdev, "Failed to set port %d, "
862 "aborting\n", port);
863 goto err_set_port;
864 }
865 }
866 err = mlx4_register_device(mdev);
867err_set_port:
868 mutex_unlock(&priv->port_mutex);
869 mlx4_start_sense(mdev);
870 return err ? err : count;
871}
872
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800873static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -0700874{
875 struct mlx4_priv *priv = mlx4_priv(dev);
876 int err;
877
878 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300879 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700880 if (!priv->fw.fw_icm) {
881 mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
882 return -ENOMEM;
883 }
884
885 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
886 if (err) {
887 mlx4_err(dev, "MAP_FA command failed, aborting.\n");
888 goto err_free;
889 }
890
891 err = mlx4_RUN_FW(dev);
892 if (err) {
893 mlx4_err(dev, "RUN_FW command failed, aborting.\n");
894 goto err_unmap_fa;
895 }
896
897 return 0;
898
899err_unmap_fa:
900 mlx4_UNMAP_FA(dev);
901
902err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300903 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700904 return err;
905}
906
Roland Dreiere8f9b2e2008-02-04 20:20:41 -0800907static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
908 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -0700909{
910 struct mlx4_priv *priv = mlx4_priv(dev);
911 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000912 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700913
914 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
915 cmpt_base +
916 ((u64) (MLX4_CMPT_TYPE_QP *
917 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
918 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700919 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
920 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700921 if (err)
922 goto err;
923
924 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
925 cmpt_base +
926 ((u64) (MLX4_CMPT_TYPE_SRQ *
927 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
928 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300929 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700930 if (err)
931 goto err_qp;
932
933 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
934 cmpt_base +
935 ((u64) (MLX4_CMPT_TYPE_CQ *
936 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
937 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300938 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700939 if (err)
940 goto err_srq;
941
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000942 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
943 dev->caps.num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700944 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
945 cmpt_base +
946 ((u64) (MLX4_CMPT_TYPE_EQ *
947 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000948 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700949 if (err)
950 goto err_cq;
951
952 return 0;
953
954err_cq:
955 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
956
957err_srq:
958 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
959
960err_qp:
961 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
962
963err:
964 return err;
965}
966
Roland Dreier3d73c282007-10-10 15:43:54 -0700967static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
968 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -0700969{
970 struct mlx4_priv *priv = mlx4_priv(dev);
971 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000972 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700973 int err;
974
975 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
976 if (err) {
977 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
978 return err;
979 }
980
981 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
982 (unsigned long long) icm_size >> 10,
983 (unsigned long long) aux_pages << 2);
984
985 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +0300986 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700987 if (!priv->fw.aux_icm) {
988 mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
989 return -ENOMEM;
990 }
991
992 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
993 if (err) {
994 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
995 goto err_free_aux;
996 }
997
998 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
999 if (err) {
1000 mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
1001 goto err_unmap_aux;
1002 }
1003
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001004
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +00001005 num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
1006 dev->caps.num_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001007 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1008 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001009 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001010 if (err) {
1011 mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
1012 goto err_unmap_cmpt;
1013 }
1014
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001015 /*
1016 * Reserved MTT entries must be aligned up to a cacheline
1017 * boundary, since the FW will write to them, while the driver
1018 * writes to all other MTT entries. (The variable
1019 * dev->caps.mtt_entry_sz below is really the MTT segment
1020 * size, not the raw entry size)
1021 */
1022 dev->caps.reserved_mtts =
1023 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1024 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1025
Roland Dreier225c7b12007-05-08 18:00:38 -07001026 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1027 init_hca->mtt_base,
1028 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001029 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001030 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001031 if (err) {
1032 mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
1033 goto err_unmap_eq;
1034 }
1035
1036 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1037 init_hca->dmpt_base,
1038 dev_cap->dmpt_entry_sz,
1039 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001040 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001041 if (err) {
1042 mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
1043 goto err_unmap_mtt;
1044 }
1045
1046 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1047 init_hca->qpc_base,
1048 dev_cap->qpc_entry_sz,
1049 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001050 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1051 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001052 if (err) {
1053 mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
1054 goto err_unmap_dmpt;
1055 }
1056
1057 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1058 init_hca->auxc_base,
1059 dev_cap->aux_entry_sz,
1060 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001061 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1062 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001063 if (err) {
1064 mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
1065 goto err_unmap_qp;
1066 }
1067
1068 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1069 init_hca->altc_base,
1070 dev_cap->altc_entry_sz,
1071 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001072 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1073 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001074 if (err) {
1075 mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
1076 goto err_unmap_auxc;
1077 }
1078
1079 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1080 init_hca->rdmarc_base,
1081 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1082 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001083 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1084 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001085 if (err) {
1086 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1087 goto err_unmap_altc;
1088 }
1089
1090 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1091 init_hca->cqc_base,
1092 dev_cap->cqc_entry_sz,
1093 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001094 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001095 if (err) {
1096 mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
1097 goto err_unmap_rdmarc;
1098 }
1099
1100 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1101 init_hca->srqc_base,
1102 dev_cap->srq_entry_sz,
1103 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001104 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001105 if (err) {
1106 mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
1107 goto err_unmap_cq;
1108 }
1109
1110 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001111 * For flow steering device managed mode it is required to use
1112 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1113 * required, but for simplicity just map the whole multicast
1114 * group table now. The table isn't very big and it's a lot
1115 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001116 */
1117 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001118 init_hca->mc_base,
1119 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001120 dev->caps.num_mgms + dev->caps.num_amgms,
1121 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001122 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001123 if (err) {
1124 mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
1125 goto err_unmap_srq;
1126 }
1127
1128 return 0;
1129
1130err_unmap_srq:
1131 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1132
1133err_unmap_cq:
1134 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1135
1136err_unmap_rdmarc:
1137 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1138
1139err_unmap_altc:
1140 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1141
1142err_unmap_auxc:
1143 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1144
1145err_unmap_qp:
1146 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1147
1148err_unmap_dmpt:
1149 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1150
1151err_unmap_mtt:
1152 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1153
1154err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001155 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001156
1157err_unmap_cmpt:
1158 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1159 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1160 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1161 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1162
1163err_unmap_aux:
1164 mlx4_UNMAP_ICM_AUX(dev);
1165
1166err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001167 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001168
1169 return err;
1170}
1171
1172static void mlx4_free_icms(struct mlx4_dev *dev)
1173{
1174 struct mlx4_priv *priv = mlx4_priv(dev);
1175
1176 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1177 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1178 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1179 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1180 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1181 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1182 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1183 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1184 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001185 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001186 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1187 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1188 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1189 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001190
1191 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001192 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001193}
1194
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001195static void mlx4_slave_exit(struct mlx4_dev *dev)
1196{
1197 struct mlx4_priv *priv = mlx4_priv(dev);
1198
Roland Dreierf3d4c892012-09-25 21:24:07 -07001199 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001200 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
1201 mlx4_warn(dev, "Failed to close slave function.\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001202 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001203}
1204
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001205static int map_bf_area(struct mlx4_dev *dev)
1206{
1207 struct mlx4_priv *priv = mlx4_priv(dev);
1208 resource_size_t bf_start;
1209 resource_size_t bf_len;
1210 int err = 0;
1211
Jack Morgenstein3d747472012-02-19 21:38:52 +00001212 if (!dev->caps.bf_reg_size)
1213 return -ENXIO;
1214
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001215 bf_start = pci_resource_start(dev->pdev, 2) +
1216 (dev->caps.num_uars << PAGE_SHIFT);
1217 bf_len = pci_resource_len(dev->pdev, 2) -
1218 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001219 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1220 if (!priv->bf_mapping)
1221 err = -ENOMEM;
1222
1223 return err;
1224}
1225
1226static void unmap_bf_area(struct mlx4_dev *dev)
1227{
1228 if (mlx4_priv(dev)->bf_mapping)
1229 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1230}
1231
Roland Dreier225c7b12007-05-08 18:00:38 -07001232static void mlx4_close_hca(struct mlx4_dev *dev)
1233{
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001234 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001235 if (mlx4_is_slave(dev))
1236 mlx4_slave_exit(dev);
1237 else {
1238 mlx4_CLOSE_HCA(dev, 0);
1239 mlx4_free_icms(dev);
1240 mlx4_UNMAP_FA(dev);
1241 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1242 }
1243}
1244
1245static int mlx4_init_slave(struct mlx4_dev *dev)
1246{
1247 struct mlx4_priv *priv = mlx4_priv(dev);
1248 u64 dma = (u64) priv->mfunc.vhcr_dma;
1249 int num_of_reset_retries = NUM_OF_RESET_RETRIES;
1250 int ret_from_reset = 0;
1251 u32 slave_read;
1252 u32 cmd_channel_ver;
1253
Roland Dreierf3d4c892012-09-25 21:24:07 -07001254 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001255 priv->cmd.max_cmds = 1;
1256 mlx4_warn(dev, "Sending reset\n");
1257 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
1258 MLX4_COMM_TIME);
1259 /* if we are in the middle of flr the slave will try
1260 * NUM_OF_RESET_RETRIES times before leaving.*/
1261 if (ret_from_reset) {
1262 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
1263 msleep(SLEEP_TIME_IN_RESET);
1264 while (ret_from_reset && num_of_reset_retries) {
1265 mlx4_warn(dev, "slave is currently in the"
1266 "middle of FLR. retrying..."
1267 "(try num:%d)\n",
1268 (NUM_OF_RESET_RETRIES -
1269 num_of_reset_retries + 1));
1270 ret_from_reset =
1271 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET,
1272 0, MLX4_COMM_TIME);
1273 num_of_reset_retries = num_of_reset_retries - 1;
1274 }
1275 } else
1276 goto err;
1277 }
1278
1279 /* check the driver version - the slave I/F revision
1280 * must match the master's */
1281 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1282 cmd_channel_ver = mlx4_comm_get_version();
1283
1284 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1285 MLX4_COMM_GET_IF_REV(slave_read)) {
1286 mlx4_err(dev, "slave driver version is not supported"
1287 " by the master\n");
1288 goto err;
1289 }
1290
1291 mlx4_warn(dev, "Sending vhcr0\n");
1292 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
1293 MLX4_COMM_TIME))
1294 goto err;
1295 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
1296 MLX4_COMM_TIME))
1297 goto err;
1298 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
1299 MLX4_COMM_TIME))
1300 goto err;
1301 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
1302 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001303
1304 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001305 return 0;
1306
1307err:
1308 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
Roland Dreierf3d4c892012-09-25 21:24:07 -07001309 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001310 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001311}
1312
Jack Morgenstein66349612012-06-19 11:21:44 +03001313static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1314{
1315 int i;
1316
1317 for (i = 1; i <= dev->caps.num_ports; i++) {
1318 dev->caps.gid_table_len[i] = 1;
1319 dev->caps.pkey_table_len[i] =
1320 dev->phys_caps.pkey_phys_table_len[i] - 1;
1321 }
1322}
1323
Roland Dreier3d73c282007-10-10 15:43:54 -07001324static int mlx4_init_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001325{
1326 struct mlx4_priv *priv = mlx4_priv(dev);
1327 struct mlx4_adapter adapter;
1328 struct mlx4_dev_cap dev_cap;
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001329 struct mlx4_mod_stat_cfg mlx4_cfg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001330 struct mlx4_profile profile;
1331 struct mlx4_init_hca_param init_hca;
1332 u64 icm_size;
1333 int err;
1334
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001335 if (!mlx4_is_slave(dev)) {
1336 err = mlx4_QUERY_FW(dev);
1337 if (err) {
1338 if (err == -EACCES)
1339 mlx4_info(dev, "non-primary physical function, skipping.\n");
1340 else
1341 mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001342 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001343 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001344
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001345 err = mlx4_load_fw(dev);
1346 if (err) {
1347 mlx4_err(dev, "Failed to start FW, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001348 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001349 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001350
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001351 mlx4_cfg.log_pg_sz_m = 1;
1352 mlx4_cfg.log_pg_sz = 0;
1353 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
1354 if (err)
1355 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07001356
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001357 err = mlx4_dev_cap(dev, &dev_cap);
1358 if (err) {
1359 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
1360 goto err_stop_fw;
1361 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001362
Jack Morgenstein66349612012-06-19 11:21:44 +03001363 if (mlx4_is_master(dev))
1364 mlx4_parav_master_pf_caps(dev);
1365
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001366 priv->fs_hash_mode = MLX4_FS_L2_HASH;
1367
1368 switch (priv->fs_hash_mode) {
1369 case MLX4_FS_L2_HASH:
1370 init_hca.fs_hash_enable_bits = 0;
1371 break;
1372
1373 case MLX4_FS_L2_L3_L4_HASH:
1374 /* Enable flow steering with
1375 * udp unicast and tcp unicast
1376 */
1377 init_hca.fs_hash_enable_bits =
1378 MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN;
1379 break;
1380 }
1381
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001382 profile = default_profile;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001383 if (dev->caps.steering_mode ==
1384 MLX4_STEERING_MODE_DEVICE_MANAGED)
1385 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07001386
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001387 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
1388 &init_hca);
1389 if ((long long) icm_size < 0) {
1390 err = icm_size;
1391 goto err_stop_fw;
1392 }
1393
Eli Cohena5bbe892012-02-09 18:10:06 +02001394 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
1395
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001396 init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
1397 init_hca.uar_page_sz = PAGE_SHIFT - 12;
1398
1399 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
1400 if (err)
1401 goto err_stop_fw;
1402
1403 err = mlx4_INIT_HCA(dev, &init_hca);
1404 if (err) {
1405 mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
1406 goto err_free_icm;
1407 }
1408 } else {
1409 err = mlx4_init_slave(dev);
1410 if (err) {
1411 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001412 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001413 }
1414
1415 err = mlx4_slave_cap(dev);
1416 if (err) {
1417 mlx4_err(dev, "Failed to obtain slave caps\n");
1418 goto err_close;
1419 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001420 }
1421
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001422 if (map_bf_area(dev))
1423 mlx4_dbg(dev, "Failed to map blue flame area\n");
1424
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001425 /*Only the master set the ports, all the rest got it from it.*/
1426 if (!mlx4_is_slave(dev))
1427 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001428
1429 err = mlx4_QUERY_ADAPTER(dev, &adapter);
1430 if (err) {
1431 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001432 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07001433 }
1434
1435 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02001436 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07001437
1438 return 0;
1439
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00001440unmap_bf:
1441 unmap_bf_area(dev);
1442
Roland Dreier225c7b12007-05-08 18:00:38 -07001443err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00001444 if (mlx4_is_slave(dev))
1445 mlx4_slave_exit(dev);
1446 else
1447 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001448
1449err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001450 if (!mlx4_is_slave(dev))
1451 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07001452
1453err_stop_fw:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001454 if (!mlx4_is_slave(dev)) {
1455 mlx4_UNMAP_FA(dev);
1456 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
1457 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001458 return err;
1459}
1460
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001461static int mlx4_init_counters_table(struct mlx4_dev *dev)
1462{
1463 struct mlx4_priv *priv = mlx4_priv(dev);
1464 int nent;
1465
1466 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1467 return -ENOENT;
1468
1469 nent = dev->caps.max_counters;
1470 return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
1471}
1472
1473static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
1474{
1475 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
1476}
1477
Jack Morgensteinba062d52012-05-15 10:35:03 +00001478int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001479{
1480 struct mlx4_priv *priv = mlx4_priv(dev);
1481
1482 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
1483 return -ENOENT;
1484
1485 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
1486 if (*idx == -1)
1487 return -ENOMEM;
1488
1489 return 0;
1490}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001491
1492int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
1493{
1494 u64 out_param;
1495 int err;
1496
1497 if (mlx4_is_mfunc(dev)) {
1498 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
1499 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
1500 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
1501 if (!err)
1502 *idx = get_param_l(&out_param);
1503
1504 return err;
1505 }
1506 return __mlx4_counter_alloc(dev, idx);
1507}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001508EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
1509
Jack Morgensteinba062d52012-05-15 10:35:03 +00001510void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001511{
1512 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
1513 return;
1514}
Jack Morgensteinba062d52012-05-15 10:35:03 +00001515
1516void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
1517{
1518 u64 in_param;
1519
1520 if (mlx4_is_mfunc(dev)) {
1521 set_param_l(&in_param, idx);
1522 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
1523 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
1524 MLX4_CMD_WRAPPED);
1525 return;
1526 }
1527 __mlx4_counter_free(dev, idx);
1528}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001529EXPORT_SYMBOL_GPL(mlx4_counter_free);
1530
Roland Dreier3d73c282007-10-10 15:43:54 -07001531static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001532{
1533 struct mlx4_priv *priv = mlx4_priv(dev);
1534 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001535 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08001536 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07001537
Roland Dreier225c7b12007-05-08 18:00:38 -07001538 err = mlx4_init_uar_table(dev);
1539 if (err) {
1540 mlx4_err(dev, "Failed to initialize "
1541 "user access region table, aborting.\n");
1542 return err;
1543 }
1544
1545 err = mlx4_uar_alloc(dev, &priv->driver_uar);
1546 if (err) {
1547 mlx4_err(dev, "Failed to allocate driver access region, "
1548 "aborting.\n");
1549 goto err_uar_table_free;
1550 }
1551
Roland Dreier4979d182011-01-12 09:50:36 -08001552 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07001553 if (!priv->kar) {
1554 mlx4_err(dev, "Couldn't map kernel access region, "
1555 "aborting.\n");
1556 err = -ENOMEM;
1557 goto err_uar_free;
1558 }
1559
1560 err = mlx4_init_pd_table(dev);
1561 if (err) {
1562 mlx4_err(dev, "Failed to initialize "
1563 "protection domain table, aborting.\n");
1564 goto err_kar_unmap;
1565 }
1566
Sean Hefty012a8ff2011-06-02 09:01:33 -07001567 err = mlx4_init_xrcd_table(dev);
1568 if (err) {
1569 mlx4_err(dev, "Failed to initialize "
1570 "reliable connection domain table, aborting.\n");
1571 goto err_pd_table_free;
1572 }
1573
Roland Dreier225c7b12007-05-08 18:00:38 -07001574 err = mlx4_init_mr_table(dev);
1575 if (err) {
1576 mlx4_err(dev, "Failed to initialize "
1577 "memory region table, aborting.\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07001578 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001579 }
1580
Roland Dreier225c7b12007-05-08 18:00:38 -07001581 err = mlx4_init_eq_table(dev);
1582 if (err) {
1583 mlx4_err(dev, "Failed to initialize "
1584 "event queue table, aborting.\n");
Jack Morgensteinee49bd92007-07-12 17:50:45 +03001585 goto err_mr_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07001586 }
1587
1588 err = mlx4_cmd_use_events(dev);
1589 if (err) {
1590 mlx4_err(dev, "Failed to switch to event-driven "
1591 "firmware commands, aborting.\n");
1592 goto err_eq_table_free;
1593 }
1594
1595 err = mlx4_NOP(dev);
1596 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001597 if (dev->flags & MLX4_FLAG_MSI_X) {
1598 mlx4_warn(dev, "NOP command failed to generate MSI-X "
1599 "interrupt IRQ %d).\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001600 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001601 mlx4_warn(dev, "Trying again without MSI-X.\n");
1602 } else {
1603 mlx4_err(dev, "NOP command failed to generate interrupt "
1604 "(IRQ %d), aborting.\n",
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001605 priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001606 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03001607 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001608
1609 goto err_cmd_poll;
1610 }
1611
1612 mlx4_dbg(dev, "NOP command IRQ test passed\n");
1613
1614 err = mlx4_init_cq_table(dev);
1615 if (err) {
1616 mlx4_err(dev, "Failed to initialize "
1617 "completion queue table, aborting.\n");
1618 goto err_cmd_poll;
1619 }
1620
1621 err = mlx4_init_srq_table(dev);
1622 if (err) {
1623 mlx4_err(dev, "Failed to initialize "
1624 "shared receive queue table, aborting.\n");
1625 goto err_cq_table_free;
1626 }
1627
1628 err = mlx4_init_qp_table(dev);
1629 if (err) {
1630 mlx4_err(dev, "Failed to initialize "
1631 "queue pair table, aborting.\n");
1632 goto err_srq_table_free;
1633 }
1634
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001635 if (!mlx4_is_slave(dev)) {
1636 err = mlx4_init_mcg_table(dev);
1637 if (err) {
1638 mlx4_err(dev, "Failed to initialize "
1639 "multicast group table, aborting.\n");
1640 goto err_qp_table_free;
1641 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001642 }
1643
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001644 err = mlx4_init_counters_table(dev);
1645 if (err && err != -ENOENT) {
1646 mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001647 goto err_mcg_table_free;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001648 }
1649
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001650 if (!mlx4_is_slave(dev)) {
1651 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001652 ib_port_default_caps = 0;
1653 err = mlx4_get_port_ib_caps(dev, port,
1654 &ib_port_default_caps);
1655 if (err)
1656 mlx4_warn(dev, "failed to get port %d default "
1657 "ib capabilities (%d). Continuing "
1658 "with caps = 0\n", port, err);
1659 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001660
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001661 /* initialize per-slave default ib port capabilities */
1662 if (mlx4_is_master(dev)) {
1663 int i;
1664 for (i = 0; i < dev->num_slaves; i++) {
1665 if (i == mlx4_master_func_num(dev))
1666 continue;
1667 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
1668 ib_port_default_caps;
1669 }
1670 }
1671
Or Gerlitz096335b2012-01-11 19:02:17 +02001672 if (mlx4_is_mfunc(dev))
1673 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
1674 else
1675 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02001676
Jack Morgenstein66349612012-06-19 11:21:44 +03001677 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
1678 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001679 if (err) {
1680 mlx4_err(dev, "Failed to set port %d, aborting\n",
1681 port);
1682 goto err_counters_table_free;
1683 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001684 }
1685 }
1686
Roland Dreier225c7b12007-05-08 18:00:38 -07001687 return 0;
1688
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001689err_counters_table_free:
1690 mlx4_cleanup_counters_table(dev);
1691
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001692err_mcg_table_free:
1693 mlx4_cleanup_mcg_table(dev);
1694
Roland Dreier225c7b12007-05-08 18:00:38 -07001695err_qp_table_free:
1696 mlx4_cleanup_qp_table(dev);
1697
1698err_srq_table_free:
1699 mlx4_cleanup_srq_table(dev);
1700
1701err_cq_table_free:
1702 mlx4_cleanup_cq_table(dev);
1703
1704err_cmd_poll:
1705 mlx4_cmd_use_polling(dev);
1706
1707err_eq_table_free:
1708 mlx4_cleanup_eq_table(dev);
1709
Jack Morgensteinee49bd92007-07-12 17:50:45 +03001710err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07001711 mlx4_cleanup_mr_table(dev);
1712
Sean Hefty012a8ff2011-06-02 09:01:33 -07001713err_xrcd_table_free:
1714 mlx4_cleanup_xrcd_table(dev);
1715
Roland Dreier225c7b12007-05-08 18:00:38 -07001716err_pd_table_free:
1717 mlx4_cleanup_pd_table(dev);
1718
1719err_kar_unmap:
1720 iounmap(priv->kar);
1721
1722err_uar_free:
1723 mlx4_uar_free(dev, &priv->driver_uar);
1724
1725err_uar_table_free:
1726 mlx4_cleanup_uar_table(dev);
1727 return err;
1728}
1729
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001730static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001731{
1732 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001733 struct msix_entry *entries;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001734 int nreq = min_t(int, dev->caps.num_ports *
Yuval Mintz90b1ebe2012-07-01 03:18:51 +00001735 min_t(int, netif_get_num_default_rss_queues() + 1,
1736 MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
Roland Dreier225c7b12007-05-08 18:00:38 -07001737 int err;
1738 int i;
1739
1740 if (msi_x) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001741 /* In multifunction mode each function gets 2 msi-X vectors
1742 * one for data path completions anf the other for asynch events
1743 * or command completions */
1744 if (mlx4_is_mfunc(dev)) {
1745 nreq = 2;
1746 } else {
1747 nreq = min_t(int, dev->caps.num_eqs -
1748 dev->caps.reserved_eqs, nreq);
1749 }
1750
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001751 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
1752 if (!entries)
1753 goto no_msi;
1754
1755 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001756 entries[i].entry = i;
1757
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001758 retry:
1759 err = pci_enable_msix(dev->pdev, entries, nreq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001760 if (err) {
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001761 /* Try again if at least 2 vectors are available */
1762 if (err > 1) {
1763 mlx4_info(dev, "Requested %d vectors, "
1764 "but only %d MSI-X vectors available, "
1765 "trying again\n", nreq, err);
1766 nreq = err;
1767 goto retry;
1768 }
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07001769 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07001770 goto no_msi;
1771 }
1772
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001773 if (nreq <
1774 MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
1775 /*Working in legacy mode , all EQ's shared*/
1776 dev->caps.comp_pool = 0;
1777 dev->caps.num_comp_vectors = nreq - 1;
1778 } else {
1779 dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
1780 dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
1781 }
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001782 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001783 priv->eq_table.eq[i].irq = entries[i].vector;
1784
1785 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001786
1787 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07001788 return;
1789 }
1790
1791no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001792 dev->caps.num_comp_vectors = 1;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001793 dev->caps.comp_pool = 0;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08001794
1795 for (i = 0; i < 2; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07001796 priv->eq_table.eq[i].irq = dev->pdev->irq;
1797}
1798
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001799static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001800{
1801 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001802 int err = 0;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001803
1804 info->dev = dev;
1805 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001806 if (!mlx4_is_slave(dev)) {
1807 INIT_RADIX_TREE(&info->mac_tree, GFP_KERNEL);
1808 mlx4_init_mac_table(dev, &info->mac_table);
1809 mlx4_init_vlan_table(dev, &info->vlan_table);
1810 info->base_qpn =
1811 dev->caps.reserved_qps_base[MLX4_QP_REGION_ETH_ADDR] +
Yevgeny Petrilin06fa0a82011-08-03 16:38:59 -07001812 (port - 1) * (1 << log_num_mac);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001813 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001814
1815 sprintf(info->dev_name, "mlx4_port%d", port);
1816 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001817 if (mlx4_is_mfunc(dev))
1818 info->port_attr.attr.mode = S_IRUGO;
1819 else {
1820 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
1821 info->port_attr.store = set_port_type;
1822 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001823 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07001824 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001825
1826 err = device_create_file(&dev->pdev->dev, &info->port_attr);
1827 if (err) {
1828 mlx4_err(dev, "Failed to create file for port %d\n", port);
1829 info->port = -1;
1830 }
1831
Or Gerlitz096335b2012-01-11 19:02:17 +02001832 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
1833 info->port_mtu_attr.attr.name = info->dev_mtu_name;
1834 if (mlx4_is_mfunc(dev))
1835 info->port_mtu_attr.attr.mode = S_IRUGO;
1836 else {
1837 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
1838 info->port_mtu_attr.store = set_port_ib_mtu;
1839 }
1840 info->port_mtu_attr.show = show_port_ib_mtu;
1841 sysfs_attr_init(&info->port_mtu_attr.attr);
1842
1843 err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
1844 if (err) {
1845 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
1846 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
1847 info->port = -1;
1848 }
1849
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001850 return err;
1851}
1852
1853static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
1854{
1855 if (info->port < 0)
1856 return;
1857
1858 device_remove_file(&info->dev->pdev->dev, &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02001859 device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001860}
1861
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00001862static int mlx4_init_steering(struct mlx4_dev *dev)
1863{
1864 struct mlx4_priv *priv = mlx4_priv(dev);
1865 int num_entries = dev->caps.num_ports;
1866 int i, j;
1867
1868 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
1869 if (!priv->steer)
1870 return -ENOMEM;
1871
Eugenia Emantayev45b51362012-02-14 06:37:41 +00001872 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00001873 for (j = 0; j < MLX4_NUM_STEERS; j++) {
1874 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
1875 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
1876 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00001877 return 0;
1878}
1879
1880static void mlx4_clear_steering(struct mlx4_dev *dev)
1881{
1882 struct mlx4_priv *priv = mlx4_priv(dev);
1883 struct mlx4_steer_index *entry, *tmp_entry;
1884 struct mlx4_promisc_qp *pqp, *tmp_pqp;
1885 int num_entries = dev->caps.num_ports;
1886 int i, j;
1887
1888 for (i = 0; i < num_entries; i++) {
1889 for (j = 0; j < MLX4_NUM_STEERS; j++) {
1890 list_for_each_entry_safe(pqp, tmp_pqp,
1891 &priv->steer[i].promisc_qps[j],
1892 list) {
1893 list_del(&pqp->list);
1894 kfree(pqp);
1895 }
1896 list_for_each_entry_safe(entry, tmp_entry,
1897 &priv->steer[i].steer_entries[j],
1898 list) {
1899 list_del(&entry->list);
1900 list_for_each_entry_safe(pqp, tmp_pqp,
1901 &entry->duplicates,
1902 list) {
1903 list_del(&pqp->list);
1904 kfree(pqp);
1905 }
1906 kfree(entry);
1907 }
1908 }
1909 }
1910 kfree(priv->steer);
1911}
1912
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001913static int extended_func_num(struct pci_dev *pdev)
1914{
1915 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
1916}
1917
1918#define MLX4_OWNER_BASE 0x8069c
1919#define MLX4_OWNER_SIZE 4
1920
1921static int mlx4_get_ownership(struct mlx4_dev *dev)
1922{
1923 void __iomem *owner;
1924 u32 ret;
1925
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00001926 if (pci_channel_offline(dev->pdev))
1927 return -EIO;
1928
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001929 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
1930 MLX4_OWNER_SIZE);
1931 if (!owner) {
1932 mlx4_err(dev, "Failed to obtain ownership bit\n");
1933 return -ENOMEM;
1934 }
1935
1936 ret = readl(owner);
1937 iounmap(owner);
1938 return (int) !!ret;
1939}
1940
1941static void mlx4_free_ownership(struct mlx4_dev *dev)
1942{
1943 void __iomem *owner;
1944
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00001945 if (pci_channel_offline(dev->pdev))
1946 return;
1947
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001948 owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
1949 MLX4_OWNER_SIZE);
1950 if (!owner) {
1951 mlx4_err(dev, "Failed to obtain ownership bit\n");
1952 return;
1953 }
1954 writel(0, owner);
1955 msleep(1000);
1956 iounmap(owner);
1957}
1958
Roland Dreier839f1242012-09-27 09:23:41 -07001959static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data)
Roland Dreier225c7b12007-05-08 18:00:38 -07001960{
Roland Dreier225c7b12007-05-08 18:00:38 -07001961 struct mlx4_priv *priv;
1962 struct mlx4_dev *dev;
1963 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001964 int port;
Roland Dreier225c7b12007-05-08 18:00:38 -07001965
Joe Perches0a645e82010-07-10 07:22:46 +00001966 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
Roland Dreier225c7b12007-05-08 18:00:38 -07001967
1968 err = pci_enable_device(pdev);
1969 if (err) {
1970 dev_err(&pdev->dev, "Cannot enable PCI device, "
1971 "aborting.\n");
1972 return err;
1973 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001974 if (num_vfs > MLX4_MAX_NUM_VF) {
1975 printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
1976 num_vfs, MLX4_MAX_NUM_VF);
1977 return -EINVAL;
1978 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001979 /*
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001980 * Check for BARs.
Roland Dreier225c7b12007-05-08 18:00:38 -07001981 */
Roland Dreier839f1242012-09-27 09:23:41 -07001982 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001983 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
1984 dev_err(&pdev->dev, "Missing DCS, aborting."
Roland Dreier839f1242012-09-27 09:23:41 -07001985 "(driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
1986 pci_dev_data, pci_resource_flags(pdev, 0));
Roland Dreier225c7b12007-05-08 18:00:38 -07001987 err = -ENODEV;
1988 goto err_disable_pdev;
1989 }
1990 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
1991 dev_err(&pdev->dev, "Missing UAR, aborting.\n");
1992 err = -ENODEV;
1993 goto err_disable_pdev;
1994 }
1995
Roland Dreiera01df0f2009-09-05 20:24:48 -07001996 err = pci_request_regions(pdev, DRV_NAME);
Roland Dreier225c7b12007-05-08 18:00:38 -07001997 if (err) {
Roland Dreiera01df0f2009-09-05 20:24:48 -07001998 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001999 goto err_disable_pdev;
2000 }
2001
Roland Dreier225c7b12007-05-08 18:00:38 -07002002 pci_set_master(pdev);
2003
Yang Hongyang6a355282009-04-06 19:01:13 -07002004 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002005 if (err) {
2006 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002007 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002008 if (err) {
2009 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002010 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002011 }
2012 }
Yang Hongyang6a355282009-04-06 19:01:13 -07002013 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Roland Dreier225c7b12007-05-08 18:00:38 -07002014 if (err) {
2015 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
2016 "consistent PCI DMA mask.\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07002017 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Roland Dreier225c7b12007-05-08 18:00:38 -07002018 if (err) {
2019 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
2020 "aborting.\n");
Roland Dreiera01df0f2009-09-05 20:24:48 -07002021 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002022 }
2023 }
2024
David Dillow7f9e5c482011-01-17 02:09:44 +00002025 /* Allow large DMA segments, up to the firmware limit of 1 GB */
2026 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
2027
Roland Dreier225c7b12007-05-08 18:00:38 -07002028 priv = kzalloc(sizeof *priv, GFP_KERNEL);
2029 if (!priv) {
2030 dev_err(&pdev->dev, "Device struct alloc failed, "
2031 "aborting.\n");
2032 err = -ENOMEM;
Roland Dreiera01df0f2009-09-05 20:24:48 -07002033 goto err_release_regions;
Roland Dreier225c7b12007-05-08 18:00:38 -07002034 }
2035
2036 dev = &priv->dev;
2037 dev->pdev = pdev;
Roland Dreierb5814012007-06-07 11:51:58 -07002038 INIT_LIST_HEAD(&priv->ctx_list);
2039 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07002040
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002041 mutex_init(&priv->port_mutex);
2042
Yevgeny Petrilin62968832008-04-23 11:55:45 -07002043 INIT_LIST_HEAD(&priv->pgdir_list);
2044 mutex_init(&priv->pgdir_mutex);
2045
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002046 INIT_LIST_HEAD(&priv->bf_list);
2047 mutex_init(&priv->bf_mutex);
2048
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002049 dev->rev_id = pdev->revision;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002050 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07002051 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002052 /* When acting as pf, we normally skip vfs unless explicitly
2053 * requested to probe them. */
2054 if (num_vfs && extended_func_num(pdev) > probe_vf) {
2055 mlx4_warn(dev, "Skipping virtual function:%d\n",
2056 extended_func_num(pdev));
2057 err = -ENODEV;
2058 goto err_free_dev;
2059 }
2060 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
2061 dev->flags |= MLX4_FLAG_SLAVE;
2062 } else {
2063 /* We reset the device and enable SRIOV only for physical
2064 * devices. Try to claim ownership on the device;
2065 * if already taken, skip -- do not allow multiple PFs */
2066 err = mlx4_get_ownership(dev);
2067 if (err) {
2068 if (err < 0)
2069 goto err_free_dev;
2070 else {
2071 mlx4_warn(dev, "Multiple PFs not yet supported."
2072 " Skipping PF.\n");
2073 err = -EINVAL;
2074 goto err_free_dev;
2075 }
2076 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00002077
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002078 if (num_vfs) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002079 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", num_vfs);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002080 err = pci_enable_sriov(pdev, num_vfs);
2081 if (err) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002082 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d).\n",
2083 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002084 err = 0;
2085 } else {
2086 mlx4_warn(dev, "Running in master mode\n");
2087 dev->flags |= MLX4_FLAG_SRIOV |
2088 MLX4_FLAG_MASTER;
2089 dev->num_vfs = num_vfs;
2090 }
2091 }
2092
2093 /*
2094 * Now reset the HCA before we touch the PCI capabilities or
2095 * attempt a firmware command, since a boot ROM may have left
2096 * the HCA in an undefined state.
2097 */
2098 err = mlx4_reset(dev);
2099 if (err) {
2100 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
2101 goto err_rel_own;
2102 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002103 }
2104
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002105slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00002106 err = mlx4_cmd_init(dev);
2107 if (err) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002108 mlx4_err(dev, "Failed to init command interface, aborting.\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002109 goto err_sriov;
2110 }
2111
2112 /* In slave functions, the communication channel must be initialized
2113 * before posting commands. Also, init num_slaves before calling
2114 * mlx4_init_hca */
2115 if (mlx4_is_mfunc(dev)) {
2116 if (mlx4_is_master(dev))
2117 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
2118 else {
2119 dev->num_slaves = 0;
2120 if (mlx4_multi_func_init(dev)) {
2121 mlx4_err(dev, "Failed to init slave mfunc"
2122 " interface, aborting.\n");
2123 goto err_cmd;
2124 }
2125 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002126 }
2127
2128 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002129 if (err) {
2130 if (err == -EACCES) {
2131 /* Not primary Physical function
2132 * Running in slave mode */
2133 mlx4_cmd_cleanup(dev);
2134 dev->flags |= MLX4_FLAG_SLAVE;
2135 dev->flags &= ~MLX4_FLAG_MASTER;
2136 goto slave_start;
2137 } else
2138 goto err_mfunc;
2139 }
2140
2141 /* In master functions, the communication channel must be initialized
2142 * after obtaining its address from fw */
2143 if (mlx4_is_master(dev)) {
2144 if (mlx4_multi_func_init(dev)) {
2145 mlx4_err(dev, "Failed to init master mfunc"
2146 "interface, aborting.\n");
2147 goto err_close;
2148 }
2149 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002150
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002151 err = mlx4_alloc_eq_table(dev);
2152 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002153 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002154
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002155 priv->msix_ctl.pool_bm = 0;
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00002156 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002157
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002158 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002159 if ((mlx4_is_mfunc(dev)) &&
2160 !(dev->flags & MLX4_FLAG_MSI_X)) {
2161 mlx4_err(dev, "INTx is not supported in multi-function mode."
2162 " aborting.\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002163 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002164 }
2165
2166 if (!mlx4_is_slave(dev)) {
2167 err = mlx4_init_steering(dev);
2168 if (err)
2169 goto err_free_eq;
2170 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002171
Roland Dreier225c7b12007-05-08 18:00:38 -07002172 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002173 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
2174 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002175 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00002176 dev->caps.num_comp_vectors = 1;
2177 dev->caps.comp_pool = 0;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002178 pci_disable_msix(pdev);
2179 err = mlx4_setup_hca(dev);
2180 }
2181
Roland Dreier225c7b12007-05-08 18:00:38 -07002182 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002183 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07002184
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002185 for (port = 1; port <= dev->caps.num_ports; port++) {
2186 err = mlx4_init_port_info(dev, port);
2187 if (err)
2188 goto err_port;
2189 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002190
Roland Dreier225c7b12007-05-08 18:00:38 -07002191 err = mlx4_register_device(dev);
2192 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002193 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07002194
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002195 mlx4_sense_init(dev);
2196 mlx4_start_sense(dev);
2197
Roland Dreier839f1242012-09-27 09:23:41 -07002198 priv->pci_dev_data = pci_dev_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07002199 pci_set_drvdata(pdev, dev);
2200
2201 return 0;
2202
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002203err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08002204 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002205 mlx4_cleanup_port_info(&priv->port[port]);
2206
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002207 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002208 mlx4_cleanup_mcg_table(dev);
2209 mlx4_cleanup_qp_table(dev);
2210 mlx4_cleanup_srq_table(dev);
2211 mlx4_cleanup_cq_table(dev);
2212 mlx4_cmd_use_polling(dev);
2213 mlx4_cleanup_eq_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002214 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002215 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002216 mlx4_cleanup_pd_table(dev);
2217 mlx4_cleanup_uar_table(dev);
2218
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002219err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002220 if (!mlx4_is_slave(dev))
2221 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002222
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002223err_free_eq:
2224 mlx4_free_eq_table(dev);
2225
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002226err_master_mfunc:
2227 if (mlx4_is_master(dev))
2228 mlx4_multi_func_cleanup(dev);
2229
Roland Dreier225c7b12007-05-08 18:00:38 -07002230err_close:
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002231 if (dev->flags & MLX4_FLAG_MSI_X)
2232 pci_disable_msix(pdev);
2233
Roland Dreier225c7b12007-05-08 18:00:38 -07002234 mlx4_close_hca(dev);
2235
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002236err_mfunc:
2237 if (mlx4_is_slave(dev))
2238 mlx4_multi_func_cleanup(dev);
2239
Roland Dreier225c7b12007-05-08 18:00:38 -07002240err_cmd:
2241 mlx4_cmd_cleanup(dev);
2242
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002243err_sriov:
Jack Morgenstein681372a2012-05-15 10:35:01 +00002244 if (dev->flags & MLX4_FLAG_SRIOV)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002245 pci_disable_sriov(pdev);
2246
2247err_rel_own:
2248 if (!mlx4_is_slave(dev))
2249 mlx4_free_ownership(dev);
2250
Roland Dreier225c7b12007-05-08 18:00:38 -07002251err_free_dev:
Roland Dreier225c7b12007-05-08 18:00:38 -07002252 kfree(priv);
2253
Roland Dreiera01df0f2009-09-05 20:24:48 -07002254err_release_regions:
2255 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002256
2257err_disable_pdev:
2258 pci_disable_device(pdev);
2259 pci_set_drvdata(pdev, NULL);
2260 return err;
2261}
2262
Roland Dreier3d73c282007-10-10 15:43:54 -07002263static int __devinit mlx4_init_one(struct pci_dev *pdev,
2264 const struct pci_device_id *id)
2265{
Joe Perches0a645e82010-07-10 07:22:46 +00002266 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07002267
Roland Dreier839f1242012-09-27 09:23:41 -07002268 return __mlx4_init_one(pdev, id->driver_data);
Roland Dreier3d73c282007-10-10 15:43:54 -07002269}
2270
2271static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002272{
2273 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2274 struct mlx4_priv *priv = mlx4_priv(dev);
2275 int p;
2276
2277 if (dev) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002278 /* in SRIOV it is not allowed to unload the pf's
2279 * driver while there are alive vf's */
2280 if (mlx4_is_master(dev)) {
2281 if (mlx4_how_many_lives_vf(dev))
2282 printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
2283 }
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002284 mlx4_stop_sense(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002285 mlx4_unregister_device(dev);
2286
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002287 for (p = 1; p <= dev->caps.num_ports; p++) {
2288 mlx4_cleanup_port_info(&priv->port[p]);
Roland Dreier225c7b12007-05-08 18:00:38 -07002289 mlx4_CLOSE_PORT(dev, p);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002290 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002291
Jack Morgensteinb8924952012-05-15 10:35:02 +00002292 if (mlx4_is_master(dev))
2293 mlx4_free_resource_tracker(dev,
2294 RES_TR_FREE_SLAVES_ONLY);
2295
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002296 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002297 mlx4_cleanup_mcg_table(dev);
2298 mlx4_cleanup_qp_table(dev);
2299 mlx4_cleanup_srq_table(dev);
2300 mlx4_cleanup_cq_table(dev);
2301 mlx4_cmd_use_polling(dev);
2302 mlx4_cleanup_eq_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002303 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07002304 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002305 mlx4_cleanup_pd_table(dev);
2306
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002307 if (mlx4_is_master(dev))
Jack Morgensteinb8924952012-05-15 10:35:02 +00002308 mlx4_free_resource_tracker(dev,
2309 RES_TR_FREE_STRUCTS_ONLY);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002310
Roland Dreier225c7b12007-05-08 18:00:38 -07002311 iounmap(priv->kar);
2312 mlx4_uar_free(dev, &priv->driver_uar);
2313 mlx4_cleanup_uar_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002314 if (!mlx4_is_slave(dev))
2315 mlx4_clear_steering(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002316 mlx4_free_eq_table(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002317 if (mlx4_is_master(dev))
2318 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002319 mlx4_close_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002320 if (mlx4_is_slave(dev))
2321 mlx4_multi_func_cleanup(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002322 mlx4_cmd_cleanup(dev);
2323
2324 if (dev->flags & MLX4_FLAG_MSI_X)
2325 pci_disable_msix(pdev);
Jack Morgenstein681372a2012-05-15 10:35:01 +00002326 if (dev->flags & MLX4_FLAG_SRIOV) {
Roland Dreier84b1f152012-09-25 17:09:42 -07002327 mlx4_warn(dev, "Disabling SR-IOV\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002328 pci_disable_sriov(pdev);
2329 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002330
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002331 if (!mlx4_is_slave(dev))
2332 mlx4_free_ownership(dev);
Jack Morgenstein47605df2012-08-03 08:40:57 +00002333
2334 kfree(dev->caps.qp0_tunnel);
2335 kfree(dev->caps.qp0_proxy);
2336 kfree(dev->caps.qp1_tunnel);
2337 kfree(dev->caps.qp1_proxy);
2338
Roland Dreier225c7b12007-05-08 18:00:38 -07002339 kfree(priv);
Roland Dreiera01df0f2009-09-05 20:24:48 -07002340 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002341 pci_disable_device(pdev);
2342 pci_set_drvdata(pdev, NULL);
2343 }
2344}
2345
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002346int mlx4_restart_one(struct pci_dev *pdev)
2347{
Roland Dreier839f1242012-09-27 09:23:41 -07002348 struct mlx4_dev *dev = pci_get_drvdata(pdev);
2349 struct mlx4_priv *priv = mlx4_priv(dev);
2350 int pci_dev_data;
2351
2352 pci_dev_data = priv->pci_dev_data;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002353 mlx4_remove_one(pdev);
Roland Dreier839f1242012-09-27 09:23:41 -07002354 return __mlx4_init_one(pdev, pci_dev_data);
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002355}
2356
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002357static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002358 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002359 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002360 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002361 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002362 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002363 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002364 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002365 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002366 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002367 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002368 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002369 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002370 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002371 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002372 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002373 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002374 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002375 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002376 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07002377 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002378 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002379 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002380 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07002381 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002382 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002383 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002384 /* MT27500 Family [ConnectX-3] */
2385 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
2386 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07002387 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002388 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
2389 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
2390 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
2391 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
2392 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
2393 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
2394 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
2395 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
2396 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
2397 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
2398 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
2399 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07002400 { 0, }
2401};
2402
2403MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
2404
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002405static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
2406 pci_channel_state_t state)
2407{
2408 mlx4_remove_one(pdev);
2409
2410 return state == pci_channel_io_perm_failure ?
2411 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
2412}
2413
2414static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
2415{
Roland Dreier839f1242012-09-27 09:23:41 -07002416 int ret = __mlx4_init_one(pdev, 0);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002417
2418 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
2419}
2420
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07002421static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002422 .error_detected = mlx4_pci_err_detected,
2423 .slot_reset = mlx4_pci_slot_reset,
2424};
2425
Roland Dreier225c7b12007-05-08 18:00:38 -07002426static struct pci_driver mlx4_driver = {
2427 .name = DRV_NAME,
2428 .id_table = mlx4_pci_table,
2429 .probe = mlx4_init_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00002430 .remove = __devexit_p(mlx4_remove_one),
2431 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07002432};
2433
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002434static int __init mlx4_verify_params(void)
2435{
2436 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002437 pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002438 return -1;
2439 }
2440
Or Gerlitzcb296882011-10-16 10:26:21 +02002441 if (log_num_vlan != 0)
2442 pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
2443 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002444
Eli Cohen04986282010-09-20 08:42:38 +02002445 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Joe Perches0a645e82010-07-10 07:22:46 +00002446 pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07002447 return -1;
2448 }
2449
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002450 /* Check if module param for ports type has legal combination */
2451 if (port_type_array[0] == false && port_type_array[1] == true) {
2452 printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
2453 port_type_array[0] = true;
2454 }
2455
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002456 return 0;
2457}
2458
Roland Dreier225c7b12007-05-08 18:00:38 -07002459static int __init mlx4_init(void)
2460{
2461 int ret;
2462
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002463 if (mlx4_verify_params())
2464 return -EINVAL;
2465
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002466 mlx4_catas_init();
2467
2468 mlx4_wq = create_singlethread_workqueue("mlx4");
2469 if (!mlx4_wq)
2470 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002471
Roland Dreier225c7b12007-05-08 18:00:38 -07002472 ret = pci_register_driver(&mlx4_driver);
2473 return ret < 0 ? ret : 0;
2474}
2475
2476static void __exit mlx4_cleanup(void)
2477{
2478 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07002479 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002480}
2481
2482module_init(mlx4_init);
2483module_exit(mlx4_cleanup);