blob: 273e73a1f850c1bea312bad9817563fbfc100076 [file] [log] [blame]
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02001/* QLogic qed NIC Driver
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02002 * Copyright (c) 2015-2017 QLogic Corporation
Yuval Mintzfe56b9e2015-10-26 11:02:25 +02003 *
Mintz, Yuvale8f1cb52017-01-01 13:57:00 +02004 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020031 */
32
33#ifndef _QED_INT_H
34#define _QED_INT_H
35
36#include <linux/types.h>
37#include <linux/slab.h>
38#include "qed.h"
39
40/* Fields of IGU PF CONFIGRATION REGISTER */
41#define IGU_PF_CONF_FUNC_EN (0x1 << 0) /* function enable */
42#define IGU_PF_CONF_MSI_MSIX_EN (0x1 << 1) /* MSI/MSIX enable */
43#define IGU_PF_CONF_INT_LINE_EN (0x1 << 2) /* INT enable */
44#define IGU_PF_CONF_ATTN_BIT_EN (0x1 << 3) /* attention enable */
45#define IGU_PF_CONF_SINGLE_ISR_EN (0x1 << 4) /* single ISR mode enable */
46#define IGU_PF_CONF_SIMD_MODE (0x1 << 5) /* simd all ones mode */
Yuval Mintz1408cc1f2016-05-11 16:36:14 +030047/* Fields of IGU VF CONFIGRATION REGISTER */
48#define IGU_VF_CONF_FUNC_EN (0x1 << 0) /* function enable */
49#define IGU_VF_CONF_MSI_MSIX_EN (0x1 << 1) /* MSI/MSIX enable */
50#define IGU_VF_CONF_SINGLE_ISR_EN (0x1 << 4) /* single ISR mode enable */
51#define IGU_VF_CONF_PARENT_MASK (0xF) /* Parent PF */
52#define IGU_VF_CONF_PARENT_SHIFT 5 /* Parent PF */
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020053
54/* Igu control commands
55 */
56enum igu_ctrl_cmd {
57 IGU_CTRL_CMD_TYPE_RD,
58 IGU_CTRL_CMD_TYPE_WR,
59 MAX_IGU_CTRL_CMD
60};
61
62/* Control register for the IGU command register
63 */
64struct igu_ctrl_reg {
65 u32 ctrl_data;
66#define IGU_CTRL_REG_FID_MASK 0xFFFF /* Opaque_FID */
67#define IGU_CTRL_REG_FID_SHIFT 0
68#define IGU_CTRL_REG_PXP_ADDR_MASK 0xFFF /* Command address */
69#define IGU_CTRL_REG_PXP_ADDR_SHIFT 16
70#define IGU_CTRL_REG_RESERVED_MASK 0x1
71#define IGU_CTRL_REG_RESERVED_SHIFT 28
72#define IGU_CTRL_REG_TYPE_MASK 0x1 /* use enum igu_ctrl_cmd */
73#define IGU_CTRL_REG_TYPE_SHIFT 31
74};
75
76enum qed_coalescing_fsm {
77 QED_COAL_RX_STATE_MACHINE,
78 QED_COAL_TX_STATE_MACHINE
79};
80
81/**
Yuval Mintzfe56b9e2015-10-26 11:02:25 +020082 * @brief qed_int_igu_enable_int - enable device interrupts
83 *
84 * @param p_hwfn
85 * @param p_ptt
86 * @param int_mode - interrupt mode to use
87 */
88void qed_int_igu_enable_int(struct qed_hwfn *p_hwfn,
89 struct qed_ptt *p_ptt,
90 enum qed_int_mode int_mode);
91
92/**
93 * @brief qed_int_igu_disable_int - disable device interrupts
94 *
95 * @param p_hwfn
96 * @param p_ptt
97 */
98void qed_int_igu_disable_int(struct qed_hwfn *p_hwfn,
99 struct qed_ptt *p_ptt);
100
101/**
102 * @brief qed_int_igu_read_sisr_reg - Reads the single isr multiple dpc
103 * register from igu.
104 *
105 * @param p_hwfn
106 *
107 * @return u64
108 */
109u64 qed_int_igu_read_sisr_reg(struct qed_hwfn *p_hwfn);
110
111#define QED_SP_SB_ID 0xffff
112/**
113 * @brief qed_int_sb_init - Initializes the sb_info structure.
114 *
115 * once the structure is initialized it can be passed to sb related functions.
116 *
117 * @param p_hwfn
118 * @param p_ptt
119 * @param sb_info points to an uninitialized (but
120 * allocated) sb_info structure
121 * @param sb_virt_addr
122 * @param sb_phy_addr
123 * @param sb_id the sb_id to be used (zero based in driver)
124 * should use QED_SP_SB_ID for SP Status block
125 *
126 * @return int
127 */
128int qed_int_sb_init(struct qed_hwfn *p_hwfn,
129 struct qed_ptt *p_ptt,
130 struct qed_sb_info *sb_info,
131 void *sb_virt_addr,
132 dma_addr_t sb_phy_addr,
133 u16 sb_id);
134/**
135 * @brief qed_int_sb_setup - Setup the sb.
136 *
137 * @param p_hwfn
138 * @param p_ptt
139 * @param sb_info initialized sb_info structure
140 */
141void qed_int_sb_setup(struct qed_hwfn *p_hwfn,
142 struct qed_ptt *p_ptt,
143 struct qed_sb_info *sb_info);
144
145/**
146 * @brief qed_int_sb_release - releases the sb_info structure.
147 *
148 * once the structure is released, it's memory can be freed
149 *
150 * @param p_hwfn
151 * @param sb_info points to an allocated sb_info structure
152 * @param sb_id the sb_id to be used (zero based in driver)
153 * should never be equal to QED_SP_SB_ID
154 * (SP Status block)
155 *
156 * @return int
157 */
158int qed_int_sb_release(struct qed_hwfn *p_hwfn,
159 struct qed_sb_info *sb_info,
160 u16 sb_id);
161
162/**
163 * @brief qed_int_sp_dpc - To be called when an interrupt is received on the
164 * default status block.
165 *
166 * @param p_hwfn - pointer to hwfn
167 *
168 */
169void qed_int_sp_dpc(unsigned long hwfn_cookie);
170
171/**
172 * @brief qed_int_get_num_sbs - get the number of status
173 * blocks configured for this funciton in the igu.
174 *
175 * @param p_hwfn
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200176 * @param p_sb_cnt_info
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200177 *
178 * @return int - number of status blocks configured
179 */
Yuval Mintz4ac801b2016-02-28 12:26:52 +0200180void qed_int_get_num_sbs(struct qed_hwfn *p_hwfn,
181 struct qed_sb_cnt_info *p_sb_cnt_info);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200182
183/**
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500184 * @brief qed_int_disable_post_isr_release - performs the cleanup post ISR
185 * release. The API need to be called after releasing all slowpath IRQs
186 * of the device.
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200187 *
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500188 * @param cdev
189 *
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200190 */
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500191void qed_int_disable_post_isr_release(struct qed_dev *cdev);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200192
193#define QED_CAU_DEF_RX_TIMER_RES 0
194#define QED_CAU_DEF_TX_TIMER_RES 0
195
196#define QED_SB_ATT_IDX 0x0001
197#define QED_SB_EVENT_MASK 0x0003
198
199#define SB_ALIGNED_SIZE(p_hwfn) \
200 ALIGNED_TYPE_SIZE(struct status_block, p_hwfn)
201
Mintz, Yuvald749dd02017-06-01 15:29:03 +0300202#define QED_SB_INVALID_IDX 0xffff
203
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200204struct qed_igu_block {
205 u8 status;
206#define QED_IGU_STATUS_FREE 0x01
207#define QED_IGU_STATUS_VALID 0x02
208#define QED_IGU_STATUS_PF 0x04
Mintz, Yuvald749dd02017-06-01 15:29:03 +0300209#define QED_IGU_STATUS_DSB 0x08
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200210
211 u8 vector_number;
212 u8 function_id;
213 u8 is_pf;
Mintz, Yuval1ac72432017-06-01 15:29:07 +0300214
215 /* Index inside IGU [meant for back reference] */
216 u16 igu_sb_id;
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200217};
218
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200219struct qed_igu_info {
Mintz, Yuvald749dd02017-06-01 15:29:03 +0300220 struct qed_igu_block entry[MAX_TOT_SB_PER_PATH];
221 u16 igu_dsb_id;
Mintz, Yuval726fdbe2017-06-01 15:29:06 +0300222
Mintz, Yuval726fdbe2017-06-01 15:29:06 +0300223 struct qed_sb_cnt_info usage;
224
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200225};
226
227/* TODO Names of function may change... */
Mintz, Yuval09b6b142017-06-01 15:29:08 +0300228/**
229 * @brief return a pointer to an unused valid SB
230 *
231 * @param p_hwfn
232 * @param b_is_pf - true iff we want a SB belonging to a PF
233 *
234 * @return point to an igu_block, NULL if none is available
235 */
236struct qed_igu_block *qed_get_igu_free_sb(struct qed_hwfn *p_hwfn,
237 bool b_is_pf);
238
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200239void qed_int_igu_init_pure_rt(struct qed_hwfn *p_hwfn,
240 struct qed_ptt *p_ptt,
241 bool b_set,
242 bool b_slowpath);
243
244void qed_int_igu_init_rt(struct qed_hwfn *p_hwfn);
245
246/**
247 * @brief qed_int_igu_read_cam - Reads the IGU CAM.
248 * This function needs to be called during hardware
249 * prepare. It reads the info from igu cam to know which
250 * status block is the default / base status block etc.
251 *
252 * @param p_hwfn
253 * @param p_ptt
254 *
255 * @return int
256 */
257int qed_int_igu_read_cam(struct qed_hwfn *p_hwfn,
258 struct qed_ptt *p_ptt);
259
260typedef int (*qed_int_comp_cb_t)(struct qed_hwfn *p_hwfn,
261 void *cookie);
262/**
263 * @brief qed_int_register_cb - Register callback func for
264 * slowhwfn statusblock.
265 *
266 * Every protocol that uses the slowhwfn status block
267 * should register a callback function that will be called
268 * once there is an update of the sp status block.
269 *
270 * @param p_hwfn
271 * @param comp_cb - function to be called when there is an
272 * interrupt on the sp sb
273 *
274 * @param cookie - passed to the callback function
275 * @param sb_idx - OUT parameter which gives the chosen index
276 * for this protocol.
277 * @param p_fw_cons - pointer to the actual address of the
278 * consumer for this protocol.
279 *
280 * @return int
281 */
282int qed_int_register_cb(struct qed_hwfn *p_hwfn,
283 qed_int_comp_cb_t comp_cb,
284 void *cookie,
285 u8 *sb_idx,
286 __le16 **p_fw_cons);
287
288/**
289 * @brief qed_int_unregister_cb - Unregisters callback
290 * function from sp sb.
291 * Partner of qed_int_register_cb -> should be called
292 * when no longer required.
293 *
294 * @param p_hwfn
295 * @param pi
296 *
297 * @return int
298 */
299int qed_int_unregister_cb(struct qed_hwfn *p_hwfn,
300 u8 pi);
301
302/**
303 * @brief qed_int_get_sp_sb_id - Get the slowhwfn sb id.
304 *
305 * @param p_hwfn
306 *
307 * @return u16
308 */
309u16 qed_int_get_sp_sb_id(struct qed_hwfn *p_hwfn);
310
311/**
312 * @brief Status block cleanup. Should be called for each status
313 * block that will be used -> both PF / VF
314 *
315 * @param p_hwfn
316 * @param p_ptt
Mintz, Yuvald0315482017-06-01 15:29:04 +0300317 * @param igu_sb_id - igu status block id
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200318 * @param opaque - opaque fid of the sb owner.
Yuval Mintzb2b897e2016-05-15 14:48:06 +0300319 * @param b_set - set(1) / clear(0)
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200320 */
321void qed_int_igu_init_pure_rt_single(struct qed_hwfn *p_hwfn,
322 struct qed_ptt *p_ptt,
Mintz, Yuvald0315482017-06-01 15:29:04 +0300323 u16 igu_sb_id,
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200324 u16 opaque,
325 bool b_set);
326
327/**
328 * @brief qed_int_cau_conf - configure cau for a given status
329 * block
330 *
331 * @param p_hwfn
332 * @param ptt
333 * @param sb_phys
334 * @param igu_sb_id
335 * @param vf_number
336 * @param vf_valid
337 */
338void qed_int_cau_conf_sb(struct qed_hwfn *p_hwfn,
339 struct qed_ptt *p_ptt,
340 dma_addr_t sb_phys,
341 u16 igu_sb_id,
342 u16 vf_number,
343 u8 vf_valid);
344
345/**
346 * @brief qed_int_alloc
347 *
348 * @param p_hwfn
349 * @param p_ptt
350 *
351 * @return int
352 */
353int qed_int_alloc(struct qed_hwfn *p_hwfn,
354 struct qed_ptt *p_ptt);
355
356/**
357 * @brief qed_int_free
358 *
359 * @param p_hwfn
360 */
361void qed_int_free(struct qed_hwfn *p_hwfn);
362
363/**
364 * @brief qed_int_setup
365 *
366 * @param p_hwfn
367 * @param p_ptt
368 */
369void qed_int_setup(struct qed_hwfn *p_hwfn,
370 struct qed_ptt *p_ptt);
371
372/**
373 * @brief - Enable Interrupt & Attention for hw function
374 *
375 * @param p_hwfn
376 * @param p_ptt
377 * @param int_mode
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500378 *
379 * @return int
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200380 */
Sudarsana Kalluru8f16bc92015-12-07 06:25:59 -0500381int qed_int_igu_enable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
382 enum qed_int_mode int_mode);
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200383
384/**
385 * @brief - Initialize CAU status block entry
386 *
387 * @param p_hwfn
388 * @param p_sb_entry
389 * @param pf_id
390 * @param vf_number
391 * @param vf_valid
392 */
393void qed_init_cau_sb_entry(struct qed_hwfn *p_hwfn,
394 struct cau_sb_entry *p_sb_entry,
395 u8 pf_id,
396 u16 vf_number,
397 u8 vf_valid);
398
Sudarsana Reddy Kalluru722003a2016-06-21 09:36:21 -0400399int qed_int_set_timer_res(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
400 u8 timer_res, u16 sb_id, bool tx);
401
Yuval Mintzfe56b9e2015-10-26 11:02:25 +0200402#define QED_MAPPING_MEMORY_SIZE(dev) (NUM_OF_SBS(dev))
403
404#endif