blob: d446bdfc4c821fc4a26caf401716cc843cef370a [file] [log] [blame]
Tomi Valkeinen58f255482011-11-04 09:48:54 +02001/*
2 * Copyright (C) 2011 Texas Instruments
3 * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#define DSS_SUBSYS_NAME "APPLY"
19
20#include <linux/kernel.h>
Tomi Valkeinen8dd24912012-10-10 10:26:45 +030021#include <linux/module.h>
Tomi Valkeinen58f255482011-11-04 09:48:54 +020022#include <linux/slab.h>
23#include <linux/spinlock.h>
24#include <linux/jiffies.h>
25
26#include <video/omapdss.h>
27
28#include "dss.h"
29#include "dss_features.h"
Tomi Valkeinenbb3981342012-10-24 12:39:53 +030030#include "dispc-compat.h"
Tomi Valkeinen58f255482011-11-04 09:48:54 +020031
32/*
33 * We have 4 levels of cache for the dispc settings. First two are in SW and
34 * the latter two in HW.
35 *
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020036 * set_info()
37 * v
Tomi Valkeinen58f255482011-11-04 09:48:54 +020038 * +--------------------+
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020039 * | user_info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020040 * +--------------------+
41 * v
42 * apply()
43 * v
44 * +--------------------+
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +020045 * | info |
Tomi Valkeinen58f255482011-11-04 09:48:54 +020046 * +--------------------+
47 * v
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +020048 * write_regs()
Tomi Valkeinen58f255482011-11-04 09:48:54 +020049 * v
50 * +--------------------+
51 * | shadow registers |
52 * +--------------------+
53 * v
54 * VFP or lcd/digit_enable
55 * v
56 * +--------------------+
57 * | registers |
58 * +--------------------+
59 */
60
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +020061struct ovl_priv_data {
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +020062
63 bool user_info_dirty;
64 struct omap_overlay_info user_info;
65
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020066 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020067 struct omap_overlay_info info;
68
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020069 bool shadow_info_dirty;
70
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +020071 bool extra_info_dirty;
72 bool shadow_extra_info_dirty;
73
74 bool enabled;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +020075 u32 fifo_low, fifo_high;
Tomi Valkeinen82153ed2011-11-26 14:26:46 +020076
77 /*
78 * True if overlay is to be enabled. Used to check and calculate configs
79 * for the overlay before it is enabled in the HW.
80 */
81 bool enabling;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020082};
83
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +020084struct mgr_priv_data {
Tomi Valkeinen388c4c62011-11-16 13:58:07 +020085
86 bool user_info_dirty;
87 struct omap_overlay_manager_info user_info;
88
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020089 bool info_dirty;
Tomi Valkeinen58f255482011-11-04 09:48:54 +020090 struct omap_overlay_manager_info info;
91
Tomi Valkeinen0b53f172011-11-16 14:31:58 +020092 bool shadow_info_dirty;
93
Tomi Valkeinen43a972d2011-11-15 15:04:25 +020094 /* If true, GO bit is up and shadow registers cannot be written.
95 * Never true for manual update displays */
96 bool busy;
97
Tomi Valkeinen34861372011-11-18 15:43:29 +020098 /* If true, dispc output is enabled */
99 bool updating;
100
Tomi Valkeinenbf213522011-11-15 14:43:53 +0200101 /* If true, a display is enabled using this manager */
102 bool enabled;
Archit Taneja45324a22012-04-26 19:31:22 +0530103
104 bool extra_info_dirty;
105 bool shadow_extra_info_dirty;
106
107 struct omap_video_timings timings;
Archit Tanejaf476ae92012-06-29 14:37:03 +0530108 struct dss_lcd_mgr_config lcd_config;
Tomi Valkeinen15502022012-10-10 13:59:07 +0300109
110 void (*framedone_handler)(void *);
111 void *framedone_handler_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200112};
113
114static struct {
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200115 struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200116 struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200117
118 bool irq_enabled;
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200119} dss_data;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200120
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200121/* protects dss_data */
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200122static spinlock_t data_lock;
Tomi Valkeinen5558db32011-11-15 14:28:48 +0200123/* lock for blocking functions */
124static DEFINE_MUTEX(apply_lock);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200125static DECLARE_COMPLETION(extra_updated_completion);
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200126
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200127static void dss_register_vsync_isr(void);
128
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200129static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
130{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200131 return &dss_data.ovl_priv_data_array[ovl->id];
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200132}
133
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200134static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
135{
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200136 return &dss_data.mgr_priv_data_array[mgr->id];
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200137}
138
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300139static void apply_init_priv(void)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200140{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200141 const int num_ovls = dss_feat_get_num_ovls();
Archit Tanejaf476ae92012-06-29 14:37:03 +0530142 struct mgr_priv_data *mp;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200143 int i;
144
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200145 spin_lock_init(&data_lock);
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200146
147 for (i = 0; i < num_ovls; ++i) {
148 struct ovl_priv_data *op;
149
150 op = &dss_data.ovl_priv_data_array[i];
151
152 op->info.global_alpha = 255;
153
154 switch (i) {
155 case 0:
156 op->info.zorder = 0;
157 break;
158 case 1:
159 op->info.zorder =
160 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
161 break;
162 case 2:
163 op->info.zorder =
164 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
165 break;
166 case 3:
167 op->info.zorder =
168 dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
169 break;
170 }
171
172 op->user_info = op->info;
173 }
Archit Tanejaf476ae92012-06-29 14:37:03 +0530174
175 /*
176 * Initialize some of the lcd_config fields for TV manager, this lets
177 * us prevent checking if the manager is LCD or TV at some places
178 */
179 mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
180
181 mp->lcd_config.video_port_width = 24;
182 mp->lcd_config.clock_info.lck_div = 1;
183 mp->lcd_config.clock_info.pck_div = 1;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200184}
185
Archit Taneja75bac5d2012-05-24 15:08:54 +0530186/*
187 * A LCD manager's stallmode decides whether it is in manual or auto update. TV
188 * manager is always auto update, stallmode field for TV manager is false by
189 * default
190 */
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200191static bool ovl_manual_update(struct omap_overlay *ovl)
192{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530193 struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
194
195 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200196}
197
198static bool mgr_manual_update(struct omap_overlay_manager *mgr)
199{
Archit Taneja75bac5d2012-05-24 15:08:54 +0530200 struct mgr_priv_data *mp = get_mgr_priv(mgr);
201
202 return mp->lcd_config.stallmode;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200203}
204
Tomi Valkeinen39518352011-11-17 17:35:28 +0200205static int dss_check_settings_low(struct omap_overlay_manager *mgr,
Archit Taneja228b2132012-04-27 01:22:28 +0530206 bool applying)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200207{
208 struct omap_overlay_info *oi;
209 struct omap_overlay_manager_info *mi;
210 struct omap_overlay *ovl;
211 struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
212 struct ovl_priv_data *op;
213 struct mgr_priv_data *mp;
214
215 mp = get_mgr_priv(mgr);
216
Archit Taneja5dd747e2012-05-08 18:19:15 +0530217 if (!mp->enabled)
218 return 0;
219
Tomi Valkeinen39518352011-11-17 17:35:28 +0200220 if (applying && mp->user_info_dirty)
221 mi = &mp->user_info;
222 else
223 mi = &mp->info;
224
225 /* collect the infos to be tested into the array */
226 list_for_each_entry(ovl, &mgr->overlays, list) {
227 op = get_ovl_priv(ovl);
228
Tomi Valkeinen82153ed2011-11-26 14:26:46 +0200229 if (!op->enabled && !op->enabling)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200230 oi = NULL;
231 else if (applying && op->user_info_dirty)
232 oi = &op->user_info;
233 else
234 oi = &op->info;
235
236 ois[ovl->id] = oi;
237 }
238
Archit Taneja6e543592012-05-23 17:01:35 +0530239 return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200240}
241
242/*
243 * check manager and overlay settings using overlay_info from data->info
244 */
Archit Taneja228b2132012-04-27 01:22:28 +0530245static int dss_check_settings(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200246{
Archit Taneja228b2132012-04-27 01:22:28 +0530247 return dss_check_settings_low(mgr, false);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200248}
249
250/*
251 * check manager and overlay settings using overlay_info from ovl->info if
252 * dirty and from data->info otherwise
253 */
Archit Taneja228b2132012-04-27 01:22:28 +0530254static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen39518352011-11-17 17:35:28 +0200255{
Archit Taneja228b2132012-04-27 01:22:28 +0530256 return dss_check_settings_low(mgr, true);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200257}
258
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200259static bool need_isr(void)
260{
261 const int num_mgrs = dss_feat_get_num_mgrs();
262 int i;
263
264 for (i = 0; i < num_mgrs; ++i) {
265 struct omap_overlay_manager *mgr;
266 struct mgr_priv_data *mp;
267 struct omap_overlay *ovl;
268
269 mgr = omap_dss_get_overlay_manager(i);
270 mp = get_mgr_priv(mgr);
271
272 if (!mp->enabled)
273 continue;
274
Tomi Valkeinen34861372011-11-18 15:43:29 +0200275 if (mgr_manual_update(mgr)) {
276 /* to catch FRAMEDONE */
277 if (mp->updating)
278 return true;
279 } else {
280 /* to catch GO bit going down */
281 if (mp->busy)
282 return true;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200283
284 /* to write new values to registers */
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200285 if (mp->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200286 return true;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200287
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200288 /* to set GO bit */
289 if (mp->shadow_info_dirty)
290 return true;
291
Archit Taneja45324a22012-04-26 19:31:22 +0530292 /*
293 * NOTE: we don't check extra_info flags for disabled
294 * managers, once the manager is enabled, the extra_info
295 * related manager changes will be taken in by HW.
296 */
297
298 /* to write new values to registers */
299 if (mp->extra_info_dirty)
300 return true;
301
302 /* to set GO bit */
303 if (mp->shadow_extra_info_dirty)
304 return true;
305
Tomi Valkeinen34861372011-11-18 15:43:29 +0200306 list_for_each_entry(ovl, &mgr->overlays, list) {
307 struct ovl_priv_data *op;
308
309 op = get_ovl_priv(ovl);
310
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200311 /*
312 * NOTE: we check extra_info flags even for
313 * disabled overlays, as extra_infos need to be
314 * always written.
315 */
316
317 /* to write new values to registers */
318 if (op->extra_info_dirty)
319 return true;
320
321 /* to set GO bit */
322 if (op->shadow_extra_info_dirty)
323 return true;
324
Tomi Valkeinen34861372011-11-18 15:43:29 +0200325 if (!op->enabled)
326 continue;
327
328 /* to write new values to registers */
Tomi Valkeinen9f808952011-11-25 17:26:13 +0200329 if (op->info_dirty)
330 return true;
331
332 /* to set GO bit */
333 if (op->shadow_info_dirty)
Tomi Valkeinen34861372011-11-18 15:43:29 +0200334 return true;
335 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200336 }
337 }
338
339 return false;
340}
341
342static bool need_go(struct omap_overlay_manager *mgr)
343{
344 struct omap_overlay *ovl;
345 struct mgr_priv_data *mp;
346 struct ovl_priv_data *op;
347
348 mp = get_mgr_priv(mgr);
349
Archit Taneja45324a22012-04-26 19:31:22 +0530350 if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200351 return true;
352
353 list_for_each_entry(ovl, &mgr->overlays, list) {
354 op = get_ovl_priv(ovl);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200355 if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200356 return true;
357 }
358
359 return false;
360}
361
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200362/* returns true if an extra_info field is currently being updated */
363static bool extra_info_update_ongoing(void)
364{
Archit Taneja45324a22012-04-26 19:31:22 +0530365 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200366 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200367
Archit Taneja45324a22012-04-26 19:31:22 +0530368 for (i = 0; i < num_mgrs; ++i) {
369 struct omap_overlay_manager *mgr;
370 struct omap_overlay *ovl;
371 struct mgr_priv_data *mp;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200372
Archit Taneja45324a22012-04-26 19:31:22 +0530373 mgr = omap_dss_get_overlay_manager(i);
374 mp = get_mgr_priv(mgr);
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200375
376 if (!mp->enabled)
377 continue;
378
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200379 if (!mp->updating)
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200380 continue;
381
Archit Taneja45324a22012-04-26 19:31:22 +0530382 if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
Tomi Valkeinen153b6e72011-11-25 17:35:35 +0200383 return true;
Archit Taneja45324a22012-04-26 19:31:22 +0530384
385 list_for_each_entry(ovl, &mgr->overlays, list) {
386 struct ovl_priv_data *op = get_ovl_priv(ovl);
387
388 if (op->extra_info_dirty || op->shadow_extra_info_dirty)
389 return true;
390 }
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200391 }
392
393 return false;
394}
395
396/* wait until no extra_info updates are pending */
397static void wait_pending_extra_info_updates(void)
398{
399 bool updating;
400 unsigned long flags;
401 unsigned long t;
Tomi Valkeinen46146792012-02-23 12:21:09 +0200402 int r;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200403
404 spin_lock_irqsave(&data_lock, flags);
405
406 updating = extra_info_update_ongoing();
407
408 if (!updating) {
409 spin_unlock_irqrestore(&data_lock, flags);
410 return;
411 }
412
413 init_completion(&extra_updated_completion);
414
415 spin_unlock_irqrestore(&data_lock, flags);
416
417 t = msecs_to_jiffies(500);
Tomi Valkeinen46146792012-02-23 12:21:09 +0200418 r = wait_for_completion_timeout(&extra_updated_completion, t);
419 if (r == 0)
420 DSSWARN("timeout in wait_pending_extra_info_updates\n");
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200421}
422
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300423static inline struct omap_dss_device *dss_ovl_get_device(struct omap_overlay *ovl)
424{
425 return ovl->manager ?
426 (ovl->manager->output ? ovl->manager->output->device : NULL) :
427 NULL;
428}
429
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300430static inline struct omap_dss_device *dss_mgr_get_device(struct omap_overlay_manager *mgr)
431{
432 return mgr->output ? mgr->output->device : NULL;
433}
434
435static int dss_mgr_wait_for_vsync(struct omap_overlay_manager *mgr)
436{
437 unsigned long timeout = msecs_to_jiffies(500);
438 struct omap_dss_device *dssdev = mgr->get_device(mgr);
439 u32 irq;
440 int r;
441
442 r = dispc_runtime_get();
443 if (r)
444 return r;
445
446 if (dssdev->type == OMAP_DISPLAY_TYPE_VENC)
447 irq = DISPC_IRQ_EVSYNC_ODD;
448 else if (dssdev->type == OMAP_DISPLAY_TYPE_HDMI)
449 irq = DISPC_IRQ_EVSYNC_EVEN;
450 else
451 irq = dispc_mgr_get_vsync_irq(mgr->id);
452
453 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
454
455 dispc_runtime_put();
456
457 return r;
458}
459
460static int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200461{
462 unsigned long timeout = msecs_to_jiffies(500);
Archit Tanejafc22a842012-06-26 15:36:55 +0530463 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200464 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530465 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200466 int r;
467 int i;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200468
Archit Tanejafc22a842012-06-26 15:36:55 +0530469 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200470
Archit Tanejafc22a842012-06-26 15:36:55 +0530471 if (mgr_manual_update(mgr)) {
472 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200473 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530474 }
475
476 if (!mp->enabled) {
477 spin_unlock_irqrestore(&data_lock, flags);
478 return 0;
479 }
480
481 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200482
Lajos Molnar21e56f72012-02-22 12:23:16 +0530483 r = dispc_runtime_get();
484 if (r)
485 return r;
486
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200487 irq = dispc_mgr_get_vsync_irq(mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200488
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200489 i = 0;
490 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200491 bool shadow_dirty, dirty;
492
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200493 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200494 dirty = mp->info_dirty;
495 shadow_dirty = mp->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200496 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200497
498 if (!dirty && !shadow_dirty) {
499 r = 0;
500 break;
501 }
502
503 /* 4 iterations is the worst case:
504 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
505 * 2 - first VSYNC, dirty = true
506 * 3 - dirty = false, shadow_dirty = true
507 * 4 - shadow_dirty = false */
508 if (i++ == 3) {
509 DSSERR("mgr(%d)->wait_for_go() not finishing\n",
510 mgr->id);
511 r = 0;
512 break;
513 }
514
515 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
516 if (r == -ERESTARTSYS)
517 break;
518
519 if (r) {
520 DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
521 break;
522 }
523 }
524
Lajos Molnar21e56f72012-02-22 12:23:16 +0530525 dispc_runtime_put();
526
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200527 return r;
528}
529
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +0300530static int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200531{
532 unsigned long timeout = msecs_to_jiffies(500);
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200533 struct ovl_priv_data *op;
Archit Tanejafc22a842012-06-26 15:36:55 +0530534 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200535 u32 irq;
Archit Tanejafc22a842012-06-26 15:36:55 +0530536 unsigned long flags;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200537 int r;
538 int i;
539
540 if (!ovl->manager)
541 return 0;
542
Archit Tanejafc22a842012-06-26 15:36:55 +0530543 mp = get_mgr_priv(ovl->manager);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200544
Archit Tanejafc22a842012-06-26 15:36:55 +0530545 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200546
Archit Tanejafc22a842012-06-26 15:36:55 +0530547 if (ovl_manual_update(ovl)) {
548 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200549 return 0;
Archit Tanejafc22a842012-06-26 15:36:55 +0530550 }
551
552 if (!mp->enabled) {
553 spin_unlock_irqrestore(&data_lock, flags);
554 return 0;
555 }
556
557 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200558
Lajos Molnar21e56f72012-02-22 12:23:16 +0530559 r = dispc_runtime_get();
560 if (r)
561 return r;
562
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200563 irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200564
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200565 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200566 i = 0;
567 while (1) {
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200568 bool shadow_dirty, dirty;
569
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200570 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200571 dirty = op->info_dirty;
572 shadow_dirty = op->shadow_info_dirty;
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200573 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200574
575 if (!dirty && !shadow_dirty) {
576 r = 0;
577 break;
578 }
579
580 /* 4 iterations is the worst case:
581 * 1 - initial iteration, dirty = true (between VFP and VSYNC)
582 * 2 - first VSYNC, dirty = true
583 * 3 - dirty = false, shadow_dirty = true
584 * 4 - shadow_dirty = false */
585 if (i++ == 3) {
586 DSSERR("ovl(%d)->wait_for_go() not finishing\n",
587 ovl->id);
588 r = 0;
589 break;
590 }
591
592 r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
593 if (r == -ERESTARTSYS)
594 break;
595
596 if (r) {
597 DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
598 break;
599 }
600 }
601
Lajos Molnar21e56f72012-02-22 12:23:16 +0530602 dispc_runtime_put();
603
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200604 return r;
605}
606
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200607static void dss_ovl_write_regs(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200608{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200609 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200610 struct omap_overlay_info *oi;
Archit Taneja8050cbe2012-06-06 16:25:52 +0530611 bool replication;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200612 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200613 int r;
614
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530615 DSSDBG("writing ovl %d regs", ovl->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200616
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200617 if (!op->enabled || !op->info_dirty)
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200618 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200619
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200620 oi = &op->info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200621
Archit Taneja81ab95b2012-05-08 15:53:20 +0530622 mp = get_mgr_priv(ovl->manager);
623
Archit Taneja6c6f5102012-06-25 14:58:48 +0530624 replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200625
Archit Taneja8ba85302012-09-26 17:00:37 +0530626 r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings, false);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200627 if (r) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200628 /*
629 * We can't do much here, as this function can be called from
630 * vsync interrupt.
631 */
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200632 DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200633
634 /* This will leave fifo configurations in a nonoptimal state */
635 op->enabled = false;
636 dispc_ovl_enable(ovl->id, false);
637 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200638 }
639
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200640 op->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200641 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200642 op->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200643}
644
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200645static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
646{
647 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen34861372011-11-18 15:43:29 +0200648 struct mgr_priv_data *mp;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200649
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530650 DSSDBG("writing ovl %d regs extra", ovl->id);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200651
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200652 if (!op->extra_info_dirty)
653 return;
654
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200655 /* note: write also when op->enabled == false, so that the ovl gets
656 * disabled */
657
658 dispc_ovl_enable(ovl->id, op->enabled);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +0200659 dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200660
Tomi Valkeinen34861372011-11-18 15:43:29 +0200661 mp = get_mgr_priv(ovl->manager);
662
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200663 op->extra_info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200664 if (mp->updating)
665 op->shadow_extra_info_dirty = true;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200666}
667
Tomi Valkeinenf6a5e082011-11-15 11:47:39 +0200668static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200669{
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200670 struct mgr_priv_data *mp = get_mgr_priv(mgr);
671 struct omap_overlay *ovl;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200672
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530673 DSSDBG("writing mgr %d regs", mgr->id);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200674
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200675 if (!mp->enabled)
676 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200677
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200678 WARN_ON(mp->busy);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200679
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200680 /* Commit overlay settings */
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200681 list_for_each_entry(ovl, &mgr->overlays, list) {
682 dss_ovl_write_regs(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200683 dss_ovl_write_regs_extra(ovl);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200684 }
685
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200686 if (mp->info_dirty) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200687 dispc_mgr_setup(mgr->id, &mp->info);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200688
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200689 mp->info_dirty = false;
Tomi Valkeinen34861372011-11-18 15:43:29 +0200690 if (mp->updating)
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200691 mp->shadow_info_dirty = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200692 }
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200693}
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200694
Archit Taneja45324a22012-04-26 19:31:22 +0530695static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
696{
697 struct mgr_priv_data *mp = get_mgr_priv(mgr);
698
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +0530699 DSSDBG("writing mgr %d regs extra", mgr->id);
Archit Taneja45324a22012-04-26 19:31:22 +0530700
701 if (!mp->extra_info_dirty)
702 return;
703
704 dispc_mgr_set_timings(mgr->id, &mp->timings);
705
Archit Tanejaf476ae92012-06-29 14:37:03 +0530706 /* lcd_config parameters */
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +0300707 if (dss_mgr_is_lcd(mgr->id))
708 dispc_mgr_set_lcd_config(mgr->id, &mp->lcd_config);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530709
Archit Taneja45324a22012-04-26 19:31:22 +0530710 mp->extra_info_dirty = false;
711 if (mp->updating)
712 mp->shadow_extra_info_dirty = true;
713}
714
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200715static void dss_write_regs(void)
716{
717 const int num_mgrs = omap_dss_get_num_overlay_managers();
718 int i;
719
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200720 for (i = 0; i < num_mgrs; ++i) {
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200721 struct omap_overlay_manager *mgr;
722 struct mgr_priv_data *mp;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200723 int r;
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200724
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200725 mgr = omap_dss_get_overlay_manager(i);
726 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200727
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200728 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200729 continue;
730
Archit Taneja228b2132012-04-27 01:22:28 +0530731 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200732 if (r) {
733 DSSERR("cannot write registers for manager %s: "
734 "illegal configuration\n", mgr->name);
735 continue;
736 }
737
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200738 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530739 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200740 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200741}
742
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200743static void dss_set_go_bits(void)
744{
745 const int num_mgrs = omap_dss_get_num_overlay_managers();
746 int i;
747
748 for (i = 0; i < num_mgrs; ++i) {
749 struct omap_overlay_manager *mgr;
750 struct mgr_priv_data *mp;
751
752 mgr = omap_dss_get_overlay_manager(i);
753 mp = get_mgr_priv(mgr);
754
755 if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
756 continue;
757
758 if (!need_go(mgr))
759 continue;
760
761 mp->busy = true;
762
763 if (!dss_data.irq_enabled && need_isr())
764 dss_register_vsync_isr();
765
766 dispc_mgr_go(mgr->id);
767 }
768
769}
770
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200771static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
772{
773 struct omap_overlay *ovl;
774 struct mgr_priv_data *mp;
775 struct ovl_priv_data *op;
776
777 mp = get_mgr_priv(mgr);
778 mp->shadow_info_dirty = false;
Archit Taneja45324a22012-04-26 19:31:22 +0530779 mp->shadow_extra_info_dirty = false;
Tomi Valkeinendf01d532012-03-07 10:28:48 +0200780
781 list_for_each_entry(ovl, &mgr->overlays, list) {
782 op = get_ovl_priv(ovl);
783 op->shadow_info_dirty = false;
784 op->shadow_extra_info_dirty = false;
785 }
786}
787
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +0300788static void dss_mgr_start_update_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200789{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200790 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200791 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200792 int r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200793
794 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200795
Tomi Valkeinen34861372011-11-18 15:43:29 +0200796 WARN_ON(mp->updating);
797
Archit Taneja228b2132012-04-27 01:22:28 +0530798 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200799 if (r) {
800 DSSERR("cannot start manual update: illegal configuration\n");
801 spin_unlock_irqrestore(&data_lock, flags);
802 return;
803 }
804
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200805 dss_mgr_write_regs(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530806 dss_mgr_write_regs_extra(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200807
Tomi Valkeinen34861372011-11-18 15:43:29 +0200808 mp->updating = true;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200809
Tomi Valkeinen34861372011-11-18 15:43:29 +0200810 if (!dss_data.irq_enabled && need_isr())
811 dss_register_vsync_isr();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200812
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +0300813 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +0200814
815 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200816}
817
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200818static void dss_apply_irq_handler(void *data, u32 mask);
819
820static void dss_register_vsync_isr(void)
821{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200822 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200823 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200824 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200825
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200826 mask = 0;
827 for (i = 0; i < num_mgrs; ++i)
828 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200829
Tomi Valkeinen34861372011-11-18 15:43:29 +0200830 for (i = 0; i < num_mgrs; ++i)
831 mask |= dispc_mgr_get_framedone_irq(i);
832
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200833 r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
834 WARN_ON(r);
835
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200836 dss_data.irq_enabled = true;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200837}
838
839static void dss_unregister_vsync_isr(void)
840{
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200841 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200842 u32 mask;
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200843 int r, i;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200844
Tomi Valkeinenbc1a9512011-11-15 11:20:13 +0200845 mask = 0;
846 for (i = 0; i < num_mgrs; ++i)
847 mask |= dispc_mgr_get_vsync_irq(i);
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200848
Tomi Valkeinen34861372011-11-18 15:43:29 +0200849 for (i = 0; i < num_mgrs; ++i)
850 mask |= dispc_mgr_get_framedone_irq(i);
851
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200852 r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
853 WARN_ON(r);
854
Tomi Valkeinend09c7aa2011-11-15 12:04:43 +0200855 dss_data.irq_enabled = false;
Tomi Valkeinendbce0162011-11-15 11:18:12 +0200856}
857
Tomi Valkeinen76098932011-11-16 12:03:22 +0200858static void dss_apply_irq_handler(void *data, u32 mask)
859{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200860 const int num_mgrs = dss_feat_get_num_mgrs();
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200861 int i;
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200862 bool extra_updating;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200863
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200864 spin_lock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200865
Tomi Valkeinen76098932011-11-16 12:03:22 +0200866 /* clear busy, updating flags, shadow_dirty flags */
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200867 for (i = 0; i < num_mgrs; i++) {
Tomi Valkeinen76098932011-11-16 12:03:22 +0200868 struct omap_overlay_manager *mgr;
869 struct mgr_priv_data *mp;
870
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200871 mgr = omap_dss_get_overlay_manager(i);
872 mp = get_mgr_priv(mgr);
873
Tomi Valkeinen76098932011-11-16 12:03:22 +0200874 if (!mp->enabled)
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200875 continue;
876
Tomi Valkeinen76098932011-11-16 12:03:22 +0200877 mp->updating = dispc_mgr_is_enabled(i);
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200878
Tomi Valkeinen76098932011-11-16 12:03:22 +0200879 if (!mgr_manual_update(mgr)) {
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200880 bool was_busy = mp->busy;
Tomi Valkeinen76098932011-11-16 12:03:22 +0200881 mp->busy = dispc_mgr_go_busy(i);
882
Tomi Valkeinen5b214172011-11-25 17:27:45 +0200883 if (was_busy && !mp->busy)
Tomi Valkeinen76098932011-11-16 12:03:22 +0200884 mgr_clear_shadow_dirty(mgr);
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200885 }
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200886 }
887
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200888 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200889 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200890
Tomi Valkeinenf1577ce2011-11-16 14:37:48 +0200891 extra_updating = extra_info_update_ongoing();
892 if (!extra_updating)
893 complete_all(&extra_updated_completion);
894
Tomi Valkeinen15502022012-10-10 13:59:07 +0300895 /* call framedone handlers for manual update displays */
896 for (i = 0; i < num_mgrs; i++) {
897 struct omap_overlay_manager *mgr;
898 struct mgr_priv_data *mp;
899
900 mgr = omap_dss_get_overlay_manager(i);
901 mp = get_mgr_priv(mgr);
902
903 if (!mgr_manual_update(mgr) || !mp->framedone_handler)
904 continue;
905
906 if (mask & dispc_mgr_get_framedone_irq(i))
907 mp->framedone_handler(mp->framedone_handler_data);
908 }
909
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200910 if (!need_isr())
911 dss_unregister_vsync_isr();
Tomi Valkeinen43a972d2011-11-15 15:04:25 +0200912
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200913 spin_unlock(&data_lock);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200914}
915
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200916static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200917{
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200918 struct ovl_priv_data *op;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200919
Tomi Valkeinenc10c6f02011-11-15 11:56:57 +0200920 op = get_ovl_priv(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200921
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200922 if (!op->user_info_dirty)
Tomi Valkeinen5738b632011-11-15 13:37:33 +0200923 return;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200924
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200925 op->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200926 op->info_dirty = true;
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +0200927 op->info = op->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200928}
929
930static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
931{
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200932 struct mgr_priv_data *mp;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200933
Tomi Valkeinenaf3d64b2011-11-15 12:02:03 +0200934 mp = get_mgr_priv(mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200935
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200936 if (!mp->user_info_dirty)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200937 return;
938
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200939 mp->user_info_dirty = false;
Tomi Valkeinen0b53f172011-11-16 14:31:58 +0200940 mp->info_dirty = true;
Tomi Valkeinen388c4c62011-11-16 13:58:07 +0200941 mp->info = mp->user_info;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200942}
943
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +0300944static int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200945{
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200946 unsigned long flags;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200947 struct omap_overlay *ovl;
Tomi Valkeinen39518352011-11-17 17:35:28 +0200948 int r;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200949
950 DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
951
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200952 spin_lock_irqsave(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200953
Archit Taneja228b2132012-04-27 01:22:28 +0530954 r = dss_check_settings_apply(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +0200955 if (r) {
956 spin_unlock_irqrestore(&data_lock, flags);
957 DSSERR("failed to apply settings: illegal configuration.\n");
958 return r;
959 }
960
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200961 /* Configure overlays */
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200962 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200963 omap_dss_mgr_apply_ovl(ovl);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200964
965 /* Configure manager */
966 omap_dss_mgr_apply_mgr(mgr);
967
Tomi Valkeinen75c94962011-11-15 18:25:23 +0200968 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +0200969 dss_set_go_bits();
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200970
Tomi Valkeinen063fd702011-11-15 12:04:10 +0200971 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200972
Tomi Valkeinene70f98a2011-11-16 16:53:44 +0200973 return 0;
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200974}
975
Tomi Valkeinen841c09c2011-11-16 15:25:53 +0200976static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
977{
978 struct ovl_priv_data *op;
979
980 op = get_ovl_priv(ovl);
981
982 if (op->enabled == enable)
983 return;
984
985 op->enabled = enable;
986 op->extra_info_dirty = true;
987}
988
Tomi Valkeinen04576d42011-11-26 14:39:16 +0200989static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
990 u32 fifo_low, u32 fifo_high)
991{
992 struct ovl_priv_data *op = get_ovl_priv(ovl);
993
994 if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
995 return;
996
997 op->fifo_low = fifo_low;
998 op->fifo_high = fifo_high;
999 op->extra_info_dirty = true;
1000}
1001
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001002static void dss_ovl_setup_fifo(struct omap_overlay *ovl)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001003{
1004 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001005 u32 fifo_low, fifo_high;
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001006 bool use_fifo_merge = false;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001007
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001008 if (!op->enabled && !op->enabling)
1009 return;
1010
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001011 dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001012 use_fifo_merge, ovl_manual_update(ovl));
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001013
Tomi Valkeinen04576d42011-11-26 14:39:16 +02001014 dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001015}
1016
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001017static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr)
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001018{
1019 struct omap_overlay *ovl;
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001020 struct mgr_priv_data *mp;
1021
1022 mp = get_mgr_priv(mgr);
1023
1024 if (!mp->enabled)
1025 return;
1026
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001027 list_for_each_entry(ovl, &mgr->overlays, list)
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001028 dss_ovl_setup_fifo(ovl);
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001029}
1030
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001031static void dss_setup_fifos(void)
Tomi Valkeinen75ae1182011-11-26 14:36:19 +02001032{
1033 const int num_mgrs = omap_dss_get_num_overlay_managers();
1034 struct omap_overlay_manager *mgr;
1035 int i;
1036
1037 for (i = 0; i < num_mgrs; ++i) {
1038 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001039 dss_mgr_setup_fifos(mgr);
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001040 }
1041}
1042
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001043static int dss_mgr_enable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001044{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001045 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1046 unsigned long flags;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001047 int r;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001048
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001049 mutex_lock(&apply_lock);
1050
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001051 if (mp->enabled)
1052 goto out;
1053
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001054 spin_lock_irqsave(&data_lock, flags);
1055
1056 mp->enabled = true;
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001057
Archit Taneja228b2132012-04-27 01:22:28 +05301058 r = dss_check_settings(mgr);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001059 if (r) {
1060 DSSERR("failed to enable manager %d: check_settings failed\n",
1061 mgr->id);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001062 goto err;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001063 }
1064
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001065 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001066
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001067 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001068 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001069
Tomi Valkeinen34861372011-11-18 15:43:29 +02001070 if (!mgr_manual_update(mgr))
1071 mp->updating = true;
1072
Tomi Valkeinend7b6b6b2012-08-10 14:17:47 +03001073 if (!dss_data.irq_enabled && need_isr())
1074 dss_register_vsync_isr();
1075
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001076 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001077
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001078 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001079 dispc_mgr_enable_sync(mgr->id);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001080
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001081out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001082 mutex_unlock(&apply_lock);
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001083
1084 return 0;
1085
1086err:
Tomi Valkeinena6b24f82011-11-26 14:29:39 +02001087 mp->enabled = false;
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +02001088 spin_unlock_irqrestore(&data_lock, flags);
1089 mutex_unlock(&apply_lock);
1090 return r;
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001091}
1092
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001093static void dss_mgr_disable_compat(struct omap_overlay_manager *mgr)
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001094{
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001095 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1096 unsigned long flags;
1097
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001098 mutex_lock(&apply_lock);
1099
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001100 if (!mp->enabled)
1101 goto out;
1102
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02001103 if (!mgr_manual_update(mgr))
Tomi Valkeinen3a979f8a2012-10-19 14:14:38 +03001104 dispc_mgr_disable_sync(mgr->id);
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001105
1106 spin_lock_irqsave(&data_lock, flags);
1107
Tomi Valkeinen34861372011-11-18 15:43:29 +02001108 mp->updating = false;
Tomi Valkeinenbf213522011-11-15 14:43:53 +02001109 mp->enabled = false;
1110
1111 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001112
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001113out:
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001114 mutex_unlock(&apply_lock);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02001115}
1116
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001117static int dss_mgr_set_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001118 struct omap_overlay_manager_info *info)
1119{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001120 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001121 unsigned long flags;
Tomi Valkeinenf17d04f2011-11-17 14:31:09 +02001122 int r;
1123
1124 r = dss_mgr_simple_check(mgr, info);
1125 if (r)
1126 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001127
1128 spin_lock_irqsave(&data_lock, flags);
1129
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001130 mp->user_info = *info;
1131 mp->user_info_dirty = true;
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001132
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001133 spin_unlock_irqrestore(&data_lock, flags);
1134
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001135 return 0;
1136}
1137
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001138static void dss_mgr_get_info(struct omap_overlay_manager *mgr,
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001139 struct omap_overlay_manager_info *info)
1140{
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001141 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001142 unsigned long flags;
1143
1144 spin_lock_irqsave(&data_lock, flags);
1145
Tomi Valkeinen388c4c62011-11-16 13:58:07 +02001146 *info = mp->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001147
1148 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001149}
1150
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001151static int dss_mgr_set_output(struct omap_overlay_manager *mgr,
Archit Taneja97f01b32012-09-26 16:42:39 +05301152 struct omap_dss_output *output)
1153{
1154 int r;
1155
1156 mutex_lock(&apply_lock);
1157
1158 if (mgr->output) {
1159 DSSERR("manager %s is already connected to an output\n",
1160 mgr->name);
1161 r = -EINVAL;
1162 goto err;
1163 }
1164
1165 if ((mgr->supported_outputs & output->id) == 0) {
1166 DSSERR("output does not support manager %s\n",
1167 mgr->name);
1168 r = -EINVAL;
1169 goto err;
1170 }
1171
1172 output->manager = mgr;
1173 mgr->output = output;
1174
1175 mutex_unlock(&apply_lock);
1176
1177 return 0;
1178err:
1179 mutex_unlock(&apply_lock);
1180 return r;
1181}
1182
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001183static int dss_mgr_unset_output(struct omap_overlay_manager *mgr)
Archit Taneja97f01b32012-09-26 16:42:39 +05301184{
1185 int r;
1186 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1187 unsigned long flags;
1188
1189 mutex_lock(&apply_lock);
1190
1191 if (!mgr->output) {
1192 DSSERR("failed to unset output, output not set\n");
1193 r = -EINVAL;
1194 goto err;
1195 }
1196
1197 spin_lock_irqsave(&data_lock, flags);
1198
1199 if (mp->enabled) {
1200 DSSERR("output can't be unset when manager is enabled\n");
1201 r = -EINVAL;
1202 goto err1;
1203 }
1204
1205 spin_unlock_irqrestore(&data_lock, flags);
1206
1207 mgr->output->manager = NULL;
1208 mgr->output = NULL;
1209
1210 mutex_unlock(&apply_lock);
1211
1212 return 0;
1213err1:
1214 spin_unlock_irqrestore(&data_lock, flags);
1215err:
1216 mutex_unlock(&apply_lock);
1217
1218 return r;
1219}
1220
Archit Taneja45324a22012-04-26 19:31:22 +05301221static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301222 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301223{
1224 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1225
1226 mp->timings = *timings;
1227 mp->extra_info_dirty = true;
1228}
1229
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001230static void dss_mgr_set_timings_compat(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +05301231 const struct omap_video_timings *timings)
Archit Taneja45324a22012-04-26 19:31:22 +05301232{
1233 unsigned long flags;
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001234 struct mgr_priv_data *mp = get_mgr_priv(mgr);
Archit Taneja45324a22012-04-26 19:31:22 +05301235
1236 spin_lock_irqsave(&data_lock, flags);
1237
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001238 if (mp->updating) {
1239 DSSERR("cannot set timings for %s: manager needs to be disabled\n",
1240 mgr->name);
1241 goto out;
1242 }
1243
Archit Taneja45324a22012-04-26 19:31:22 +05301244 dss_apply_mgr_timings(mgr, timings);
Tomi Valkeinenfed62e52012-08-09 18:13:13 +03001245out:
Archit Taneja45324a22012-04-26 19:31:22 +05301246 spin_unlock_irqrestore(&data_lock, flags);
Archit Taneja45324a22012-04-26 19:31:22 +05301247}
Tomi Valkeineneb70d732011-11-15 12:15:18 +02001248
Archit Tanejaf476ae92012-06-29 14:37:03 +05301249static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
1250 const struct dss_lcd_mgr_config *config)
1251{
1252 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1253
1254 mp->lcd_config = *config;
1255 mp->extra_info_dirty = true;
1256}
1257
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001258static void dss_mgr_set_lcd_config_compat(struct omap_overlay_manager *mgr,
Archit Tanejaf476ae92012-06-29 14:37:03 +05301259 const struct dss_lcd_mgr_config *config)
1260{
1261 unsigned long flags;
1262 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1263
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001264 spin_lock_irqsave(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301265
1266 if (mp->enabled) {
1267 DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
1268 mgr->name);
1269 goto out;
1270 }
1271
Archit Tanejaf476ae92012-06-29 14:37:03 +05301272 dss_apply_mgr_lcd_config(mgr, config);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301273out:
Tomi Valkeinenaba96572012-08-09 18:07:45 +03001274 spin_unlock_irqrestore(&data_lock, flags);
Archit Tanejaf476ae92012-06-29 14:37:03 +05301275}
1276
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001277static int dss_ovl_set_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001278 struct omap_overlay_info *info)
1279{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001280 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001281 unsigned long flags;
Tomi Valkeinenfcc764d2011-11-17 14:26:48 +02001282 int r;
1283
1284 r = dss_ovl_simple_check(ovl, info);
1285 if (r)
1286 return r;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001287
1288 spin_lock_irqsave(&data_lock, flags);
1289
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001290 op->user_info = *info;
1291 op->user_info_dirty = true;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001292
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001293 spin_unlock_irqrestore(&data_lock, flags);
1294
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001295 return 0;
1296}
1297
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001298static void dss_ovl_get_info(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001299 struct omap_overlay_info *info)
1300{
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001301 struct ovl_priv_data *op = get_ovl_priv(ovl);
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001302 unsigned long flags;
1303
1304 spin_lock_irqsave(&data_lock, flags);
1305
Tomi Valkeinenc1a9feb2011-11-16 14:11:56 +02001306 *info = op->user_info;
Tomi Valkeinene0a2aa5b2011-11-15 14:32:57 +02001307
1308 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001309}
1310
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001311static int dss_ovl_set_manager(struct omap_overlay *ovl,
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001312 struct omap_overlay_manager *mgr)
1313{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001314 struct ovl_priv_data *op = get_ovl_priv(ovl);
1315 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001316 int r;
1317
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001318 if (!mgr)
1319 return -EINVAL;
1320
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001321 mutex_lock(&apply_lock);
1322
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001323 if (ovl->manager) {
1324 DSSERR("overlay '%s' already has a manager '%s'\n",
1325 ovl->name, ovl->manager->name);
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001326 r = -EINVAL;
1327 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001328 }
1329
Archit Taneja02b5ff12012-11-07 14:47:22 +05301330 r = dispc_runtime_get();
1331 if (r)
1332 goto err;
1333
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001334 spin_lock_irqsave(&data_lock, flags);
1335
1336 if (op->enabled) {
1337 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001338 DSSERR("overlay has to be disabled to change the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001339 r = -EINVAL;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301340 goto err1;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001341 }
1342
Archit Taneja02b5ff12012-11-07 14:47:22 +05301343 dispc_ovl_set_channel_out(ovl->id, mgr->id);
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001344
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001345 ovl->manager = mgr;
1346 list_add_tail(&ovl->list, &mgr->overlays);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001347
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001348 spin_unlock_irqrestore(&data_lock, flags);
1349
Archit Taneja02b5ff12012-11-07 14:47:22 +05301350 dispc_runtime_put();
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001351
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001352 mutex_unlock(&apply_lock);
1353
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001354 return 0;
Archit Taneja02b5ff12012-11-07 14:47:22 +05301355
1356err1:
1357 dispc_runtime_put();
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001358err:
1359 mutex_unlock(&apply_lock);
1360 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001361}
1362
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001363static int dss_ovl_unset_manager(struct omap_overlay *ovl)
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001364{
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001365 struct ovl_priv_data *op = get_ovl_priv(ovl);
1366 unsigned long flags;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001367 int r;
1368
1369 mutex_lock(&apply_lock);
1370
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001371 if (!ovl->manager) {
1372 DSSERR("failed to detach overlay: manager not set\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001373 r = -EINVAL;
1374 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001375 }
1376
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001377 spin_lock_irqsave(&data_lock, flags);
1378
1379 if (op->enabled) {
1380 spin_unlock_irqrestore(&data_lock, flags);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001381 DSSERR("overlay has to be disabled to unset the manager\n");
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001382 r = -EINVAL;
1383 goto err;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001384 }
1385
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001386 spin_unlock_irqrestore(&data_lock, flags);
1387
1388 /* wait for pending extra_info updates to ensure the ovl is disabled */
1389 wait_pending_extra_info_updates();
1390
Archit Taneja02b5ff12012-11-07 14:47:22 +05301391 /*
1392 * For a manual update display, there is no guarantee that the overlay
1393 * is really disabled in HW, we may need an extra update from this
1394 * manager before the configurations can go in. Return an error if the
1395 * overlay needed an update from the manager.
1396 *
1397 * TODO: Instead of returning an error, try to do a dummy manager update
1398 * here to disable the overlay in hardware. Use the *GATED fields in
1399 * the DISPC_CONFIG registers to do a dummy update.
1400 */
Tomi Valkeinenb2f59762012-09-06 16:10:28 +03001401 spin_lock_irqsave(&data_lock, flags);
1402
Archit Taneja02b5ff12012-11-07 14:47:22 +05301403 if (ovl_manual_update(ovl) && op->extra_info_dirty) {
1404 spin_unlock_irqrestore(&data_lock, flags);
1405 DSSERR("need an update to change the manager\n");
1406 r = -EINVAL;
1407 goto err;
1408 }
Tomi Valkeinen5d5a97a2011-11-16 14:17:54 +02001409
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001410 ovl->manager = NULL;
1411 list_del(&ovl->list);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001412
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001413 spin_unlock_irqrestore(&data_lock, flags);
1414
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001415 mutex_unlock(&apply_lock);
1416
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001417 return 0;
Tomi Valkeinen5558db32011-11-15 14:28:48 +02001418err:
1419 mutex_unlock(&apply_lock);
1420 return r;
Tomi Valkeinenf77b3072011-11-15 12:11:11 +02001421}
1422
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001423static bool dss_ovl_is_enabled(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001424{
1425 struct ovl_priv_data *op = get_ovl_priv(ovl);
1426 unsigned long flags;
1427 bool e;
1428
1429 spin_lock_irqsave(&data_lock, flags);
1430
1431 e = op->enabled;
1432
1433 spin_unlock_irqrestore(&data_lock, flags);
1434
1435 return e;
1436}
1437
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001438static int dss_ovl_enable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001439{
1440 struct ovl_priv_data *op = get_ovl_priv(ovl);
1441 unsigned long flags;
1442 int r;
1443
1444 mutex_lock(&apply_lock);
1445
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001446 if (op->enabled) {
1447 r = 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001448 goto err1;
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001449 }
1450
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301451 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001452 r = -EINVAL;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001453 goto err1;
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001454 }
1455
1456 spin_lock_irqsave(&data_lock, flags);
1457
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001458 op->enabling = true;
1459
Archit Taneja228b2132012-04-27 01:22:28 +05301460 r = dss_check_settings(ovl->manager);
Tomi Valkeinen39518352011-11-17 17:35:28 +02001461 if (r) {
1462 DSSERR("failed to enable overlay %d: check_settings failed\n",
1463 ovl->id);
1464 goto err2;
1465 }
1466
Tomi Valkeinenb3e93cb2012-08-06 16:50:14 +03001467 dss_setup_fifos();
Tomi Valkeinen6dc802e2011-11-16 14:28:12 +02001468
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001469 op->enabling = false;
1470 dss_apply_ovl_enable(ovl, true);
1471
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001472 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001473 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001474
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001475 spin_unlock_irqrestore(&data_lock, flags);
1476
1477 mutex_unlock(&apply_lock);
1478
1479 return 0;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001480err2:
Tomi Valkeinen82153ed2011-11-26 14:26:46 +02001481 op->enabling = false;
Tomi Valkeinen39518352011-11-17 17:35:28 +02001482 spin_unlock_irqrestore(&data_lock, flags);
1483err1:
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001484 mutex_unlock(&apply_lock);
1485 return r;
1486}
1487
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001488static int dss_ovl_disable(struct omap_overlay *ovl)
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001489{
1490 struct ovl_priv_data *op = get_ovl_priv(ovl);
1491 unsigned long flags;
1492 int r;
1493
1494 mutex_lock(&apply_lock);
1495
Tomi Valkeinene4f7ad72011-11-16 16:01:33 +02001496 if (!op->enabled) {
1497 r = 0;
1498 goto err;
1499 }
1500
Archit Taneja0f0e4e32012-09-03 17:14:09 +05301501 if (ovl->manager == NULL || ovl->manager->output == NULL) {
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001502 r = -EINVAL;
1503 goto err;
1504 }
1505
1506 spin_lock_irqsave(&data_lock, flags);
1507
Tomi Valkeinen841c09c2011-11-16 15:25:53 +02001508 dss_apply_ovl_enable(ovl, false);
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001509 dss_write_regs();
Tomi Valkeinen3ab15b22011-11-25 17:32:20 +02001510 dss_set_go_bits();
Tomi Valkeinen75c94962011-11-15 18:25:23 +02001511
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +02001512 spin_unlock_irqrestore(&data_lock, flags);
1513
1514 mutex_unlock(&apply_lock);
1515
1516 return 0;
1517
1518err:
1519 mutex_unlock(&apply_lock);
1520 return r;
1521}
1522
Tomi Valkeinen15502022012-10-10 13:59:07 +03001523static int dss_mgr_register_framedone_handler_compat(struct omap_overlay_manager *mgr,
1524 void (*handler)(void *), void *data)
1525{
1526 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1527
1528 if (mp->framedone_handler)
1529 return -EBUSY;
1530
1531 mp->framedone_handler = handler;
1532 mp->framedone_handler_data = data;
1533
1534 return 0;
1535}
1536
1537static void dss_mgr_unregister_framedone_handler_compat(struct omap_overlay_manager *mgr,
1538 void (*handler)(void *), void *data)
1539{
1540 struct mgr_priv_data *mp = get_mgr_priv(mgr);
1541
1542 WARN_ON(mp->framedone_handler != handler ||
1543 mp->framedone_handler_data != data);
1544
1545 mp->framedone_handler = NULL;
1546 mp->framedone_handler_data = NULL;
1547}
1548
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001549static const struct dss_mgr_ops apply_mgr_ops = {
1550 .start_update = dss_mgr_start_update_compat,
1551 .enable = dss_mgr_enable_compat,
1552 .disable = dss_mgr_disable_compat,
1553 .set_timings = dss_mgr_set_timings_compat,
1554 .set_lcd_config = dss_mgr_set_lcd_config_compat,
Tomi Valkeinen15502022012-10-10 13:59:07 +03001555 .register_framedone_handler = dss_mgr_register_framedone_handler_compat,
1556 .unregister_framedone_handler = dss_mgr_unregister_framedone_handler_compat,
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001557};
1558
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001559static int compat_refcnt;
1560static DEFINE_MUTEX(compat_init_lock);
1561
1562int omapdss_compat_init(void)
1563{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001564 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001565 struct omap_dss_device *dssdev = NULL;
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001566 int i, r;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001567
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001568 mutex_lock(&compat_init_lock);
1569
1570 if (compat_refcnt++ > 0)
1571 goto out;
1572
1573 apply_init_priv();
1574
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001575 dss_init_overlay_managers(pdev);
1576 dss_init_overlays(pdev);
1577
Tomi Valkeinen0c49ff72012-10-23 13:44:12 +03001578 for (i = 0; i < omap_dss_get_num_overlay_managers(); i++) {
1579 struct omap_overlay_manager *mgr;
1580
1581 mgr = omap_dss_get_overlay_manager(i);
1582
1583 mgr->set_output = &dss_mgr_set_output;
1584 mgr->unset_output = &dss_mgr_unset_output;
1585 mgr->apply = &omap_dss_mgr_apply;
1586 mgr->set_manager_info = &dss_mgr_set_info;
1587 mgr->get_manager_info = &dss_mgr_get_info;
1588 mgr->wait_for_go = &dss_mgr_wait_for_go;
1589 mgr->wait_for_vsync = &dss_mgr_wait_for_vsync;
1590 mgr->get_device = &dss_mgr_get_device;
1591 }
1592
Tomi Valkeinen6abae7a2012-10-23 13:45:07 +03001593 for (i = 0; i < omap_dss_get_num_overlays(); i++) {
1594 struct omap_overlay *ovl = omap_dss_get_overlay(i);
1595
1596 ovl->is_enabled = &dss_ovl_is_enabled;
1597 ovl->enable = &dss_ovl_enable;
1598 ovl->disable = &dss_ovl_disable;
1599 ovl->set_manager = &dss_ovl_set_manager;
1600 ovl->unset_manager = &dss_ovl_unset_manager;
1601 ovl->set_overlay_info = &dss_ovl_set_info;
1602 ovl->get_overlay_info = &dss_ovl_get_info;
1603 ovl->wait_for_go = &dss_mgr_wait_for_go_ovl;
1604 ovl->get_device = &dss_ovl_get_device;
1605 }
1606
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001607 r = dss_install_mgr_ops(&apply_mgr_ops);
1608 if (r)
1609 goto err_mgr_ops;
1610
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001611 for_each_dss_dev(dssdev) {
1612 r = display_init_sysfs(pdev, dssdev);
1613 /* XXX uninit sysfs files on error */
1614 if (r)
1615 goto err_disp_sysfs;
1616 }
1617
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001618 dispc_runtime_get();
1619
1620 r = dss_dispc_initialize_irq();
1621 if (r)
1622 goto err_init_irq;
1623
1624 dispc_runtime_put();
1625
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001626out:
1627 mutex_unlock(&compat_init_lock);
1628
1629 return 0;
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001630
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001631err_init_irq:
1632 dispc_runtime_put();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001633
1634err_disp_sysfs:
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001635 dss_uninstall_mgr_ops();
1636
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001637err_mgr_ops:
1638 dss_uninit_overlay_managers(pdev);
1639 dss_uninit_overlays(pdev);
1640
1641 compat_refcnt--;
1642
1643 mutex_unlock(&compat_init_lock);
1644
1645 return r;
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001646}
1647EXPORT_SYMBOL(omapdss_compat_init);
1648
1649void omapdss_compat_uninit(void)
1650{
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001651 struct platform_device *pdev = dss_get_core_pdev();
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001652 struct omap_dss_device *dssdev = NULL;
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001653
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001654 mutex_lock(&compat_init_lock);
1655
1656 if (--compat_refcnt > 0)
1657 goto out;
1658
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03001659 dss_dispc_uninitialize_irq();
1660
Tomi Valkeinen09e82ba2012-11-08 14:11:29 +02001661 for_each_dss_dev(dssdev)
1662 display_uninit_sysfs(pdev, dssdev);
1663
Tomi Valkeinen74b65ec2012-10-10 10:56:05 +03001664 dss_uninstall_mgr_ops();
1665
Tomi Valkeinen23dfd1a2012-10-23 13:46:12 +03001666 dss_uninit_overlay_managers(pdev);
1667 dss_uninit_overlays(pdev);
Tomi Valkeinen8dd24912012-10-10 10:26:45 +03001668out:
1669 mutex_unlock(&compat_init_lock);
1670}
1671EXPORT_SYMBOL(omapdss_compat_uninit);